]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
spapr: use spapr->vsmt to compute VCPU ids
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
0d75590d 27#include "qemu/osdep.h"
da34e65c 28#include "qapi/error.h"
fa98fbfc 29#include "qapi/visitor.h"
9c17d615 30#include "sysemu/sysemu.h"
e35704ba 31#include "sysemu/numa.h"
83c9f4ca 32#include "hw/hw.h"
03dd024f 33#include "qemu/log.h"
71461b0f 34#include "hw/fw-path-provider.h"
9fdf0c29 35#include "elf.h"
1422e32d 36#include "net/net.h"
ad440b4a 37#include "sysemu/device_tree.h"
fa1d36df 38#include "sysemu/block-backend.h"
9c17d615 39#include "sysemu/cpus.h"
b3946626 40#include "sysemu/hw_accel.h"
e97c3636 41#include "kvm_ppc.h"
c4b63b7c 42#include "migration/misc.h"
84a899de 43#include "migration/global_state.h"
f2a8f0a6 44#include "migration/register.h"
4be21d56 45#include "mmu-hash64.h"
b4db5413 46#include "mmu-book3s-v3.h"
7abd43ba 47#include "cpu-models.h"
3794d548 48#include "qom/cpu.h"
9fdf0c29
DG
49
50#include "hw/boards.h"
0d09e41a 51#include "hw/ppc/ppc.h"
9fdf0c29
DG
52#include "hw/loader.h"
53
7804c353 54#include "hw/ppc/fdt.h"
0d09e41a
PB
55#include "hw/ppc/spapr.h"
56#include "hw/ppc/spapr_vio.h"
57#include "hw/pci-host/spapr.h"
58#include "hw/ppc/xics.h"
a2cb15b0 59#include "hw/pci/msi.h"
9fdf0c29 60
83c9f4ca 61#include "hw/pci/pci.h"
71461b0f
AK
62#include "hw/scsi/scsi.h"
63#include "hw/virtio/virtio-scsi.h"
c4e13492 64#include "hw/virtio/vhost-scsi-common.h"
f61b4bed 65
022c62cb 66#include "exec/address-spaces.h"
35139a59 67#include "hw/usb.h"
1de7afc9 68#include "qemu/config-file.h"
135a129a 69#include "qemu/error-report.h"
2a6593cb 70#include "trace.h"
34316482 71#include "hw/nmi.h"
6449da45 72#include "hw/intc/intc.h"
890c2b77 73
68a27b20 74#include "hw/compat.h"
f348b6d1 75#include "qemu/cutils.h"
94a94e4c 76#include "hw/ppc/spapr_cpu_core.h"
68a27b20 77
9fdf0c29
DG
78#include <libfdt.h>
79
4d8d5467
BH
80/* SLOF memory layout:
81 *
82 * SLOF raw image loaded at 0, copies its romfs right below the flat
83 * device-tree, then position SLOF itself 31M below that
84 *
85 * So we set FW_OVERHEAD to 40MB which should account for all of that
86 * and more
87 *
88 * We load our kernel at 4M, leaving space for SLOF initial image
89 */
38b02bd8 90#define FDT_MAX_SIZE 0x100000
39ac8455 91#define RTAS_MAX_SIZE 0x10000
b7d1f77a 92#define RTAS_MAX_ADDR 0x80000000 /* RTAS must stay below that */
a9f8ad8f
DG
93#define FW_MAX_SIZE 0x400000
94#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
95#define FW_OVERHEAD 0x2800000
96#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 97
4d8d5467 98#define MIN_RMA_SLOF 128UL
9fdf0c29 99
0c103f8e
DG
100#define PHANDLE_XICP 0x00001111
101
71cd4dac
CLG
102static ICSState *spapr_ics_create(sPAPRMachineState *spapr,
103 const char *type_ics,
104 int nr_irqs, Error **errp)
c04d6cfa 105{
175d2aa0 106 Error *local_err = NULL;
71cd4dac 107 Object *obj;
4e4169f7 108
71cd4dac 109 obj = object_new(type_ics);
175d2aa0 110 object_property_add_child(OBJECT(spapr), "ics", obj, &error_abort);
ad265631
GK
111 object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr),
112 &error_abort);
175d2aa0
GK
113 object_property_set_int(obj, nr_irqs, "nr-irqs", &local_err);
114 if (local_err) {
115 goto error;
116 }
71cd4dac 117 object_property_set_bool(obj, true, "realized", &local_err);
175d2aa0
GK
118 if (local_err) {
119 goto error;
4e4169f7 120 }
4e4169f7 121
71cd4dac 122 return ICS_SIMPLE(obj);
175d2aa0
GK
123
124error:
125 error_propagate(errp, local_err);
126 return NULL;
c04d6cfa
AL
127}
128
46f7afa3
GK
129static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
130{
131 /* Dummy entries correspond to unused ICPState objects in older QEMUs,
132 * and newer QEMUs don't even have them. In both cases, we don't want
133 * to send anything on the wire.
134 */
135 return false;
136}
137
138static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
139 .name = "icp/server",
140 .version_id = 1,
141 .minimum_version_id = 1,
142 .needed = pre_2_10_vmstate_dummy_icp_needed,
143 .fields = (VMStateField[]) {
144 VMSTATE_UNUSED(4), /* uint32_t xirr */
145 VMSTATE_UNUSED(1), /* uint8_t pending_priority */
146 VMSTATE_UNUSED(1), /* uint8_t mfrr */
147 VMSTATE_END_OF_LIST()
148 },
149};
150
151static void pre_2_10_vmstate_register_dummy_icp(int i)
152{
153 vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
154 (void *)(uintptr_t) i);
155}
156
157static void pre_2_10_vmstate_unregister_dummy_icp(int i)
158{
159 vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
160 (void *)(uintptr_t) i);
161}
162
72194664 163static int xics_max_server_number(sPAPRMachineState *spapr)
46f7afa3 164{
72194664 165 return DIV_ROUND_UP(max_cpus * spapr->vsmt, smp_threads);
46f7afa3
GK
166}
167
71cd4dac 168static void xics_system_init(MachineState *machine, int nr_irqs, Error **errp)
c04d6cfa 169{
71cd4dac 170 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
46f7afa3 171 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
c04d6cfa 172
11ad93f6 173 if (kvm_enabled()) {
2192a930 174 if (machine_kernel_irqchip_allowed(machine) &&
71cd4dac
CLG
175 !xics_kvm_init(spapr, errp)) {
176 spapr->icp_type = TYPE_KVM_ICP;
3d85885a 177 spapr->ics = spapr_ics_create(spapr, TYPE_ICS_KVM, nr_irqs, errp);
11ad93f6 178 }
71cd4dac 179 if (machine_kernel_irqchip_required(machine) && !spapr->ics) {
3d85885a
GK
180 error_prepend(errp, "kernel_irqchip requested but unavailable: ");
181 return;
11ad93f6
DG
182 }
183 }
184
71cd4dac 185 if (!spapr->ics) {
f63ebfe0 186 xics_spapr_init(spapr);
71cd4dac
CLG
187 spapr->icp_type = TYPE_ICP;
188 spapr->ics = spapr_ics_create(spapr, TYPE_ICS_SIMPLE, nr_irqs, errp);
3d85885a
GK
189 if (!spapr->ics) {
190 return;
191 }
c04d6cfa 192 }
46f7afa3
GK
193
194 if (smc->pre_2_10_has_unused_icps) {
195 int i;
196
72194664 197 for (i = 0; i < xics_max_server_number(spapr); i++) {
46f7afa3
GK
198 /* Dummy entries get deregistered when real ICPState objects
199 * are registered during CPU core hotplug.
200 */
201 pre_2_10_vmstate_register_dummy_icp(i);
202 }
203 }
c04d6cfa
AL
204}
205
833d4668
AK
206static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
207 int smt_threads)
208{
209 int i, ret = 0;
210 uint32_t servers_prop[smt_threads];
211 uint32_t gservers_prop[smt_threads * 2];
2e886fb3 212 int index = spapr_vcpu_id(cpu);
833d4668 213
d6e166c0
DG
214 if (cpu->compat_pvr) {
215 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
6d9412ea
AK
216 if (ret < 0) {
217 return ret;
218 }
219 }
220
833d4668
AK
221 /* Build interrupt servers and gservers properties */
222 for (i = 0; i < smt_threads; i++) {
223 servers_prop[i] = cpu_to_be32(index + i);
224 /* Hack, direct the group queues back to cpu 0 */
225 gservers_prop[i*2] = cpu_to_be32(index + i);
226 gservers_prop[i*2 + 1] = 0;
227 }
228 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
229 servers_prop, sizeof(servers_prop));
230 if (ret < 0) {
231 return ret;
232 }
233 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
234 gservers_prop, sizeof(gservers_prop));
235
236 return ret;
237}
238
99861ecb 239static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
0da6f3fe 240{
2e886fb3 241 int index = spapr_vcpu_id(cpu);
0da6f3fe
BR
242 uint32_t associativity[] = {cpu_to_be32(0x5),
243 cpu_to_be32(0x0),
244 cpu_to_be32(0x0),
245 cpu_to_be32(0x0),
15f8b142 246 cpu_to_be32(cpu->node_id),
0da6f3fe
BR
247 cpu_to_be32(index)};
248
249 /* Advertise NUMA via ibm,associativity */
99861ecb 250 return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
0da6f3fe 251 sizeof(associativity));
0da6f3fe
BR
252}
253
86d5771a 254/* Populate the "ibm,pa-features" property */
ee76a09f
DG
255static void spapr_populate_pa_features(sPAPRMachineState *spapr,
256 PowerPCCPU *cpu,
257 void *fdt, int offset,
7abd43ba 258 bool legacy_guest)
86d5771a 259{
7abd43ba 260 CPUPPCState *env = &cpu->env;
86d5771a
SB
261 uint8_t pa_features_206[] = { 6, 0,
262 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
263 uint8_t pa_features_207[] = { 24, 0,
264 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
265 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
266 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
267 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
9fb4541f
SB
268 uint8_t pa_features_300[] = { 66, 0,
269 /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
270 /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
271 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
272 /* 6: DS207 */
273 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
274 /* 16: Vector */
86d5771a 275 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
9fb4541f 276 /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
9bf502fe 277 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
9fb4541f
SB
278 /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
279 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
280 /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
281 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
282 /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
283 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
284 /* 42: PM, 44: PC RA, 46: SC vec'd */
285 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
286 /* 48: SIMD, 50: QP BFP, 52: String */
287 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
288 /* 54: DecFP, 56: DecI, 58: SHA */
289 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
290 /* 60: NM atomic, 62: RNG */
291 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
292 };
7abd43ba 293 uint8_t *pa_features = NULL;
86d5771a
SB
294 size_t pa_size;
295
7abd43ba 296 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
86d5771a
SB
297 pa_features = pa_features_206;
298 pa_size = sizeof(pa_features_206);
7abd43ba
SJS
299 }
300 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
86d5771a
SB
301 pa_features = pa_features_207;
302 pa_size = sizeof(pa_features_207);
7abd43ba
SJS
303 }
304 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
86d5771a
SB
305 pa_features = pa_features_300;
306 pa_size = sizeof(pa_features_300);
7abd43ba
SJS
307 }
308 if (!pa_features) {
86d5771a
SB
309 return;
310 }
311
312 if (env->ci_large_pages) {
313 /*
314 * Note: we keep CI large pages off by default because a 64K capable
315 * guest provisioned with large pages might otherwise try to map a qemu
316 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
317 * even if that qemu runs on a 4k host.
318 * We dd this bit back here if we are confident this is not an issue
319 */
320 pa_features[3] |= 0x20;
321 }
4e5fe368 322 if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
86d5771a
SB
323 pa_features[24] |= 0x80; /* Transactional memory support */
324 }
e957f6a9
SB
325 if (legacy_guest && pa_size > 40) {
326 /* Workaround for broken kernels that attempt (guest) radix
327 * mode when they can't handle it, if they see the radix bit set
328 * in pa-features. So hide it from them. */
329 pa_features[40 + 2] &= ~0x80; /* Radix MMU */
330 }
86d5771a
SB
331
332 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
333}
334
28e02042 335static int spapr_fixup_cpu_dt(void *fdt, sPAPRMachineState *spapr)
6e806cc3 336{
82677ed2
AK
337 int ret = 0, offset, cpus_offset;
338 CPUState *cs;
6e806cc3 339 char cpu_model[32];
7f763a5d 340 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 341
82677ed2
AK
342 CPU_FOREACH(cs) {
343 PowerPCCPU *cpu = POWERPC_CPU(cs);
344 DeviceClass *dc = DEVICE_GET_CLASS(cs);
2e886fb3 345 int index = spapr_vcpu_id(cpu);
abbc1247 346 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
6e806cc3 347
72194664 348 if (index % spapr->vsmt != 0) {
6e806cc3
BR
349 continue;
350 }
351
82677ed2 352 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 353
82677ed2
AK
354 cpus_offset = fdt_path_offset(fdt, "/cpus");
355 if (cpus_offset < 0) {
a4f3885c 356 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
82677ed2
AK
357 if (cpus_offset < 0) {
358 return cpus_offset;
359 }
360 }
361 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 362 if (offset < 0) {
82677ed2
AK
363 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
364 if (offset < 0) {
365 return offset;
366 }
6e806cc3
BR
367 }
368
7f763a5d
DG
369 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
370 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
371 if (ret < 0) {
372 return ret;
373 }
833d4668 374
99861ecb
IM
375 if (nb_numa_nodes > 1) {
376 ret = spapr_fixup_cpu_numa_dt(fdt, offset, cpu);
377 if (ret < 0) {
378 return ret;
379 }
0da6f3fe
BR
380 }
381
12dbeb16 382 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt);
833d4668
AK
383 if (ret < 0) {
384 return ret;
385 }
e957f6a9 386
ee76a09f
DG
387 spapr_populate_pa_features(spapr, cpu, fdt, offset,
388 spapr->cas_legacy_guest_workaround);
6e806cc3
BR
389 }
390 return ret;
391}
392
c86c1aff 393static hwaddr spapr_node0_size(MachineState *machine)
b082d65a
AK
394{
395 if (nb_numa_nodes) {
396 int i;
397 for (i = 0; i < nb_numa_nodes; ++i) {
398 if (numa_info[i].node_mem) {
fb164994
DG
399 return MIN(pow2floor(numa_info[i].node_mem),
400 machine->ram_size);
b082d65a
AK
401 }
402 }
403 }
fb164994 404 return machine->ram_size;
b082d65a
AK
405}
406
a1d59c0f
AK
407static void add_str(GString *s, const gchar *s1)
408{
409 g_string_append_len(s, s1, strlen(s1) + 1);
410}
7f763a5d 411
03d196b7 412static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
26a8c353
AK
413 hwaddr size)
414{
415 uint32_t associativity[] = {
416 cpu_to_be32(0x4), /* length */
417 cpu_to_be32(0x0), cpu_to_be32(0x0),
c3b4f589 418 cpu_to_be32(0x0), cpu_to_be32(nodeid)
26a8c353
AK
419 };
420 char mem_name[32];
421 uint64_t mem_reg_property[2];
422 int off;
423
424 mem_reg_property[0] = cpu_to_be64(start);
425 mem_reg_property[1] = cpu_to_be64(size);
426
427 sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
428 off = fdt_add_subnode(fdt, 0, mem_name);
429 _FDT(off);
430 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
431 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
432 sizeof(mem_reg_property))));
433 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
434 sizeof(associativity))));
03d196b7 435 return off;
26a8c353
AK
436}
437
28e02042 438static int spapr_populate_memory(sPAPRMachineState *spapr, void *fdt)
7f763a5d 439{
fb164994 440 MachineState *machine = MACHINE(spapr);
7db8a127
AK
441 hwaddr mem_start, node_size;
442 int i, nb_nodes = nb_numa_nodes;
443 NodeInfo *nodes = numa_info;
444 NodeInfo ramnode;
445
446 /* No NUMA nodes, assume there is just one node with whole RAM */
447 if (!nb_numa_nodes) {
448 nb_nodes = 1;
fb164994 449 ramnode.node_mem = machine->ram_size;
7db8a127 450 nodes = &ramnode;
5fe269b1 451 }
7f763a5d 452
7db8a127
AK
453 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
454 if (!nodes[i].node_mem) {
455 continue;
456 }
fb164994 457 if (mem_start >= machine->ram_size) {
5fe269b1
PM
458 node_size = 0;
459 } else {
7db8a127 460 node_size = nodes[i].node_mem;
fb164994
DG
461 if (node_size > machine->ram_size - mem_start) {
462 node_size = machine->ram_size - mem_start;
5fe269b1
PM
463 }
464 }
7db8a127 465 if (!mem_start) {
b472b1a7
DHB
466 /* spapr_machine_init() checks for rma_size <= node0_size
467 * already */
e8f986fc 468 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
7db8a127
AK
469 mem_start += spapr->rma_size;
470 node_size -= spapr->rma_size;
471 }
6010818c
AK
472 for ( ; node_size; ) {
473 hwaddr sizetmp = pow2floor(node_size);
474
475 /* mem_start != 0 here */
476 if (ctzl(mem_start) < ctzl(sizetmp)) {
477 sizetmp = 1ULL << ctzl(mem_start);
478 }
479
480 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
481 node_size -= sizetmp;
482 mem_start += sizetmp;
483 }
7f763a5d
DG
484 }
485
486 return 0;
487}
488
0da6f3fe
BR
489static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
490 sPAPRMachineState *spapr)
491{
492 PowerPCCPU *cpu = POWERPC_CPU(cs);
493 CPUPPCState *env = &cpu->env;
494 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
2e886fb3 495 int index = spapr_vcpu_id(cpu);
0da6f3fe
BR
496 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
497 0xffffffff, 0xffffffff};
afd10a0f
BR
498 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
499 : SPAPR_TIMEBASE_FREQ;
0da6f3fe
BR
500 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
501 uint32_t page_sizes_prop[64];
502 size_t page_sizes_prop_size;
22419c2a 503 uint32_t vcpus_per_socket = smp_threads * smp_cores;
0da6f3fe 504 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
abbc1247 505 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
af81cf32 506 sPAPRDRConnector *drc;
af81cf32 507 int drc_index;
c64abd1f
SB
508 uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
509 int i;
af81cf32 510
fbf55397 511 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
af81cf32 512 if (drc) {
0b55aa91 513 drc_index = spapr_drc_index(drc);
af81cf32
BR
514 _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
515 }
0da6f3fe
BR
516
517 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
518 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
519
520 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
521 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
522 env->dcache_line_size)));
523 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
524 env->dcache_line_size)));
525 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
526 env->icache_line_size)));
527 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
528 env->icache_line_size)));
529
530 if (pcc->l1_dcache_size) {
531 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
532 pcc->l1_dcache_size)));
533 } else {
3dc6f869 534 warn_report("Unknown L1 dcache size for cpu");
0da6f3fe
BR
535 }
536 if (pcc->l1_icache_size) {
537 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
538 pcc->l1_icache_size)));
539 } else {
3dc6f869 540 warn_report("Unknown L1 icache size for cpu");
0da6f3fe
BR
541 }
542
543 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
544 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
fd5da5c4 545 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", env->slb_nr)));
0da6f3fe
BR
546 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", env->slb_nr)));
547 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
548 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
549
550 if (env->spr_cb[SPR_PURR].oea_read) {
551 _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
552 }
553
554 if (env->mmu_model & POWERPC_MMU_1TSEG) {
555 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
556 segs, sizeof(segs))));
557 }
558
29386642 559 /* Advertise VSX (vector extensions) if available
0da6f3fe 560 * 1 == VMX / Altivec available
29386642
DG
561 * 2 == VSX available
562 *
563 * Only CPUs for which we create core types in spapr_cpu_core.c
564 * are possible, and all of those have VMX */
4e5fe368 565 if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
29386642
DG
566 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
567 } else {
568 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
0da6f3fe
BR
569 }
570
571 /* Advertise DFP (Decimal Floating Point) if available
572 * 0 / no property == no DFP
573 * 1 == DFP available */
4e5fe368 574 if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
0da6f3fe
BR
575 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
576 }
577
3654fa95 578 page_sizes_prop_size = ppc_create_page_sizes_prop(env, page_sizes_prop,
0da6f3fe
BR
579 sizeof(page_sizes_prop));
580 if (page_sizes_prop_size) {
581 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
582 page_sizes_prop, page_sizes_prop_size)));
583 }
584
ee76a09f 585 spapr_populate_pa_features(spapr, cpu, fdt, offset, false);
90da0d5a 586
0da6f3fe 587 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
22419c2a 588 cs->cpu_index / vcpus_per_socket)));
0da6f3fe
BR
589
590 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
591 pft_size_prop, sizeof(pft_size_prop))));
592
99861ecb
IM
593 if (nb_numa_nodes > 1) {
594 _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
595 }
0da6f3fe 596
12dbeb16 597 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
c64abd1f
SB
598
599 if (pcc->radix_page_info) {
600 for (i = 0; i < pcc->radix_page_info->count; i++) {
601 radix_AP_encodings[i] =
602 cpu_to_be32(pcc->radix_page_info->entries[i]);
603 }
604 _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
605 radix_AP_encodings,
606 pcc->radix_page_info->count *
607 sizeof(radix_AP_encodings[0]))));
608 }
0da6f3fe
BR
609}
610
611static void spapr_populate_cpus_dt_node(void *fdt, sPAPRMachineState *spapr)
612{
613 CPUState *cs;
614 int cpus_offset;
615 char *nodename;
0da6f3fe
BR
616
617 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
618 _FDT(cpus_offset);
619 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
620 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
621
622 /*
623 * We walk the CPUs in reverse order to ensure that CPU DT nodes
624 * created by fdt_add_subnode() end up in the right order in FDT
625 * for the guest kernel the enumerate the CPUs correctly.
626 */
627 CPU_FOREACH_REVERSE(cs) {
628 PowerPCCPU *cpu = POWERPC_CPU(cs);
2e886fb3 629 int index = spapr_vcpu_id(cpu);
0da6f3fe
BR
630 DeviceClass *dc = DEVICE_GET_CLASS(cs);
631 int offset;
632
72194664 633 if (index % spapr->vsmt != 0) {
0da6f3fe
BR
634 continue;
635 }
636
637 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
638 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
639 g_free(nodename);
640 _FDT(offset);
641 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
642 }
643
644}
645
f47bd1c8
IM
646static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
647{
648 MemoryDeviceInfoList *info;
649
650 for (info = list; info; info = info->next) {
651 MemoryDeviceInfo *value = info->value;
652
653 if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
654 PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;
655
656 if (pcdimm_info->addr >= addr &&
657 addr < (pcdimm_info->addr + pcdimm_info->size)) {
658 return pcdimm_info->node;
659 }
660 }
661 }
662
663 return -1;
664}
665
03d196b7
BR
666/*
667 * Adds ibm,dynamic-reconfiguration-memory node.
668 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
669 * of this device tree node.
670 */
671static int spapr_populate_drconf_memory(sPAPRMachineState *spapr, void *fdt)
672{
673 MachineState *machine = MACHINE(spapr);
674 int ret, i, offset;
675 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
676 uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
d0e5a8f2
BR
677 uint32_t hotplug_lmb_start = spapr->hotplug_memory.base / lmb_size;
678 uint32_t nr_lmbs = (spapr->hotplug_memory.base +
679 memory_region_size(&spapr->hotplug_memory.mr)) /
680 lmb_size;
03d196b7 681 uint32_t *int_buf, *cur_index, buf_len;
6663864e 682 int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
f47bd1c8 683 MemoryDeviceInfoList *dimms = NULL;
03d196b7 684
16c25aef 685 /*
d0e5a8f2 686 * Don't create the node if there is no hotpluggable memory
16c25aef 687 */
d0e5a8f2 688 if (machine->ram_size == machine->maxram_size) {
16c25aef
BR
689 return 0;
690 }
691
ef001f06
TH
692 /*
693 * Allocate enough buffer size to fit in ibm,dynamic-memory
694 * or ibm,associativity-lookup-arrays
695 */
696 buf_len = MAX(nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1, nr_nodes * 4 + 2)
697 * sizeof(uint32_t);
03d196b7
BR
698 cur_index = int_buf = g_malloc0(buf_len);
699
700 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
701
702 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
703 sizeof(prop_lmb_size));
704 if (ret < 0) {
705 goto out;
706 }
707
708 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
709 if (ret < 0) {
710 goto out;
711 }
712
713 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
714 if (ret < 0) {
715 goto out;
716 }
717
f47bd1c8
IM
718 if (hotplug_lmb_start) {
719 MemoryDeviceInfoList **prev = &dimms;
720 qmp_pc_dimm_device_list(qdev_get_machine(), &prev);
721 }
722
03d196b7
BR
723 /* ibm,dynamic-memory */
724 int_buf[0] = cpu_to_be32(nr_lmbs);
725 cur_index++;
726 for (i = 0; i < nr_lmbs; i++) {
d0e5a8f2 727 uint64_t addr = i * lmb_size;
03d196b7
BR
728 uint32_t *dynamic_memory = cur_index;
729
d0e5a8f2
BR
730 if (i >= hotplug_lmb_start) {
731 sPAPRDRConnector *drc;
d0e5a8f2 732
fbf55397 733 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
d0e5a8f2 734 g_assert(drc);
d0e5a8f2
BR
735
736 dynamic_memory[0] = cpu_to_be32(addr >> 32);
737 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
0b55aa91 738 dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
d0e5a8f2 739 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
f47bd1c8 740 dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
d0e5a8f2
BR
741 if (memory_region_present(get_system_memory(), addr)) {
742 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
743 } else {
744 dynamic_memory[5] = cpu_to_be32(0);
745 }
03d196b7 746 } else {
d0e5a8f2
BR
747 /*
748 * LMB information for RMA, boot time RAM and gap b/n RAM and
749 * hotplug memory region -- all these are marked as reserved
750 * and as having no valid DRC.
751 */
752 dynamic_memory[0] = cpu_to_be32(addr >> 32);
753 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
754 dynamic_memory[2] = cpu_to_be32(0);
755 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
756 dynamic_memory[4] = cpu_to_be32(-1);
757 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
758 SPAPR_LMB_FLAGS_DRC_INVALID);
03d196b7
BR
759 }
760
761 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
762 }
f47bd1c8 763 qapi_free_MemoryDeviceInfoList(dimms);
03d196b7
BR
764 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
765 if (ret < 0) {
766 goto out;
767 }
768
769 /* ibm,associativity-lookup-arrays */
770 cur_index = int_buf;
6663864e 771 int_buf[0] = cpu_to_be32(nr_nodes);
03d196b7
BR
772 int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
773 cur_index += 2;
6663864e 774 for (i = 0; i < nr_nodes; i++) {
03d196b7
BR
775 uint32_t associativity[] = {
776 cpu_to_be32(0x0),
777 cpu_to_be32(0x0),
778 cpu_to_be32(0x0),
779 cpu_to_be32(i)
780 };
781 memcpy(cur_index, associativity, sizeof(associativity));
782 cur_index += 4;
783 }
784 ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
785 (cur_index - int_buf) * sizeof(uint32_t));
786out:
787 g_free(int_buf);
788 return ret;
789}
790
6787d27b
MR
791static int spapr_dt_cas_updates(sPAPRMachineState *spapr, void *fdt,
792 sPAPROptionVector *ov5_updates)
793{
794 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
417ece33 795 int ret = 0, offset;
6787d27b
MR
796
797 /* Generate ibm,dynamic-reconfiguration-memory node if required */
798 if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
799 g_assert(smc->dr_lmb_enabled);
800 ret = spapr_populate_drconf_memory(spapr, fdt);
417ece33
MR
801 if (ret) {
802 goto out;
803 }
6787d27b
MR
804 }
805
417ece33
MR
806 offset = fdt_path_offset(fdt, "/chosen");
807 if (offset < 0) {
808 offset = fdt_add_subnode(fdt, 0, "chosen");
809 if (offset < 0) {
810 return offset;
811 }
812 }
813 ret = spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
814 "ibm,architecture-vec-5");
815
816out:
6787d27b
MR
817 return ret;
818}
819
10f12e64
DHB
820static bool spapr_hotplugged_dev_before_cas(void)
821{
822 Object *drc_container, *obj;
823 ObjectProperty *prop;
824 ObjectPropertyIterator iter;
825
826 drc_container = container_get(object_get_root(), "/dr-connector");
827 object_property_iter_init(&iter, drc_container);
828 while ((prop = object_property_iter_next(&iter))) {
829 if (!strstart(prop->type, "link<", NULL)) {
830 continue;
831 }
832 obj = object_property_get_link(drc_container, prop->name, NULL);
833 if (spapr_drc_needed(obj)) {
834 return true;
835 }
836 }
837 return false;
838}
839
03d196b7
BR
840int spapr_h_cas_compose_response(sPAPRMachineState *spapr,
841 target_ulong addr, target_ulong size,
6787d27b 842 sPAPROptionVector *ov5_updates)
03d196b7
BR
843{
844 void *fdt, *fdt_skel;
845 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
03d196b7 846
10f12e64
DHB
847 if (spapr_hotplugged_dev_before_cas()) {
848 return 1;
849 }
850
827b17c4
GK
851 if (size < sizeof(hdr) || size > FW_MAX_SIZE) {
852 error_report("SLOF provided an unexpected CAS buffer size "
853 TARGET_FMT_lu " (min: %zu, max: %u)",
854 size, sizeof(hdr), FW_MAX_SIZE);
855 exit(EXIT_FAILURE);
856 }
857
03d196b7
BR
858 size -= sizeof(hdr);
859
10f12e64 860 /* Create skeleton */
03d196b7
BR
861 fdt_skel = g_malloc0(size);
862 _FDT((fdt_create(fdt_skel, size)));
863 _FDT((fdt_begin_node(fdt_skel, "")));
864 _FDT((fdt_end_node(fdt_skel)));
865 _FDT((fdt_finish(fdt_skel)));
866 fdt = g_malloc0(size);
867 _FDT((fdt_open_into(fdt_skel, fdt, size)));
868 g_free(fdt_skel);
869
870 /* Fixup cpu nodes */
5b120785 871 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
03d196b7 872
6787d27b
MR
873 if (spapr_dt_cas_updates(spapr, fdt, ov5_updates)) {
874 return -1;
03d196b7
BR
875 }
876
877 /* Pack resulting tree */
878 _FDT((fdt_pack(fdt)));
879
880 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
881 trace_spapr_cas_failed(size);
882 return -1;
883 }
884
885 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
886 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
887 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
888 g_free(fdt);
889
890 return 0;
891}
892
3f5dabce
DG
893static void spapr_dt_rtas(sPAPRMachineState *spapr, void *fdt)
894{
895 int rtas;
896 GString *hypertas = g_string_sized_new(256);
897 GString *qemu_hypertas = g_string_sized_new(256);
898 uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
899 uint64_t max_hotplug_addr = spapr->hotplug_memory.base +
900 memory_region_size(&spapr->hotplug_memory.mr);
901 uint32_t lrdr_capacity[] = {
902 cpu_to_be32(max_hotplug_addr >> 32),
903 cpu_to_be32(max_hotplug_addr & 0xffffffff),
904 0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
905 cpu_to_be32(max_cpus / smp_threads),
906 };
907
908 _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
909
910 /* hypertas */
911 add_str(hypertas, "hcall-pft");
912 add_str(hypertas, "hcall-term");
913 add_str(hypertas, "hcall-dabr");
914 add_str(hypertas, "hcall-interrupt");
915 add_str(hypertas, "hcall-tce");
916 add_str(hypertas, "hcall-vio");
917 add_str(hypertas, "hcall-splpar");
918 add_str(hypertas, "hcall-bulk");
919 add_str(hypertas, "hcall-set-mode");
920 add_str(hypertas, "hcall-sprg0");
921 add_str(hypertas, "hcall-copy");
922 add_str(hypertas, "hcall-debug");
923 add_str(qemu_hypertas, "hcall-memop1");
924
925 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
926 add_str(hypertas, "hcall-multi-tce");
927 }
30f4b05b
DG
928
929 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
930 add_str(hypertas, "hcall-hpt-resize");
931 }
932
3f5dabce
DG
933 _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
934 hypertas->str, hypertas->len));
935 g_string_free(hypertas, TRUE);
936 _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
937 qemu_hypertas->str, qemu_hypertas->len));
938 g_string_free(qemu_hypertas, TRUE);
939
940 _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
941 refpoints, sizeof(refpoints)));
942
943 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
944 RTAS_ERROR_LOG_MAX));
945 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
946 RTAS_EVENT_SCAN_RATE));
947
4f441474
DG
948 g_assert(msi_nonbroken);
949 _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
3f5dabce
DG
950
951 /*
952 * According to PAPR, rtas ibm,os-term does not guarantee a return
953 * back to the guest cpu.
954 *
955 * While an additional ibm,extended-os-term property indicates
956 * that rtas call return will always occur. Set this property.
957 */
958 _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
959
960 _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
961 lrdr_capacity, sizeof(lrdr_capacity)));
962
963 spapr_dt_rtas_tokens(fdt, rtas);
964}
965
9fb4541f
SB
966/* Prepare ibm,arch-vec-5-platform-support, which indicates the MMU features
967 * that the guest may request and thus the valid values for bytes 24..26 of
968 * option vector 5: */
969static void spapr_dt_ov5_platform_support(void *fdt, int chosen)
970{
545d6e2b
SJS
971 PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
972
f2b14e3a 973 char val[2 * 4] = {
21f3f8db 974 23, 0x00, /* Xive mode, filled in below. */
9fb4541f
SB
975 24, 0x00, /* Hash/Radix, filled in below. */
976 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
977 26, 0x40, /* Radix options: GTSE == yes. */
978 };
979
7abd43ba
SJS
980 if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
981 first_ppc_cpu->compat_pvr)) {
982 /* If we're in a pre POWER9 compat mode then the guest should do hash */
983 val[3] = 0x00; /* Hash */
984 } else if (kvm_enabled()) {
9fb4541f 985 if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
f2b14e3a 986 val[3] = 0x80; /* OV5_MMU_BOTH */
9fb4541f 987 } else if (kvmppc_has_cap_mmu_radix()) {
f2b14e3a 988 val[3] = 0x40; /* OV5_MMU_RADIX_300 */
9fb4541f 989 } else {
f2b14e3a 990 val[3] = 0x00; /* Hash */
9fb4541f
SB
991 }
992 } else {
7abd43ba
SJS
993 /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
994 val[3] = 0xC0;
9fb4541f
SB
995 }
996 _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
997 val, sizeof(val)));
998}
999
7c866c6a
DG
1000static void spapr_dt_chosen(sPAPRMachineState *spapr, void *fdt)
1001{
1002 MachineState *machine = MACHINE(spapr);
1003 int chosen;
1004 const char *boot_device = machine->boot_order;
1005 char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
1006 size_t cb = 0;
1007 char *bootlist = get_boot_devices_list(&cb, true);
7c866c6a
DG
1008
1009 _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
1010
7c866c6a
DG
1011 _FDT(fdt_setprop_string(fdt, chosen, "bootargs", machine->kernel_cmdline));
1012 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
1013 spapr->initrd_base));
1014 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
1015 spapr->initrd_base + spapr->initrd_size));
1016
1017 if (spapr->kernel_size) {
1018 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
1019 cpu_to_be64(spapr->kernel_size) };
1020
1021 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
1022 &kprop, sizeof(kprop)));
1023 if (spapr->kernel_le) {
1024 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
1025 }
1026 }
1027 if (boot_menu) {
1028 _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
1029 }
1030 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1031 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1032 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1033
1034 if (cb && bootlist) {
1035 int i;
1036
1037 for (i = 0; i < cb; i++) {
1038 if (bootlist[i] == '\n') {
1039 bootlist[i] = ' ';
1040 }
1041 }
1042 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1043 }
1044
1045 if (boot_device && strlen(boot_device)) {
1046 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1047 }
1048
1049 if (!spapr->has_graphics && stdout_path) {
1050 _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
1051 }
1052
9fb4541f
SB
1053 spapr_dt_ov5_platform_support(fdt, chosen);
1054
7c866c6a
DG
1055 g_free(stdout_path);
1056 g_free(bootlist);
1057}
1058
fca5f2dc
DG
1059static void spapr_dt_hypervisor(sPAPRMachineState *spapr, void *fdt)
1060{
1061 /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1062 * KVM to work under pHyp with some guest co-operation */
1063 int hypervisor;
1064 uint8_t hypercall[16];
1065
1066 _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1067 /* indicate KVM hypercall interface */
1068 _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1069 if (kvmppc_has_cap_fixup_hcalls()) {
1070 /*
1071 * Older KVM versions with older guest kernels were broken
1072 * with the magic page, don't allow the guest to map it.
1073 */
1074 if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1075 sizeof(hypercall))) {
1076 _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1077 hypercall, sizeof(hypercall)));
1078 }
1079 }
1080}
1081
997b6cfc
DG
1082static void *spapr_build_fdt(sPAPRMachineState *spapr,
1083 hwaddr rtas_addr,
1084 hwaddr rtas_size)
a3467baa 1085{
c86c1aff 1086 MachineState *machine = MACHINE(spapr);
3c0c47e3 1087 MachineClass *mc = MACHINE_GET_CLASS(machine);
c20d332a 1088 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
7c866c6a 1089 int ret;
a3467baa 1090 void *fdt;
3384f95c 1091 sPAPRPHBState *phb;
398a0bd5 1092 char *buf;
a3467baa 1093
398a0bd5
DG
1094 fdt = g_malloc0(FDT_MAX_SIZE);
1095 _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
a3467baa 1096
398a0bd5
DG
1097 /* Root node */
1098 _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1099 _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1100 _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1101
1102 /*
1103 * Add info to guest to indentify which host is it being run on
1104 * and what is the uuid of the guest
1105 */
1106 if (kvmppc_get_host_model(&buf)) {
1107 _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1108 g_free(buf);
1109 }
1110 if (kvmppc_get_host_serial(&buf)) {
1111 _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1112 g_free(buf);
1113 }
1114
1115 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
1116
1117 _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1118 if (qemu_uuid_set) {
1119 _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1120 }
1121 g_free(buf);
1122
1123 if (qemu_get_vm_name()) {
1124 _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1125 qemu_get_vm_name()));
1126 }
1127
1128 _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1129 _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
4040ab72 1130
fc7e0765 1131 /* /interrupt controller */
72194664 1132 spapr_dt_xics(xics_max_server_number(spapr), fdt, PHANDLE_XICP);
fc7e0765 1133
e8f986fc
BR
1134 ret = spapr_populate_memory(spapr, fdt);
1135 if (ret < 0) {
ce9863b7 1136 error_report("couldn't setup memory nodes in fdt");
e8f986fc 1137 exit(1);
7f763a5d
DG
1138 }
1139
bf5a6696
DG
1140 /* /vdevice */
1141 spapr_dt_vdevice(spapr->vio_bus, fdt);
4040ab72 1142
4d9392be
TH
1143 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1144 ret = spapr_rng_populate_dt(fdt);
1145 if (ret < 0) {
ce9863b7 1146 error_report("could not set up rng device in the fdt");
4d9392be
TH
1147 exit(1);
1148 }
1149 }
1150
3384f95c 1151 QLIST_FOREACH(phb, &spapr->phbs, list) {
e0fdbd7c 1152 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
da34fed7
TH
1153 if (ret < 0) {
1154 error_report("couldn't setup PCI devices in fdt");
1155 exit(1);
1156 }
3384f95c
DG
1157 }
1158
0da6f3fe
BR
1159 /* cpus */
1160 spapr_populate_cpus_dt_node(fdt, spapr);
6e806cc3 1161
c20d332a
BR
1162 if (smc->dr_lmb_enabled) {
1163 _FDT(spapr_drc_populate_dt(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
1164 }
1165
c5514d0e 1166 if (mc->has_hotpluggable_cpus) {
af81cf32
BR
1167 int offset = fdt_path_offset(fdt, "/cpus");
1168 ret = spapr_drc_populate_dt(fdt, offset, NULL,
1169 SPAPR_DR_CONNECTOR_TYPE_CPU);
1170 if (ret < 0) {
1171 error_report("Couldn't set up CPU DR device tree properties");
1172 exit(1);
1173 }
1174 }
1175
ffb1e275 1176 /* /event-sources */
ffbb1705 1177 spapr_dt_events(spapr, fdt);
ffb1e275 1178
3f5dabce
DG
1179 /* /rtas */
1180 spapr_dt_rtas(spapr, fdt);
1181
7c866c6a
DG
1182 /* /chosen */
1183 spapr_dt_chosen(spapr, fdt);
cf6e5223 1184
fca5f2dc
DG
1185 /* /hypervisor */
1186 if (kvm_enabled()) {
1187 spapr_dt_hypervisor(spapr, fdt);
1188 }
1189
cf6e5223
DG
1190 /* Build memory reserve map */
1191 if (spapr->kernel_size) {
1192 _FDT((fdt_add_mem_rsv(fdt, KERNEL_LOAD_ADDR, spapr->kernel_size)));
1193 }
1194 if (spapr->initrd_size) {
1195 _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, spapr->initrd_size)));
1196 }
1197
6787d27b
MR
1198 /* ibm,client-architecture-support updates */
1199 ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
1200 if (ret < 0) {
1201 error_report("couldn't setup CAS properties fdt");
1202 exit(1);
1203 }
1204
997b6cfc 1205 return fdt;
9fdf0c29
DG
1206}
1207
1208static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1209{
1210 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
1211}
1212
1d1be34d
DG
1213static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1214 PowerPCCPU *cpu)
9fdf0c29 1215{
1b14670a
AF
1216 CPUPPCState *env = &cpu->env;
1217
8d04fb55
JK
1218 /* The TCG path should also be holding the BQL at this point */
1219 g_assert(qemu_mutex_iothread_locked());
1220
efcb9383
DG
1221 if (msr_pr) {
1222 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1223 env->gpr[3] = H_PRIVILEGE;
1224 } else {
aa100fa4 1225 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 1226 }
9fdf0c29
DG
1227}
1228
9861bb3e
SJS
1229static uint64_t spapr_get_patbe(PPCVirtualHypervisor *vhyp)
1230{
1231 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1232
1233 return spapr->patb_entry;
1234}
1235
e6b8fd24
SMJ
1236#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1237#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1238#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1239#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1240#define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1241
715c5407
DG
1242/*
1243 * Get the fd to access the kernel htab, re-opening it if necessary
1244 */
1245static int get_htab_fd(sPAPRMachineState *spapr)
1246{
14b0d748
GK
1247 Error *local_err = NULL;
1248
715c5407
DG
1249 if (spapr->htab_fd >= 0) {
1250 return spapr->htab_fd;
1251 }
1252
14b0d748 1253 spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
715c5407 1254 if (spapr->htab_fd < 0) {
14b0d748 1255 error_report_err(local_err);
715c5407
DG
1256 }
1257
1258 return spapr->htab_fd;
1259}
1260
b4db5413 1261void close_htab_fd(sPAPRMachineState *spapr)
715c5407
DG
1262{
1263 if (spapr->htab_fd >= 0) {
1264 close(spapr->htab_fd);
1265 }
1266 spapr->htab_fd = -1;
1267}
1268
e57ca75c
DG
1269static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1270{
1271 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1272
1273 return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1274}
1275
1ec26c75
GK
1276static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1277{
1278 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1279
1280 assert(kvm_enabled());
1281
1282 if (!spapr->htab) {
1283 return 0;
1284 }
1285
1286 return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1287}
1288
e57ca75c
DG
1289static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1290 hwaddr ptex, int n)
1291{
1292 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1293 hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1294
1295 if (!spapr->htab) {
1296 /*
1297 * HTAB is controlled by KVM. Fetch into temporary buffer
1298 */
1299 ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1300 kvmppc_read_hptes(hptes, ptex, n);
1301 return hptes;
1302 }
1303
1304 /*
1305 * HTAB is controlled by QEMU. Just point to the internally
1306 * accessible PTEG.
1307 */
1308 return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1309}
1310
1311static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1312 const ppc_hash_pte64_t *hptes,
1313 hwaddr ptex, int n)
1314{
1315 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1316
1317 if (!spapr->htab) {
1318 g_free((void *)hptes);
1319 }
1320
1321 /* Nothing to do for qemu managed HPT */
1322}
1323
1324static void spapr_store_hpte(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1325 uint64_t pte0, uint64_t pte1)
1326{
1327 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1328 hwaddr offset = ptex * HASH_PTE_SIZE_64;
1329
1330 if (!spapr->htab) {
1331 kvmppc_write_hpte(ptex, pte0, pte1);
1332 } else {
1333 stq_p(spapr->htab + offset, pte0);
1334 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1335 }
1336}
1337
0b0b8310 1338int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
8dfe8e7f
DG
1339{
1340 int shift;
1341
1342 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1343 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1344 * that's much more than is needed for Linux guests */
1345 shift = ctz64(pow2ceil(ramsize)) - 7;
1346 shift = MAX(shift, 18); /* Minimum architected size */
1347 shift = MIN(shift, 46); /* Maximum architected size */
1348 return shift;
1349}
1350
06ec79e8
BR
1351void spapr_free_hpt(sPAPRMachineState *spapr)
1352{
1353 g_free(spapr->htab);
1354 spapr->htab = NULL;
1355 spapr->htab_shift = 0;
1356 close_htab_fd(spapr);
1357}
1358
2772cf6b
DG
1359void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
1360 Error **errp)
7f763a5d 1361{
c5f54f3e
DG
1362 long rc;
1363
1364 /* Clean up any HPT info from a previous boot */
06ec79e8 1365 spapr_free_hpt(spapr);
c5f54f3e
DG
1366
1367 rc = kvmppc_reset_htab(shift);
1368 if (rc < 0) {
1369 /* kernel-side HPT needed, but couldn't allocate one */
1370 error_setg_errno(errp, errno,
1371 "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1372 shift);
1373 /* This is almost certainly fatal, but if the caller really
1374 * wants to carry on with shift == 0, it's welcome to try */
1375 } else if (rc > 0) {
1376 /* kernel-side HPT allocated */
1377 if (rc != shift) {
1378 error_setg(errp,
1379 "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1380 shift, rc);
7735feda
BR
1381 }
1382
7f763a5d 1383 spapr->htab_shift = shift;
c18ad9a5 1384 spapr->htab = NULL;
b817772a 1385 } else {
c5f54f3e
DG
1386 /* kernel-side HPT not needed, allocate in userspace instead */
1387 size_t size = 1ULL << shift;
1388 int i;
b817772a 1389
c5f54f3e
DG
1390 spapr->htab = qemu_memalign(size, size);
1391 if (!spapr->htab) {
1392 error_setg_errno(errp, errno,
1393 "Could not allocate HPT of order %d", shift);
1394 return;
7735feda
BR
1395 }
1396
c5f54f3e
DG
1397 memset(spapr->htab, 0, size);
1398 spapr->htab_shift = shift;
e6b8fd24 1399
c5f54f3e
DG
1400 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1401 DIRTY_HPTE(HPTE(spapr->htab, i));
e6b8fd24 1402 }
7f763a5d 1403 }
ee4d9ecc
SJS
1404 /* We're setting up a hash table, so that means we're not radix */
1405 spapr->patb_entry = 0;
9fdf0c29
DG
1406}
1407
b4db5413
SJS
1408void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr)
1409{
2772cf6b
DG
1410 int hpt_shift;
1411
1412 if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
1413 || (spapr->cas_reboot
1414 && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
1415 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1416 } else {
768a20f3
DG
1417 uint64_t current_ram_size;
1418
1419 current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1420 hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
2772cf6b
DG
1421 }
1422 spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1423
b4db5413 1424 if (spapr->vrma_adjust) {
c86c1aff 1425 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
b4db5413
SJS
1426 spapr->htab_shift);
1427 }
b4db5413
SJS
1428}
1429
4f01a637 1430static void find_unknown_sysbus_device(SysBusDevice *sbdev, void *opaque)
9e3f9733
AG
1431{
1432 bool matched = false;
1433
1434 if (object_dynamic_cast(OBJECT(sbdev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
1435 matched = true;
1436 }
1437
1438 if (!matched) {
1439 error_report("Device %s is not supported by this machine yet.",
1440 qdev_fw_name(DEVICE(sbdev)));
1441 exit(1);
1442 }
9e3f9733
AG
1443}
1444
82512483
GK
1445static int spapr_reset_drcs(Object *child, void *opaque)
1446{
1447 sPAPRDRConnector *drc =
1448 (sPAPRDRConnector *) object_dynamic_cast(child,
1449 TYPE_SPAPR_DR_CONNECTOR);
1450
1451 if (drc) {
1452 spapr_drc_reset(drc);
1453 }
1454
1455 return 0;
1456}
1457
bcb5ce08 1458static void spapr_machine_reset(void)
a3467baa 1459{
c5f54f3e
DG
1460 MachineState *machine = MACHINE(qdev_get_machine());
1461 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
182735ef 1462 PowerPCCPU *first_ppc_cpu;
b7d1f77a 1463 uint32_t rtas_limit;
cae172ab 1464 hwaddr rtas_addr, fdt_addr;
997b6cfc
DG
1465 void *fdt;
1466 int rc;
259186a7 1467
9e3f9733
AG
1468 /* Check for unknown sysbus devices */
1469 foreach_dynamic_sysbus_device(find_unknown_sysbus_device, NULL);
1470
33face6b
DG
1471 spapr_caps_reset(spapr);
1472
1481fe5f
LV
1473 first_ppc_cpu = POWERPC_CPU(first_cpu);
1474 if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
1475 ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1476 spapr->max_compat_pvr)) {
b4db5413
SJS
1477 /* If using KVM with radix mode available, VCPUs can be started
1478 * without a HPT because KVM will start them in radix mode.
1479 * Set the GR bit in PATB so that we know there is no HPT. */
1480 spapr->patb_entry = PATBE1_GR;
1481 } else {
b4db5413 1482 spapr_setup_hpt_and_vrma(spapr);
c5f54f3e 1483 }
a3467baa 1484
9012a53f
GK
1485 /* if this reset wasn't generated by CAS, we should reset our
1486 * negotiated options and start from scratch */
1487 if (!spapr->cas_reboot) {
1488 spapr_ovec_cleanup(spapr->ov5_cas);
1489 spapr->ov5_cas = spapr_ovec_new();
1490
1491 ppc_set_compat(first_ppc_cpu, spapr->max_compat_pvr, &error_fatal);
1492 }
1493
c8787ad4 1494 qemu_devices_reset();
82512483
GK
1495
1496 /* DRC reset may cause a device to be unplugged. This will cause troubles
1497 * if this device is used by another device (eg, a running vhost backend
1498 * will crash QEMU if the DIMM holding the vring goes away). To avoid such
1499 * situations, we reset DRCs after all devices have been reset.
1500 */
1501 object_child_foreach_recursive(object_get_root(), spapr_reset_drcs, NULL);
1502
56258174 1503 spapr_clear_pending_events(spapr);
a3467baa 1504
b7d1f77a
BH
1505 /*
1506 * We place the device tree and RTAS just below either the top of the RMA,
1507 * or just below 2GB, whichever is lowere, so that it can be
1508 * processed with 32-bit real mode code if necessary
1509 */
1510 rtas_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR);
cae172ab
DG
1511 rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1512 fdt_addr = rtas_addr - FDT_MAX_SIZE;
b7d1f77a 1513
cae172ab 1514 fdt = spapr_build_fdt(spapr, rtas_addr, spapr->rtas_size);
a3467baa 1515
2cac78c1 1516 spapr_load_rtas(spapr, fdt, rtas_addr);
b7d1f77a 1517
997b6cfc
DG
1518 rc = fdt_pack(fdt);
1519
1520 /* Should only fail if we've built a corrupted tree */
1521 assert(rc == 0);
1522
1523 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
1524 error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
1525 fdt_totalsize(fdt), FDT_MAX_SIZE);
1526 exit(1);
1527 }
1528
1529 /* Load the fdt */
1530 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
cae172ab 1531 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
997b6cfc
DG
1532 g_free(fdt);
1533
a3467baa 1534 /* Set up the entry state */
cae172ab 1535 first_ppc_cpu->env.gpr[3] = fdt_addr;
182735ef
AF
1536 first_ppc_cpu->env.gpr[5] = 0;
1537 first_cpu->halted = 0;
1b718907 1538 first_ppc_cpu->env.nip = SPAPR_ENTRY_POINT;
a3467baa 1539
6787d27b 1540 spapr->cas_reboot = false;
a3467baa
DG
1541}
1542
28e02042 1543static void spapr_create_nvram(sPAPRMachineState *spapr)
639e8102 1544{
2ff3de68 1545 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 1546 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 1547
3978b863 1548 if (dinfo) {
6231a6da
MA
1549 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1550 &error_fatal);
639e8102
DG
1551 }
1552
1553 qdev_init_nofail(dev);
1554
1555 spapr->nvram = (struct sPAPRNVRAM *)dev;
1556}
1557
28e02042 1558static void spapr_rtc_create(sPAPRMachineState *spapr)
28df36a1 1559{
147ff807
CLG
1560 object_initialize(&spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC);
1561 object_property_add_child(OBJECT(spapr), "rtc", OBJECT(&spapr->rtc),
1562 &error_fatal);
1563 object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
1564 &error_fatal);
1565 object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1566 "date", &error_fatal);
28df36a1
DG
1567}
1568
8c57b867 1569/* Returns whether we want to use VGA or not */
14c6a894 1570static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
f28359d8 1571{
8c57b867 1572 switch (vga_interface_type) {
8c57b867 1573 case VGA_NONE:
7effdaa3
MW
1574 return false;
1575 case VGA_DEVICE:
1576 return true;
1ddcae82 1577 case VGA_STD:
b798c190 1578 case VGA_VIRTIO:
1ddcae82 1579 return pci_vga_init(pci_bus) != NULL;
8c57b867 1580 default:
14c6a894
DG
1581 error_setg(errp,
1582 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1583 return false;
f28359d8 1584 }
f28359d8
LZ
1585}
1586
4e5fe368
SJS
1587static int spapr_pre_load(void *opaque)
1588{
1589 int rc;
1590
1591 rc = spapr_caps_pre_load(opaque);
1592 if (rc) {
1593 return rc;
1594 }
1595
1596 return 0;
1597}
1598
880ae7de
DG
1599static int spapr_post_load(void *opaque, int version_id)
1600{
28e02042 1601 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
880ae7de
DG
1602 int err = 0;
1603
be85537d
DG
1604 err = spapr_caps_post_migration(spapr);
1605 if (err) {
1606 return err;
1607 }
1608
a7ff1212 1609 if (!object_dynamic_cast(OBJECT(spapr->ics), TYPE_ICS_KVM)) {
5bc8d26d
CLG
1610 CPUState *cs;
1611 CPU_FOREACH(cs) {
1612 PowerPCCPU *cpu = POWERPC_CPU(cs);
1613 icp_resend(ICP(cpu->intc));
a7ff1212
CLG
1614 }
1615 }
1616
631b22ea 1617 /* In earlier versions, there was no separate qdev for the PAPR
880ae7de
DG
1618 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1619 * So when migrating from those versions, poke the incoming offset
1620 * value into the RTC device */
1621 if (version_id < 3) {
147ff807 1622 err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
880ae7de
DG
1623 }
1624
0c86b2df 1625 if (kvm_enabled() && spapr->patb_entry) {
d39c90f5
BR
1626 PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
1627 bool radix = !!(spapr->patb_entry & PATBE1_GR);
1628 bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
1629
1630 err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1631 if (err) {
1632 error_report("Process table config unsupported by the host");
1633 return -EINVAL;
1634 }
1635 }
1636
880ae7de
DG
1637 return err;
1638}
1639
4e5fe368
SJS
1640static int spapr_pre_save(void *opaque)
1641{
1642 int rc;
1643
1644 rc = spapr_caps_pre_save(opaque);
1645 if (rc) {
1646 return rc;
1647 }
1648
1649 return 0;
1650}
1651
880ae7de
DG
1652static bool version_before_3(void *opaque, int version_id)
1653{
1654 return version_id < 3;
1655}
1656
fd38804b
DHB
1657static bool spapr_pending_events_needed(void *opaque)
1658{
1659 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
1660 return !QTAILQ_EMPTY(&spapr->pending_events);
1661}
1662
1663static const VMStateDescription vmstate_spapr_event_entry = {
1664 .name = "spapr_event_log_entry",
1665 .version_id = 1,
1666 .minimum_version_id = 1,
1667 .fields = (VMStateField[]) {
5341258e
DG
1668 VMSTATE_UINT32(summary, sPAPREventLogEntry),
1669 VMSTATE_UINT32(extended_length, sPAPREventLogEntry),
fd38804b 1670 VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, sPAPREventLogEntry, 0,
5341258e 1671 NULL, extended_length),
fd38804b
DHB
1672 VMSTATE_END_OF_LIST()
1673 },
1674};
1675
1676static const VMStateDescription vmstate_spapr_pending_events = {
1677 .name = "spapr_pending_events",
1678 .version_id = 1,
1679 .minimum_version_id = 1,
1680 .needed = spapr_pending_events_needed,
1681 .fields = (VMStateField[]) {
1682 VMSTATE_QTAILQ_V(pending_events, sPAPRMachineState, 1,
1683 vmstate_spapr_event_entry, sPAPREventLogEntry, next),
1684 VMSTATE_END_OF_LIST()
1685 },
1686};
1687
62ef3760
MR
1688static bool spapr_ov5_cas_needed(void *opaque)
1689{
1690 sPAPRMachineState *spapr = opaque;
1691 sPAPROptionVector *ov5_mask = spapr_ovec_new();
1692 sPAPROptionVector *ov5_legacy = spapr_ovec_new();
1693 sPAPROptionVector *ov5_removed = spapr_ovec_new();
1694 bool cas_needed;
1695
1696 /* Prior to the introduction of sPAPROptionVector, we had two option
1697 * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1698 * Both of these options encode machine topology into the device-tree
1699 * in such a way that the now-booted OS should still be able to interact
1700 * appropriately with QEMU regardless of what options were actually
1701 * negotiatied on the source side.
1702 *
1703 * As such, we can avoid migrating the CAS-negotiated options if these
1704 * are the only options available on the current machine/platform.
1705 * Since these are the only options available for pseries-2.7 and
1706 * earlier, this allows us to maintain old->new/new->old migration
1707 * compatibility.
1708 *
1709 * For QEMU 2.8+, there are additional CAS-negotiatable options available
1710 * via default pseries-2.8 machines and explicit command-line parameters.
1711 * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1712 * of the actual CAS-negotiated values to continue working properly. For
1713 * example, availability of memory unplug depends on knowing whether
1714 * OV5_HP_EVT was negotiated via CAS.
1715 *
1716 * Thus, for any cases where the set of available CAS-negotiatable
1717 * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
1718 * include the CAS-negotiated options in the migration stream.
1719 */
1720 spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
1721 spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
1722
1723 /* spapr_ovec_diff returns true if bits were removed. we avoid using
1724 * the mask itself since in the future it's possible "legacy" bits may be
1725 * removed via machine options, which could generate a false positive
1726 * that breaks migration.
1727 */
1728 spapr_ovec_intersect(ov5_legacy, spapr->ov5, ov5_mask);
1729 cas_needed = spapr_ovec_diff(ov5_removed, spapr->ov5, ov5_legacy);
1730
1731 spapr_ovec_cleanup(ov5_mask);
1732 spapr_ovec_cleanup(ov5_legacy);
1733 spapr_ovec_cleanup(ov5_removed);
1734
1735 return cas_needed;
1736}
1737
1738static const VMStateDescription vmstate_spapr_ov5_cas = {
1739 .name = "spapr_option_vector_ov5_cas",
1740 .version_id = 1,
1741 .minimum_version_id = 1,
1742 .needed = spapr_ov5_cas_needed,
1743 .fields = (VMStateField[]) {
1744 VMSTATE_STRUCT_POINTER_V(ov5_cas, sPAPRMachineState, 1,
1745 vmstate_spapr_ovec, sPAPROptionVector),
1746 VMSTATE_END_OF_LIST()
1747 },
1748};
1749
9861bb3e
SJS
1750static bool spapr_patb_entry_needed(void *opaque)
1751{
1752 sPAPRMachineState *spapr = opaque;
1753
1754 return !!spapr->patb_entry;
1755}
1756
1757static const VMStateDescription vmstate_spapr_patb_entry = {
1758 .name = "spapr_patb_entry",
1759 .version_id = 1,
1760 .minimum_version_id = 1,
1761 .needed = spapr_patb_entry_needed,
1762 .fields = (VMStateField[]) {
1763 VMSTATE_UINT64(patb_entry, sPAPRMachineState),
1764 VMSTATE_END_OF_LIST()
1765 },
1766};
1767
4be21d56
DG
1768static const VMStateDescription vmstate_spapr = {
1769 .name = "spapr",
880ae7de 1770 .version_id = 3,
4be21d56 1771 .minimum_version_id = 1,
4e5fe368 1772 .pre_load = spapr_pre_load,
880ae7de 1773 .post_load = spapr_post_load,
4e5fe368 1774 .pre_save = spapr_pre_save,
3aff6c2f 1775 .fields = (VMStateField[]) {
880ae7de
DG
1776 /* used to be @next_irq */
1777 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
4be21d56
DG
1778
1779 /* RTC offset */
28e02042 1780 VMSTATE_UINT64_TEST(rtc_offset, sPAPRMachineState, version_before_3),
880ae7de 1781
28e02042 1782 VMSTATE_PPC_TIMEBASE_V(tb, sPAPRMachineState, 2),
4be21d56
DG
1783 VMSTATE_END_OF_LIST()
1784 },
62ef3760
MR
1785 .subsections = (const VMStateDescription*[]) {
1786 &vmstate_spapr_ov5_cas,
9861bb3e 1787 &vmstate_spapr_patb_entry,
fd38804b 1788 &vmstate_spapr_pending_events,
4e5fe368
SJS
1789 &vmstate_spapr_cap_htm,
1790 &vmstate_spapr_cap_vsx,
1791 &vmstate_spapr_cap_dfp,
8f38eaf8 1792 &vmstate_spapr_cap_cfpc,
09114fd8 1793 &vmstate_spapr_cap_sbbc,
4be8d4e7 1794 &vmstate_spapr_cap_ibs,
62ef3760
MR
1795 NULL
1796 }
4be21d56
DG
1797};
1798
4be21d56
DG
1799static int htab_save_setup(QEMUFile *f, void *opaque)
1800{
28e02042 1801 sPAPRMachineState *spapr = opaque;
4be21d56 1802
4be21d56 1803 /* "Iteration" header */
3a384297
BR
1804 if (!spapr->htab_shift) {
1805 qemu_put_be32(f, -1);
1806 } else {
1807 qemu_put_be32(f, spapr->htab_shift);
1808 }
4be21d56 1809
e68cb8b4
AK
1810 if (spapr->htab) {
1811 spapr->htab_save_index = 0;
1812 spapr->htab_first_pass = true;
1813 } else {
3a384297
BR
1814 if (spapr->htab_shift) {
1815 assert(kvm_enabled());
1816 }
e68cb8b4
AK
1817 }
1818
1819
4be21d56
DG
1820 return 0;
1821}
1822
332f7721
GK
1823static void htab_save_chunk(QEMUFile *f, sPAPRMachineState *spapr,
1824 int chunkstart, int n_valid, int n_invalid)
1825{
1826 qemu_put_be32(f, chunkstart);
1827 qemu_put_be16(f, n_valid);
1828 qemu_put_be16(f, n_invalid);
1829 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1830 HASH_PTE_SIZE_64 * n_valid);
1831}
1832
1833static void htab_save_end_marker(QEMUFile *f)
1834{
1835 qemu_put_be32(f, 0);
1836 qemu_put_be16(f, 0);
1837 qemu_put_be16(f, 0);
1838}
1839
28e02042 1840static void htab_save_first_pass(QEMUFile *f, sPAPRMachineState *spapr,
4be21d56
DG
1841 int64_t max_ns)
1842{
378bc217 1843 bool has_timeout = max_ns != -1;
4be21d56
DG
1844 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1845 int index = spapr->htab_save_index;
bc72ad67 1846 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1847
1848 assert(spapr->htab_first_pass);
1849
1850 do {
1851 int chunkstart;
1852
1853 /* Consume invalid HPTEs */
1854 while ((index < htabslots)
1855 && !HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 1856 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 1857 index++;
4be21d56
DG
1858 }
1859
1860 /* Consume valid HPTEs */
1861 chunkstart = index;
338c25b6 1862 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56 1863 && HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 1864 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 1865 index++;
4be21d56
DG
1866 }
1867
1868 if (index > chunkstart) {
1869 int n_valid = index - chunkstart;
1870
332f7721 1871 htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
4be21d56 1872
378bc217
DG
1873 if (has_timeout &&
1874 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1875 break;
1876 }
1877 }
1878 } while ((index < htabslots) && !qemu_file_rate_limit(f));
1879
1880 if (index >= htabslots) {
1881 assert(index == htabslots);
1882 index = 0;
1883 spapr->htab_first_pass = false;
1884 }
1885 spapr->htab_save_index = index;
1886}
1887
28e02042 1888static int htab_save_later_pass(QEMUFile *f, sPAPRMachineState *spapr,
e68cb8b4 1889 int64_t max_ns)
4be21d56
DG
1890{
1891 bool final = max_ns < 0;
1892 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1893 int examined = 0, sent = 0;
1894 int index = spapr->htab_save_index;
bc72ad67 1895 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1896
1897 assert(!spapr->htab_first_pass);
1898
1899 do {
1900 int chunkstart, invalidstart;
1901
1902 /* Consume non-dirty HPTEs */
1903 while ((index < htabslots)
1904 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
1905 index++;
1906 examined++;
1907 }
1908
1909 chunkstart = index;
1910 /* Consume valid dirty HPTEs */
338c25b6 1911 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
1912 && HPTE_DIRTY(HPTE(spapr->htab, index))
1913 && HPTE_VALID(HPTE(spapr->htab, index))) {
1914 CLEAN_HPTE(HPTE(spapr->htab, index));
1915 index++;
1916 examined++;
1917 }
1918
1919 invalidstart = index;
1920 /* Consume invalid dirty HPTEs */
338c25b6 1921 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
4be21d56
DG
1922 && HPTE_DIRTY(HPTE(spapr->htab, index))
1923 && !HPTE_VALID(HPTE(spapr->htab, index))) {
1924 CLEAN_HPTE(HPTE(spapr->htab, index));
1925 index++;
1926 examined++;
1927 }
1928
1929 if (index > chunkstart) {
1930 int n_valid = invalidstart - chunkstart;
1931 int n_invalid = index - invalidstart;
1932
332f7721 1933 htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
4be21d56
DG
1934 sent += index - chunkstart;
1935
bc72ad67 1936 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1937 break;
1938 }
1939 }
1940
1941 if (examined >= htabslots) {
1942 break;
1943 }
1944
1945 if (index >= htabslots) {
1946 assert(index == htabslots);
1947 index = 0;
1948 }
1949 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
1950
1951 if (index >= htabslots) {
1952 assert(index == htabslots);
1953 index = 0;
1954 }
1955
1956 spapr->htab_save_index = index;
1957
e68cb8b4 1958 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
1959}
1960
e68cb8b4
AK
1961#define MAX_ITERATION_NS 5000000 /* 5 ms */
1962#define MAX_KVM_BUF_SIZE 2048
1963
4be21d56
DG
1964static int htab_save_iterate(QEMUFile *f, void *opaque)
1965{
28e02042 1966 sPAPRMachineState *spapr = opaque;
715c5407 1967 int fd;
e68cb8b4 1968 int rc = 0;
4be21d56
DG
1969
1970 /* Iteration header */
3a384297
BR
1971 if (!spapr->htab_shift) {
1972 qemu_put_be32(f, -1);
e8cd4247 1973 return 1;
3a384297
BR
1974 } else {
1975 qemu_put_be32(f, 0);
1976 }
4be21d56 1977
e68cb8b4
AK
1978 if (!spapr->htab) {
1979 assert(kvm_enabled());
1980
715c5407
DG
1981 fd = get_htab_fd(spapr);
1982 if (fd < 0) {
1983 return fd;
01a57972
SMJ
1984 }
1985
715c5407 1986 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
e68cb8b4
AK
1987 if (rc < 0) {
1988 return rc;
1989 }
1990 } else if (spapr->htab_first_pass) {
4be21d56
DG
1991 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
1992 } else {
e68cb8b4 1993 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
1994 }
1995
332f7721 1996 htab_save_end_marker(f);
4be21d56 1997
e68cb8b4 1998 return rc;
4be21d56
DG
1999}
2000
2001static int htab_save_complete(QEMUFile *f, void *opaque)
2002{
28e02042 2003 sPAPRMachineState *spapr = opaque;
715c5407 2004 int fd;
4be21d56
DG
2005
2006 /* Iteration header */
3a384297
BR
2007 if (!spapr->htab_shift) {
2008 qemu_put_be32(f, -1);
2009 return 0;
2010 } else {
2011 qemu_put_be32(f, 0);
2012 }
4be21d56 2013
e68cb8b4
AK
2014 if (!spapr->htab) {
2015 int rc;
2016
2017 assert(kvm_enabled());
2018
715c5407
DG
2019 fd = get_htab_fd(spapr);
2020 if (fd < 0) {
2021 return fd;
01a57972
SMJ
2022 }
2023
715c5407 2024 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
e68cb8b4
AK
2025 if (rc < 0) {
2026 return rc;
2027 }
e68cb8b4 2028 } else {
378bc217
DG
2029 if (spapr->htab_first_pass) {
2030 htab_save_first_pass(f, spapr, -1);
2031 }
e68cb8b4
AK
2032 htab_save_later_pass(f, spapr, -1);
2033 }
4be21d56
DG
2034
2035 /* End marker */
332f7721 2036 htab_save_end_marker(f);
4be21d56
DG
2037
2038 return 0;
2039}
2040
2041static int htab_load(QEMUFile *f, void *opaque, int version_id)
2042{
28e02042 2043 sPAPRMachineState *spapr = opaque;
4be21d56 2044 uint32_t section_hdr;
e68cb8b4 2045 int fd = -1;
14b0d748 2046 Error *local_err = NULL;
4be21d56
DG
2047
2048 if (version_id < 1 || version_id > 1) {
98a5d100 2049 error_report("htab_load() bad version");
4be21d56
DG
2050 return -EINVAL;
2051 }
2052
2053 section_hdr = qemu_get_be32(f);
2054
3a384297
BR
2055 if (section_hdr == -1) {
2056 spapr_free_hpt(spapr);
2057 return 0;
2058 }
2059
4be21d56 2060 if (section_hdr) {
c5f54f3e
DG
2061 /* First section gives the htab size */
2062 spapr_reallocate_hpt(spapr, section_hdr, &local_err);
2063 if (local_err) {
2064 error_report_err(local_err);
4be21d56
DG
2065 return -EINVAL;
2066 }
2067 return 0;
2068 }
2069
e68cb8b4
AK
2070 if (!spapr->htab) {
2071 assert(kvm_enabled());
2072
14b0d748 2073 fd = kvmppc_get_htab_fd(true, 0, &local_err);
e68cb8b4 2074 if (fd < 0) {
14b0d748 2075 error_report_err(local_err);
82be8e73 2076 return fd;
e68cb8b4
AK
2077 }
2078 }
2079
4be21d56
DG
2080 while (true) {
2081 uint32_t index;
2082 uint16_t n_valid, n_invalid;
2083
2084 index = qemu_get_be32(f);
2085 n_valid = qemu_get_be16(f);
2086 n_invalid = qemu_get_be16(f);
2087
2088 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
2089 /* End of Stream */
2090 break;
2091 }
2092
e68cb8b4 2093 if ((index + n_valid + n_invalid) >
4be21d56
DG
2094 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2095 /* Bad index in stream */
98a5d100
DG
2096 error_report(
2097 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2098 index, n_valid, n_invalid, spapr->htab_shift);
4be21d56
DG
2099 return -EINVAL;
2100 }
2101
e68cb8b4
AK
2102 if (spapr->htab) {
2103 if (n_valid) {
2104 qemu_get_buffer(f, HPTE(spapr->htab, index),
2105 HASH_PTE_SIZE_64 * n_valid);
2106 }
2107 if (n_invalid) {
2108 memset(HPTE(spapr->htab, index + n_valid), 0,
2109 HASH_PTE_SIZE_64 * n_invalid);
2110 }
2111 } else {
2112 int rc;
2113
2114 assert(fd >= 0);
2115
2116 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
2117 if (rc < 0) {
2118 return rc;
2119 }
4be21d56
DG
2120 }
2121 }
2122
e68cb8b4
AK
2123 if (!spapr->htab) {
2124 assert(fd >= 0);
2125 close(fd);
2126 }
2127
4be21d56
DG
2128 return 0;
2129}
2130
70f794fc 2131static void htab_save_cleanup(void *opaque)
c573fc03
TH
2132{
2133 sPAPRMachineState *spapr = opaque;
2134
2135 close_htab_fd(spapr);
2136}
2137
4be21d56 2138static SaveVMHandlers savevm_htab_handlers = {
9907e842 2139 .save_setup = htab_save_setup,
4be21d56 2140 .save_live_iterate = htab_save_iterate,
a3e06c3d 2141 .save_live_complete_precopy = htab_save_complete,
70f794fc 2142 .save_cleanup = htab_save_cleanup,
4be21d56
DG
2143 .load_state = htab_load,
2144};
2145
5b2128d2
AG
2146static void spapr_boot_set(void *opaque, const char *boot_device,
2147 Error **errp)
2148{
c86c1aff 2149 MachineState *machine = MACHINE(opaque);
5b2128d2
AG
2150 machine->boot_order = g_strdup(boot_device);
2151}
2152
224245bf
DG
2153static void spapr_create_lmb_dr_connectors(sPAPRMachineState *spapr)
2154{
2155 MachineState *machine = MACHINE(spapr);
2156 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
e8f986fc 2157 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
224245bf
DG
2158 int i;
2159
2160 for (i = 0; i < nr_lmbs; i++) {
224245bf
DG
2161 uint64_t addr;
2162
e8f986fc 2163 addr = i * lmb_size + spapr->hotplug_memory.base;
6caf3ac6
DG
2164 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2165 addr / lmb_size);
224245bf
DG
2166 }
2167}
2168
2169/*
2170 * If RAM size, maxmem size and individual node mem sizes aren't aligned
2171 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2172 * since we can't support such unaligned sizes with DRCONF_MEMORY.
2173 */
7c150d6f 2174static void spapr_validate_node_memory(MachineState *machine, Error **errp)
224245bf
DG
2175{
2176 int i;
2177
7c150d6f
DG
2178 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2179 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
2180 " is not aligned to %llu MiB",
2181 machine->ram_size,
2182 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2183 return;
2184 }
2185
2186 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2187 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
2188 " is not aligned to %llu MiB",
2189 machine->ram_size,
2190 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2191 return;
224245bf
DG
2192 }
2193
2194 for (i = 0; i < nb_numa_nodes; i++) {
2195 if (numa_info[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
7c150d6f
DG
2196 error_setg(errp,
2197 "Node %d memory size 0x%" PRIx64
2198 " is not aligned to %llu MiB",
2199 i, numa_info[i].node_mem,
2200 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2201 return;
224245bf
DG
2202 }
2203 }
2204}
2205
535455fd
IM
2206/* find cpu slot in machine->possible_cpus by core_id */
2207static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2208{
2209 int index = id / smp_threads;
2210
2211 if (index >= ms->possible_cpus->len) {
2212 return NULL;
2213 }
2214 if (idx) {
2215 *idx = index;
2216 }
2217 return &ms->possible_cpus->cpus[index];
2218}
2219
0c86d0fd
DG
2220static void spapr_init_cpus(sPAPRMachineState *spapr)
2221{
2222 MachineState *machine = MACHINE(spapr);
2223 MachineClass *mc = MACHINE_GET_CLASS(machine);
2e9c10eb 2224 const char *type = spapr_get_cpu_core_type(machine->cpu_type);
535455fd
IM
2225 const CPUArchIdList *possible_cpus;
2226 int boot_cores_nr = smp_cpus / smp_threads;
0c86d0fd
DG
2227 int i;
2228
535455fd 2229 possible_cpus = mc->possible_cpu_arch_ids(machine);
c5514d0e 2230 if (mc->has_hotpluggable_cpus) {
0c86d0fd
DG
2231 if (smp_cpus % smp_threads) {
2232 error_report("smp_cpus (%u) must be multiple of threads (%u)",
2233 smp_cpus, smp_threads);
2234 exit(1);
2235 }
2236 if (max_cpus % smp_threads) {
2237 error_report("max_cpus (%u) must be multiple of threads (%u)",
2238 max_cpus, smp_threads);
2239 exit(1);
2240 }
0c86d0fd
DG
2241 } else {
2242 if (max_cpus != smp_cpus) {
2243 error_report("This machine version does not support CPU hotplug");
2244 exit(1);
2245 }
535455fd 2246 boot_cores_nr = possible_cpus->len;
0c86d0fd
DG
2247 }
2248
535455fd 2249 for (i = 0; i < possible_cpus->len; i++) {
0c86d0fd
DG
2250 int core_id = i * smp_threads;
2251
c5514d0e 2252 if (mc->has_hotpluggable_cpus) {
6caf3ac6 2253 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
72194664 2254 (core_id / smp_threads) * spapr->vsmt);
0c86d0fd
DG
2255 }
2256
535455fd 2257 if (i < boot_cores_nr) {
0c86d0fd
DG
2258 Object *core = object_new(type);
2259 int nr_threads = smp_threads;
2260
2261 /* Handle the partially filled core for older machine types */
2262 if ((i + 1) * smp_threads >= smp_cpus) {
2263 nr_threads = smp_cpus - i * smp_threads;
2264 }
2265
2266 object_property_set_int(core, nr_threads, "nr-threads",
2267 &error_fatal);
2268 object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
2269 &error_fatal);
2270 object_property_set_bool(core, true, "realized", &error_fatal);
2271 }
2272 }
0c86d0fd
DG
2273}
2274
fa98fbfc
SB
2275static void spapr_set_vsmt_mode(sPAPRMachineState *spapr, Error **errp)
2276{
2277 Error *local_err = NULL;
2278 bool vsmt_user = !!spapr->vsmt;
2279 int kvm_smt = kvmppc_smt_threads();
2280 int ret;
2281
2282 if (!kvm_enabled() && (smp_threads > 1)) {
2283 error_setg(&local_err, "TCG cannot support more than 1 thread/core "
2284 "on a pseries machine");
2285 goto out;
2286 }
2287 if (!is_power_of_2(smp_threads)) {
2288 error_setg(&local_err, "Cannot support %d threads/core on a pseries "
2289 "machine because it must be a power of 2", smp_threads);
2290 goto out;
2291 }
2292
2293 /* Detemine the VSMT mode to use: */
2294 if (vsmt_user) {
2295 if (spapr->vsmt < smp_threads) {
2296 error_setg(&local_err, "Cannot support VSMT mode %d"
2297 " because it must be >= threads/core (%d)",
2298 spapr->vsmt, smp_threads);
2299 goto out;
2300 }
2301 /* In this case, spapr->vsmt has been set by the command line */
2302 } else {
8904e5a7
DG
2303 /*
2304 * Default VSMT value is tricky, because we need it to be as
2305 * consistent as possible (for migration), but this requires
2306 * changing it for at least some existing cases. We pick 8 as
2307 * the value that we'd get with KVM on POWER8, the
2308 * overwhelmingly common case in production systems.
2309 */
4ad64cbd 2310 spapr->vsmt = MAX(8, smp_threads);
fa98fbfc
SB
2311 }
2312
2313 /* KVM: If necessary, set the SMT mode: */
2314 if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2315 ret = kvmppc_set_smt_threads(spapr->vsmt);
2316 if (ret) {
1f20f2e0 2317 /* Looks like KVM isn't able to change VSMT mode */
fa98fbfc
SB
2318 error_setg(&local_err,
2319 "Failed to set KVM's VSMT mode to %d (errno %d)",
2320 spapr->vsmt, ret);
1f20f2e0
DG
2321 /* We can live with that if the default one is big enough
2322 * for the number of threads, and a submultiple of the one
2323 * we want. In this case we'll waste some vcpu ids, but
2324 * behaviour will be correct */
2325 if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
2326 warn_report_err(local_err);
2327 local_err = NULL;
2328 goto out;
2329 } else {
2330 if (!vsmt_user) {
2331 error_append_hint(&local_err,
2332 "On PPC, a VM with %d threads/core"
2333 " on a host with %d threads/core"
2334 " requires the use of VSMT mode %d.\n",
2335 smp_threads, kvm_smt, spapr->vsmt);
2336 }
2337 kvmppc_hint_smt_possible(&local_err);
2338 goto out;
fa98fbfc 2339 }
fa98fbfc
SB
2340 }
2341 }
2342 /* else TCG: nothing to do currently */
2343out:
2344 error_propagate(errp, local_err);
2345}
2346
9fdf0c29 2347/* pSeries LPAR / sPAPR hardware init */
bcb5ce08 2348static void spapr_machine_init(MachineState *machine)
9fdf0c29 2349{
28e02042 2350 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
224245bf 2351 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
3ef96221 2352 const char *kernel_filename = machine->kernel_filename;
3ef96221 2353 const char *initrd_filename = machine->initrd_filename;
8c9f64df 2354 PCIHostState *phb;
9fdf0c29 2355 int i;
890c2b77
AK
2356 MemoryRegion *sysmem = get_system_memory();
2357 MemoryRegion *ram = g_new(MemoryRegion, 1);
658fa66b
AK
2358 MemoryRegion *rma_region;
2359 void *rma = NULL;
a8170e5e 2360 hwaddr rma_alloc_size;
c86c1aff 2361 hwaddr node0_size = spapr_node0_size(machine);
b7d1f77a 2362 long load_limit, fw_size;
39ac8455 2363 char *filename;
30f4b05b 2364 Error *resize_hpt_err = NULL;
9fdf0c29 2365
226419d6 2366 msi_nonbroken = true;
0ee2c058 2367
d43b45e2 2368 QLIST_INIT(&spapr->phbs);
0cffce56 2369 QTAILQ_INIT(&spapr->pending_dimm_unplugs);
d43b45e2 2370
30f4b05b
DG
2371 /* Check HPT resizing availability */
2372 kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2373 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2374 /*
2375 * If the user explicitly requested a mode we should either
2376 * supply it, or fail completely (which we do below). But if
2377 * it's not set explicitly, we reset our mode to something
2378 * that works
2379 */
2380 if (resize_hpt_err) {
2381 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2382 error_free(resize_hpt_err);
2383 resize_hpt_err = NULL;
2384 } else {
2385 spapr->resize_hpt = smc->resize_hpt_default;
2386 }
2387 }
2388
2389 assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2390
2391 if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2392 /*
2393 * User requested HPT resize, but this host can't supply it. Bail out
2394 */
2395 error_report_err(resize_hpt_err);
2396 exit(1);
2397 }
2398
354ac20a 2399 /* Allocate RMA if necessary */
658fa66b 2400 rma_alloc_size = kvmppc_alloc_rma(&rma);
354ac20a
DG
2401
2402 if (rma_alloc_size == -1) {
730fce59 2403 error_report("Unable to create RMA");
354ac20a
DG
2404 exit(1);
2405 }
7f763a5d 2406
c4177479 2407 if (rma_alloc_size && (rma_alloc_size < node0_size)) {
7f763a5d 2408 spapr->rma_size = rma_alloc_size;
354ac20a 2409 } else {
c4177479 2410 spapr->rma_size = node0_size;
7f763a5d
DG
2411
2412 /* With KVM, we don't actually know whether KVM supports an
2413 * unbounded RMA (PR KVM) or is limited by the hash table size
2414 * (HV KVM using VRMA), so we always assume the latter
2415 *
2416 * In that case, we also limit the initial allocations for RTAS
2417 * etc... to 256M since we have no way to know what the VRMA size
2418 * is going to be as it depends on the size of the hash table
2419 * isn't determined yet.
2420 */
2421 if (kvm_enabled()) {
2422 spapr->vrma_adjust = 1;
2423 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
2424 }
912acdf4
BH
2425
2426 /* Actually we don't support unbounded RMA anymore since we
2427 * added proper emulation of HV mode. The max we can get is
2428 * 16G which also happens to be what we configure for PAPR
2429 * mode so make sure we don't do anything bigger than that
2430 */
2431 spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
354ac20a
DG
2432 }
2433
c4177479 2434 if (spapr->rma_size > node0_size) {
d54e4d76
DG
2435 error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
2436 spapr->rma_size);
c4177479
AK
2437 exit(1);
2438 }
2439
b7d1f77a
BH
2440 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2441 load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
9fdf0c29 2442
7b565160 2443 /* Set up Interrupt Controller before we create the VCPUs */
71cd4dac 2444 xics_system_init(machine, XICS_IRQS_SPAPR, &error_fatal);
7b565160 2445
dc1b5eee
GK
2446 /* Set up containers for ibm,client-architecture-support negotiated options
2447 */
facdb8b6
MR
2448 spapr->ov5 = spapr_ovec_new();
2449 spapr->ov5_cas = spapr_ovec_new();
2450
224245bf 2451 if (smc->dr_lmb_enabled) {
facdb8b6 2452 spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
7c150d6f 2453 spapr_validate_node_memory(machine, &error_fatal);
224245bf
DG
2454 }
2455
417ece33 2456 spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
545d6e2b
SJS
2457 if (!kvm_enabled() || kvmppc_has_cap_mmu_radix()) {
2458 /* KVM and TCG always allow GTSE with radix... */
9fb4541f
SB
2459 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2460 }
2461 /* ... but not with hash (currently). */
417ece33 2462
ffbb1705
MR
2463 /* advertise support for dedicated HP event source to guests */
2464 if (spapr->use_hotplug_event_source) {
2465 spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2466 }
2467
2772cf6b
DG
2468 /* advertise support for HPT resizing */
2469 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2470 spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2471 }
2472
9fdf0c29 2473 /* init CPUs */
fa98fbfc
SB
2474 spapr_set_vsmt_mode(spapr, &error_fatal);
2475
0c86d0fd 2476 spapr_init_cpus(spapr);
9fdf0c29 2477
026bfd89
DG
2478 if (kvm_enabled()) {
2479 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2480 kvmppc_enable_logical_ci_hcalls();
ef9971dd 2481 kvmppc_enable_set_mode_hcall();
5145ad4f
NW
2482
2483 /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2484 kvmppc_enable_clear_ref_mod_hcalls();
026bfd89
DG
2485 }
2486
9fdf0c29 2487 /* allocate RAM */
f92f5da1 2488 memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
fb164994 2489 machine->ram_size);
f92f5da1 2490 memory_region_add_subregion(sysmem, 0, ram);
9fdf0c29 2491
658fa66b
AK
2492 if (rma_alloc_size && rma) {
2493 rma_region = g_new(MemoryRegion, 1);
2494 memory_region_init_ram_ptr(rma_region, NULL, "ppc_spapr.rma",
2495 rma_alloc_size, rma);
2496 vmstate_register_ram_global(rma_region);
2497 memory_region_add_subregion(sysmem, 0, rma_region);
2498 }
2499
4a1c9cf0
BR
2500 /* initialize hotplug memory address space */
2501 if (machine->ram_size < machine->maxram_size) {
2502 ram_addr_t hotplug_mem_size = machine->maxram_size - machine->ram_size;
71c9a3dd
BR
2503 /*
2504 * Limit the number of hotpluggable memory slots to half the number
2505 * slots that KVM supports, leaving the other half for PCI and other
2506 * devices. However ensure that number of slots doesn't drop below 32.
2507 */
2508 int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2509 SPAPR_MAX_RAM_SLOTS;
4a1c9cf0 2510
71c9a3dd
BR
2511 if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2512 max_memslots = SPAPR_MAX_RAM_SLOTS;
2513 }
2514 if (machine->ram_slots > max_memslots) {
d54e4d76
DG
2515 error_report("Specified number of memory slots %"
2516 PRIu64" exceeds max supported %d",
71c9a3dd 2517 machine->ram_slots, max_memslots);
d54e4d76 2518 exit(1);
4a1c9cf0
BR
2519 }
2520
2521 spapr->hotplug_memory.base = ROUND_UP(machine->ram_size,
2522 SPAPR_HOTPLUG_MEM_ALIGN);
2523 memory_region_init(&spapr->hotplug_memory.mr, OBJECT(spapr),
2524 "hotplug-memory", hotplug_mem_size);
2525 memory_region_add_subregion(sysmem, spapr->hotplug_memory.base,
2526 &spapr->hotplug_memory.mr);
2527 }
2528
224245bf
DG
2529 if (smc->dr_lmb_enabled) {
2530 spapr_create_lmb_dr_connectors(spapr);
2531 }
2532
39ac8455 2533 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
4c56440d 2534 if (!filename) {
730fce59 2535 error_report("Could not find LPAR rtas '%s'", "spapr-rtas.bin");
4c56440d
SW
2536 exit(1);
2537 }
b7d1f77a 2538 spapr->rtas_size = get_image_size(filename);
8afc22a2
ZJ
2539 if (spapr->rtas_size < 0) {
2540 error_report("Could not get size of LPAR rtas '%s'", filename);
2541 exit(1);
2542 }
b7d1f77a
BH
2543 spapr->rtas_blob = g_malloc(spapr->rtas_size);
2544 if (load_image_size(filename, spapr->rtas_blob, spapr->rtas_size) < 0) {
730fce59 2545 error_report("Could not load LPAR rtas '%s'", filename);
39ac8455
DG
2546 exit(1);
2547 }
4d8d5467 2548 if (spapr->rtas_size > RTAS_MAX_SIZE) {
730fce59
TH
2549 error_report("RTAS too big ! 0x%zx bytes (max is 0x%x)",
2550 (size_t)spapr->rtas_size, RTAS_MAX_SIZE);
4d8d5467
BH
2551 exit(1);
2552 }
7267c094 2553 g_free(filename);
39ac8455 2554
ffbb1705 2555 /* Set up RTAS event infrastructure */
74d042e5
DG
2556 spapr_events_init(spapr);
2557
12f42174 2558 /* Set up the RTC RTAS interfaces */
28df36a1 2559 spapr_rtc_create(spapr);
12f42174 2560
b5cec4c5 2561 /* Set up VIO bus */
4040ab72
DG
2562 spapr->vio_bus = spapr_vio_bus_init();
2563
277f9acf 2564 for (i = 0; i < MAX_SERIAL_PORTS; i++) {
4040ab72 2565 if (serial_hds[i]) {
d601fac4 2566 spapr_vty_create(spapr->vio_bus, serial_hds[i]);
4040ab72
DG
2567 }
2568 }
9fdf0c29 2569
639e8102
DG
2570 /* We always have at least the nvram device on VIO */
2571 spapr_create_nvram(spapr);
2572
3384f95c 2573 /* Set up PCI */
fa28f71b
AK
2574 spapr_pci_rtas_init();
2575
89dfd6e1 2576 phb = spapr_create_phb(spapr, 0);
3384f95c 2577
277f9acf 2578 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
2579 NICInfo *nd = &nd_table[i];
2580
2581 if (!nd->model) {
7267c094 2582 nd->model = g_strdup("ibmveth");
8d90ad90
DG
2583 }
2584
2585 if (strcmp(nd->model, "ibmveth") == 0) {
d601fac4 2586 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 2587 } else {
29b358f9 2588 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
2589 }
2590 }
2591
6e270446 2592 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 2593 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
2594 }
2595
f28359d8 2596 /* Graphics */
14c6a894 2597 if (spapr_vga_init(phb->bus, &error_fatal)) {
3fc5acde 2598 spapr->has_graphics = true;
c6e76503 2599 machine->usb |= defaults_enabled() && !machine->usb_disabled;
f28359d8
LZ
2600 }
2601
4ee9ced9 2602 if (machine->usb) {
57040d45
TH
2603 if (smc->use_ohci_by_default) {
2604 pci_create_simple(phb->bus, -1, "pci-ohci");
2605 } else {
2606 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
2607 }
c86580b8 2608
35139a59 2609 if (spapr->has_graphics) {
c86580b8
MA
2610 USBBus *usb_bus = usb_bus_find(-1);
2611
2612 usb_create_simple(usb_bus, "usb-kbd");
2613 usb_create_simple(usb_bus, "usb-mouse");
35139a59
DG
2614 }
2615 }
2616
7f763a5d 2617 if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
d54e4d76
DG
2618 error_report(
2619 "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
2620 MIN_RMA_SLOF);
4d8d5467
BH
2621 exit(1);
2622 }
2623
9fdf0c29
DG
2624 if (kernel_filename) {
2625 uint64_t lowaddr = 0;
2626
a19f7fb0
DG
2627 spapr->kernel_size = load_elf(kernel_filename, translate_kernel_address,
2628 NULL, NULL, &lowaddr, NULL, 1,
2629 PPC_ELF_MACHINE, 0, 0);
2630 if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
2631 spapr->kernel_size = load_elf(kernel_filename,
2632 translate_kernel_address, NULL, NULL,
2633 &lowaddr, NULL, 0, PPC_ELF_MACHINE,
2634 0, 0);
2635 spapr->kernel_le = spapr->kernel_size > 0;
16457e7f 2636 }
a19f7fb0
DG
2637 if (spapr->kernel_size < 0) {
2638 error_report("error loading %s: %s", kernel_filename,
2639 load_elf_strerror(spapr->kernel_size));
9fdf0c29
DG
2640 exit(1);
2641 }
2642
2643 /* load initrd */
2644 if (initrd_filename) {
4d8d5467
BH
2645 /* Try to locate the initrd in the gap between the kernel
2646 * and the firmware. Add a bit of space just in case
2647 */
a19f7fb0
DG
2648 spapr->initrd_base = (KERNEL_LOAD_ADDR + spapr->kernel_size
2649 + 0x1ffff) & ~0xffff;
2650 spapr->initrd_size = load_image_targphys(initrd_filename,
2651 spapr->initrd_base,
2652 load_limit
2653 - spapr->initrd_base);
2654 if (spapr->initrd_size < 0) {
d54e4d76
DG
2655 error_report("could not load initial ram disk '%s'",
2656 initrd_filename);
9fdf0c29
DG
2657 exit(1);
2658 }
9fdf0c29 2659 }
4d8d5467 2660 }
a3467baa 2661
8e7ea787
AF
2662 if (bios_name == NULL) {
2663 bios_name = FW_FILE_NAME;
2664 }
2665 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4c56440d 2666 if (!filename) {
68fea5a0 2667 error_report("Could not find LPAR firmware '%s'", bios_name);
4c56440d
SW
2668 exit(1);
2669 }
4d8d5467 2670 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
68fea5a0
TH
2671 if (fw_size <= 0) {
2672 error_report("Could not load LPAR firmware '%s'", filename);
4d8d5467
BH
2673 exit(1);
2674 }
2675 g_free(filename);
4d8d5467 2676
28e02042
DG
2677 /* FIXME: Should register things through the MachineState's qdev
2678 * interface, this is a legacy from the sPAPREnvironment structure
2679 * which predated MachineState but had a similar function */
4be21d56
DG
2680 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
2681 register_savevm_live(NULL, "spapr/htab", -1, 1,
2682 &savevm_htab_handlers, spapr);
2683
5b2128d2 2684 qemu_register_boot_set(spapr_boot_set, spapr);
42043e4f 2685
42043e4f 2686 if (kvm_enabled()) {
3dc410ae 2687 /* to stop and start vmclock */
42043e4f
LV
2688 qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
2689 &spapr->tb);
3dc410ae
AK
2690
2691 kvmppc_spapr_enable_inkernel_multitce();
42043e4f 2692 }
9fdf0c29
DG
2693}
2694
135a129a
AK
2695static int spapr_kvm_type(const char *vm_type)
2696{
2697 if (!vm_type) {
2698 return 0;
2699 }
2700
2701 if (!strcmp(vm_type, "HV")) {
2702 return 1;
2703 }
2704
2705 if (!strcmp(vm_type, "PR")) {
2706 return 2;
2707 }
2708
2709 error_report("Unknown kvm-type specified '%s'", vm_type);
2710 exit(1);
2711}
2712
71461b0f 2713/*
627b84f4 2714 * Implementation of an interface to adjust firmware path
71461b0f
AK
2715 * for the bootindex property handling.
2716 */
2717static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
2718 DeviceState *dev)
2719{
2720#define CAST(type, obj, name) \
2721 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
2722 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
2723 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
c4e13492 2724 VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
71461b0f
AK
2725
2726 if (d) {
2727 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
2728 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
2729 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
2730
2731 if (spapr) {
2732 /*
2733 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
2734 * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
2735 * in the top 16 bits of the 64-bit LUN
2736 */
2737 unsigned id = 0x8000 | (d->id << 8) | d->lun;
2738 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2739 (uint64_t)id << 48);
2740 } else if (virtio) {
2741 /*
2742 * We use SRP luns of the form 01000000 | (target << 8) | lun
2743 * in the top 32 bits of the 64-bit LUN
2744 * Note: the quote above is from SLOF and it is wrong,
2745 * the actual binding is:
2746 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
2747 */
2748 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
bac658d1
TH
2749 if (d->lun >= 256) {
2750 /* Use the LUN "flat space addressing method" */
2751 id |= 0x4000;
2752 }
71461b0f
AK
2753 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2754 (uint64_t)id << 32);
2755 } else if (usb) {
2756 /*
2757 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
2758 * in the top 32 bits of the 64-bit LUN
2759 */
2760 unsigned usb_port = atoi(usb->port->path);
2761 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
2762 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2763 (uint64_t)id << 32);
2764 }
2765 }
2766
b99260eb
TH
2767 /*
2768 * SLOF probes the USB devices, and if it recognizes that the device is a
2769 * storage device, it changes its name to "storage" instead of "usb-host",
2770 * and additionally adds a child node for the SCSI LUN, so the correct
2771 * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
2772 */
2773 if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
2774 USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
2775 if (usb_host_dev_is_scsi_storage(usbdev)) {
2776 return g_strdup_printf("storage@%s/disk", usbdev->port->path);
2777 }
2778 }
2779
71461b0f
AK
2780 if (phb) {
2781 /* Replace "pci" with "pci@800000020000000" */
2782 return g_strdup_printf("pci@%"PRIX64, phb->buid);
2783 }
2784
c4e13492
FF
2785 if (vsc) {
2786 /* Same logic as virtio above */
2787 unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
2788 return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
2789 }
2790
4871dd4c
TH
2791 if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
2792 /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
2793 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
2794 return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
2795 }
2796
71461b0f
AK
2797 return NULL;
2798}
2799
23825581
EH
2800static char *spapr_get_kvm_type(Object *obj, Error **errp)
2801{
28e02042 2802 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2803
28e02042 2804 return g_strdup(spapr->kvm_type);
23825581
EH
2805}
2806
2807static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
2808{
28e02042 2809 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2810
28e02042
DG
2811 g_free(spapr->kvm_type);
2812 spapr->kvm_type = g_strdup(value);
23825581
EH
2813}
2814
f6229214
MR
2815static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
2816{
2817 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2818
2819 return spapr->use_hotplug_event_source;
2820}
2821
2822static void spapr_set_modern_hotplug_events(Object *obj, bool value,
2823 Error **errp)
2824{
2825 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2826
2827 spapr->use_hotplug_event_source = value;
2828}
2829
30f4b05b
DG
2830static char *spapr_get_resize_hpt(Object *obj, Error **errp)
2831{
2832 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2833
2834 switch (spapr->resize_hpt) {
2835 case SPAPR_RESIZE_HPT_DEFAULT:
2836 return g_strdup("default");
2837 case SPAPR_RESIZE_HPT_DISABLED:
2838 return g_strdup("disabled");
2839 case SPAPR_RESIZE_HPT_ENABLED:
2840 return g_strdup("enabled");
2841 case SPAPR_RESIZE_HPT_REQUIRED:
2842 return g_strdup("required");
2843 }
2844 g_assert_not_reached();
2845}
2846
2847static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
2848{
2849 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2850
2851 if (strcmp(value, "default") == 0) {
2852 spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
2853 } else if (strcmp(value, "disabled") == 0) {
2854 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2855 } else if (strcmp(value, "enabled") == 0) {
2856 spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
2857 } else if (strcmp(value, "required") == 0) {
2858 spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
2859 } else {
2860 error_setg(errp, "Bad value for \"resize-hpt\" property");
2861 }
2862}
2863
fa98fbfc
SB
2864static void spapr_get_vsmt(Object *obj, Visitor *v, const char *name,
2865 void *opaque, Error **errp)
2866{
2867 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
2868}
2869
2870static void spapr_set_vsmt(Object *obj, Visitor *v, const char *name,
2871 void *opaque, Error **errp)
2872{
2873 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
2874}
2875
bcb5ce08 2876static void spapr_instance_init(Object *obj)
23825581 2877{
715c5407
DG
2878 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2879
2880 spapr->htab_fd = -1;
f6229214 2881 spapr->use_hotplug_event_source = true;
23825581
EH
2882 object_property_add_str(obj, "kvm-type",
2883 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
49d2e648
MA
2884 object_property_set_description(obj, "kvm-type",
2885 "Specifies the KVM virtualization mode (HV, PR)",
2886 NULL);
f6229214
MR
2887 object_property_add_bool(obj, "modern-hotplug-events",
2888 spapr_get_modern_hotplug_events,
2889 spapr_set_modern_hotplug_events,
2890 NULL);
2891 object_property_set_description(obj, "modern-hotplug-events",
2892 "Use dedicated hotplug event mechanism in"
2893 " place of standard EPOW events when possible"
2894 " (required for memory hot-unplug support)",
2895 NULL);
7843c0d6
DG
2896
2897 ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
2898 "Maximum permitted CPU compatibility mode",
2899 &error_fatal);
30f4b05b
DG
2900
2901 object_property_add_str(obj, "resize-hpt",
2902 spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
2903 object_property_set_description(obj, "resize-hpt",
2904 "Resizing of the Hash Page Table (enabled, disabled, required)",
2905 NULL);
fa98fbfc
SB
2906 object_property_add(obj, "vsmt", "uint32", spapr_get_vsmt,
2907 spapr_set_vsmt, NULL, &spapr->vsmt, &error_abort);
2908 object_property_set_description(obj, "vsmt",
2909 "Virtual SMT: KVM behaves as if this were"
2910 " the host's SMT mode", &error_abort);
23825581
EH
2911}
2912
87bbdd9c
DG
2913static void spapr_machine_finalizefn(Object *obj)
2914{
2915 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2916
2917 g_free(spapr->kvm_type);
2918}
2919
1c7ad77e 2920void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
34316482 2921{
34316482
AK
2922 cpu_synchronize_state(cs);
2923 ppc_cpu_do_system_reset(cs);
2924}
2925
2926static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
2927{
2928 CPUState *cs;
2929
2930 CPU_FOREACH(cs) {
1c7ad77e 2931 async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
34316482
AK
2932 }
2933}
2934
79b78a6b
MR
2935static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
2936 uint32_t node, bool dedicated_hp_event_source,
2937 Error **errp)
c20d332a
BR
2938{
2939 sPAPRDRConnector *drc;
c20d332a
BR
2940 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
2941 int i, fdt_offset, fdt_size;
2942 void *fdt;
79b78a6b 2943 uint64_t addr = addr_start;
94fd9cba 2944 bool hotplugged = spapr_drc_hotplugged(dev);
160bb678 2945 Error *local_err = NULL;
c20d332a 2946
c20d332a 2947 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
2948 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
2949 addr / SPAPR_MEMORY_BLOCK_SIZE);
c20d332a
BR
2950 g_assert(drc);
2951
2952 fdt = create_device_tree(&fdt_size);
2953 fdt_offset = spapr_populate_memory_node(fdt, node, addr,
2954 SPAPR_MEMORY_BLOCK_SIZE);
2955
160bb678
GK
2956 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
2957 if (local_err) {
2958 while (addr > addr_start) {
2959 addr -= SPAPR_MEMORY_BLOCK_SIZE;
2960 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
2961 addr / SPAPR_MEMORY_BLOCK_SIZE);
a8dc47fd 2962 spapr_drc_detach(drc);
160bb678
GK
2963 }
2964 g_free(fdt);
2965 error_propagate(errp, local_err);
2966 return;
2967 }
94fd9cba
LV
2968 if (!hotplugged) {
2969 spapr_drc_reset(drc);
2970 }
c20d332a
BR
2971 addr += SPAPR_MEMORY_BLOCK_SIZE;
2972 }
5dd5238c
JD
2973 /* send hotplug notification to the
2974 * guest only in case of hotplugged memory
2975 */
94fd9cba 2976 if (hotplugged) {
79b78a6b 2977 if (dedicated_hp_event_source) {
fbf55397
DG
2978 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
2979 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
79b78a6b
MR
2980 spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
2981 nr_lmbs,
0b55aa91 2982 spapr_drc_index(drc));
79b78a6b
MR
2983 } else {
2984 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
2985 nr_lmbs);
2986 }
5dd5238c 2987 }
c20d332a
BR
2988}
2989
2990static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
2991 uint32_t node, Error **errp)
2992{
2993 Error *local_err = NULL;
2994 sPAPRMachineState *ms = SPAPR_MACHINE(hotplug_dev);
2995 PCDIMMDevice *dimm = PC_DIMM(dev);
2996 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
2997 MemoryRegion *mr;
2998 uint64_t align, size, addr;
2999
3000 mr = ddc->get_memory_region(dimm, &local_err);
3001 if (local_err) {
3002 goto out;
3003 }
3004 align = memory_region_get_alignment(mr);
3005 size = memory_region_size(mr);
df587133 3006
d6a9b0b8 3007 pc_dimm_memory_plug(dev, &ms->hotplug_memory, mr, align, &local_err);
c20d332a
BR
3008 if (local_err) {
3009 goto out;
3010 }
3011
9ed442b8
MAL
3012 addr = object_property_get_uint(OBJECT(dimm),
3013 PC_DIMM_ADDR_PROP, &local_err);
c20d332a 3014 if (local_err) {
160bb678 3015 goto out_unplug;
c20d332a
BR
3016 }
3017
79b78a6b
MR
3018 spapr_add_lmbs(dev, addr, size, node,
3019 spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
160bb678
GK
3020 &local_err);
3021 if (local_err) {
3022 goto out_unplug;
3023 }
3024
3025 return;
c20d332a 3026
160bb678
GK
3027out_unplug:
3028 pc_dimm_memory_unplug(dev, &ms->hotplug_memory, mr);
c20d332a
BR
3029out:
3030 error_propagate(errp, local_err);
3031}
3032
c871bc70
LV
3033static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3034 Error **errp)
3035{
3036 PCDIMMDevice *dimm = PC_DIMM(dev);
3037 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3038 MemoryRegion *mr;
3039 uint64_t size;
c871bc70
LV
3040 char *mem_dev;
3041
04790978
TH
3042 mr = ddc->get_memory_region(dimm, errp);
3043 if (!mr) {
3044 return;
3045 }
3046 size = memory_region_size(mr);
3047
c871bc70
LV
3048 if (size % SPAPR_MEMORY_BLOCK_SIZE) {
3049 error_setg(errp, "Hotplugged memory size must be a multiple of "
3050 "%lld MB", SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
3051 return;
3052 }
3053
3054 mem_dev = object_property_get_str(OBJECT(dimm), PC_DIMM_MEMDEV_PROP, NULL);
3055 if (mem_dev && !kvmppc_is_mem_backend_page_size_ok(mem_dev)) {
3056 error_setg(errp, "Memory backend has bad page size. "
3057 "Use 'memory-backend-file' with correct mem-path.");
8a9e0e7b 3058 goto out;
c871bc70 3059 }
8a9e0e7b
GK
3060
3061out:
3062 g_free(mem_dev);
c871bc70
LV
3063}
3064
0cffce56
DG
3065struct sPAPRDIMMState {
3066 PCDIMMDevice *dimm;
cf632463 3067 uint32_t nr_lmbs;
0cffce56
DG
3068 QTAILQ_ENTRY(sPAPRDIMMState) next;
3069};
3070
3071static sPAPRDIMMState *spapr_pending_dimm_unplugs_find(sPAPRMachineState *s,
3072 PCDIMMDevice *dimm)
3073{
3074 sPAPRDIMMState *dimm_state = NULL;
3075
3076 QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
3077 if (dimm_state->dimm == dimm) {
3078 break;
3079 }
3080 }
3081 return dimm_state;
3082}
3083
8d5981c4
BR
3084static sPAPRDIMMState *spapr_pending_dimm_unplugs_add(sPAPRMachineState *spapr,
3085 uint32_t nr_lmbs,
3086 PCDIMMDevice *dimm)
0cffce56 3087{
8d5981c4
BR
3088 sPAPRDIMMState *ds = NULL;
3089
3090 /*
3091 * If this request is for a DIMM whose removal had failed earlier
3092 * (due to guest's refusal to remove the LMBs), we would have this
3093 * dimm already in the pending_dimm_unplugs list. In that
3094 * case don't add again.
3095 */
3096 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3097 if (!ds) {
3098 ds = g_malloc0(sizeof(sPAPRDIMMState));
3099 ds->nr_lmbs = nr_lmbs;
3100 ds->dimm = dimm;
3101 QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
3102 }
3103 return ds;
0cffce56
DG
3104}
3105
3106static void spapr_pending_dimm_unplugs_remove(sPAPRMachineState *spapr,
3107 sPAPRDIMMState *dimm_state)
3108{
3109 QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3110 g_free(dimm_state);
3111}
cf632463 3112
16ee9980
DHB
3113static sPAPRDIMMState *spapr_recover_pending_dimm_state(sPAPRMachineState *ms,
3114 PCDIMMDevice *dimm)
3115{
3116 sPAPRDRConnector *drc;
3117 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978 3118 MemoryRegion *mr = ddc->get_memory_region(dimm, &error_abort);
16ee9980
DHB
3119 uint64_t size = memory_region_size(mr);
3120 uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3121 uint32_t avail_lmbs = 0;
3122 uint64_t addr_start, addr;
3123 int i;
16ee9980
DHB
3124
3125 addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3126 &error_abort);
3127
3128 addr = addr_start;
3129 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3130 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3131 addr / SPAPR_MEMORY_BLOCK_SIZE);
16ee9980 3132 g_assert(drc);
454b580a 3133 if (drc->dev) {
16ee9980
DHB
3134 avail_lmbs++;
3135 }
3136 addr += SPAPR_MEMORY_BLOCK_SIZE;
3137 }
3138
8d5981c4 3139 return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
16ee9980
DHB
3140}
3141
31834723
DHB
3142/* Callback to be called during DRC release. */
3143void spapr_lmb_release(DeviceState *dev)
cf632463 3144{
765d1bdd
DG
3145 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_hotplug_handler(dev));
3146 PCDIMMDevice *dimm = PC_DIMM(dev);
3147 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978 3148 MemoryRegion *mr = ddc->get_memory_region(dimm, &error_abort);
0cffce56 3149 sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
cf632463 3150
16ee9980
DHB
3151 /* This information will get lost if a migration occurs
3152 * during the unplug process. In this case recover it. */
3153 if (ds == NULL) {
3154 ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
8d5981c4 3155 g_assert(ds);
454b580a
DG
3156 /* The DRC being examined by the caller at least must be counted */
3157 g_assert(ds->nr_lmbs);
3158 }
3159
3160 if (--ds->nr_lmbs) {
cf632463
BR
3161 return;
3162 }
3163
cf632463
BR
3164 /*
3165 * Now that all the LMBs have been removed by the guest, call the
3166 * pc-dimm unplug handler to cleanup up the pc-dimm device.
3167 */
765d1bdd 3168 pc_dimm_memory_unplug(dev, &spapr->hotplug_memory, mr);
cf632463 3169 object_unparent(OBJECT(dev));
2a129767 3170 spapr_pending_dimm_unplugs_remove(spapr, ds);
cf632463
BR
3171}
3172
3173static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3174 DeviceState *dev, Error **errp)
3175{
0cffce56 3176 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
cf632463
BR
3177 Error *local_err = NULL;
3178 PCDIMMDevice *dimm = PC_DIMM(dev);
3179 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3180 MemoryRegion *mr;
3181 uint32_t nr_lmbs;
3182 uint64_t size, addr_start, addr;
0cffce56
DG
3183 int i;
3184 sPAPRDRConnector *drc;
04790978
TH
3185
3186 mr = ddc->get_memory_region(dimm, &local_err);
3187 if (local_err) {
3188 goto out;
3189 }
3190 size = memory_region_size(mr);
3191 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3192
9ed442b8 3193 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
0cffce56 3194 &local_err);
cf632463
BR
3195 if (local_err) {
3196 goto out;
3197 }
3198
2a129767
DHB
3199 /*
3200 * An existing pending dimm state for this DIMM means that there is an
3201 * unplug operation in progress, waiting for the spapr_lmb_release
3202 * callback to complete the job (BQL can't cover that far). In this case,
3203 * bail out to avoid detaching DRCs that were already released.
3204 */
3205 if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3206 error_setg(&local_err,
3207 "Memory unplug already in progress for device %s",
3208 dev->id);
3209 goto out;
3210 }
3211
8d5981c4 3212 spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
0cffce56
DG
3213
3214 addr = addr_start;
3215 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3216 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3217 addr / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56
DG
3218 g_assert(drc);
3219
a8dc47fd 3220 spapr_drc_detach(drc);
0cffce56
DG
3221 addr += SPAPR_MEMORY_BLOCK_SIZE;
3222 }
3223
fbf55397
DG
3224 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3225 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56 3226 spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
0b55aa91 3227 nr_lmbs, spapr_drc_index(drc));
cf632463
BR
3228out:
3229 error_propagate(errp, local_err);
3230}
3231
04d0ffbd
GK
3232static void *spapr_populate_hotplug_cpu_dt(CPUState *cs, int *fdt_offset,
3233 sPAPRMachineState *spapr)
af81cf32
BR
3234{
3235 PowerPCCPU *cpu = POWERPC_CPU(cs);
3236 DeviceClass *dc = DEVICE_GET_CLASS(cs);
2e886fb3 3237 int id = spapr_vcpu_id(cpu);
af81cf32
BR
3238 void *fdt;
3239 int offset, fdt_size;
3240 char *nodename;
3241
3242 fdt = create_device_tree(&fdt_size);
3243 nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3244 offset = fdt_add_subnode(fdt, 0, nodename);
3245
3246 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
3247 g_free(nodename);
3248
3249 *fdt_offset = offset;
3250 return fdt;
3251}
3252
765d1bdd
DG
3253/* Callback to be called during DRC release. */
3254void spapr_core_release(DeviceState *dev)
ff9006dd 3255{
765d1bdd 3256 MachineState *ms = MACHINE(qdev_get_hotplug_handler(dev));
46f7afa3 3257 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
ff9006dd 3258 CPUCore *cc = CPU_CORE(dev);
535455fd 3259 CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
ff9006dd 3260
46f7afa3
GK
3261 if (smc->pre_2_10_has_unused_icps) {
3262 sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
46f7afa3
GK
3263 int i;
3264
3265 for (i = 0; i < cc->nr_threads; i++) {
94ad93bd 3266 CPUState *cs = CPU(sc->threads[i]);
46f7afa3
GK
3267
3268 pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3269 }
3270 }
3271
07572c06 3272 assert(core_slot);
535455fd 3273 core_slot->cpu = NULL;
ff9006dd
IM
3274 object_unparent(OBJECT(dev));
3275}
3276
115debf2
IM
3277static
3278void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3279 Error **errp)
ff9006dd 3280{
72194664 3281 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
535455fd
IM
3282 int index;
3283 sPAPRDRConnector *drc;
535455fd 3284 CPUCore *cc = CPU_CORE(dev);
ff9006dd 3285
535455fd
IM
3286 if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3287 error_setg(errp, "Unable to find CPU core with core-id: %d",
3288 cc->core_id);
3289 return;
3290 }
ff9006dd
IM
3291 if (index == 0) {
3292 error_setg(errp, "Boot CPU core may not be unplugged");
3293 return;
3294 }
3295
72194664 3296 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index * spapr->vsmt);
ff9006dd
IM
3297 g_assert(drc);
3298
a8dc47fd 3299 spapr_drc_detach(drc);
ff9006dd
IM
3300
3301 spapr_hotplug_req_remove_by_index(drc);
3302}
3303
3304static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3305 Error **errp)
3306{
3307 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3308 MachineClass *mc = MACHINE_GET_CLASS(spapr);
46f7afa3 3309 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
ff9006dd
IM
3310 sPAPRCPUCore *core = SPAPR_CPU_CORE(OBJECT(dev));
3311 CPUCore *cc = CPU_CORE(dev);
94ad93bd 3312 CPUState *cs = CPU(core->threads[0]);
ff9006dd
IM
3313 sPAPRDRConnector *drc;
3314 Error *local_err = NULL;
535455fd
IM
3315 CPUArchId *core_slot;
3316 int index;
94fd9cba 3317 bool hotplugged = spapr_drc_hotplugged(dev);
ff9006dd 3318
535455fd
IM
3319 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3320 if (!core_slot) {
3321 error_setg(errp, "Unable to find CPU core with core-id: %d",
3322 cc->core_id);
3323 return;
3324 }
72194664 3325 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index * spapr->vsmt);
ff9006dd 3326
c5514d0e 3327 g_assert(drc || !mc->has_hotpluggable_cpus);
ff9006dd 3328
ff9006dd 3329 if (drc) {
e49c63d5
GK
3330 void *fdt;
3331 int fdt_offset;
3332
3333 fdt = spapr_populate_hotplug_cpu_dt(cs, &fdt_offset, spapr);
3334
5c1da812 3335 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
ff9006dd
IM
3336 if (local_err) {
3337 g_free(fdt);
ff9006dd
IM
3338 error_propagate(errp, local_err);
3339 return;
3340 }
ff9006dd 3341
94fd9cba
LV
3342 if (hotplugged) {
3343 /*
3344 * Send hotplug notification interrupt to the guest only
3345 * in case of hotplugged CPUs.
3346 */
3347 spapr_hotplug_req_add_by_index(drc);
3348 } else {
3349 spapr_drc_reset(drc);
3350 }
ff9006dd 3351 }
94fd9cba 3352
535455fd 3353 core_slot->cpu = OBJECT(dev);
46f7afa3
GK
3354
3355 if (smc->pre_2_10_has_unused_icps) {
46f7afa3
GK
3356 int i;
3357
3358 for (i = 0; i < cc->nr_threads; i++) {
bc877283 3359 cs = CPU(core->threads[i]);
46f7afa3
GK
3360 pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
3361 }
3362 }
ff9006dd
IM
3363}
3364
3365static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3366 Error **errp)
3367{
3368 MachineState *machine = MACHINE(OBJECT(hotplug_dev));
3369 MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
ff9006dd
IM
3370 Error *local_err = NULL;
3371 CPUCore *cc = CPU_CORE(dev);
2e9c10eb 3372 const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
ff9006dd 3373 const char *type = object_get_typename(OBJECT(dev));
535455fd
IM
3374 CPUArchId *core_slot;
3375 int index;
ff9006dd 3376
c5514d0e 3377 if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
ff9006dd
IM
3378 error_setg(&local_err, "CPU hotplug not supported for this machine");
3379 goto out;
3380 }
3381
3382 if (strcmp(base_core_type, type)) {
3383 error_setg(&local_err, "CPU core type should be %s", base_core_type);
3384 goto out;
3385 }
3386
3387 if (cc->core_id % smp_threads) {
3388 error_setg(&local_err, "invalid core id %d", cc->core_id);
3389 goto out;
3390 }
3391
459264ef
DG
3392 /*
3393 * In general we should have homogeneous threads-per-core, but old
3394 * (pre hotplug support) machine types allow the last core to have
3395 * reduced threads as a compatibility hack for when we allowed
3396 * total vcpus not a multiple of threads-per-core.
3397 */
3398 if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
df8658de 3399 error_setg(&local_err, "invalid nr-threads %d, must be %d",
8149e299 3400 cc->nr_threads, smp_threads);
df8658de 3401 goto out;
8149e299
DG
3402 }
3403
535455fd
IM
3404 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3405 if (!core_slot) {
ff9006dd
IM
3406 error_setg(&local_err, "core id %d out of range", cc->core_id);
3407 goto out;
3408 }
3409
535455fd 3410 if (core_slot->cpu) {
ff9006dd
IM
3411 error_setg(&local_err, "core %d already populated", cc->core_id);
3412 goto out;
3413 }
3414
a0ceb640 3415 numa_cpu_pre_plug(core_slot, dev, &local_err);
0b8497f0 3416
ff9006dd 3417out:
ff9006dd
IM
3418 error_propagate(errp, local_err);
3419}
3420
c20d332a
BR
3421static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
3422 DeviceState *dev, Error **errp)
3423{
c86c1aff
DHB
3424 MachineState *ms = MACHINE(hotplug_dev);
3425 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
c20d332a
BR
3426
3427 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
b556854b 3428 int node;
c20d332a
BR
3429
3430 if (!smc->dr_lmb_enabled) {
3431 error_setg(errp, "Memory hotplug not supported for this machine");
3432 return;
3433 }
9ed442b8 3434 node = object_property_get_uint(OBJECT(dev), PC_DIMM_NODE_PROP, errp);
c20d332a
BR
3435 if (*errp) {
3436 return;
3437 }
1a5512bb
GA
3438 if (node < 0 || node >= MAX_NODES) {
3439 error_setg(errp, "Invaild node %d", node);
3440 return;
3441 }
c20d332a 3442
b556854b
BR
3443 /*
3444 * Currently PowerPC kernel doesn't allow hot-adding memory to
3445 * memory-less node, but instead will silently add the memory
3446 * to the first node that has some memory. This causes two
3447 * unexpected behaviours for the user.
3448 *
3449 * - Memory gets hotplugged to a different node than what the user
3450 * specified.
3451 * - Since pc-dimm subsystem in QEMU still thinks that memory belongs
3452 * to memory-less node, a reboot will set things accordingly
3453 * and the previously hotplugged memory now ends in the right node.
3454 * This appears as if some memory moved from one node to another.
3455 *
3456 * So until kernel starts supporting memory hotplug to memory-less
3457 * nodes, just prevent such attempts upfront in QEMU.
3458 */
3459 if (nb_numa_nodes && !numa_info[node].node_mem) {
3460 error_setg(errp, "Can't hotplug memory to memory-less node %d",
3461 node);
3462 return;
3463 }
3464
c20d332a 3465 spapr_memory_plug(hotplug_dev, dev, node, errp);
af81cf32
BR
3466 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3467 spapr_core_plug(hotplug_dev, dev, errp);
c20d332a
BR
3468 }
3469}
3470
cf632463
BR
3471static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
3472 DeviceState *dev, Error **errp)
3473{
c86c1aff
DHB
3474 sPAPRMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
3475 MachineClass *mc = MACHINE_GET_CLASS(sms);
cf632463
BR
3476
3477 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3478 if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
3479 spapr_memory_unplug_request(hotplug_dev, dev, errp);
3480 } else {
3481 /* NOTE: this means there is a window after guest reset, prior to
3482 * CAS negotiation, where unplug requests will fail due to the
3483 * capability not being detected yet. This is a bit different than
3484 * the case with PCI unplug, where the events will be queued and
3485 * eventually handled by the guest after boot
3486 */
3487 error_setg(errp, "Memory hot unplug not supported for this guest");
3488 }
6f4b5c3e 3489 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c5514d0e 3490 if (!mc->has_hotpluggable_cpus) {
6f4b5c3e
BR
3491 error_setg(errp, "CPU hot unplug not supported on this machine");
3492 return;
3493 }
115debf2 3494 spapr_core_unplug_request(hotplug_dev, dev, errp);
c20d332a
BR
3495 }
3496}
3497
94a94e4c
BR
3498static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
3499 DeviceState *dev, Error **errp)
3500{
c871bc70
LV
3501 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3502 spapr_memory_pre_plug(hotplug_dev, dev, errp);
3503 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
94a94e4c
BR
3504 spapr_core_pre_plug(hotplug_dev, dev, errp);
3505 }
3506}
3507
7ebaf795
BR
3508static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
3509 DeviceState *dev)
c20d332a 3510{
94a94e4c
BR
3511 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
3512 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c20d332a
BR
3513 return HOTPLUG_HANDLER(machine);
3514 }
3515 return NULL;
3516}
3517
ea089eeb
IM
3518static CpuInstanceProperties
3519spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
20bb648d 3520{
ea089eeb
IM
3521 CPUArchId *core_slot;
3522 MachineClass *mc = MACHINE_GET_CLASS(machine);
3523
3524 /* make sure possible_cpu are intialized */
3525 mc->possible_cpu_arch_ids(machine);
3526 /* get CPU core slot containing thread that matches cpu_index */
3527 core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
3528 assert(core_slot);
3529 return core_slot->props;
20bb648d
DG
3530}
3531
79e07936
IM
3532static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
3533{
3534 return idx / smp_cores % nb_numa_nodes;
3535}
3536
535455fd
IM
3537static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
3538{
3539 int i;
d342eb76 3540 const char *core_type;
535455fd
IM
3541 int spapr_max_cores = max_cpus / smp_threads;
3542 MachineClass *mc = MACHINE_GET_CLASS(machine);
3543
c5514d0e 3544 if (!mc->has_hotpluggable_cpus) {
535455fd
IM
3545 spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
3546 }
3547 if (machine->possible_cpus) {
3548 assert(machine->possible_cpus->len == spapr_max_cores);
3549 return machine->possible_cpus;
3550 }
3551
d342eb76
IM
3552 core_type = spapr_get_cpu_core_type(machine->cpu_type);
3553 if (!core_type) {
3554 error_report("Unable to find sPAPR CPU Core definition");
3555 exit(1);
3556 }
3557
535455fd
IM
3558 machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
3559 sizeof(CPUArchId) * spapr_max_cores);
3560 machine->possible_cpus->len = spapr_max_cores;
3561 for (i = 0; i < machine->possible_cpus->len; i++) {
3562 int core_id = i * smp_threads;
3563
d342eb76 3564 machine->possible_cpus->cpus[i].type = core_type;
f2d672c2 3565 machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
535455fd
IM
3566 machine->possible_cpus->cpus[i].arch_id = core_id;
3567 machine->possible_cpus->cpus[i].props.has_core_id = true;
3568 machine->possible_cpus->cpus[i].props.core_id = core_id;
535455fd
IM
3569 }
3570 return machine->possible_cpus;
3571}
3572
6737d9ad 3573static void spapr_phb_placement(sPAPRMachineState *spapr, uint32_t index,
daa23699
DG
3574 uint64_t *buid, hwaddr *pio,
3575 hwaddr *mmio32, hwaddr *mmio64,
6737d9ad
DG
3576 unsigned n_dma, uint32_t *liobns, Error **errp)
3577{
357d1e3b
DG
3578 /*
3579 * New-style PHB window placement.
3580 *
3581 * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
3582 * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
3583 * windows.
3584 *
3585 * Some guest kernels can't work with MMIO windows above 1<<46
3586 * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
3587 *
3588 * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
3589 * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the
3590 * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the
3591 * 1TiB 64-bit MMIO windows for each PHB.
3592 */
6737d9ad 3593 const uint64_t base_buid = 0x800000020000000ULL;
25e6a118
MT
3594#define SPAPR_MAX_PHBS ((SPAPR_PCI_LIMIT - SPAPR_PCI_BASE) / \
3595 SPAPR_PCI_MEM64_WIN_SIZE - 1)
6737d9ad
DG
3596 int i;
3597
357d1e3b
DG
3598 /* Sanity check natural alignments */
3599 QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3600 QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3601 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
3602 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
3603 /* Sanity check bounds */
25e6a118
MT
3604 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
3605 SPAPR_PCI_MEM32_WIN_SIZE);
3606 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
3607 SPAPR_PCI_MEM64_WIN_SIZE);
3608
3609 if (index >= SPAPR_MAX_PHBS) {
3610 error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
3611 SPAPR_MAX_PHBS - 1);
6737d9ad
DG
3612 return;
3613 }
3614
3615 *buid = base_buid + index;
3616 for (i = 0; i < n_dma; ++i) {
3617 liobns[i] = SPAPR_PCI_LIOBN(index, i);
3618 }
3619
357d1e3b
DG
3620 *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
3621 *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
3622 *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
6737d9ad
DG
3623}
3624
7844e12b
CLG
3625static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
3626{
3627 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3628
3629 return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
3630}
3631
3632static void spapr_ics_resend(XICSFabric *dev)
3633{
3634 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3635
3636 ics_resend(spapr->ics);
3637}
3638
81210c20 3639static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
b2fc59aa 3640{
2e886fb3 3641 PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
b2fc59aa 3642
5bc8d26d 3643 return cpu ? ICP(cpu->intc) : NULL;
b2fc59aa
CLG
3644}
3645
60c6823b
CLG
3646#define ICS_IRQ_FREE(ics, srcno) \
3647 (!((ics)->irqs[(srcno)].flags & (XICS_FLAGS_IRQ_MASK)))
3648
3649static int ics_find_free_block(ICSState *ics, int num, int alignnum)
3650{
3651 int first, i;
3652
3653 for (first = 0; first < ics->nr_irqs; first += alignnum) {
3654 if (num > (ics->nr_irqs - first)) {
3655 return -1;
3656 }
3657 for (i = first; i < first + num; ++i) {
3658 if (!ICS_IRQ_FREE(ics, i)) {
3659 break;
3660 }
3661 }
3662 if (i == (first + num)) {
3663 return first;
3664 }
3665 }
3666
3667 return -1;
3668}
3669
9e7dc5fc
CLG
3670/*
3671 * Allocate the IRQ number and set the IRQ type, LSI or MSI
3672 */
3673static void spapr_irq_set_lsi(sPAPRMachineState *spapr, int irq, bool lsi)
3674{
3675 ics_set_irq_type(spapr->ics, irq - spapr->ics->offset, lsi);
3676}
3677
60c6823b
CLG
3678int spapr_irq_alloc(sPAPRMachineState *spapr, int irq_hint, bool lsi,
3679 Error **errp)
3680{
3681 ICSState *ics = spapr->ics;
3682 int irq;
3683
3684 if (!ics) {
3685 return -1;
3686 }
3687 if (irq_hint) {
3688 if (!ICS_IRQ_FREE(ics, irq_hint - ics->offset)) {
3689 error_setg(errp, "can't allocate IRQ %d: already in use", irq_hint);
3690 return -1;
3691 }
3692 irq = irq_hint;
3693 } else {
3694 irq = ics_find_free_block(ics, 1, 1);
3695 if (irq < 0) {
3696 error_setg(errp, "can't allocate IRQ: no IRQ left");
3697 return -1;
3698 }
3699 irq += ics->offset;
3700 }
3701
9e7dc5fc 3702 spapr_irq_set_lsi(spapr, irq, lsi);
60c6823b
CLG
3703 trace_spapr_irq_alloc(irq);
3704
3705 return irq;
3706}
3707
3708/*
3709 * Allocate block of consecutive IRQs, and return the number of the first IRQ in
3710 * the block. If align==true, aligns the first IRQ number to num.
3711 */
3712int spapr_irq_alloc_block(sPAPRMachineState *spapr, int num, bool lsi,
3713 bool align, Error **errp)
3714{
3715 ICSState *ics = spapr->ics;
3716 int i, first = -1;
3717
3718 if (!ics) {
3719 return -1;
3720 }
3721
3722 /*
3723 * MSIMesage::data is used for storing VIRQ so
3724 * it has to be aligned to num to support multiple
3725 * MSI vectors. MSI-X is not affected by this.
3726 * The hint is used for the first IRQ, the rest should
3727 * be allocated continuously.
3728 */
3729 if (align) {
3730 assert((num == 1) || (num == 2) || (num == 4) ||
3731 (num == 8) || (num == 16) || (num == 32));
3732 first = ics_find_free_block(ics, num, num);
3733 } else {
3734 first = ics_find_free_block(ics, num, 1);
3735 }
3736 if (first < 0) {
3737 error_setg(errp, "can't find a free %d-IRQ block", num);
3738 return -1;
3739 }
3740
9e7dc5fc 3741 first += ics->offset;
60c6823b 3742 for (i = first; i < first + num; ++i) {
9e7dc5fc 3743 spapr_irq_set_lsi(spapr, i, lsi);
60c6823b 3744 }
60c6823b
CLG
3745
3746 trace_spapr_irq_alloc_block(first, num, lsi, align);
3747
3748 return first;
3749}
3750
3751void spapr_irq_free(sPAPRMachineState *spapr, int irq, int num)
3752{
3753 ICSState *ics = spapr->ics;
3754 int srcno = irq - ics->offset;
3755 int i;
3756
3757 if (ics_valid_irq(ics, irq)) {
3758 trace_spapr_irq_free(0, irq, num);
3759 for (i = srcno; i < srcno + num; ++i) {
3760 if (ICS_IRQ_FREE(ics, i)) {
3761 trace_spapr_irq_free_warn(0, i + ics->offset);
3762 }
3763 memset(&ics->irqs[i], 0, sizeof(ICSIRQState));
3764 }
3765 }
3766}
3767
77183755
CLG
3768qemu_irq spapr_qirq(sPAPRMachineState *spapr, int irq)
3769{
3770 ICSState *ics = spapr->ics;
3771
3772 if (ics_valid_irq(ics, irq)) {
3773 return ics->qirqs[irq - ics->offset];
3774 }
3775
3776 return NULL;
3777}
3778
6449da45
CLG
3779static void spapr_pic_print_info(InterruptStatsProvider *obj,
3780 Monitor *mon)
3781{
3782 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
5bc8d26d
CLG
3783 CPUState *cs;
3784
3785 CPU_FOREACH(cs) {
3786 PowerPCCPU *cpu = POWERPC_CPU(cs);
6449da45 3787
5bc8d26d 3788 icp_pic_print_info(ICP(cpu->intc), mon);
6449da45
CLG
3789 }
3790
3791 ics_pic_print_info(spapr->ics, mon);
3792}
3793
2e886fb3
SB
3794int spapr_vcpu_id(PowerPCCPU *cpu)
3795{
3796 CPUState *cs = CPU(cpu);
3797
3798 if (kvm_enabled()) {
3799 return kvm_arch_vcpu_id(cs);
3800 } else {
3801 return cs->cpu_index;
3802 }
3803}
3804
3805PowerPCCPU *spapr_find_cpu(int vcpu_id)
3806{
3807 CPUState *cs;
3808
3809 CPU_FOREACH(cs) {
3810 PowerPCCPU *cpu = POWERPC_CPU(cs);
3811
3812 if (spapr_vcpu_id(cpu) == vcpu_id) {
3813 return cpu;
3814 }
3815 }
3816
3817 return NULL;
3818}
3819
29ee3247
AK
3820static void spapr_machine_class_init(ObjectClass *oc, void *data)
3821{
3822 MachineClass *mc = MACHINE_CLASS(oc);
224245bf 3823 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
71461b0f 3824 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 3825 NMIClass *nc = NMI_CLASS(oc);
c20d332a 3826 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1d1be34d 3827 PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
7844e12b 3828 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
6449da45 3829 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
958db90c 3830
0eb9054c 3831 mc->desc = "pSeries Logical Partition (PAPR compliant)";
fc9f38c3
DG
3832
3833 /*
3834 * We set up the default / latest behaviour here. The class_init
3835 * functions for the specific versioned machine types can override
3836 * these details for backwards compatibility
3837 */
bcb5ce08
DG
3838 mc->init = spapr_machine_init;
3839 mc->reset = spapr_machine_reset;
958db90c 3840 mc->block_default_type = IF_SCSI;
6244bb7e 3841 mc->max_cpus = 1024;
958db90c 3842 mc->no_parallel = 1;
5b2128d2 3843 mc->default_boot_order = "";
a34944fe 3844 mc->default_ram_size = 512 * M_BYTE;
958db90c 3845 mc->kvm_type = spapr_kvm_type;
7da79a16 3846 machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
e4024630 3847 mc->pci_allow_0_address = true;
7ebaf795 3848 mc->get_hotplug_handler = spapr_get_hotplug_handler;
94a94e4c 3849 hc->pre_plug = spapr_machine_device_pre_plug;
c20d332a 3850 hc->plug = spapr_machine_device_plug;
ea089eeb 3851 mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
79e07936 3852 mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
535455fd 3853 mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
cf632463 3854 hc->unplug_request = spapr_machine_device_unplug_request;
00b4fbe2 3855
fc9f38c3 3856 smc->dr_lmb_enabled = true;
2e9c10eb 3857 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
c5514d0e 3858 mc->has_hotpluggable_cpus = true;
52b81ab5 3859 smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
71461b0f 3860 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 3861 nc->nmi_monitor_handler = spapr_nmi;
6737d9ad 3862 smc->phb_placement = spapr_phb_placement;
1d1be34d 3863 vhc->hypercall = emulate_spapr_hypercall;
e57ca75c
DG
3864 vhc->hpt_mask = spapr_hpt_mask;
3865 vhc->map_hptes = spapr_map_hptes;
3866 vhc->unmap_hptes = spapr_unmap_hptes;
3867 vhc->store_hpte = spapr_store_hpte;
9861bb3e 3868 vhc->get_patbe = spapr_get_patbe;
1ec26c75 3869 vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
7844e12b
CLG
3870 xic->ics_get = spapr_ics_get;
3871 xic->ics_resend = spapr_ics_resend;
b2fc59aa 3872 xic->icp_get = spapr_icp_get;
6449da45 3873 ispc->print_info = spapr_pic_print_info;
55641213
LV
3874 /* Force NUMA node memory size to be a multiple of
3875 * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
3876 * in which LMBs are represented and hot-added
3877 */
3878 mc->numa_mem_align_shift = 28;
33face6b 3879
4e5fe368
SJS
3880 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
3881 smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
3882 smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
8f38eaf8 3883 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
09114fd8 3884 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
4be8d4e7 3885 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
33face6b 3886 spapr_caps_add_properties(smc, &error_abort);
29ee3247
AK
3887}
3888
3889static const TypeInfo spapr_machine_info = {
3890 .name = TYPE_SPAPR_MACHINE,
3891 .parent = TYPE_MACHINE,
4aee7362 3892 .abstract = true,
6ca1502e 3893 .instance_size = sizeof(sPAPRMachineState),
bcb5ce08 3894 .instance_init = spapr_instance_init,
87bbdd9c 3895 .instance_finalize = spapr_machine_finalizefn,
183930c0 3896 .class_size = sizeof(sPAPRMachineClass),
29ee3247 3897 .class_init = spapr_machine_class_init,
71461b0f
AK
3898 .interfaces = (InterfaceInfo[]) {
3899 { TYPE_FW_PATH_PROVIDER },
34316482 3900 { TYPE_NMI },
c20d332a 3901 { TYPE_HOTPLUG_HANDLER },
1d1be34d 3902 { TYPE_PPC_VIRTUAL_HYPERVISOR },
7844e12b 3903 { TYPE_XICS_FABRIC },
6449da45 3904 { TYPE_INTERRUPT_STATS_PROVIDER },
71461b0f
AK
3905 { }
3906 },
29ee3247
AK
3907};
3908
fccbc785 3909#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
5013c547
DG
3910 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
3911 void *data) \
3912 { \
3913 MachineClass *mc = MACHINE_CLASS(oc); \
3914 spapr_machine_##suffix##_class_options(mc); \
fccbc785
DG
3915 if (latest) { \
3916 mc->alias = "pseries"; \
3917 mc->is_default = 1; \
3918 } \
5013c547
DG
3919 } \
3920 static void spapr_machine_##suffix##_instance_init(Object *obj) \
3921 { \
3922 MachineState *machine = MACHINE(obj); \
3923 spapr_machine_##suffix##_instance_options(machine); \
3924 } \
3925 static const TypeInfo spapr_machine_##suffix##_info = { \
3926 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
3927 .parent = TYPE_SPAPR_MACHINE, \
3928 .class_init = spapr_machine_##suffix##_class_init, \
3929 .instance_init = spapr_machine_##suffix##_instance_init, \
3930 }; \
3931 static void spapr_machine_register_##suffix(void) \
3932 { \
3933 type_register(&spapr_machine_##suffix##_info); \
3934 } \
0e6aac87 3935 type_init(spapr_machine_register_##suffix)
5013c547 3936
2b615412
DG
3937/*
3938 * pseries-2.12
3939 */
3940static void spapr_machine_2_12_instance_options(MachineState *machine)
3941{
3942}
3943
3944static void spapr_machine_2_12_class_options(MachineClass *mc)
3945{
3946 /* Defaults for the latest behaviour inherited from the base class */
3947}
3948
3949DEFINE_SPAPR_MACHINE(2_12, "2.12", true);
3950
e2676b16
GK
3951/*
3952 * pseries-2.11
3953 */
2b615412
DG
3954#define SPAPR_COMPAT_2_11 \
3955 HW_COMPAT_2_11
3956
e2676b16
GK
3957static void spapr_machine_2_11_instance_options(MachineState *machine)
3958{
2b615412 3959 spapr_machine_2_12_instance_options(machine);
e2676b16
GK
3960}
3961
3962static void spapr_machine_2_11_class_options(MachineClass *mc)
3963{
ee76a09f
DG
3964 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3965
2b615412 3966 spapr_machine_2_12_class_options(mc);
4e5fe368 3967 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
2b615412 3968 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_11);
e2676b16
GK
3969}
3970
2b615412 3971DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
e2676b16 3972
3fa14fbe
DG
3973/*
3974 * pseries-2.10
3975 */
e2676b16 3976#define SPAPR_COMPAT_2_10 \
2b615412 3977 HW_COMPAT_2_10
e2676b16 3978
3fa14fbe
DG
3979static void spapr_machine_2_10_instance_options(MachineState *machine)
3980{
2b615412 3981 spapr_machine_2_11_instance_options(machine);
3fa14fbe
DG
3982}
3983
3984static void spapr_machine_2_10_class_options(MachineClass *mc)
3985{
e2676b16
GK
3986 spapr_machine_2_11_class_options(mc);
3987 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_10);
3fa14fbe
DG
3988}
3989
e2676b16 3990DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
3fa14fbe 3991
fa325e6c
DG
3992/*
3993 * pseries-2.9
3994 */
3fa14fbe 3995#define SPAPR_COMPAT_2_9 \
d5fc133e
DG
3996 HW_COMPAT_2_9 \
3997 { \
3998 .driver = TYPE_POWERPC_CPU, \
3999 .property = "pre-2.10-migration", \
4000 .value = "on", \
4001 }, \
3fa14fbe 4002
fa325e6c
DG
4003static void spapr_machine_2_9_instance_options(MachineState *machine)
4004{
3fa14fbe 4005 spapr_machine_2_10_instance_options(machine);
fa325e6c
DG
4006}
4007
4008static void spapr_machine_2_9_class_options(MachineClass *mc)
4009{
46f7afa3
GK
4010 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4011
3fa14fbe
DG
4012 spapr_machine_2_10_class_options(mc);
4013 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_9);
3bfe5716 4014 mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
46f7afa3 4015 smc->pre_2_10_has_unused_icps = true;
52b81ab5 4016 smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
fa325e6c
DG
4017}
4018
3fa14fbe 4019DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
fa325e6c 4020
db800b21
DG
4021/*
4022 * pseries-2.8
4023 */
82516263
DG
4024#define SPAPR_COMPAT_2_8 \
4025 HW_COMPAT_2_8 \
4026 { \
4027 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4028 .property = "pcie-extended-configuration-space", \
4029 .value = "off", \
4030 },
fa325e6c 4031
db800b21
DG
4032static void spapr_machine_2_8_instance_options(MachineState *machine)
4033{
fa325e6c 4034 spapr_machine_2_9_instance_options(machine);
db800b21
DG
4035}
4036
4037static void spapr_machine_2_8_class_options(MachineClass *mc)
4038{
fa325e6c
DG
4039 spapr_machine_2_9_class_options(mc);
4040 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_8);
55641213 4041 mc->numa_mem_align_shift = 23;
db800b21
DG
4042}
4043
fa325e6c 4044DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
db800b21 4045
1ea1eefc
BR
4046/*
4047 * pseries-2.7
4048 */
357d1e3b
DG
4049#define SPAPR_COMPAT_2_7 \
4050 HW_COMPAT_2_7 \
4051 { \
4052 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4053 .property = "mem_win_size", \
4054 .value = stringify(SPAPR_PCI_2_7_MMIO_WIN_SIZE),\
4055 }, \
4056 { \
4057 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4058 .property = "mem64_win_size", \
4059 .value = "0", \
146c11f1
DG
4060 }, \
4061 { \
4062 .driver = TYPE_POWERPC_CPU, \
4063 .property = "pre-2.8-migration", \
4064 .value = "on", \
5c4537bd
DG
4065 }, \
4066 { \
4067 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4068 .property = "pre-2.8-migration", \
4069 .value = "on", \
357d1e3b
DG
4070 },
4071
4072static void phb_placement_2_7(sPAPRMachineState *spapr, uint32_t index,
4073 uint64_t *buid, hwaddr *pio,
4074 hwaddr *mmio32, hwaddr *mmio64,
4075 unsigned n_dma, uint32_t *liobns, Error **errp)
4076{
4077 /* Legacy PHB placement for pseries-2.7 and earlier machine types */
4078 const uint64_t base_buid = 0x800000020000000ULL;
4079 const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
4080 const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
4081 const hwaddr pio_offset = 0x80000000; /* 2 GiB */
4082 const uint32_t max_index = 255;
4083 const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
4084
4085 uint64_t ram_top = MACHINE(spapr)->ram_size;
4086 hwaddr phb0_base, phb_base;
4087 int i;
4088
4089 /* Do we have hotpluggable memory? */
4090 if (MACHINE(spapr)->maxram_size > ram_top) {
4091 /* Can't just use maxram_size, because there may be an
4092 * alignment gap between normal and hotpluggable memory
4093 * regions */
4094 ram_top = spapr->hotplug_memory.base +
4095 memory_region_size(&spapr->hotplug_memory.mr);
4096 }
4097
4098 phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
4099
4100 if (index > max_index) {
4101 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
4102 max_index);
4103 return;
4104 }
4105
4106 *buid = base_buid + index;
4107 for (i = 0; i < n_dma; ++i) {
4108 liobns[i] = SPAPR_PCI_LIOBN(index, i);
4109 }
4110
4111 phb_base = phb0_base + index * phb_spacing;
4112 *pio = phb_base + pio_offset;
4113 *mmio32 = phb_base + mmio_offset;
4114 /*
4115 * We don't set the 64-bit MMIO window, relying on the PHB's
4116 * fallback behaviour of automatically splitting a large "32-bit"
4117 * window into contiguous 32-bit and 64-bit windows
4118 */
4119}
db800b21 4120
1ea1eefc
BR
4121static void spapr_machine_2_7_instance_options(MachineState *machine)
4122{
f6229214
MR
4123 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
4124
672de881 4125 spapr_machine_2_8_instance_options(machine);
f6229214 4126 spapr->use_hotplug_event_source = false;
1ea1eefc
BR
4127}
4128
4129static void spapr_machine_2_7_class_options(MachineClass *mc)
4130{
3daa4a9f
TH
4131 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4132
db800b21 4133 spapr_machine_2_8_class_options(mc);
2e9c10eb 4134 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
db800b21 4135 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_7);
357d1e3b 4136 smc->phb_placement = phb_placement_2_7;
1ea1eefc
BR
4137}
4138
db800b21 4139DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
1ea1eefc 4140
4b23699c
DG
4141/*
4142 * pseries-2.6
4143 */
1ea1eefc 4144#define SPAPR_COMPAT_2_6 \
ae4de14c
AK
4145 HW_COMPAT_2_6 \
4146 { \
4147 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
4148 .property = "ddw",\
4149 .value = stringify(off),\
4150 },
1ea1eefc 4151
4b23699c
DG
4152static void spapr_machine_2_6_instance_options(MachineState *machine)
4153{
672de881 4154 spapr_machine_2_7_instance_options(machine);
4b23699c
DG
4155}
4156
4157static void spapr_machine_2_6_class_options(MachineClass *mc)
4158{
1ea1eefc 4159 spapr_machine_2_7_class_options(mc);
c5514d0e 4160 mc->has_hotpluggable_cpus = false;
1ea1eefc 4161 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_6);
4b23699c
DG
4162}
4163
1ea1eefc 4164DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4b23699c 4165
1c5f29bb
DG
4166/*
4167 * pseries-2.5
4168 */
4b23699c 4169#define SPAPR_COMPAT_2_5 \
57c522f4
TH
4170 HW_COMPAT_2_5 \
4171 { \
4172 .driver = "spapr-vlan", \
4173 .property = "use-rx-buffer-pools", \
4174 .value = "off", \
4175 },
4b23699c 4176
5013c547 4177static void spapr_machine_2_5_instance_options(MachineState *machine)
1c5f29bb 4178{
672de881 4179 spapr_machine_2_6_instance_options(machine);
5013c547
DG
4180}
4181
4182static void spapr_machine_2_5_class_options(MachineClass *mc)
4183{
57040d45
TH
4184 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4185
4b23699c 4186 spapr_machine_2_6_class_options(mc);
57040d45 4187 smc->use_ohci_by_default = true;
4b23699c 4188 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_5);
1c5f29bb
DG
4189}
4190
4b23699c 4191DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
1c5f29bb
DG
4192
4193/*
4194 * pseries-2.4
4195 */
80fd50f9
CH
4196#define SPAPR_COMPAT_2_4 \
4197 HW_COMPAT_2_4
4198
5013c547 4199static void spapr_machine_2_4_instance_options(MachineState *machine)
1c5f29bb 4200{
5013c547
DG
4201 spapr_machine_2_5_instance_options(machine);
4202}
1c5f29bb 4203
5013c547
DG
4204static void spapr_machine_2_4_class_options(MachineClass *mc)
4205{
fc9f38c3
DG
4206 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4207
4208 spapr_machine_2_5_class_options(mc);
fc9f38c3 4209 smc->dr_lmb_enabled = false;
f949b4e5 4210 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_4);
1c5f29bb
DG
4211}
4212
fccbc785 4213DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
1c5f29bb
DG
4214
4215/*
4216 * pseries-2.3
4217 */
38ff32c6 4218#define SPAPR_COMPAT_2_3 \
7619c7b0
MR
4219 HW_COMPAT_2_3 \
4220 {\
4221 .driver = "spapr-pci-host-bridge",\
4222 .property = "dynamic-reconfiguration",\
4223 .value = "off",\
4224 },
38ff32c6 4225
5013c547 4226static void spapr_machine_2_3_instance_options(MachineState *machine)
d25228e7 4227{
5013c547 4228 spapr_machine_2_4_instance_options(machine);
d25228e7
JW
4229}
4230
5013c547 4231static void spapr_machine_2_3_class_options(MachineClass *mc)
6026db45 4232{
fc9f38c3 4233 spapr_machine_2_4_class_options(mc);
f949b4e5 4234 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_3);
6026db45 4235}
fccbc785 4236DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
6026db45 4237
1c5f29bb
DG
4238/*
4239 * pseries-2.2
4240 */
4241
4242#define SPAPR_COMPAT_2_2 \
1c5f29bb
DG
4243 HW_COMPAT_2_2 \
4244 {\
4245 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
4246 .property = "mem_win_size",\
4247 .value = "0x20000000",\
4248 },
4249
5013c547 4250static void spapr_machine_2_2_instance_options(MachineState *machine)
1c5f29bb 4251{
5013c547 4252 spapr_machine_2_3_instance_options(machine);
cba0e779 4253 machine->suppress_vmdesc = true;
1c5f29bb
DG
4254}
4255
5013c547 4256static void spapr_machine_2_2_class_options(MachineClass *mc)
4aee7362 4257{
fc9f38c3 4258 spapr_machine_2_3_class_options(mc);
f949b4e5 4259 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_2);
4aee7362 4260}
fccbc785 4261DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4aee7362 4262
1c5f29bb
DG
4263/*
4264 * pseries-2.1
4265 */
4266#define SPAPR_COMPAT_2_1 \
1c5f29bb 4267 HW_COMPAT_2_1
3dab0244 4268
5013c547 4269static void spapr_machine_2_1_instance_options(MachineState *machine)
1c5f29bb 4270{
5013c547 4271 spapr_machine_2_2_instance_options(machine);
1c5f29bb 4272}
d25228e7 4273
5013c547 4274static void spapr_machine_2_1_class_options(MachineClass *mc)
d25228e7 4275{
fc9f38c3 4276 spapr_machine_2_2_class_options(mc);
f949b4e5 4277 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_1);
d25228e7 4278}
fccbc785 4279DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
fb0fc8f6 4280
29ee3247 4281static void spapr_machine_register_types(void)
9fdf0c29 4282{
29ee3247 4283 type_register_static(&spapr_machine_info);
9fdf0c29
DG
4284}
4285
29ee3247 4286type_init(spapr_machine_register_types)