]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
target/ppc: Update setting of cpu features to account for compat modes
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
0d75590d 27#include "qemu/osdep.h"
da34e65c 28#include "qapi/error.h"
fa98fbfc 29#include "qapi/visitor.h"
9c17d615 30#include "sysemu/sysemu.h"
e35704ba 31#include "sysemu/numa.h"
83c9f4ca 32#include "hw/hw.h"
03dd024f 33#include "qemu/log.h"
71461b0f 34#include "hw/fw-path-provider.h"
9fdf0c29 35#include "elf.h"
1422e32d 36#include "net/net.h"
ad440b4a 37#include "sysemu/device_tree.h"
fa1d36df 38#include "sysemu/block-backend.h"
9c17d615 39#include "sysemu/cpus.h"
b3946626 40#include "sysemu/hw_accel.h"
e97c3636 41#include "kvm_ppc.h"
c4b63b7c 42#include "migration/misc.h"
84a899de 43#include "migration/global_state.h"
f2a8f0a6 44#include "migration/register.h"
4be21d56 45#include "mmu-hash64.h"
b4db5413 46#include "mmu-book3s-v3.h"
7abd43ba 47#include "cpu-models.h"
3794d548 48#include "qom/cpu.h"
9fdf0c29
DG
49
50#include "hw/boards.h"
0d09e41a 51#include "hw/ppc/ppc.h"
9fdf0c29
DG
52#include "hw/loader.h"
53
7804c353 54#include "hw/ppc/fdt.h"
0d09e41a
PB
55#include "hw/ppc/spapr.h"
56#include "hw/ppc/spapr_vio.h"
57#include "hw/pci-host/spapr.h"
58#include "hw/ppc/xics.h"
a2cb15b0 59#include "hw/pci/msi.h"
9fdf0c29 60
83c9f4ca 61#include "hw/pci/pci.h"
71461b0f
AK
62#include "hw/scsi/scsi.h"
63#include "hw/virtio/virtio-scsi.h"
c4e13492 64#include "hw/virtio/vhost-scsi-common.h"
f61b4bed 65
022c62cb 66#include "exec/address-spaces.h"
35139a59 67#include "hw/usb.h"
1de7afc9 68#include "qemu/config-file.h"
135a129a 69#include "qemu/error-report.h"
2a6593cb 70#include "trace.h"
34316482 71#include "hw/nmi.h"
6449da45 72#include "hw/intc/intc.h"
890c2b77 73
68a27b20 74#include "hw/compat.h"
f348b6d1 75#include "qemu/cutils.h"
94a94e4c 76#include "hw/ppc/spapr_cpu_core.h"
2474bfd4 77#include "qmp-commands.h"
68a27b20 78
9fdf0c29
DG
79#include <libfdt.h>
80
4d8d5467
BH
81/* SLOF memory layout:
82 *
83 * SLOF raw image loaded at 0, copies its romfs right below the flat
84 * device-tree, then position SLOF itself 31M below that
85 *
86 * So we set FW_OVERHEAD to 40MB which should account for all of that
87 * and more
88 *
89 * We load our kernel at 4M, leaving space for SLOF initial image
90 */
38b02bd8 91#define FDT_MAX_SIZE 0x100000
39ac8455 92#define RTAS_MAX_SIZE 0x10000
b7d1f77a 93#define RTAS_MAX_ADDR 0x80000000 /* RTAS must stay below that */
a9f8ad8f
DG
94#define FW_MAX_SIZE 0x400000
95#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
96#define FW_OVERHEAD 0x2800000
97#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 98
4d8d5467 99#define MIN_RMA_SLOF 128UL
9fdf0c29 100
0c103f8e
DG
101#define PHANDLE_XICP 0x00001111
102
71cd4dac
CLG
103static ICSState *spapr_ics_create(sPAPRMachineState *spapr,
104 const char *type_ics,
105 int nr_irqs, Error **errp)
c04d6cfa 106{
175d2aa0 107 Error *local_err = NULL;
71cd4dac 108 Object *obj;
4e4169f7 109
71cd4dac 110 obj = object_new(type_ics);
175d2aa0 111 object_property_add_child(OBJECT(spapr), "ics", obj, &error_abort);
ad265631
GK
112 object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr),
113 &error_abort);
175d2aa0
GK
114 object_property_set_int(obj, nr_irqs, "nr-irqs", &local_err);
115 if (local_err) {
116 goto error;
117 }
71cd4dac 118 object_property_set_bool(obj, true, "realized", &local_err);
175d2aa0
GK
119 if (local_err) {
120 goto error;
4e4169f7 121 }
4e4169f7 122
71cd4dac 123 return ICS_SIMPLE(obj);
175d2aa0
GK
124
125error:
126 error_propagate(errp, local_err);
127 return NULL;
c04d6cfa
AL
128}
129
46f7afa3
GK
130static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
131{
132 /* Dummy entries correspond to unused ICPState objects in older QEMUs,
133 * and newer QEMUs don't even have them. In both cases, we don't want
134 * to send anything on the wire.
135 */
136 return false;
137}
138
139static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
140 .name = "icp/server",
141 .version_id = 1,
142 .minimum_version_id = 1,
143 .needed = pre_2_10_vmstate_dummy_icp_needed,
144 .fields = (VMStateField[]) {
145 VMSTATE_UNUSED(4), /* uint32_t xirr */
146 VMSTATE_UNUSED(1), /* uint8_t pending_priority */
147 VMSTATE_UNUSED(1), /* uint8_t mfrr */
148 VMSTATE_END_OF_LIST()
149 },
150};
151
152static void pre_2_10_vmstate_register_dummy_icp(int i)
153{
154 vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
155 (void *)(uintptr_t) i);
156}
157
158static void pre_2_10_vmstate_unregister_dummy_icp(int i)
159{
160 vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
161 (void *)(uintptr_t) i);
162}
163
164static inline int xics_max_server_number(void)
165{
166 return DIV_ROUND_UP(max_cpus * kvmppc_smt_threads(), smp_threads);
167}
168
71cd4dac 169static void xics_system_init(MachineState *machine, int nr_irqs, Error **errp)
c04d6cfa 170{
71cd4dac 171 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
46f7afa3 172 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
c04d6cfa 173
11ad93f6 174 if (kvm_enabled()) {
2192a930 175 if (machine_kernel_irqchip_allowed(machine) &&
71cd4dac
CLG
176 !xics_kvm_init(spapr, errp)) {
177 spapr->icp_type = TYPE_KVM_ICP;
3d85885a 178 spapr->ics = spapr_ics_create(spapr, TYPE_ICS_KVM, nr_irqs, errp);
11ad93f6 179 }
71cd4dac 180 if (machine_kernel_irqchip_required(machine) && !spapr->ics) {
3d85885a
GK
181 error_prepend(errp, "kernel_irqchip requested but unavailable: ");
182 return;
11ad93f6
DG
183 }
184 }
185
71cd4dac 186 if (!spapr->ics) {
f63ebfe0 187 xics_spapr_init(spapr);
71cd4dac
CLG
188 spapr->icp_type = TYPE_ICP;
189 spapr->ics = spapr_ics_create(spapr, TYPE_ICS_SIMPLE, nr_irqs, errp);
3d85885a
GK
190 if (!spapr->ics) {
191 return;
192 }
c04d6cfa 193 }
46f7afa3
GK
194
195 if (smc->pre_2_10_has_unused_icps) {
196 int i;
197
198 for (i = 0; i < xics_max_server_number(); i++) {
199 /* Dummy entries get deregistered when real ICPState objects
200 * are registered during CPU core hotplug.
201 */
202 pre_2_10_vmstate_register_dummy_icp(i);
203 }
204 }
c04d6cfa
AL
205}
206
833d4668
AK
207static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
208 int smt_threads)
209{
210 int i, ret = 0;
211 uint32_t servers_prop[smt_threads];
212 uint32_t gservers_prop[smt_threads * 2];
2e886fb3 213 int index = spapr_vcpu_id(cpu);
833d4668 214
d6e166c0
DG
215 if (cpu->compat_pvr) {
216 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
6d9412ea
AK
217 if (ret < 0) {
218 return ret;
219 }
220 }
221
833d4668
AK
222 /* Build interrupt servers and gservers properties */
223 for (i = 0; i < smt_threads; i++) {
224 servers_prop[i] = cpu_to_be32(index + i);
225 /* Hack, direct the group queues back to cpu 0 */
226 gservers_prop[i*2] = cpu_to_be32(index + i);
227 gservers_prop[i*2 + 1] = 0;
228 }
229 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
230 servers_prop, sizeof(servers_prop));
231 if (ret < 0) {
232 return ret;
233 }
234 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
235 gservers_prop, sizeof(gservers_prop));
236
237 return ret;
238}
239
99861ecb 240static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
0da6f3fe 241{
2e886fb3 242 int index = spapr_vcpu_id(cpu);
0da6f3fe
BR
243 uint32_t associativity[] = {cpu_to_be32(0x5),
244 cpu_to_be32(0x0),
245 cpu_to_be32(0x0),
246 cpu_to_be32(0x0),
15f8b142 247 cpu_to_be32(cpu->node_id),
0da6f3fe
BR
248 cpu_to_be32(index)};
249
250 /* Advertise NUMA via ibm,associativity */
99861ecb 251 return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
0da6f3fe 252 sizeof(associativity));
0da6f3fe
BR
253}
254
86d5771a 255/* Populate the "ibm,pa-features" property */
7abd43ba
SJS
256static void spapr_populate_pa_features(PowerPCCPU *cpu, void *fdt, int offset,
257 bool legacy_guest)
86d5771a 258{
7abd43ba 259 CPUPPCState *env = &cpu->env;
86d5771a
SB
260 uint8_t pa_features_206[] = { 6, 0,
261 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
262 uint8_t pa_features_207[] = { 24, 0,
263 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
264 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
265 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
266 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
9fb4541f
SB
267 uint8_t pa_features_300[] = { 66, 0,
268 /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
269 /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
270 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
271 /* 6: DS207 */
272 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
273 /* 16: Vector */
86d5771a 274 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
9fb4541f 275 /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
9bf502fe 276 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
9fb4541f
SB
277 /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
278 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
279 /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
280 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
281 /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
282 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
283 /* 42: PM, 44: PC RA, 46: SC vec'd */
284 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
285 /* 48: SIMD, 50: QP BFP, 52: String */
286 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
287 /* 54: DecFP, 56: DecI, 58: SHA */
288 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
289 /* 60: NM atomic, 62: RNG */
290 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
291 };
7abd43ba 292 uint8_t *pa_features = NULL;
86d5771a
SB
293 size_t pa_size;
294
7abd43ba 295 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
86d5771a
SB
296 pa_features = pa_features_206;
297 pa_size = sizeof(pa_features_206);
7abd43ba
SJS
298 }
299 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
86d5771a
SB
300 pa_features = pa_features_207;
301 pa_size = sizeof(pa_features_207);
7abd43ba
SJS
302 }
303 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
86d5771a
SB
304 pa_features = pa_features_300;
305 pa_size = sizeof(pa_features_300);
7abd43ba
SJS
306 }
307 if (!pa_features) {
86d5771a
SB
308 return;
309 }
310
311 if (env->ci_large_pages) {
312 /*
313 * Note: we keep CI large pages off by default because a 64K capable
314 * guest provisioned with large pages might otherwise try to map a qemu
315 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
316 * even if that qemu runs on a 4k host.
317 * We dd this bit back here if we are confident this is not an issue
318 */
319 pa_features[3] |= 0x20;
320 }
321 if (kvmppc_has_cap_htm() && pa_size > 24) {
322 pa_features[24] |= 0x80; /* Transactional memory support */
323 }
e957f6a9
SB
324 if (legacy_guest && pa_size > 40) {
325 /* Workaround for broken kernels that attempt (guest) radix
326 * mode when they can't handle it, if they see the radix bit set
327 * in pa-features. So hide it from them. */
328 pa_features[40 + 2] &= ~0x80; /* Radix MMU */
329 }
86d5771a
SB
330
331 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
332}
333
28e02042 334static int spapr_fixup_cpu_dt(void *fdt, sPAPRMachineState *spapr)
6e806cc3 335{
82677ed2
AK
336 int ret = 0, offset, cpus_offset;
337 CPUState *cs;
6e806cc3
BR
338 char cpu_model[32];
339 int smt = kvmppc_smt_threads();
7f763a5d 340 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 341
82677ed2
AK
342 CPU_FOREACH(cs) {
343 PowerPCCPU *cpu = POWERPC_CPU(cs);
344 DeviceClass *dc = DEVICE_GET_CLASS(cs);
2e886fb3 345 int index = spapr_vcpu_id(cpu);
12dbeb16 346 int compat_smt = MIN(smp_threads, ppc_compat_max_threads(cpu));
6e806cc3 347
0f20ba62 348 if ((index % smt) != 0) {
6e806cc3
BR
349 continue;
350 }
351
82677ed2 352 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 353
82677ed2
AK
354 cpus_offset = fdt_path_offset(fdt, "/cpus");
355 if (cpus_offset < 0) {
a4f3885c 356 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
82677ed2
AK
357 if (cpus_offset < 0) {
358 return cpus_offset;
359 }
360 }
361 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 362 if (offset < 0) {
82677ed2
AK
363 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
364 if (offset < 0) {
365 return offset;
366 }
6e806cc3
BR
367 }
368
7f763a5d
DG
369 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
370 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
371 if (ret < 0) {
372 return ret;
373 }
833d4668 374
99861ecb
IM
375 if (nb_numa_nodes > 1) {
376 ret = spapr_fixup_cpu_numa_dt(fdt, offset, cpu);
377 if (ret < 0) {
378 return ret;
379 }
0da6f3fe
BR
380 }
381
12dbeb16 382 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt);
833d4668
AK
383 if (ret < 0) {
384 return ret;
385 }
e957f6a9 386
7abd43ba 387 spapr_populate_pa_features(cpu, fdt, offset,
e957f6a9 388 spapr->cas_legacy_guest_workaround);
6e806cc3
BR
389 }
390 return ret;
391}
392
c86c1aff 393static hwaddr spapr_node0_size(MachineState *machine)
b082d65a
AK
394{
395 if (nb_numa_nodes) {
396 int i;
397 for (i = 0; i < nb_numa_nodes; ++i) {
398 if (numa_info[i].node_mem) {
fb164994
DG
399 return MIN(pow2floor(numa_info[i].node_mem),
400 machine->ram_size);
b082d65a
AK
401 }
402 }
403 }
fb164994 404 return machine->ram_size;
b082d65a
AK
405}
406
a1d59c0f
AK
407static void add_str(GString *s, const gchar *s1)
408{
409 g_string_append_len(s, s1, strlen(s1) + 1);
410}
7f763a5d 411
03d196b7 412static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
26a8c353
AK
413 hwaddr size)
414{
415 uint32_t associativity[] = {
416 cpu_to_be32(0x4), /* length */
417 cpu_to_be32(0x0), cpu_to_be32(0x0),
c3b4f589 418 cpu_to_be32(0x0), cpu_to_be32(nodeid)
26a8c353
AK
419 };
420 char mem_name[32];
421 uint64_t mem_reg_property[2];
422 int off;
423
424 mem_reg_property[0] = cpu_to_be64(start);
425 mem_reg_property[1] = cpu_to_be64(size);
426
427 sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
428 off = fdt_add_subnode(fdt, 0, mem_name);
429 _FDT(off);
430 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
431 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
432 sizeof(mem_reg_property))));
433 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
434 sizeof(associativity))));
03d196b7 435 return off;
26a8c353
AK
436}
437
28e02042 438static int spapr_populate_memory(sPAPRMachineState *spapr, void *fdt)
7f763a5d 439{
fb164994 440 MachineState *machine = MACHINE(spapr);
7db8a127
AK
441 hwaddr mem_start, node_size;
442 int i, nb_nodes = nb_numa_nodes;
443 NodeInfo *nodes = numa_info;
444 NodeInfo ramnode;
445
446 /* No NUMA nodes, assume there is just one node with whole RAM */
447 if (!nb_numa_nodes) {
448 nb_nodes = 1;
fb164994 449 ramnode.node_mem = machine->ram_size;
7db8a127 450 nodes = &ramnode;
5fe269b1 451 }
7f763a5d 452
7db8a127
AK
453 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
454 if (!nodes[i].node_mem) {
455 continue;
456 }
fb164994 457 if (mem_start >= machine->ram_size) {
5fe269b1
PM
458 node_size = 0;
459 } else {
7db8a127 460 node_size = nodes[i].node_mem;
fb164994
DG
461 if (node_size > machine->ram_size - mem_start) {
462 node_size = machine->ram_size - mem_start;
5fe269b1
PM
463 }
464 }
7db8a127
AK
465 if (!mem_start) {
466 /* ppc_spapr_init() checks for rma_size <= node0_size already */
e8f986fc 467 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
7db8a127
AK
468 mem_start += spapr->rma_size;
469 node_size -= spapr->rma_size;
470 }
6010818c
AK
471 for ( ; node_size; ) {
472 hwaddr sizetmp = pow2floor(node_size);
473
474 /* mem_start != 0 here */
475 if (ctzl(mem_start) < ctzl(sizetmp)) {
476 sizetmp = 1ULL << ctzl(mem_start);
477 }
478
479 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
480 node_size -= sizetmp;
481 mem_start += sizetmp;
482 }
7f763a5d
DG
483 }
484
485 return 0;
486}
487
0da6f3fe
BR
488static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
489 sPAPRMachineState *spapr)
490{
491 PowerPCCPU *cpu = POWERPC_CPU(cs);
492 CPUPPCState *env = &cpu->env;
493 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
2e886fb3 494 int index = spapr_vcpu_id(cpu);
0da6f3fe
BR
495 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
496 0xffffffff, 0xffffffff};
afd10a0f
BR
497 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
498 : SPAPR_TIMEBASE_FREQ;
0da6f3fe
BR
499 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
500 uint32_t page_sizes_prop[64];
501 size_t page_sizes_prop_size;
22419c2a 502 uint32_t vcpus_per_socket = smp_threads * smp_cores;
0da6f3fe 503 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
12dbeb16 504 int compat_smt = MIN(smp_threads, ppc_compat_max_threads(cpu));
af81cf32 505 sPAPRDRConnector *drc;
af81cf32 506 int drc_index;
c64abd1f
SB
507 uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
508 int i;
af81cf32 509
fbf55397 510 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
af81cf32 511 if (drc) {
0b55aa91 512 drc_index = spapr_drc_index(drc);
af81cf32
BR
513 _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
514 }
0da6f3fe
BR
515
516 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
517 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
518
519 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
520 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
521 env->dcache_line_size)));
522 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
523 env->dcache_line_size)));
524 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
525 env->icache_line_size)));
526 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
527 env->icache_line_size)));
528
529 if (pcc->l1_dcache_size) {
530 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
531 pcc->l1_dcache_size)));
532 } else {
3dc6f869 533 warn_report("Unknown L1 dcache size for cpu");
0da6f3fe
BR
534 }
535 if (pcc->l1_icache_size) {
536 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
537 pcc->l1_icache_size)));
538 } else {
3dc6f869 539 warn_report("Unknown L1 icache size for cpu");
0da6f3fe
BR
540 }
541
542 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
543 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
fd5da5c4 544 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", env->slb_nr)));
0da6f3fe
BR
545 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", env->slb_nr)));
546 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
547 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
548
549 if (env->spr_cb[SPR_PURR].oea_read) {
550 _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
551 }
552
553 if (env->mmu_model & POWERPC_MMU_1TSEG) {
554 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
555 segs, sizeof(segs))));
556 }
557
558 /* Advertise VMX/VSX (vector extensions) if available
559 * 0 / no property == no vector extensions
560 * 1 == VMX / Altivec available
561 * 2 == VSX available */
562 if (env->insns_flags & PPC_ALTIVEC) {
563 uint32_t vmx = (env->insns_flags2 & PPC2_VSX) ? 2 : 1;
564
565 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", vmx)));
566 }
567
568 /* Advertise DFP (Decimal Floating Point) if available
569 * 0 / no property == no DFP
570 * 1 == DFP available */
571 if (env->insns_flags2 & PPC2_DFP) {
572 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
573 }
574
3654fa95 575 page_sizes_prop_size = ppc_create_page_sizes_prop(env, page_sizes_prop,
0da6f3fe
BR
576 sizeof(page_sizes_prop));
577 if (page_sizes_prop_size) {
578 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
579 page_sizes_prop, page_sizes_prop_size)));
580 }
581
7abd43ba 582 spapr_populate_pa_features(cpu, fdt, offset, false);
90da0d5a 583
0da6f3fe 584 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
22419c2a 585 cs->cpu_index / vcpus_per_socket)));
0da6f3fe
BR
586
587 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
588 pft_size_prop, sizeof(pft_size_prop))));
589
99861ecb
IM
590 if (nb_numa_nodes > 1) {
591 _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
592 }
0da6f3fe 593
12dbeb16 594 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
c64abd1f
SB
595
596 if (pcc->radix_page_info) {
597 for (i = 0; i < pcc->radix_page_info->count; i++) {
598 radix_AP_encodings[i] =
599 cpu_to_be32(pcc->radix_page_info->entries[i]);
600 }
601 _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
602 radix_AP_encodings,
603 pcc->radix_page_info->count *
604 sizeof(radix_AP_encodings[0]))));
605 }
0da6f3fe
BR
606}
607
608static void spapr_populate_cpus_dt_node(void *fdt, sPAPRMachineState *spapr)
609{
610 CPUState *cs;
611 int cpus_offset;
612 char *nodename;
613 int smt = kvmppc_smt_threads();
614
615 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
616 _FDT(cpus_offset);
617 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
618 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
619
620 /*
621 * We walk the CPUs in reverse order to ensure that CPU DT nodes
622 * created by fdt_add_subnode() end up in the right order in FDT
623 * for the guest kernel the enumerate the CPUs correctly.
624 */
625 CPU_FOREACH_REVERSE(cs) {
626 PowerPCCPU *cpu = POWERPC_CPU(cs);
2e886fb3 627 int index = spapr_vcpu_id(cpu);
0da6f3fe
BR
628 DeviceClass *dc = DEVICE_GET_CLASS(cs);
629 int offset;
630
631 if ((index % smt) != 0) {
632 continue;
633 }
634
635 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
636 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
637 g_free(nodename);
638 _FDT(offset);
639 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
640 }
641
642}
643
03d196b7
BR
644/*
645 * Adds ibm,dynamic-reconfiguration-memory node.
646 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
647 * of this device tree node.
648 */
649static int spapr_populate_drconf_memory(sPAPRMachineState *spapr, void *fdt)
650{
651 MachineState *machine = MACHINE(spapr);
652 int ret, i, offset;
653 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
654 uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
d0e5a8f2
BR
655 uint32_t hotplug_lmb_start = spapr->hotplug_memory.base / lmb_size;
656 uint32_t nr_lmbs = (spapr->hotplug_memory.base +
657 memory_region_size(&spapr->hotplug_memory.mr)) /
658 lmb_size;
03d196b7 659 uint32_t *int_buf, *cur_index, buf_len;
6663864e 660 int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
03d196b7 661
16c25aef 662 /*
d0e5a8f2 663 * Don't create the node if there is no hotpluggable memory
16c25aef 664 */
d0e5a8f2 665 if (machine->ram_size == machine->maxram_size) {
16c25aef
BR
666 return 0;
667 }
668
ef001f06
TH
669 /*
670 * Allocate enough buffer size to fit in ibm,dynamic-memory
671 * or ibm,associativity-lookup-arrays
672 */
673 buf_len = MAX(nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1, nr_nodes * 4 + 2)
674 * sizeof(uint32_t);
03d196b7
BR
675 cur_index = int_buf = g_malloc0(buf_len);
676
677 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
678
679 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
680 sizeof(prop_lmb_size));
681 if (ret < 0) {
682 goto out;
683 }
684
685 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
686 if (ret < 0) {
687 goto out;
688 }
689
690 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
691 if (ret < 0) {
692 goto out;
693 }
694
695 /* ibm,dynamic-memory */
696 int_buf[0] = cpu_to_be32(nr_lmbs);
697 cur_index++;
698 for (i = 0; i < nr_lmbs; i++) {
d0e5a8f2 699 uint64_t addr = i * lmb_size;
03d196b7
BR
700 uint32_t *dynamic_memory = cur_index;
701
d0e5a8f2
BR
702 if (i >= hotplug_lmb_start) {
703 sPAPRDRConnector *drc;
d0e5a8f2 704
fbf55397 705 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
d0e5a8f2 706 g_assert(drc);
d0e5a8f2
BR
707
708 dynamic_memory[0] = cpu_to_be32(addr >> 32);
709 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
0b55aa91 710 dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
d0e5a8f2
BR
711 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
712 dynamic_memory[4] = cpu_to_be32(numa_get_node(addr, NULL));
713 if (memory_region_present(get_system_memory(), addr)) {
714 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
715 } else {
716 dynamic_memory[5] = cpu_to_be32(0);
717 }
03d196b7 718 } else {
d0e5a8f2
BR
719 /*
720 * LMB information for RMA, boot time RAM and gap b/n RAM and
721 * hotplug memory region -- all these are marked as reserved
722 * and as having no valid DRC.
723 */
724 dynamic_memory[0] = cpu_to_be32(addr >> 32);
725 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
726 dynamic_memory[2] = cpu_to_be32(0);
727 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
728 dynamic_memory[4] = cpu_to_be32(-1);
729 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
730 SPAPR_LMB_FLAGS_DRC_INVALID);
03d196b7
BR
731 }
732
733 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
734 }
735 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
736 if (ret < 0) {
737 goto out;
738 }
739
740 /* ibm,associativity-lookup-arrays */
741 cur_index = int_buf;
6663864e 742 int_buf[0] = cpu_to_be32(nr_nodes);
03d196b7
BR
743 int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
744 cur_index += 2;
6663864e 745 for (i = 0; i < nr_nodes; i++) {
03d196b7
BR
746 uint32_t associativity[] = {
747 cpu_to_be32(0x0),
748 cpu_to_be32(0x0),
749 cpu_to_be32(0x0),
750 cpu_to_be32(i)
751 };
752 memcpy(cur_index, associativity, sizeof(associativity));
753 cur_index += 4;
754 }
755 ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
756 (cur_index - int_buf) * sizeof(uint32_t));
757out:
758 g_free(int_buf);
759 return ret;
760}
761
6787d27b
MR
762static int spapr_dt_cas_updates(sPAPRMachineState *spapr, void *fdt,
763 sPAPROptionVector *ov5_updates)
764{
765 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
417ece33 766 int ret = 0, offset;
6787d27b
MR
767
768 /* Generate ibm,dynamic-reconfiguration-memory node if required */
769 if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
770 g_assert(smc->dr_lmb_enabled);
771 ret = spapr_populate_drconf_memory(spapr, fdt);
417ece33
MR
772 if (ret) {
773 goto out;
774 }
6787d27b
MR
775 }
776
417ece33
MR
777 offset = fdt_path_offset(fdt, "/chosen");
778 if (offset < 0) {
779 offset = fdt_add_subnode(fdt, 0, "chosen");
780 if (offset < 0) {
781 return offset;
782 }
783 }
784 ret = spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
785 "ibm,architecture-vec-5");
786
787out:
6787d27b
MR
788 return ret;
789}
790
10f12e64
DHB
791static bool spapr_hotplugged_dev_before_cas(void)
792{
793 Object *drc_container, *obj;
794 ObjectProperty *prop;
795 ObjectPropertyIterator iter;
796
797 drc_container = container_get(object_get_root(), "/dr-connector");
798 object_property_iter_init(&iter, drc_container);
799 while ((prop = object_property_iter_next(&iter))) {
800 if (!strstart(prop->type, "link<", NULL)) {
801 continue;
802 }
803 obj = object_property_get_link(drc_container, prop->name, NULL);
804 if (spapr_drc_needed(obj)) {
805 return true;
806 }
807 }
808 return false;
809}
810
03d196b7
BR
811int spapr_h_cas_compose_response(sPAPRMachineState *spapr,
812 target_ulong addr, target_ulong size,
6787d27b 813 sPAPROptionVector *ov5_updates)
03d196b7
BR
814{
815 void *fdt, *fdt_skel;
816 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
03d196b7 817
10f12e64
DHB
818 if (spapr_hotplugged_dev_before_cas()) {
819 return 1;
820 }
821
827b17c4
GK
822 if (size < sizeof(hdr) || size > FW_MAX_SIZE) {
823 error_report("SLOF provided an unexpected CAS buffer size "
824 TARGET_FMT_lu " (min: %zu, max: %u)",
825 size, sizeof(hdr), FW_MAX_SIZE);
826 exit(EXIT_FAILURE);
827 }
828
03d196b7
BR
829 size -= sizeof(hdr);
830
10f12e64 831 /* Create skeleton */
03d196b7
BR
832 fdt_skel = g_malloc0(size);
833 _FDT((fdt_create(fdt_skel, size)));
834 _FDT((fdt_begin_node(fdt_skel, "")));
835 _FDT((fdt_end_node(fdt_skel)));
836 _FDT((fdt_finish(fdt_skel)));
837 fdt = g_malloc0(size);
838 _FDT((fdt_open_into(fdt_skel, fdt, size)));
839 g_free(fdt_skel);
840
841 /* Fixup cpu nodes */
5b120785 842 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
03d196b7 843
6787d27b
MR
844 if (spapr_dt_cas_updates(spapr, fdt, ov5_updates)) {
845 return -1;
03d196b7
BR
846 }
847
848 /* Pack resulting tree */
849 _FDT((fdt_pack(fdt)));
850
851 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
852 trace_spapr_cas_failed(size);
853 return -1;
854 }
855
856 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
857 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
858 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
859 g_free(fdt);
860
861 return 0;
862}
863
3f5dabce
DG
864static void spapr_dt_rtas(sPAPRMachineState *spapr, void *fdt)
865{
866 int rtas;
867 GString *hypertas = g_string_sized_new(256);
868 GString *qemu_hypertas = g_string_sized_new(256);
869 uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
870 uint64_t max_hotplug_addr = spapr->hotplug_memory.base +
871 memory_region_size(&spapr->hotplug_memory.mr);
872 uint32_t lrdr_capacity[] = {
873 cpu_to_be32(max_hotplug_addr >> 32),
874 cpu_to_be32(max_hotplug_addr & 0xffffffff),
875 0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
876 cpu_to_be32(max_cpus / smp_threads),
877 };
878
879 _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
880
881 /* hypertas */
882 add_str(hypertas, "hcall-pft");
883 add_str(hypertas, "hcall-term");
884 add_str(hypertas, "hcall-dabr");
885 add_str(hypertas, "hcall-interrupt");
886 add_str(hypertas, "hcall-tce");
887 add_str(hypertas, "hcall-vio");
888 add_str(hypertas, "hcall-splpar");
889 add_str(hypertas, "hcall-bulk");
890 add_str(hypertas, "hcall-set-mode");
891 add_str(hypertas, "hcall-sprg0");
892 add_str(hypertas, "hcall-copy");
893 add_str(hypertas, "hcall-debug");
894 add_str(qemu_hypertas, "hcall-memop1");
895
896 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
897 add_str(hypertas, "hcall-multi-tce");
898 }
30f4b05b
DG
899
900 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
901 add_str(hypertas, "hcall-hpt-resize");
902 }
903
3f5dabce
DG
904 _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
905 hypertas->str, hypertas->len));
906 g_string_free(hypertas, TRUE);
907 _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
908 qemu_hypertas->str, qemu_hypertas->len));
909 g_string_free(qemu_hypertas, TRUE);
910
911 _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
912 refpoints, sizeof(refpoints)));
913
914 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
915 RTAS_ERROR_LOG_MAX));
916 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
917 RTAS_EVENT_SCAN_RATE));
918
919 if (msi_nonbroken) {
920 _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
921 }
922
923 /*
924 * According to PAPR, rtas ibm,os-term does not guarantee a return
925 * back to the guest cpu.
926 *
927 * While an additional ibm,extended-os-term property indicates
928 * that rtas call return will always occur. Set this property.
929 */
930 _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
931
932 _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
933 lrdr_capacity, sizeof(lrdr_capacity)));
934
935 spapr_dt_rtas_tokens(fdt, rtas);
936}
937
9fb4541f
SB
938/* Prepare ibm,arch-vec-5-platform-support, which indicates the MMU features
939 * that the guest may request and thus the valid values for bytes 24..26 of
940 * option vector 5: */
941static void spapr_dt_ov5_platform_support(void *fdt, int chosen)
942{
545d6e2b
SJS
943 PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
944
f2b14e3a 945 char val[2 * 4] = {
21f3f8db 946 23, 0x00, /* Xive mode, filled in below. */
9fb4541f
SB
947 24, 0x00, /* Hash/Radix, filled in below. */
948 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
949 26, 0x40, /* Radix options: GTSE == yes. */
950 };
951
7abd43ba
SJS
952 if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
953 first_ppc_cpu->compat_pvr)) {
954 /* If we're in a pre POWER9 compat mode then the guest should do hash */
955 val[3] = 0x00; /* Hash */
956 } else if (kvm_enabled()) {
9fb4541f 957 if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
f2b14e3a 958 val[3] = 0x80; /* OV5_MMU_BOTH */
9fb4541f 959 } else if (kvmppc_has_cap_mmu_radix()) {
f2b14e3a 960 val[3] = 0x40; /* OV5_MMU_RADIX_300 */
9fb4541f 961 } else {
f2b14e3a 962 val[3] = 0x00; /* Hash */
9fb4541f
SB
963 }
964 } else {
7abd43ba
SJS
965 /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
966 val[3] = 0xC0;
9fb4541f
SB
967 }
968 _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
969 val, sizeof(val)));
970}
971
7c866c6a
DG
972static void spapr_dt_chosen(sPAPRMachineState *spapr, void *fdt)
973{
974 MachineState *machine = MACHINE(spapr);
975 int chosen;
976 const char *boot_device = machine->boot_order;
977 char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
978 size_t cb = 0;
979 char *bootlist = get_boot_devices_list(&cb, true);
7c866c6a
DG
980
981 _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
982
7c866c6a
DG
983 _FDT(fdt_setprop_string(fdt, chosen, "bootargs", machine->kernel_cmdline));
984 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
985 spapr->initrd_base));
986 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
987 spapr->initrd_base + spapr->initrd_size));
988
989 if (spapr->kernel_size) {
990 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
991 cpu_to_be64(spapr->kernel_size) };
992
993 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
994 &kprop, sizeof(kprop)));
995 if (spapr->kernel_le) {
996 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
997 }
998 }
999 if (boot_menu) {
1000 _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
1001 }
1002 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1003 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1004 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1005
1006 if (cb && bootlist) {
1007 int i;
1008
1009 for (i = 0; i < cb; i++) {
1010 if (bootlist[i] == '\n') {
1011 bootlist[i] = ' ';
1012 }
1013 }
1014 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1015 }
1016
1017 if (boot_device && strlen(boot_device)) {
1018 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1019 }
1020
1021 if (!spapr->has_graphics && stdout_path) {
1022 _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
1023 }
1024
9fb4541f
SB
1025 spapr_dt_ov5_platform_support(fdt, chosen);
1026
7c866c6a
DG
1027 g_free(stdout_path);
1028 g_free(bootlist);
1029}
1030
fca5f2dc
DG
1031static void spapr_dt_hypervisor(sPAPRMachineState *spapr, void *fdt)
1032{
1033 /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1034 * KVM to work under pHyp with some guest co-operation */
1035 int hypervisor;
1036 uint8_t hypercall[16];
1037
1038 _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1039 /* indicate KVM hypercall interface */
1040 _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1041 if (kvmppc_has_cap_fixup_hcalls()) {
1042 /*
1043 * Older KVM versions with older guest kernels were broken
1044 * with the magic page, don't allow the guest to map it.
1045 */
1046 if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1047 sizeof(hypercall))) {
1048 _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1049 hypercall, sizeof(hypercall)));
1050 }
1051 }
1052}
1053
997b6cfc
DG
1054static void *spapr_build_fdt(sPAPRMachineState *spapr,
1055 hwaddr rtas_addr,
1056 hwaddr rtas_size)
a3467baa 1057{
c86c1aff 1058 MachineState *machine = MACHINE(spapr);
3c0c47e3 1059 MachineClass *mc = MACHINE_GET_CLASS(machine);
c20d332a 1060 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
7c866c6a 1061 int ret;
a3467baa 1062 void *fdt;
3384f95c 1063 sPAPRPHBState *phb;
398a0bd5 1064 char *buf;
a3467baa 1065
398a0bd5
DG
1066 fdt = g_malloc0(FDT_MAX_SIZE);
1067 _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
a3467baa 1068
398a0bd5
DG
1069 /* Root node */
1070 _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1071 _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1072 _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1073
1074 /*
1075 * Add info to guest to indentify which host is it being run on
1076 * and what is the uuid of the guest
1077 */
1078 if (kvmppc_get_host_model(&buf)) {
1079 _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1080 g_free(buf);
1081 }
1082 if (kvmppc_get_host_serial(&buf)) {
1083 _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1084 g_free(buf);
1085 }
1086
1087 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
1088
1089 _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1090 if (qemu_uuid_set) {
1091 _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1092 }
1093 g_free(buf);
1094
1095 if (qemu_get_vm_name()) {
1096 _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1097 qemu_get_vm_name()));
1098 }
1099
1100 _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1101 _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
4040ab72 1102
fc7e0765
DG
1103 /* /interrupt controller */
1104 spapr_dt_xics(xics_max_server_number(), fdt, PHANDLE_XICP);
1105
e8f986fc
BR
1106 ret = spapr_populate_memory(spapr, fdt);
1107 if (ret < 0) {
ce9863b7 1108 error_report("couldn't setup memory nodes in fdt");
e8f986fc 1109 exit(1);
7f763a5d
DG
1110 }
1111
bf5a6696
DG
1112 /* /vdevice */
1113 spapr_dt_vdevice(spapr->vio_bus, fdt);
4040ab72 1114
4d9392be
TH
1115 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1116 ret = spapr_rng_populate_dt(fdt);
1117 if (ret < 0) {
ce9863b7 1118 error_report("could not set up rng device in the fdt");
4d9392be
TH
1119 exit(1);
1120 }
1121 }
1122
3384f95c 1123 QLIST_FOREACH(phb, &spapr->phbs, list) {
e0fdbd7c 1124 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
da34fed7
TH
1125 if (ret < 0) {
1126 error_report("couldn't setup PCI devices in fdt");
1127 exit(1);
1128 }
3384f95c
DG
1129 }
1130
0da6f3fe
BR
1131 /* cpus */
1132 spapr_populate_cpus_dt_node(fdt, spapr);
6e806cc3 1133
c20d332a
BR
1134 if (smc->dr_lmb_enabled) {
1135 _FDT(spapr_drc_populate_dt(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
1136 }
1137
c5514d0e 1138 if (mc->has_hotpluggable_cpus) {
af81cf32
BR
1139 int offset = fdt_path_offset(fdt, "/cpus");
1140 ret = spapr_drc_populate_dt(fdt, offset, NULL,
1141 SPAPR_DR_CONNECTOR_TYPE_CPU);
1142 if (ret < 0) {
1143 error_report("Couldn't set up CPU DR device tree properties");
1144 exit(1);
1145 }
1146 }
1147
ffb1e275 1148 /* /event-sources */
ffbb1705 1149 spapr_dt_events(spapr, fdt);
ffb1e275 1150
3f5dabce
DG
1151 /* /rtas */
1152 spapr_dt_rtas(spapr, fdt);
1153
7c866c6a
DG
1154 /* /chosen */
1155 spapr_dt_chosen(spapr, fdt);
cf6e5223 1156
fca5f2dc
DG
1157 /* /hypervisor */
1158 if (kvm_enabled()) {
1159 spapr_dt_hypervisor(spapr, fdt);
1160 }
1161
cf6e5223
DG
1162 /* Build memory reserve map */
1163 if (spapr->kernel_size) {
1164 _FDT((fdt_add_mem_rsv(fdt, KERNEL_LOAD_ADDR, spapr->kernel_size)));
1165 }
1166 if (spapr->initrd_size) {
1167 _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, spapr->initrd_size)));
1168 }
1169
6787d27b
MR
1170 /* ibm,client-architecture-support updates */
1171 ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
1172 if (ret < 0) {
1173 error_report("couldn't setup CAS properties fdt");
1174 exit(1);
1175 }
1176
997b6cfc 1177 return fdt;
9fdf0c29
DG
1178}
1179
1180static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1181{
1182 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
1183}
1184
1d1be34d
DG
1185static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1186 PowerPCCPU *cpu)
9fdf0c29 1187{
1b14670a
AF
1188 CPUPPCState *env = &cpu->env;
1189
8d04fb55
JK
1190 /* The TCG path should also be holding the BQL at this point */
1191 g_assert(qemu_mutex_iothread_locked());
1192
efcb9383
DG
1193 if (msr_pr) {
1194 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1195 env->gpr[3] = H_PRIVILEGE;
1196 } else {
aa100fa4 1197 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 1198 }
9fdf0c29
DG
1199}
1200
9861bb3e
SJS
1201static uint64_t spapr_get_patbe(PPCVirtualHypervisor *vhyp)
1202{
1203 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1204
1205 return spapr->patb_entry;
1206}
1207
e6b8fd24
SMJ
1208#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1209#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1210#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1211#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1212#define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1213
715c5407
DG
1214/*
1215 * Get the fd to access the kernel htab, re-opening it if necessary
1216 */
1217static int get_htab_fd(sPAPRMachineState *spapr)
1218{
14b0d748
GK
1219 Error *local_err = NULL;
1220
715c5407
DG
1221 if (spapr->htab_fd >= 0) {
1222 return spapr->htab_fd;
1223 }
1224
14b0d748 1225 spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
715c5407 1226 if (spapr->htab_fd < 0) {
14b0d748 1227 error_report_err(local_err);
715c5407
DG
1228 }
1229
1230 return spapr->htab_fd;
1231}
1232
b4db5413 1233void close_htab_fd(sPAPRMachineState *spapr)
715c5407
DG
1234{
1235 if (spapr->htab_fd >= 0) {
1236 close(spapr->htab_fd);
1237 }
1238 spapr->htab_fd = -1;
1239}
1240
e57ca75c
DG
1241static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1242{
1243 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1244
1245 return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1246}
1247
1ec26c75
GK
1248static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1249{
1250 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1251
1252 assert(kvm_enabled());
1253
1254 if (!spapr->htab) {
1255 return 0;
1256 }
1257
1258 return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1259}
1260
e57ca75c
DG
1261static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1262 hwaddr ptex, int n)
1263{
1264 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1265 hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1266
1267 if (!spapr->htab) {
1268 /*
1269 * HTAB is controlled by KVM. Fetch into temporary buffer
1270 */
1271 ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1272 kvmppc_read_hptes(hptes, ptex, n);
1273 return hptes;
1274 }
1275
1276 /*
1277 * HTAB is controlled by QEMU. Just point to the internally
1278 * accessible PTEG.
1279 */
1280 return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1281}
1282
1283static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1284 const ppc_hash_pte64_t *hptes,
1285 hwaddr ptex, int n)
1286{
1287 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1288
1289 if (!spapr->htab) {
1290 g_free((void *)hptes);
1291 }
1292
1293 /* Nothing to do for qemu managed HPT */
1294}
1295
1296static void spapr_store_hpte(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1297 uint64_t pte0, uint64_t pte1)
1298{
1299 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1300 hwaddr offset = ptex * HASH_PTE_SIZE_64;
1301
1302 if (!spapr->htab) {
1303 kvmppc_write_hpte(ptex, pte0, pte1);
1304 } else {
1305 stq_p(spapr->htab + offset, pte0);
1306 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1307 }
1308}
1309
0b0b8310 1310int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
8dfe8e7f
DG
1311{
1312 int shift;
1313
1314 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1315 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1316 * that's much more than is needed for Linux guests */
1317 shift = ctz64(pow2ceil(ramsize)) - 7;
1318 shift = MAX(shift, 18); /* Minimum architected size */
1319 shift = MIN(shift, 46); /* Maximum architected size */
1320 return shift;
1321}
1322
06ec79e8
BR
1323void spapr_free_hpt(sPAPRMachineState *spapr)
1324{
1325 g_free(spapr->htab);
1326 spapr->htab = NULL;
1327 spapr->htab_shift = 0;
1328 close_htab_fd(spapr);
1329}
1330
2772cf6b
DG
1331void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
1332 Error **errp)
7f763a5d 1333{
c5f54f3e
DG
1334 long rc;
1335
1336 /* Clean up any HPT info from a previous boot */
06ec79e8 1337 spapr_free_hpt(spapr);
c5f54f3e
DG
1338
1339 rc = kvmppc_reset_htab(shift);
1340 if (rc < 0) {
1341 /* kernel-side HPT needed, but couldn't allocate one */
1342 error_setg_errno(errp, errno,
1343 "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1344 shift);
1345 /* This is almost certainly fatal, but if the caller really
1346 * wants to carry on with shift == 0, it's welcome to try */
1347 } else if (rc > 0) {
1348 /* kernel-side HPT allocated */
1349 if (rc != shift) {
1350 error_setg(errp,
1351 "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1352 shift, rc);
7735feda
BR
1353 }
1354
7f763a5d 1355 spapr->htab_shift = shift;
c18ad9a5 1356 spapr->htab = NULL;
b817772a 1357 } else {
c5f54f3e
DG
1358 /* kernel-side HPT not needed, allocate in userspace instead */
1359 size_t size = 1ULL << shift;
1360 int i;
b817772a 1361
c5f54f3e
DG
1362 spapr->htab = qemu_memalign(size, size);
1363 if (!spapr->htab) {
1364 error_setg_errno(errp, errno,
1365 "Could not allocate HPT of order %d", shift);
1366 return;
7735feda
BR
1367 }
1368
c5f54f3e
DG
1369 memset(spapr->htab, 0, size);
1370 spapr->htab_shift = shift;
e6b8fd24 1371
c5f54f3e
DG
1372 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1373 DIRTY_HPTE(HPTE(spapr->htab, i));
e6b8fd24 1374 }
7f763a5d 1375 }
9fdf0c29
DG
1376}
1377
b4db5413
SJS
1378void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr)
1379{
2772cf6b
DG
1380 int hpt_shift;
1381
1382 if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
1383 || (spapr->cas_reboot
1384 && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
1385 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1386 } else {
1387 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->ram_size);
1388 }
1389 spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1390
b4db5413 1391 if (spapr->vrma_adjust) {
c86c1aff 1392 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
b4db5413
SJS
1393 spapr->htab_shift);
1394 }
1395 /* We're setting up a hash table, so that means we're not radix */
1396 spapr->patb_entry = 0;
1397}
1398
4f01a637 1399static void find_unknown_sysbus_device(SysBusDevice *sbdev, void *opaque)
9e3f9733
AG
1400{
1401 bool matched = false;
1402
1403 if (object_dynamic_cast(OBJECT(sbdev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
1404 matched = true;
1405 }
1406
1407 if (!matched) {
1408 error_report("Device %s is not supported by this machine yet.",
1409 qdev_fw_name(DEVICE(sbdev)));
1410 exit(1);
1411 }
9e3f9733
AG
1412}
1413
c8787ad4 1414static void ppc_spapr_reset(void)
a3467baa 1415{
c5f54f3e
DG
1416 MachineState *machine = MACHINE(qdev_get_machine());
1417 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
182735ef 1418 PowerPCCPU *first_ppc_cpu;
b7d1f77a 1419 uint32_t rtas_limit;
cae172ab 1420 hwaddr rtas_addr, fdt_addr;
997b6cfc
DG
1421 void *fdt;
1422 int rc;
259186a7 1423
9e3f9733
AG
1424 /* Check for unknown sysbus devices */
1425 foreach_dynamic_sysbus_device(find_unknown_sysbus_device, NULL);
1426
b4db5413
SJS
1427 if (kvm_enabled() && kvmppc_has_cap_mmu_radix()) {
1428 /* If using KVM with radix mode available, VCPUs can be started
1429 * without a HPT because KVM will start them in radix mode.
1430 * Set the GR bit in PATB so that we know there is no HPT. */
1431 spapr->patb_entry = PATBE1_GR;
1432 } else {
b4db5413 1433 spapr_setup_hpt_and_vrma(spapr);
c5f54f3e 1434 }
a3467baa 1435
c8787ad4 1436 qemu_devices_reset();
56258174 1437 spapr_clear_pending_events(spapr);
a3467baa 1438
b7d1f77a
BH
1439 /*
1440 * We place the device tree and RTAS just below either the top of the RMA,
1441 * or just below 2GB, whichever is lowere, so that it can be
1442 * processed with 32-bit real mode code if necessary
1443 */
1444 rtas_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR);
cae172ab
DG
1445 rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1446 fdt_addr = rtas_addr - FDT_MAX_SIZE;
b7d1f77a 1447
6787d27b
MR
1448 /* if this reset wasn't generated by CAS, we should reset our
1449 * negotiated options and start from scratch */
1450 if (!spapr->cas_reboot) {
1451 spapr_ovec_cleanup(spapr->ov5_cas);
1452 spapr->ov5_cas = spapr_ovec_new();
66d5c492
DG
1453
1454 ppc_set_compat_all(spapr->max_compat_pvr, &error_fatal);
6787d27b
MR
1455 }
1456
cae172ab 1457 fdt = spapr_build_fdt(spapr, rtas_addr, spapr->rtas_size);
a3467baa 1458
2cac78c1 1459 spapr_load_rtas(spapr, fdt, rtas_addr);
b7d1f77a 1460
997b6cfc
DG
1461 rc = fdt_pack(fdt);
1462
1463 /* Should only fail if we've built a corrupted tree */
1464 assert(rc == 0);
1465
1466 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
1467 error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
1468 fdt_totalsize(fdt), FDT_MAX_SIZE);
1469 exit(1);
1470 }
1471
1472 /* Load the fdt */
1473 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
cae172ab 1474 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
997b6cfc
DG
1475 g_free(fdt);
1476
a3467baa 1477 /* Set up the entry state */
182735ef 1478 first_ppc_cpu = POWERPC_CPU(first_cpu);
cae172ab 1479 first_ppc_cpu->env.gpr[3] = fdt_addr;
182735ef
AF
1480 first_ppc_cpu->env.gpr[5] = 0;
1481 first_cpu->halted = 0;
1b718907 1482 first_ppc_cpu->env.nip = SPAPR_ENTRY_POINT;
a3467baa 1483
6787d27b 1484 spapr->cas_reboot = false;
a3467baa
DG
1485}
1486
28e02042 1487static void spapr_create_nvram(sPAPRMachineState *spapr)
639e8102 1488{
2ff3de68 1489 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 1490 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 1491
3978b863 1492 if (dinfo) {
6231a6da
MA
1493 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1494 &error_fatal);
639e8102
DG
1495 }
1496
1497 qdev_init_nofail(dev);
1498
1499 spapr->nvram = (struct sPAPRNVRAM *)dev;
1500}
1501
28e02042 1502static void spapr_rtc_create(sPAPRMachineState *spapr)
28df36a1 1503{
147ff807
CLG
1504 object_initialize(&spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC);
1505 object_property_add_child(OBJECT(spapr), "rtc", OBJECT(&spapr->rtc),
1506 &error_fatal);
1507 object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
1508 &error_fatal);
1509 object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1510 "date", &error_fatal);
28df36a1
DG
1511}
1512
8c57b867 1513/* Returns whether we want to use VGA or not */
14c6a894 1514static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
f28359d8 1515{
8c57b867 1516 switch (vga_interface_type) {
8c57b867 1517 case VGA_NONE:
7effdaa3
MW
1518 return false;
1519 case VGA_DEVICE:
1520 return true;
1ddcae82 1521 case VGA_STD:
b798c190 1522 case VGA_VIRTIO:
1ddcae82 1523 return pci_vga_init(pci_bus) != NULL;
8c57b867 1524 default:
14c6a894
DG
1525 error_setg(errp,
1526 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1527 return false;
f28359d8 1528 }
f28359d8
LZ
1529}
1530
880ae7de
DG
1531static int spapr_post_load(void *opaque, int version_id)
1532{
28e02042 1533 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
880ae7de
DG
1534 int err = 0;
1535
a7ff1212 1536 if (!object_dynamic_cast(OBJECT(spapr->ics), TYPE_ICS_KVM)) {
5bc8d26d
CLG
1537 CPUState *cs;
1538 CPU_FOREACH(cs) {
1539 PowerPCCPU *cpu = POWERPC_CPU(cs);
1540 icp_resend(ICP(cpu->intc));
a7ff1212
CLG
1541 }
1542 }
1543
631b22ea 1544 /* In earlier versions, there was no separate qdev for the PAPR
880ae7de
DG
1545 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1546 * So when migrating from those versions, poke the incoming offset
1547 * value into the RTC device */
1548 if (version_id < 3) {
147ff807 1549 err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
880ae7de
DG
1550 }
1551
d39c90f5
BR
1552 if (spapr->patb_entry) {
1553 PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
1554 bool radix = !!(spapr->patb_entry & PATBE1_GR);
1555 bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
1556
1557 err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1558 if (err) {
1559 error_report("Process table config unsupported by the host");
1560 return -EINVAL;
1561 }
1562 }
1563
880ae7de
DG
1564 return err;
1565}
1566
1567static bool version_before_3(void *opaque, int version_id)
1568{
1569 return version_id < 3;
1570}
1571
fd38804b
DHB
1572static bool spapr_pending_events_needed(void *opaque)
1573{
1574 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
1575 return !QTAILQ_EMPTY(&spapr->pending_events);
1576}
1577
1578static const VMStateDescription vmstate_spapr_event_entry = {
1579 .name = "spapr_event_log_entry",
1580 .version_id = 1,
1581 .minimum_version_id = 1,
1582 .fields = (VMStateField[]) {
5341258e
DG
1583 VMSTATE_UINT32(summary, sPAPREventLogEntry),
1584 VMSTATE_UINT32(extended_length, sPAPREventLogEntry),
fd38804b 1585 VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, sPAPREventLogEntry, 0,
5341258e 1586 NULL, extended_length),
fd38804b
DHB
1587 VMSTATE_END_OF_LIST()
1588 },
1589};
1590
1591static const VMStateDescription vmstate_spapr_pending_events = {
1592 .name = "spapr_pending_events",
1593 .version_id = 1,
1594 .minimum_version_id = 1,
1595 .needed = spapr_pending_events_needed,
1596 .fields = (VMStateField[]) {
1597 VMSTATE_QTAILQ_V(pending_events, sPAPRMachineState, 1,
1598 vmstate_spapr_event_entry, sPAPREventLogEntry, next),
1599 VMSTATE_END_OF_LIST()
1600 },
1601};
1602
62ef3760
MR
1603static bool spapr_ov5_cas_needed(void *opaque)
1604{
1605 sPAPRMachineState *spapr = opaque;
1606 sPAPROptionVector *ov5_mask = spapr_ovec_new();
1607 sPAPROptionVector *ov5_legacy = spapr_ovec_new();
1608 sPAPROptionVector *ov5_removed = spapr_ovec_new();
1609 bool cas_needed;
1610
1611 /* Prior to the introduction of sPAPROptionVector, we had two option
1612 * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1613 * Both of these options encode machine topology into the device-tree
1614 * in such a way that the now-booted OS should still be able to interact
1615 * appropriately with QEMU regardless of what options were actually
1616 * negotiatied on the source side.
1617 *
1618 * As such, we can avoid migrating the CAS-negotiated options if these
1619 * are the only options available on the current machine/platform.
1620 * Since these are the only options available for pseries-2.7 and
1621 * earlier, this allows us to maintain old->new/new->old migration
1622 * compatibility.
1623 *
1624 * For QEMU 2.8+, there are additional CAS-negotiatable options available
1625 * via default pseries-2.8 machines and explicit command-line parameters.
1626 * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1627 * of the actual CAS-negotiated values to continue working properly. For
1628 * example, availability of memory unplug depends on knowing whether
1629 * OV5_HP_EVT was negotiated via CAS.
1630 *
1631 * Thus, for any cases where the set of available CAS-negotiatable
1632 * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
1633 * include the CAS-negotiated options in the migration stream.
1634 */
1635 spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
1636 spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
1637
1638 /* spapr_ovec_diff returns true if bits were removed. we avoid using
1639 * the mask itself since in the future it's possible "legacy" bits may be
1640 * removed via machine options, which could generate a false positive
1641 * that breaks migration.
1642 */
1643 spapr_ovec_intersect(ov5_legacy, spapr->ov5, ov5_mask);
1644 cas_needed = spapr_ovec_diff(ov5_removed, spapr->ov5, ov5_legacy);
1645
1646 spapr_ovec_cleanup(ov5_mask);
1647 spapr_ovec_cleanup(ov5_legacy);
1648 spapr_ovec_cleanup(ov5_removed);
1649
1650 return cas_needed;
1651}
1652
1653static const VMStateDescription vmstate_spapr_ov5_cas = {
1654 .name = "spapr_option_vector_ov5_cas",
1655 .version_id = 1,
1656 .minimum_version_id = 1,
1657 .needed = spapr_ov5_cas_needed,
1658 .fields = (VMStateField[]) {
1659 VMSTATE_STRUCT_POINTER_V(ov5_cas, sPAPRMachineState, 1,
1660 vmstate_spapr_ovec, sPAPROptionVector),
1661 VMSTATE_END_OF_LIST()
1662 },
1663};
1664
9861bb3e
SJS
1665static bool spapr_patb_entry_needed(void *opaque)
1666{
1667 sPAPRMachineState *spapr = opaque;
1668
1669 return !!spapr->patb_entry;
1670}
1671
1672static const VMStateDescription vmstate_spapr_patb_entry = {
1673 .name = "spapr_patb_entry",
1674 .version_id = 1,
1675 .minimum_version_id = 1,
1676 .needed = spapr_patb_entry_needed,
1677 .fields = (VMStateField[]) {
1678 VMSTATE_UINT64(patb_entry, sPAPRMachineState),
1679 VMSTATE_END_OF_LIST()
1680 },
1681};
1682
4be21d56
DG
1683static const VMStateDescription vmstate_spapr = {
1684 .name = "spapr",
880ae7de 1685 .version_id = 3,
4be21d56 1686 .minimum_version_id = 1,
880ae7de 1687 .post_load = spapr_post_load,
3aff6c2f 1688 .fields = (VMStateField[]) {
880ae7de
DG
1689 /* used to be @next_irq */
1690 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
4be21d56
DG
1691
1692 /* RTC offset */
28e02042 1693 VMSTATE_UINT64_TEST(rtc_offset, sPAPRMachineState, version_before_3),
880ae7de 1694
28e02042 1695 VMSTATE_PPC_TIMEBASE_V(tb, sPAPRMachineState, 2),
4be21d56
DG
1696 VMSTATE_END_OF_LIST()
1697 },
62ef3760
MR
1698 .subsections = (const VMStateDescription*[]) {
1699 &vmstate_spapr_ov5_cas,
9861bb3e 1700 &vmstate_spapr_patb_entry,
fd38804b 1701 &vmstate_spapr_pending_events,
62ef3760
MR
1702 NULL
1703 }
4be21d56
DG
1704};
1705
4be21d56
DG
1706static int htab_save_setup(QEMUFile *f, void *opaque)
1707{
28e02042 1708 sPAPRMachineState *spapr = opaque;
4be21d56 1709
4be21d56 1710 /* "Iteration" header */
3a384297
BR
1711 if (!spapr->htab_shift) {
1712 qemu_put_be32(f, -1);
1713 } else {
1714 qemu_put_be32(f, spapr->htab_shift);
1715 }
4be21d56 1716
e68cb8b4
AK
1717 if (spapr->htab) {
1718 spapr->htab_save_index = 0;
1719 spapr->htab_first_pass = true;
1720 } else {
3a384297
BR
1721 if (spapr->htab_shift) {
1722 assert(kvm_enabled());
1723 }
e68cb8b4
AK
1724 }
1725
1726
4be21d56
DG
1727 return 0;
1728}
1729
332f7721
GK
1730static void htab_save_chunk(QEMUFile *f, sPAPRMachineState *spapr,
1731 int chunkstart, int n_valid, int n_invalid)
1732{
1733 qemu_put_be32(f, chunkstart);
1734 qemu_put_be16(f, n_valid);
1735 qemu_put_be16(f, n_invalid);
1736 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1737 HASH_PTE_SIZE_64 * n_valid);
1738}
1739
1740static void htab_save_end_marker(QEMUFile *f)
1741{
1742 qemu_put_be32(f, 0);
1743 qemu_put_be16(f, 0);
1744 qemu_put_be16(f, 0);
1745}
1746
28e02042 1747static void htab_save_first_pass(QEMUFile *f, sPAPRMachineState *spapr,
4be21d56
DG
1748 int64_t max_ns)
1749{
378bc217 1750 bool has_timeout = max_ns != -1;
4be21d56
DG
1751 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1752 int index = spapr->htab_save_index;
bc72ad67 1753 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1754
1755 assert(spapr->htab_first_pass);
1756
1757 do {
1758 int chunkstart;
1759
1760 /* Consume invalid HPTEs */
1761 while ((index < htabslots)
1762 && !HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 1763 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 1764 index++;
4be21d56
DG
1765 }
1766
1767 /* Consume valid HPTEs */
1768 chunkstart = index;
338c25b6 1769 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56 1770 && HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 1771 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 1772 index++;
4be21d56
DG
1773 }
1774
1775 if (index > chunkstart) {
1776 int n_valid = index - chunkstart;
1777
332f7721 1778 htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
4be21d56 1779
378bc217
DG
1780 if (has_timeout &&
1781 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1782 break;
1783 }
1784 }
1785 } while ((index < htabslots) && !qemu_file_rate_limit(f));
1786
1787 if (index >= htabslots) {
1788 assert(index == htabslots);
1789 index = 0;
1790 spapr->htab_first_pass = false;
1791 }
1792 spapr->htab_save_index = index;
1793}
1794
28e02042 1795static int htab_save_later_pass(QEMUFile *f, sPAPRMachineState *spapr,
e68cb8b4 1796 int64_t max_ns)
4be21d56
DG
1797{
1798 bool final = max_ns < 0;
1799 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1800 int examined = 0, sent = 0;
1801 int index = spapr->htab_save_index;
bc72ad67 1802 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1803
1804 assert(!spapr->htab_first_pass);
1805
1806 do {
1807 int chunkstart, invalidstart;
1808
1809 /* Consume non-dirty HPTEs */
1810 while ((index < htabslots)
1811 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
1812 index++;
1813 examined++;
1814 }
1815
1816 chunkstart = index;
1817 /* Consume valid dirty HPTEs */
338c25b6 1818 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
1819 && HPTE_DIRTY(HPTE(spapr->htab, index))
1820 && HPTE_VALID(HPTE(spapr->htab, index))) {
1821 CLEAN_HPTE(HPTE(spapr->htab, index));
1822 index++;
1823 examined++;
1824 }
1825
1826 invalidstart = index;
1827 /* Consume invalid dirty HPTEs */
338c25b6 1828 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
4be21d56
DG
1829 && HPTE_DIRTY(HPTE(spapr->htab, index))
1830 && !HPTE_VALID(HPTE(spapr->htab, index))) {
1831 CLEAN_HPTE(HPTE(spapr->htab, index));
1832 index++;
1833 examined++;
1834 }
1835
1836 if (index > chunkstart) {
1837 int n_valid = invalidstart - chunkstart;
1838 int n_invalid = index - invalidstart;
1839
332f7721 1840 htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
4be21d56
DG
1841 sent += index - chunkstart;
1842
bc72ad67 1843 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1844 break;
1845 }
1846 }
1847
1848 if (examined >= htabslots) {
1849 break;
1850 }
1851
1852 if (index >= htabslots) {
1853 assert(index == htabslots);
1854 index = 0;
1855 }
1856 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
1857
1858 if (index >= htabslots) {
1859 assert(index == htabslots);
1860 index = 0;
1861 }
1862
1863 spapr->htab_save_index = index;
1864
e68cb8b4 1865 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
1866}
1867
e68cb8b4
AK
1868#define MAX_ITERATION_NS 5000000 /* 5 ms */
1869#define MAX_KVM_BUF_SIZE 2048
1870
4be21d56
DG
1871static int htab_save_iterate(QEMUFile *f, void *opaque)
1872{
28e02042 1873 sPAPRMachineState *spapr = opaque;
715c5407 1874 int fd;
e68cb8b4 1875 int rc = 0;
4be21d56
DG
1876
1877 /* Iteration header */
3a384297
BR
1878 if (!spapr->htab_shift) {
1879 qemu_put_be32(f, -1);
e8cd4247 1880 return 1;
3a384297
BR
1881 } else {
1882 qemu_put_be32(f, 0);
1883 }
4be21d56 1884
e68cb8b4
AK
1885 if (!spapr->htab) {
1886 assert(kvm_enabled());
1887
715c5407
DG
1888 fd = get_htab_fd(spapr);
1889 if (fd < 0) {
1890 return fd;
01a57972
SMJ
1891 }
1892
715c5407 1893 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
e68cb8b4
AK
1894 if (rc < 0) {
1895 return rc;
1896 }
1897 } else if (spapr->htab_first_pass) {
4be21d56
DG
1898 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
1899 } else {
e68cb8b4 1900 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
1901 }
1902
332f7721 1903 htab_save_end_marker(f);
4be21d56 1904
e68cb8b4 1905 return rc;
4be21d56
DG
1906}
1907
1908static int htab_save_complete(QEMUFile *f, void *opaque)
1909{
28e02042 1910 sPAPRMachineState *spapr = opaque;
715c5407 1911 int fd;
4be21d56
DG
1912
1913 /* Iteration header */
3a384297
BR
1914 if (!spapr->htab_shift) {
1915 qemu_put_be32(f, -1);
1916 return 0;
1917 } else {
1918 qemu_put_be32(f, 0);
1919 }
4be21d56 1920
e68cb8b4
AK
1921 if (!spapr->htab) {
1922 int rc;
1923
1924 assert(kvm_enabled());
1925
715c5407
DG
1926 fd = get_htab_fd(spapr);
1927 if (fd < 0) {
1928 return fd;
01a57972
SMJ
1929 }
1930
715c5407 1931 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
e68cb8b4
AK
1932 if (rc < 0) {
1933 return rc;
1934 }
e68cb8b4 1935 } else {
378bc217
DG
1936 if (spapr->htab_first_pass) {
1937 htab_save_first_pass(f, spapr, -1);
1938 }
e68cb8b4
AK
1939 htab_save_later_pass(f, spapr, -1);
1940 }
4be21d56
DG
1941
1942 /* End marker */
332f7721 1943 htab_save_end_marker(f);
4be21d56
DG
1944
1945 return 0;
1946}
1947
1948static int htab_load(QEMUFile *f, void *opaque, int version_id)
1949{
28e02042 1950 sPAPRMachineState *spapr = opaque;
4be21d56 1951 uint32_t section_hdr;
e68cb8b4 1952 int fd = -1;
14b0d748 1953 Error *local_err = NULL;
4be21d56
DG
1954
1955 if (version_id < 1 || version_id > 1) {
98a5d100 1956 error_report("htab_load() bad version");
4be21d56
DG
1957 return -EINVAL;
1958 }
1959
1960 section_hdr = qemu_get_be32(f);
1961
3a384297
BR
1962 if (section_hdr == -1) {
1963 spapr_free_hpt(spapr);
1964 return 0;
1965 }
1966
4be21d56 1967 if (section_hdr) {
c5f54f3e
DG
1968 /* First section gives the htab size */
1969 spapr_reallocate_hpt(spapr, section_hdr, &local_err);
1970 if (local_err) {
1971 error_report_err(local_err);
4be21d56
DG
1972 return -EINVAL;
1973 }
1974 return 0;
1975 }
1976
e68cb8b4
AK
1977 if (!spapr->htab) {
1978 assert(kvm_enabled());
1979
14b0d748 1980 fd = kvmppc_get_htab_fd(true, 0, &local_err);
e68cb8b4 1981 if (fd < 0) {
14b0d748 1982 error_report_err(local_err);
82be8e73 1983 return fd;
e68cb8b4
AK
1984 }
1985 }
1986
4be21d56
DG
1987 while (true) {
1988 uint32_t index;
1989 uint16_t n_valid, n_invalid;
1990
1991 index = qemu_get_be32(f);
1992 n_valid = qemu_get_be16(f);
1993 n_invalid = qemu_get_be16(f);
1994
1995 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
1996 /* End of Stream */
1997 break;
1998 }
1999
e68cb8b4 2000 if ((index + n_valid + n_invalid) >
4be21d56
DG
2001 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2002 /* Bad index in stream */
98a5d100
DG
2003 error_report(
2004 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2005 index, n_valid, n_invalid, spapr->htab_shift);
4be21d56
DG
2006 return -EINVAL;
2007 }
2008
e68cb8b4
AK
2009 if (spapr->htab) {
2010 if (n_valid) {
2011 qemu_get_buffer(f, HPTE(spapr->htab, index),
2012 HASH_PTE_SIZE_64 * n_valid);
2013 }
2014 if (n_invalid) {
2015 memset(HPTE(spapr->htab, index + n_valid), 0,
2016 HASH_PTE_SIZE_64 * n_invalid);
2017 }
2018 } else {
2019 int rc;
2020
2021 assert(fd >= 0);
2022
2023 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
2024 if (rc < 0) {
2025 return rc;
2026 }
4be21d56
DG
2027 }
2028 }
2029
e68cb8b4
AK
2030 if (!spapr->htab) {
2031 assert(fd >= 0);
2032 close(fd);
2033 }
2034
4be21d56
DG
2035 return 0;
2036}
2037
70f794fc 2038static void htab_save_cleanup(void *opaque)
c573fc03
TH
2039{
2040 sPAPRMachineState *spapr = opaque;
2041
2042 close_htab_fd(spapr);
2043}
2044
4be21d56 2045static SaveVMHandlers savevm_htab_handlers = {
9907e842 2046 .save_setup = htab_save_setup,
4be21d56 2047 .save_live_iterate = htab_save_iterate,
a3e06c3d 2048 .save_live_complete_precopy = htab_save_complete,
70f794fc 2049 .save_cleanup = htab_save_cleanup,
4be21d56
DG
2050 .load_state = htab_load,
2051};
2052
5b2128d2
AG
2053static void spapr_boot_set(void *opaque, const char *boot_device,
2054 Error **errp)
2055{
c86c1aff 2056 MachineState *machine = MACHINE(opaque);
5b2128d2
AG
2057 machine->boot_order = g_strdup(boot_device);
2058}
2059
224245bf
DG
2060static void spapr_create_lmb_dr_connectors(sPAPRMachineState *spapr)
2061{
2062 MachineState *machine = MACHINE(spapr);
2063 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
e8f986fc 2064 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
224245bf
DG
2065 int i;
2066
2067 for (i = 0; i < nr_lmbs; i++) {
224245bf
DG
2068 uint64_t addr;
2069
e8f986fc 2070 addr = i * lmb_size + spapr->hotplug_memory.base;
6caf3ac6
DG
2071 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2072 addr / lmb_size);
224245bf
DG
2073 }
2074}
2075
2076/*
2077 * If RAM size, maxmem size and individual node mem sizes aren't aligned
2078 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2079 * since we can't support such unaligned sizes with DRCONF_MEMORY.
2080 */
7c150d6f 2081static void spapr_validate_node_memory(MachineState *machine, Error **errp)
224245bf
DG
2082{
2083 int i;
2084
7c150d6f
DG
2085 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2086 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
2087 " is not aligned to %llu MiB",
2088 machine->ram_size,
2089 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2090 return;
2091 }
2092
2093 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2094 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
2095 " is not aligned to %llu MiB",
2096 machine->ram_size,
2097 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2098 return;
224245bf
DG
2099 }
2100
2101 for (i = 0; i < nb_numa_nodes; i++) {
2102 if (numa_info[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
7c150d6f
DG
2103 error_setg(errp,
2104 "Node %d memory size 0x%" PRIx64
2105 " is not aligned to %llu MiB",
2106 i, numa_info[i].node_mem,
2107 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2108 return;
224245bf
DG
2109 }
2110 }
2111}
2112
535455fd
IM
2113/* find cpu slot in machine->possible_cpus by core_id */
2114static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2115{
2116 int index = id / smp_threads;
2117
2118 if (index >= ms->possible_cpus->len) {
2119 return NULL;
2120 }
2121 if (idx) {
2122 *idx = index;
2123 }
2124 return &ms->possible_cpus->cpus[index];
2125}
2126
0c86d0fd
DG
2127static void spapr_init_cpus(sPAPRMachineState *spapr)
2128{
2129 MachineState *machine = MACHINE(spapr);
2130 MachineClass *mc = MACHINE_GET_CLASS(machine);
2e9c10eb 2131 const char *type = spapr_get_cpu_core_type(machine->cpu_type);
0c86d0fd 2132 int smt = kvmppc_smt_threads();
535455fd
IM
2133 const CPUArchIdList *possible_cpus;
2134 int boot_cores_nr = smp_cpus / smp_threads;
0c86d0fd
DG
2135 int i;
2136
2137 if (!type) {
2138 error_report("Unable to find sPAPR CPU Core definition");
2139 exit(1);
2140 }
2141
535455fd 2142 possible_cpus = mc->possible_cpu_arch_ids(machine);
c5514d0e 2143 if (mc->has_hotpluggable_cpus) {
0c86d0fd
DG
2144 if (smp_cpus % smp_threads) {
2145 error_report("smp_cpus (%u) must be multiple of threads (%u)",
2146 smp_cpus, smp_threads);
2147 exit(1);
2148 }
2149 if (max_cpus % smp_threads) {
2150 error_report("max_cpus (%u) must be multiple of threads (%u)",
2151 max_cpus, smp_threads);
2152 exit(1);
2153 }
0c86d0fd
DG
2154 } else {
2155 if (max_cpus != smp_cpus) {
2156 error_report("This machine version does not support CPU hotplug");
2157 exit(1);
2158 }
535455fd 2159 boot_cores_nr = possible_cpus->len;
0c86d0fd
DG
2160 }
2161
535455fd 2162 for (i = 0; i < possible_cpus->len; i++) {
0c86d0fd
DG
2163 int core_id = i * smp_threads;
2164
c5514d0e 2165 if (mc->has_hotpluggable_cpus) {
6caf3ac6
DG
2166 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
2167 (core_id / smp_threads) * smt);
0c86d0fd
DG
2168 }
2169
535455fd 2170 if (i < boot_cores_nr) {
0c86d0fd
DG
2171 Object *core = object_new(type);
2172 int nr_threads = smp_threads;
2173
2174 /* Handle the partially filled core for older machine types */
2175 if ((i + 1) * smp_threads >= smp_cpus) {
2176 nr_threads = smp_cpus - i * smp_threads;
2177 }
2178
2179 object_property_set_int(core, nr_threads, "nr-threads",
2180 &error_fatal);
2181 object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
2182 &error_fatal);
2183 object_property_set_bool(core, true, "realized", &error_fatal);
2184 }
2185 }
0c86d0fd
DG
2186}
2187
fa98fbfc
SB
2188static void spapr_set_vsmt_mode(sPAPRMachineState *spapr, Error **errp)
2189{
2190 Error *local_err = NULL;
2191 bool vsmt_user = !!spapr->vsmt;
2192 int kvm_smt = kvmppc_smt_threads();
2193 int ret;
2194
2195 if (!kvm_enabled() && (smp_threads > 1)) {
2196 error_setg(&local_err, "TCG cannot support more than 1 thread/core "
2197 "on a pseries machine");
2198 goto out;
2199 }
2200 if (!is_power_of_2(smp_threads)) {
2201 error_setg(&local_err, "Cannot support %d threads/core on a pseries "
2202 "machine because it must be a power of 2", smp_threads);
2203 goto out;
2204 }
2205
2206 /* Detemine the VSMT mode to use: */
2207 if (vsmt_user) {
2208 if (spapr->vsmt < smp_threads) {
2209 error_setg(&local_err, "Cannot support VSMT mode %d"
2210 " because it must be >= threads/core (%d)",
2211 spapr->vsmt, smp_threads);
2212 goto out;
2213 }
2214 /* In this case, spapr->vsmt has been set by the command line */
2215 } else {
2216 /* Choose a VSMT mode that may be higher than necessary but is
2217 * likely to be compatible with hosts that don't have VSMT. */
2218 spapr->vsmt = MAX(kvm_smt, smp_threads);
2219 }
2220
2221 /* KVM: If necessary, set the SMT mode: */
2222 if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2223 ret = kvmppc_set_smt_threads(spapr->vsmt);
2224 if (ret) {
2225 error_setg(&local_err,
2226 "Failed to set KVM's VSMT mode to %d (errno %d)",
2227 spapr->vsmt, ret);
2228 if (!vsmt_user) {
2229 error_append_hint(&local_err, "On PPC, a VM with %d threads/"
2230 "core on a host with %d threads/core requires "
2231 " the use of VSMT mode %d.\n",
2232 smp_threads, kvm_smt, spapr->vsmt);
2233 }
2234 kvmppc_hint_smt_possible(&local_err);
2235 goto out;
2236 }
2237 }
2238 /* else TCG: nothing to do currently */
2239out:
2240 error_propagate(errp, local_err);
2241}
2242
9fdf0c29 2243/* pSeries LPAR / sPAPR hardware init */
3ef96221 2244static void ppc_spapr_init(MachineState *machine)
9fdf0c29 2245{
28e02042 2246 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
224245bf 2247 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
3ef96221 2248 const char *kernel_filename = machine->kernel_filename;
3ef96221 2249 const char *initrd_filename = machine->initrd_filename;
8c9f64df 2250 PCIHostState *phb;
9fdf0c29 2251 int i;
890c2b77
AK
2252 MemoryRegion *sysmem = get_system_memory();
2253 MemoryRegion *ram = g_new(MemoryRegion, 1);
658fa66b
AK
2254 MemoryRegion *rma_region;
2255 void *rma = NULL;
a8170e5e 2256 hwaddr rma_alloc_size;
c86c1aff 2257 hwaddr node0_size = spapr_node0_size(machine);
b7d1f77a 2258 long load_limit, fw_size;
39ac8455 2259 char *filename;
30f4b05b 2260 Error *resize_hpt_err = NULL;
9fdf0c29 2261
226419d6 2262 msi_nonbroken = true;
0ee2c058 2263
d43b45e2 2264 QLIST_INIT(&spapr->phbs);
0cffce56 2265 QTAILQ_INIT(&spapr->pending_dimm_unplugs);
d43b45e2 2266
30f4b05b
DG
2267 /* Check HPT resizing availability */
2268 kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2269 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2270 /*
2271 * If the user explicitly requested a mode we should either
2272 * supply it, or fail completely (which we do below). But if
2273 * it's not set explicitly, we reset our mode to something
2274 * that works
2275 */
2276 if (resize_hpt_err) {
2277 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2278 error_free(resize_hpt_err);
2279 resize_hpt_err = NULL;
2280 } else {
2281 spapr->resize_hpt = smc->resize_hpt_default;
2282 }
2283 }
2284
2285 assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2286
2287 if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2288 /*
2289 * User requested HPT resize, but this host can't supply it. Bail out
2290 */
2291 error_report_err(resize_hpt_err);
2292 exit(1);
2293 }
2294
354ac20a 2295 /* Allocate RMA if necessary */
658fa66b 2296 rma_alloc_size = kvmppc_alloc_rma(&rma);
354ac20a
DG
2297
2298 if (rma_alloc_size == -1) {
730fce59 2299 error_report("Unable to create RMA");
354ac20a
DG
2300 exit(1);
2301 }
7f763a5d 2302
c4177479 2303 if (rma_alloc_size && (rma_alloc_size < node0_size)) {
7f763a5d 2304 spapr->rma_size = rma_alloc_size;
354ac20a 2305 } else {
c4177479 2306 spapr->rma_size = node0_size;
7f763a5d
DG
2307
2308 /* With KVM, we don't actually know whether KVM supports an
2309 * unbounded RMA (PR KVM) or is limited by the hash table size
2310 * (HV KVM using VRMA), so we always assume the latter
2311 *
2312 * In that case, we also limit the initial allocations for RTAS
2313 * etc... to 256M since we have no way to know what the VRMA size
2314 * is going to be as it depends on the size of the hash table
2315 * isn't determined yet.
2316 */
2317 if (kvm_enabled()) {
2318 spapr->vrma_adjust = 1;
2319 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
2320 }
912acdf4
BH
2321
2322 /* Actually we don't support unbounded RMA anymore since we
2323 * added proper emulation of HV mode. The max we can get is
2324 * 16G which also happens to be what we configure for PAPR
2325 * mode so make sure we don't do anything bigger than that
2326 */
2327 spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
354ac20a
DG
2328 }
2329
c4177479 2330 if (spapr->rma_size > node0_size) {
d54e4d76
DG
2331 error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
2332 spapr->rma_size);
c4177479
AK
2333 exit(1);
2334 }
2335
b7d1f77a
BH
2336 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2337 load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
9fdf0c29 2338
7b565160 2339 /* Set up Interrupt Controller before we create the VCPUs */
71cd4dac 2340 xics_system_init(machine, XICS_IRQS_SPAPR, &error_fatal);
7b565160 2341
dc1b5eee
GK
2342 /* Set up containers for ibm,client-architecture-support negotiated options
2343 */
facdb8b6
MR
2344 spapr->ov5 = spapr_ovec_new();
2345 spapr->ov5_cas = spapr_ovec_new();
2346
224245bf 2347 if (smc->dr_lmb_enabled) {
facdb8b6 2348 spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
7c150d6f 2349 spapr_validate_node_memory(machine, &error_fatal);
224245bf
DG
2350 }
2351
417ece33 2352 spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
545d6e2b
SJS
2353 if (!kvm_enabled() || kvmppc_has_cap_mmu_radix()) {
2354 /* KVM and TCG always allow GTSE with radix... */
9fb4541f
SB
2355 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2356 }
2357 /* ... but not with hash (currently). */
417ece33 2358
ffbb1705
MR
2359 /* advertise support for dedicated HP event source to guests */
2360 if (spapr->use_hotplug_event_source) {
2361 spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2362 }
2363
2772cf6b
DG
2364 /* advertise support for HPT resizing */
2365 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2366 spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2367 }
2368
9fdf0c29 2369 /* init CPUs */
fa98fbfc
SB
2370 spapr_set_vsmt_mode(spapr, &error_fatal);
2371
0c86d0fd 2372 spapr_init_cpus(spapr);
9fdf0c29 2373
026bfd89
DG
2374 if (kvm_enabled()) {
2375 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2376 kvmppc_enable_logical_ci_hcalls();
ef9971dd 2377 kvmppc_enable_set_mode_hcall();
5145ad4f
NW
2378
2379 /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2380 kvmppc_enable_clear_ref_mod_hcalls();
026bfd89
DG
2381 }
2382
9fdf0c29 2383 /* allocate RAM */
f92f5da1 2384 memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
fb164994 2385 machine->ram_size);
f92f5da1 2386 memory_region_add_subregion(sysmem, 0, ram);
9fdf0c29 2387
658fa66b
AK
2388 if (rma_alloc_size && rma) {
2389 rma_region = g_new(MemoryRegion, 1);
2390 memory_region_init_ram_ptr(rma_region, NULL, "ppc_spapr.rma",
2391 rma_alloc_size, rma);
2392 vmstate_register_ram_global(rma_region);
2393 memory_region_add_subregion(sysmem, 0, rma_region);
2394 }
2395
4a1c9cf0
BR
2396 /* initialize hotplug memory address space */
2397 if (machine->ram_size < machine->maxram_size) {
2398 ram_addr_t hotplug_mem_size = machine->maxram_size - machine->ram_size;
71c9a3dd
BR
2399 /*
2400 * Limit the number of hotpluggable memory slots to half the number
2401 * slots that KVM supports, leaving the other half for PCI and other
2402 * devices. However ensure that number of slots doesn't drop below 32.
2403 */
2404 int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2405 SPAPR_MAX_RAM_SLOTS;
4a1c9cf0 2406
71c9a3dd
BR
2407 if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2408 max_memslots = SPAPR_MAX_RAM_SLOTS;
2409 }
2410 if (machine->ram_slots > max_memslots) {
d54e4d76
DG
2411 error_report("Specified number of memory slots %"
2412 PRIu64" exceeds max supported %d",
71c9a3dd 2413 machine->ram_slots, max_memslots);
d54e4d76 2414 exit(1);
4a1c9cf0
BR
2415 }
2416
2417 spapr->hotplug_memory.base = ROUND_UP(machine->ram_size,
2418 SPAPR_HOTPLUG_MEM_ALIGN);
2419 memory_region_init(&spapr->hotplug_memory.mr, OBJECT(spapr),
2420 "hotplug-memory", hotplug_mem_size);
2421 memory_region_add_subregion(sysmem, spapr->hotplug_memory.base,
2422 &spapr->hotplug_memory.mr);
2423 }
2424
224245bf
DG
2425 if (smc->dr_lmb_enabled) {
2426 spapr_create_lmb_dr_connectors(spapr);
2427 }
2428
39ac8455 2429 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
4c56440d 2430 if (!filename) {
730fce59 2431 error_report("Could not find LPAR rtas '%s'", "spapr-rtas.bin");
4c56440d
SW
2432 exit(1);
2433 }
b7d1f77a 2434 spapr->rtas_size = get_image_size(filename);
8afc22a2
ZJ
2435 if (spapr->rtas_size < 0) {
2436 error_report("Could not get size of LPAR rtas '%s'", filename);
2437 exit(1);
2438 }
b7d1f77a
BH
2439 spapr->rtas_blob = g_malloc(spapr->rtas_size);
2440 if (load_image_size(filename, spapr->rtas_blob, spapr->rtas_size) < 0) {
730fce59 2441 error_report("Could not load LPAR rtas '%s'", filename);
39ac8455
DG
2442 exit(1);
2443 }
4d8d5467 2444 if (spapr->rtas_size > RTAS_MAX_SIZE) {
730fce59
TH
2445 error_report("RTAS too big ! 0x%zx bytes (max is 0x%x)",
2446 (size_t)spapr->rtas_size, RTAS_MAX_SIZE);
4d8d5467
BH
2447 exit(1);
2448 }
7267c094 2449 g_free(filename);
39ac8455 2450
ffbb1705 2451 /* Set up RTAS event infrastructure */
74d042e5
DG
2452 spapr_events_init(spapr);
2453
12f42174 2454 /* Set up the RTC RTAS interfaces */
28df36a1 2455 spapr_rtc_create(spapr);
12f42174 2456
b5cec4c5 2457 /* Set up VIO bus */
4040ab72
DG
2458 spapr->vio_bus = spapr_vio_bus_init();
2459
277f9acf 2460 for (i = 0; i < MAX_SERIAL_PORTS; i++) {
4040ab72 2461 if (serial_hds[i]) {
d601fac4 2462 spapr_vty_create(spapr->vio_bus, serial_hds[i]);
4040ab72
DG
2463 }
2464 }
9fdf0c29 2465
639e8102
DG
2466 /* We always have at least the nvram device on VIO */
2467 spapr_create_nvram(spapr);
2468
3384f95c 2469 /* Set up PCI */
fa28f71b
AK
2470 spapr_pci_rtas_init();
2471
89dfd6e1 2472 phb = spapr_create_phb(spapr, 0);
3384f95c 2473
277f9acf 2474 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
2475 NICInfo *nd = &nd_table[i];
2476
2477 if (!nd->model) {
7267c094 2478 nd->model = g_strdup("ibmveth");
8d90ad90
DG
2479 }
2480
2481 if (strcmp(nd->model, "ibmveth") == 0) {
d601fac4 2482 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 2483 } else {
29b358f9 2484 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
2485 }
2486 }
2487
6e270446 2488 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 2489 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
2490 }
2491
f28359d8 2492 /* Graphics */
14c6a894 2493 if (spapr_vga_init(phb->bus, &error_fatal)) {
3fc5acde 2494 spapr->has_graphics = true;
c6e76503 2495 machine->usb |= defaults_enabled() && !machine->usb_disabled;
f28359d8
LZ
2496 }
2497
4ee9ced9 2498 if (machine->usb) {
57040d45
TH
2499 if (smc->use_ohci_by_default) {
2500 pci_create_simple(phb->bus, -1, "pci-ohci");
2501 } else {
2502 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
2503 }
c86580b8 2504
35139a59 2505 if (spapr->has_graphics) {
c86580b8
MA
2506 USBBus *usb_bus = usb_bus_find(-1);
2507
2508 usb_create_simple(usb_bus, "usb-kbd");
2509 usb_create_simple(usb_bus, "usb-mouse");
35139a59
DG
2510 }
2511 }
2512
7f763a5d 2513 if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
d54e4d76
DG
2514 error_report(
2515 "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
2516 MIN_RMA_SLOF);
4d8d5467
BH
2517 exit(1);
2518 }
2519
9fdf0c29
DG
2520 if (kernel_filename) {
2521 uint64_t lowaddr = 0;
2522
a19f7fb0
DG
2523 spapr->kernel_size = load_elf(kernel_filename, translate_kernel_address,
2524 NULL, NULL, &lowaddr, NULL, 1,
2525 PPC_ELF_MACHINE, 0, 0);
2526 if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
2527 spapr->kernel_size = load_elf(kernel_filename,
2528 translate_kernel_address, NULL, NULL,
2529 &lowaddr, NULL, 0, PPC_ELF_MACHINE,
2530 0, 0);
2531 spapr->kernel_le = spapr->kernel_size > 0;
16457e7f 2532 }
a19f7fb0
DG
2533 if (spapr->kernel_size < 0) {
2534 error_report("error loading %s: %s", kernel_filename,
2535 load_elf_strerror(spapr->kernel_size));
9fdf0c29
DG
2536 exit(1);
2537 }
2538
2539 /* load initrd */
2540 if (initrd_filename) {
4d8d5467
BH
2541 /* Try to locate the initrd in the gap between the kernel
2542 * and the firmware. Add a bit of space just in case
2543 */
a19f7fb0
DG
2544 spapr->initrd_base = (KERNEL_LOAD_ADDR + spapr->kernel_size
2545 + 0x1ffff) & ~0xffff;
2546 spapr->initrd_size = load_image_targphys(initrd_filename,
2547 spapr->initrd_base,
2548 load_limit
2549 - spapr->initrd_base);
2550 if (spapr->initrd_size < 0) {
d54e4d76
DG
2551 error_report("could not load initial ram disk '%s'",
2552 initrd_filename);
9fdf0c29
DG
2553 exit(1);
2554 }
9fdf0c29 2555 }
4d8d5467 2556 }
a3467baa 2557
8e7ea787
AF
2558 if (bios_name == NULL) {
2559 bios_name = FW_FILE_NAME;
2560 }
2561 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4c56440d 2562 if (!filename) {
68fea5a0 2563 error_report("Could not find LPAR firmware '%s'", bios_name);
4c56440d
SW
2564 exit(1);
2565 }
4d8d5467 2566 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
68fea5a0
TH
2567 if (fw_size <= 0) {
2568 error_report("Could not load LPAR firmware '%s'", filename);
4d8d5467
BH
2569 exit(1);
2570 }
2571 g_free(filename);
4d8d5467 2572
28e02042
DG
2573 /* FIXME: Should register things through the MachineState's qdev
2574 * interface, this is a legacy from the sPAPREnvironment structure
2575 * which predated MachineState but had a similar function */
4be21d56
DG
2576 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
2577 register_savevm_live(NULL, "spapr/htab", -1, 1,
2578 &savevm_htab_handlers, spapr);
2579
5b2128d2 2580 qemu_register_boot_set(spapr_boot_set, spapr);
42043e4f 2581
42043e4f 2582 if (kvm_enabled()) {
3dc410ae 2583 /* to stop and start vmclock */
42043e4f
LV
2584 qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
2585 &spapr->tb);
3dc410ae
AK
2586
2587 kvmppc_spapr_enable_inkernel_multitce();
42043e4f 2588 }
9fdf0c29
DG
2589}
2590
135a129a
AK
2591static int spapr_kvm_type(const char *vm_type)
2592{
2593 if (!vm_type) {
2594 return 0;
2595 }
2596
2597 if (!strcmp(vm_type, "HV")) {
2598 return 1;
2599 }
2600
2601 if (!strcmp(vm_type, "PR")) {
2602 return 2;
2603 }
2604
2605 error_report("Unknown kvm-type specified '%s'", vm_type);
2606 exit(1);
2607}
2608
71461b0f 2609/*
627b84f4 2610 * Implementation of an interface to adjust firmware path
71461b0f
AK
2611 * for the bootindex property handling.
2612 */
2613static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
2614 DeviceState *dev)
2615{
2616#define CAST(type, obj, name) \
2617 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
2618 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
2619 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
c4e13492 2620 VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
71461b0f
AK
2621
2622 if (d) {
2623 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
2624 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
2625 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
2626
2627 if (spapr) {
2628 /*
2629 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
2630 * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
2631 * in the top 16 bits of the 64-bit LUN
2632 */
2633 unsigned id = 0x8000 | (d->id << 8) | d->lun;
2634 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2635 (uint64_t)id << 48);
2636 } else if (virtio) {
2637 /*
2638 * We use SRP luns of the form 01000000 | (target << 8) | lun
2639 * in the top 32 bits of the 64-bit LUN
2640 * Note: the quote above is from SLOF and it is wrong,
2641 * the actual binding is:
2642 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
2643 */
2644 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
2645 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2646 (uint64_t)id << 32);
2647 } else if (usb) {
2648 /*
2649 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
2650 * in the top 32 bits of the 64-bit LUN
2651 */
2652 unsigned usb_port = atoi(usb->port->path);
2653 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
2654 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2655 (uint64_t)id << 32);
2656 }
2657 }
2658
b99260eb
TH
2659 /*
2660 * SLOF probes the USB devices, and if it recognizes that the device is a
2661 * storage device, it changes its name to "storage" instead of "usb-host",
2662 * and additionally adds a child node for the SCSI LUN, so the correct
2663 * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
2664 */
2665 if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
2666 USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
2667 if (usb_host_dev_is_scsi_storage(usbdev)) {
2668 return g_strdup_printf("storage@%s/disk", usbdev->port->path);
2669 }
2670 }
2671
71461b0f
AK
2672 if (phb) {
2673 /* Replace "pci" with "pci@800000020000000" */
2674 return g_strdup_printf("pci@%"PRIX64, phb->buid);
2675 }
2676
c4e13492
FF
2677 if (vsc) {
2678 /* Same logic as virtio above */
2679 unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
2680 return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
2681 }
2682
4871dd4c
TH
2683 if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
2684 /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
2685 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
2686 return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
2687 }
2688
71461b0f
AK
2689 return NULL;
2690}
2691
23825581
EH
2692static char *spapr_get_kvm_type(Object *obj, Error **errp)
2693{
28e02042 2694 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2695
28e02042 2696 return g_strdup(spapr->kvm_type);
23825581
EH
2697}
2698
2699static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
2700{
28e02042 2701 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2702
28e02042
DG
2703 g_free(spapr->kvm_type);
2704 spapr->kvm_type = g_strdup(value);
23825581
EH
2705}
2706
f6229214
MR
2707static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
2708{
2709 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2710
2711 return spapr->use_hotplug_event_source;
2712}
2713
2714static void spapr_set_modern_hotplug_events(Object *obj, bool value,
2715 Error **errp)
2716{
2717 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2718
2719 spapr->use_hotplug_event_source = value;
2720}
2721
30f4b05b
DG
2722static char *spapr_get_resize_hpt(Object *obj, Error **errp)
2723{
2724 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2725
2726 switch (spapr->resize_hpt) {
2727 case SPAPR_RESIZE_HPT_DEFAULT:
2728 return g_strdup("default");
2729 case SPAPR_RESIZE_HPT_DISABLED:
2730 return g_strdup("disabled");
2731 case SPAPR_RESIZE_HPT_ENABLED:
2732 return g_strdup("enabled");
2733 case SPAPR_RESIZE_HPT_REQUIRED:
2734 return g_strdup("required");
2735 }
2736 g_assert_not_reached();
2737}
2738
2739static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
2740{
2741 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2742
2743 if (strcmp(value, "default") == 0) {
2744 spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
2745 } else if (strcmp(value, "disabled") == 0) {
2746 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2747 } else if (strcmp(value, "enabled") == 0) {
2748 spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
2749 } else if (strcmp(value, "required") == 0) {
2750 spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
2751 } else {
2752 error_setg(errp, "Bad value for \"resize-hpt\" property");
2753 }
2754}
2755
fa98fbfc
SB
2756static void spapr_get_vsmt(Object *obj, Visitor *v, const char *name,
2757 void *opaque, Error **errp)
2758{
2759 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
2760}
2761
2762static void spapr_set_vsmt(Object *obj, Visitor *v, const char *name,
2763 void *opaque, Error **errp)
2764{
2765 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
2766}
2767
23825581
EH
2768static void spapr_machine_initfn(Object *obj)
2769{
715c5407
DG
2770 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2771
2772 spapr->htab_fd = -1;
f6229214 2773 spapr->use_hotplug_event_source = true;
23825581
EH
2774 object_property_add_str(obj, "kvm-type",
2775 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
49d2e648
MA
2776 object_property_set_description(obj, "kvm-type",
2777 "Specifies the KVM virtualization mode (HV, PR)",
2778 NULL);
f6229214
MR
2779 object_property_add_bool(obj, "modern-hotplug-events",
2780 spapr_get_modern_hotplug_events,
2781 spapr_set_modern_hotplug_events,
2782 NULL);
2783 object_property_set_description(obj, "modern-hotplug-events",
2784 "Use dedicated hotplug event mechanism in"
2785 " place of standard EPOW events when possible"
2786 " (required for memory hot-unplug support)",
2787 NULL);
7843c0d6
DG
2788
2789 ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
2790 "Maximum permitted CPU compatibility mode",
2791 &error_fatal);
30f4b05b
DG
2792
2793 object_property_add_str(obj, "resize-hpt",
2794 spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
2795 object_property_set_description(obj, "resize-hpt",
2796 "Resizing of the Hash Page Table (enabled, disabled, required)",
2797 NULL);
fa98fbfc
SB
2798 object_property_add(obj, "vsmt", "uint32", spapr_get_vsmt,
2799 spapr_set_vsmt, NULL, &spapr->vsmt, &error_abort);
2800 object_property_set_description(obj, "vsmt",
2801 "Virtual SMT: KVM behaves as if this were"
2802 " the host's SMT mode", &error_abort);
23825581
EH
2803}
2804
87bbdd9c
DG
2805static void spapr_machine_finalizefn(Object *obj)
2806{
2807 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2808
2809 g_free(spapr->kvm_type);
2810}
2811
1c7ad77e 2812void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
34316482 2813{
34316482
AK
2814 cpu_synchronize_state(cs);
2815 ppc_cpu_do_system_reset(cs);
2816}
2817
2818static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
2819{
2820 CPUState *cs;
2821
2822 CPU_FOREACH(cs) {
1c7ad77e 2823 async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
34316482
AK
2824 }
2825}
2826
79b78a6b
MR
2827static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
2828 uint32_t node, bool dedicated_hp_event_source,
2829 Error **errp)
c20d332a
BR
2830{
2831 sPAPRDRConnector *drc;
c20d332a
BR
2832 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
2833 int i, fdt_offset, fdt_size;
2834 void *fdt;
79b78a6b 2835 uint64_t addr = addr_start;
94fd9cba 2836 bool hotplugged = spapr_drc_hotplugged(dev);
160bb678 2837 Error *local_err = NULL;
c20d332a 2838
c20d332a 2839 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
2840 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
2841 addr / SPAPR_MEMORY_BLOCK_SIZE);
c20d332a
BR
2842 g_assert(drc);
2843
2844 fdt = create_device_tree(&fdt_size);
2845 fdt_offset = spapr_populate_memory_node(fdt, node, addr,
2846 SPAPR_MEMORY_BLOCK_SIZE);
2847
160bb678
GK
2848 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
2849 if (local_err) {
2850 while (addr > addr_start) {
2851 addr -= SPAPR_MEMORY_BLOCK_SIZE;
2852 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
2853 addr / SPAPR_MEMORY_BLOCK_SIZE);
a8dc47fd 2854 spapr_drc_detach(drc);
160bb678
GK
2855 }
2856 g_free(fdt);
2857 error_propagate(errp, local_err);
2858 return;
2859 }
94fd9cba
LV
2860 if (!hotplugged) {
2861 spapr_drc_reset(drc);
2862 }
c20d332a
BR
2863 addr += SPAPR_MEMORY_BLOCK_SIZE;
2864 }
5dd5238c
JD
2865 /* send hotplug notification to the
2866 * guest only in case of hotplugged memory
2867 */
94fd9cba 2868 if (hotplugged) {
79b78a6b 2869 if (dedicated_hp_event_source) {
fbf55397
DG
2870 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
2871 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
79b78a6b
MR
2872 spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
2873 nr_lmbs,
0b55aa91 2874 spapr_drc_index(drc));
79b78a6b
MR
2875 } else {
2876 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
2877 nr_lmbs);
2878 }
5dd5238c 2879 }
c20d332a
BR
2880}
2881
2882static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
2883 uint32_t node, Error **errp)
2884{
2885 Error *local_err = NULL;
2886 sPAPRMachineState *ms = SPAPR_MACHINE(hotplug_dev);
2887 PCDIMMDevice *dimm = PC_DIMM(dev);
2888 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
2889 MemoryRegion *mr;
2890 uint64_t align, size, addr;
2891
2892 mr = ddc->get_memory_region(dimm, &local_err);
2893 if (local_err) {
2894 goto out;
2895 }
2896 align = memory_region_get_alignment(mr);
2897 size = memory_region_size(mr);
df587133 2898
d6a9b0b8 2899 pc_dimm_memory_plug(dev, &ms->hotplug_memory, mr, align, &local_err);
c20d332a
BR
2900 if (local_err) {
2901 goto out;
2902 }
2903
9ed442b8
MAL
2904 addr = object_property_get_uint(OBJECT(dimm),
2905 PC_DIMM_ADDR_PROP, &local_err);
c20d332a 2906 if (local_err) {
160bb678 2907 goto out_unplug;
c20d332a
BR
2908 }
2909
79b78a6b
MR
2910 spapr_add_lmbs(dev, addr, size, node,
2911 spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
160bb678
GK
2912 &local_err);
2913 if (local_err) {
2914 goto out_unplug;
2915 }
2916
2917 return;
c20d332a 2918
160bb678
GK
2919out_unplug:
2920 pc_dimm_memory_unplug(dev, &ms->hotplug_memory, mr);
c20d332a
BR
2921out:
2922 error_propagate(errp, local_err);
2923}
2924
c871bc70
LV
2925static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
2926 Error **errp)
2927{
2928 PCDIMMDevice *dimm = PC_DIMM(dev);
2929 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
2930 MemoryRegion *mr;
2931 uint64_t size;
c871bc70
LV
2932 char *mem_dev;
2933
04790978
TH
2934 mr = ddc->get_memory_region(dimm, errp);
2935 if (!mr) {
2936 return;
2937 }
2938 size = memory_region_size(mr);
2939
c871bc70
LV
2940 if (size % SPAPR_MEMORY_BLOCK_SIZE) {
2941 error_setg(errp, "Hotplugged memory size must be a multiple of "
2942 "%lld MB", SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2943 return;
2944 }
2945
2946 mem_dev = object_property_get_str(OBJECT(dimm), PC_DIMM_MEMDEV_PROP, NULL);
2947 if (mem_dev && !kvmppc_is_mem_backend_page_size_ok(mem_dev)) {
2948 error_setg(errp, "Memory backend has bad page size. "
2949 "Use 'memory-backend-file' with correct mem-path.");
8a9e0e7b 2950 goto out;
c871bc70 2951 }
8a9e0e7b
GK
2952
2953out:
2954 g_free(mem_dev);
c871bc70
LV
2955}
2956
0cffce56
DG
2957struct sPAPRDIMMState {
2958 PCDIMMDevice *dimm;
cf632463 2959 uint32_t nr_lmbs;
0cffce56
DG
2960 QTAILQ_ENTRY(sPAPRDIMMState) next;
2961};
2962
2963static sPAPRDIMMState *spapr_pending_dimm_unplugs_find(sPAPRMachineState *s,
2964 PCDIMMDevice *dimm)
2965{
2966 sPAPRDIMMState *dimm_state = NULL;
2967
2968 QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
2969 if (dimm_state->dimm == dimm) {
2970 break;
2971 }
2972 }
2973 return dimm_state;
2974}
2975
8d5981c4
BR
2976static sPAPRDIMMState *spapr_pending_dimm_unplugs_add(sPAPRMachineState *spapr,
2977 uint32_t nr_lmbs,
2978 PCDIMMDevice *dimm)
0cffce56 2979{
8d5981c4
BR
2980 sPAPRDIMMState *ds = NULL;
2981
2982 /*
2983 * If this request is for a DIMM whose removal had failed earlier
2984 * (due to guest's refusal to remove the LMBs), we would have this
2985 * dimm already in the pending_dimm_unplugs list. In that
2986 * case don't add again.
2987 */
2988 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
2989 if (!ds) {
2990 ds = g_malloc0(sizeof(sPAPRDIMMState));
2991 ds->nr_lmbs = nr_lmbs;
2992 ds->dimm = dimm;
2993 QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
2994 }
2995 return ds;
0cffce56
DG
2996}
2997
2998static void spapr_pending_dimm_unplugs_remove(sPAPRMachineState *spapr,
2999 sPAPRDIMMState *dimm_state)
3000{
3001 QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3002 g_free(dimm_state);
3003}
cf632463 3004
16ee9980
DHB
3005static sPAPRDIMMState *spapr_recover_pending_dimm_state(sPAPRMachineState *ms,
3006 PCDIMMDevice *dimm)
3007{
3008 sPAPRDRConnector *drc;
3009 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978 3010 MemoryRegion *mr = ddc->get_memory_region(dimm, &error_abort);
16ee9980
DHB
3011 uint64_t size = memory_region_size(mr);
3012 uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3013 uint32_t avail_lmbs = 0;
3014 uint64_t addr_start, addr;
3015 int i;
16ee9980
DHB
3016
3017 addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3018 &error_abort);
3019
3020 addr = addr_start;
3021 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3022 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3023 addr / SPAPR_MEMORY_BLOCK_SIZE);
16ee9980 3024 g_assert(drc);
454b580a 3025 if (drc->dev) {
16ee9980
DHB
3026 avail_lmbs++;
3027 }
3028 addr += SPAPR_MEMORY_BLOCK_SIZE;
3029 }
3030
8d5981c4 3031 return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
16ee9980
DHB
3032}
3033
31834723
DHB
3034/* Callback to be called during DRC release. */
3035void spapr_lmb_release(DeviceState *dev)
cf632463 3036{
765d1bdd
DG
3037 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_hotplug_handler(dev));
3038 PCDIMMDevice *dimm = PC_DIMM(dev);
3039 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978 3040 MemoryRegion *mr = ddc->get_memory_region(dimm, &error_abort);
0cffce56 3041 sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
cf632463 3042
16ee9980
DHB
3043 /* This information will get lost if a migration occurs
3044 * during the unplug process. In this case recover it. */
3045 if (ds == NULL) {
3046 ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
8d5981c4 3047 g_assert(ds);
454b580a
DG
3048 /* The DRC being examined by the caller at least must be counted */
3049 g_assert(ds->nr_lmbs);
3050 }
3051
3052 if (--ds->nr_lmbs) {
cf632463
BR
3053 return;
3054 }
3055
cf632463
BR
3056 /*
3057 * Now that all the LMBs have been removed by the guest, call the
3058 * pc-dimm unplug handler to cleanup up the pc-dimm device.
3059 */
765d1bdd 3060 pc_dimm_memory_unplug(dev, &spapr->hotplug_memory, mr);
cf632463 3061 object_unparent(OBJECT(dev));
2a129767 3062 spapr_pending_dimm_unplugs_remove(spapr, ds);
cf632463
BR
3063}
3064
3065static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3066 DeviceState *dev, Error **errp)
3067{
0cffce56 3068 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
cf632463
BR
3069 Error *local_err = NULL;
3070 PCDIMMDevice *dimm = PC_DIMM(dev);
3071 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3072 MemoryRegion *mr;
3073 uint32_t nr_lmbs;
3074 uint64_t size, addr_start, addr;
0cffce56
DG
3075 int i;
3076 sPAPRDRConnector *drc;
04790978
TH
3077
3078 mr = ddc->get_memory_region(dimm, &local_err);
3079 if (local_err) {
3080 goto out;
3081 }
3082 size = memory_region_size(mr);
3083 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3084
9ed442b8 3085 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
0cffce56 3086 &local_err);
cf632463
BR
3087 if (local_err) {
3088 goto out;
3089 }
3090
2a129767
DHB
3091 /*
3092 * An existing pending dimm state for this DIMM means that there is an
3093 * unplug operation in progress, waiting for the spapr_lmb_release
3094 * callback to complete the job (BQL can't cover that far). In this case,
3095 * bail out to avoid detaching DRCs that were already released.
3096 */
3097 if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3098 error_setg(&local_err,
3099 "Memory unplug already in progress for device %s",
3100 dev->id);
3101 goto out;
3102 }
3103
8d5981c4 3104 spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
0cffce56
DG
3105
3106 addr = addr_start;
3107 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3108 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3109 addr / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56
DG
3110 g_assert(drc);
3111
a8dc47fd 3112 spapr_drc_detach(drc);
0cffce56
DG
3113 addr += SPAPR_MEMORY_BLOCK_SIZE;
3114 }
3115
fbf55397
DG
3116 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3117 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56 3118 spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
0b55aa91 3119 nr_lmbs, spapr_drc_index(drc));
cf632463
BR
3120out:
3121 error_propagate(errp, local_err);
3122}
3123
04d0ffbd
GK
3124static void *spapr_populate_hotplug_cpu_dt(CPUState *cs, int *fdt_offset,
3125 sPAPRMachineState *spapr)
af81cf32
BR
3126{
3127 PowerPCCPU *cpu = POWERPC_CPU(cs);
3128 DeviceClass *dc = DEVICE_GET_CLASS(cs);
2e886fb3 3129 int id = spapr_vcpu_id(cpu);
af81cf32
BR
3130 void *fdt;
3131 int offset, fdt_size;
3132 char *nodename;
3133
3134 fdt = create_device_tree(&fdt_size);
3135 nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3136 offset = fdt_add_subnode(fdt, 0, nodename);
3137
3138 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
3139 g_free(nodename);
3140
3141 *fdt_offset = offset;
3142 return fdt;
3143}
3144
765d1bdd
DG
3145/* Callback to be called during DRC release. */
3146void spapr_core_release(DeviceState *dev)
ff9006dd 3147{
765d1bdd 3148 MachineState *ms = MACHINE(qdev_get_hotplug_handler(dev));
46f7afa3 3149 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
ff9006dd 3150 CPUCore *cc = CPU_CORE(dev);
535455fd 3151 CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
ff9006dd 3152
46f7afa3
GK
3153 if (smc->pre_2_10_has_unused_icps) {
3154 sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
3155 sPAPRCPUCoreClass *scc = SPAPR_CPU_CORE_GET_CLASS(OBJECT(cc));
b51d3c88 3156 size_t size = object_type_get_instance_size(scc->cpu_type);
46f7afa3
GK
3157 int i;
3158
3159 for (i = 0; i < cc->nr_threads; i++) {
3160 CPUState *cs = CPU(sc->threads + i * size);
3161
3162 pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3163 }
3164 }
3165
07572c06 3166 assert(core_slot);
535455fd 3167 core_slot->cpu = NULL;
ff9006dd
IM
3168 object_unparent(OBJECT(dev));
3169}
3170
115debf2
IM
3171static
3172void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3173 Error **errp)
ff9006dd 3174{
535455fd
IM
3175 int index;
3176 sPAPRDRConnector *drc;
535455fd
IM
3177 CPUCore *cc = CPU_CORE(dev);
3178 int smt = kvmppc_smt_threads();
ff9006dd 3179
535455fd
IM
3180 if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3181 error_setg(errp, "Unable to find CPU core with core-id: %d",
3182 cc->core_id);
3183 return;
3184 }
ff9006dd
IM
3185 if (index == 0) {
3186 error_setg(errp, "Boot CPU core may not be unplugged");
3187 return;
3188 }
3189
fbf55397 3190 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index * smt);
ff9006dd
IM
3191 g_assert(drc);
3192
a8dc47fd 3193 spapr_drc_detach(drc);
ff9006dd
IM
3194
3195 spapr_hotplug_req_remove_by_index(drc);
3196}
3197
3198static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3199 Error **errp)
3200{
3201 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3202 MachineClass *mc = MACHINE_GET_CLASS(spapr);
46f7afa3 3203 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
ff9006dd
IM
3204 sPAPRCPUCore *core = SPAPR_CPU_CORE(OBJECT(dev));
3205 CPUCore *cc = CPU_CORE(dev);
3206 CPUState *cs = CPU(core->threads);
3207 sPAPRDRConnector *drc;
3208 Error *local_err = NULL;
ff9006dd 3209 int smt = kvmppc_smt_threads();
535455fd
IM
3210 CPUArchId *core_slot;
3211 int index;
94fd9cba 3212 bool hotplugged = spapr_drc_hotplugged(dev);
ff9006dd 3213
535455fd
IM
3214 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3215 if (!core_slot) {
3216 error_setg(errp, "Unable to find CPU core with core-id: %d",
3217 cc->core_id);
3218 return;
3219 }
fbf55397 3220 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index * smt);
ff9006dd 3221
c5514d0e 3222 g_assert(drc || !mc->has_hotpluggable_cpus);
ff9006dd 3223
ff9006dd 3224 if (drc) {
e49c63d5
GK
3225 void *fdt;
3226 int fdt_offset;
3227
3228 fdt = spapr_populate_hotplug_cpu_dt(cs, &fdt_offset, spapr);
3229
5c1da812 3230 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
ff9006dd
IM
3231 if (local_err) {
3232 g_free(fdt);
ff9006dd
IM
3233 error_propagate(errp, local_err);
3234 return;
3235 }
ff9006dd 3236
94fd9cba
LV
3237 if (hotplugged) {
3238 /*
3239 * Send hotplug notification interrupt to the guest only
3240 * in case of hotplugged CPUs.
3241 */
3242 spapr_hotplug_req_add_by_index(drc);
3243 } else {
3244 spapr_drc_reset(drc);
3245 }
ff9006dd 3246 }
94fd9cba 3247
535455fd 3248 core_slot->cpu = OBJECT(dev);
46f7afa3
GK
3249
3250 if (smc->pre_2_10_has_unused_icps) {
3251 sPAPRCPUCoreClass *scc = SPAPR_CPU_CORE_GET_CLASS(OBJECT(cc));
b51d3c88 3252 size_t size = object_type_get_instance_size(scc->cpu_type);
46f7afa3
GK
3253 int i;
3254
3255 for (i = 0; i < cc->nr_threads; i++) {
3256 sPAPRCPUCore *sc = SPAPR_CPU_CORE(dev);
3257 void *obj = sc->threads + i * size;
3258
3259 cs = CPU(obj);
3260 pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
3261 }
3262 }
ff9006dd
IM
3263}
3264
3265static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3266 Error **errp)
3267{
3268 MachineState *machine = MACHINE(OBJECT(hotplug_dev));
3269 MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
ff9006dd
IM
3270 Error *local_err = NULL;
3271 CPUCore *cc = CPU_CORE(dev);
2e9c10eb 3272 const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
ff9006dd 3273 const char *type = object_get_typename(OBJECT(dev));
535455fd
IM
3274 CPUArchId *core_slot;
3275 int index;
ff9006dd 3276
c5514d0e 3277 if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
ff9006dd
IM
3278 error_setg(&local_err, "CPU hotplug not supported for this machine");
3279 goto out;
3280 }
3281
3282 if (strcmp(base_core_type, type)) {
3283 error_setg(&local_err, "CPU core type should be %s", base_core_type);
3284 goto out;
3285 }
3286
3287 if (cc->core_id % smp_threads) {
3288 error_setg(&local_err, "invalid core id %d", cc->core_id);
3289 goto out;
3290 }
3291
459264ef
DG
3292 /*
3293 * In general we should have homogeneous threads-per-core, but old
3294 * (pre hotplug support) machine types allow the last core to have
3295 * reduced threads as a compatibility hack for when we allowed
3296 * total vcpus not a multiple of threads-per-core.
3297 */
3298 if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
df8658de 3299 error_setg(&local_err, "invalid nr-threads %d, must be %d",
8149e299 3300 cc->nr_threads, smp_threads);
df8658de 3301 goto out;
8149e299
DG
3302 }
3303
535455fd
IM
3304 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3305 if (!core_slot) {
ff9006dd
IM
3306 error_setg(&local_err, "core id %d out of range", cc->core_id);
3307 goto out;
3308 }
3309
535455fd 3310 if (core_slot->cpu) {
ff9006dd
IM
3311 error_setg(&local_err, "core %d already populated", cc->core_id);
3312 goto out;
3313 }
3314
a0ceb640 3315 numa_cpu_pre_plug(core_slot, dev, &local_err);
0b8497f0 3316
ff9006dd 3317out:
ff9006dd
IM
3318 error_propagate(errp, local_err);
3319}
3320
c20d332a
BR
3321static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
3322 DeviceState *dev, Error **errp)
3323{
c86c1aff
DHB
3324 MachineState *ms = MACHINE(hotplug_dev);
3325 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
c20d332a
BR
3326
3327 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
b556854b 3328 int node;
c20d332a
BR
3329
3330 if (!smc->dr_lmb_enabled) {
3331 error_setg(errp, "Memory hotplug not supported for this machine");
3332 return;
3333 }
9ed442b8 3334 node = object_property_get_uint(OBJECT(dev), PC_DIMM_NODE_PROP, errp);
c20d332a
BR
3335 if (*errp) {
3336 return;
3337 }
1a5512bb
GA
3338 if (node < 0 || node >= MAX_NODES) {
3339 error_setg(errp, "Invaild node %d", node);
3340 return;
3341 }
c20d332a 3342
b556854b
BR
3343 /*
3344 * Currently PowerPC kernel doesn't allow hot-adding memory to
3345 * memory-less node, but instead will silently add the memory
3346 * to the first node that has some memory. This causes two
3347 * unexpected behaviours for the user.
3348 *
3349 * - Memory gets hotplugged to a different node than what the user
3350 * specified.
3351 * - Since pc-dimm subsystem in QEMU still thinks that memory belongs
3352 * to memory-less node, a reboot will set things accordingly
3353 * and the previously hotplugged memory now ends in the right node.
3354 * This appears as if some memory moved from one node to another.
3355 *
3356 * So until kernel starts supporting memory hotplug to memory-less
3357 * nodes, just prevent such attempts upfront in QEMU.
3358 */
3359 if (nb_numa_nodes && !numa_info[node].node_mem) {
3360 error_setg(errp, "Can't hotplug memory to memory-less node %d",
3361 node);
3362 return;
3363 }
3364
c20d332a 3365 spapr_memory_plug(hotplug_dev, dev, node, errp);
af81cf32
BR
3366 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3367 spapr_core_plug(hotplug_dev, dev, errp);
c20d332a
BR
3368 }
3369}
3370
cf632463
BR
3371static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
3372 DeviceState *dev, Error **errp)
3373{
c86c1aff
DHB
3374 sPAPRMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
3375 MachineClass *mc = MACHINE_GET_CLASS(sms);
cf632463
BR
3376
3377 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3378 if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
3379 spapr_memory_unplug_request(hotplug_dev, dev, errp);
3380 } else {
3381 /* NOTE: this means there is a window after guest reset, prior to
3382 * CAS negotiation, where unplug requests will fail due to the
3383 * capability not being detected yet. This is a bit different than
3384 * the case with PCI unplug, where the events will be queued and
3385 * eventually handled by the guest after boot
3386 */
3387 error_setg(errp, "Memory hot unplug not supported for this guest");
3388 }
6f4b5c3e 3389 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c5514d0e 3390 if (!mc->has_hotpluggable_cpus) {
6f4b5c3e
BR
3391 error_setg(errp, "CPU hot unplug not supported on this machine");
3392 return;
3393 }
115debf2 3394 spapr_core_unplug_request(hotplug_dev, dev, errp);
c20d332a
BR
3395 }
3396}
3397
94a94e4c
BR
3398static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
3399 DeviceState *dev, Error **errp)
3400{
c871bc70
LV
3401 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3402 spapr_memory_pre_plug(hotplug_dev, dev, errp);
3403 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
94a94e4c
BR
3404 spapr_core_pre_plug(hotplug_dev, dev, errp);
3405 }
3406}
3407
7ebaf795
BR
3408static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
3409 DeviceState *dev)
c20d332a 3410{
94a94e4c
BR
3411 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
3412 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c20d332a
BR
3413 return HOTPLUG_HANDLER(machine);
3414 }
3415 return NULL;
3416}
3417
ea089eeb
IM
3418static CpuInstanceProperties
3419spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
20bb648d 3420{
ea089eeb
IM
3421 CPUArchId *core_slot;
3422 MachineClass *mc = MACHINE_GET_CLASS(machine);
3423
3424 /* make sure possible_cpu are intialized */
3425 mc->possible_cpu_arch_ids(machine);
3426 /* get CPU core slot containing thread that matches cpu_index */
3427 core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
3428 assert(core_slot);
3429 return core_slot->props;
20bb648d
DG
3430}
3431
79e07936
IM
3432static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
3433{
3434 return idx / smp_cores % nb_numa_nodes;
3435}
3436
535455fd
IM
3437static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
3438{
3439 int i;
3440 int spapr_max_cores = max_cpus / smp_threads;
3441 MachineClass *mc = MACHINE_GET_CLASS(machine);
3442
c5514d0e 3443 if (!mc->has_hotpluggable_cpus) {
535455fd
IM
3444 spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
3445 }
3446 if (machine->possible_cpus) {
3447 assert(machine->possible_cpus->len == spapr_max_cores);
3448 return machine->possible_cpus;
3449 }
3450
3451 machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
3452 sizeof(CPUArchId) * spapr_max_cores);
3453 machine->possible_cpus->len = spapr_max_cores;
3454 for (i = 0; i < machine->possible_cpus->len; i++) {
3455 int core_id = i * smp_threads;
3456
f2d672c2 3457 machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
535455fd
IM
3458 machine->possible_cpus->cpus[i].arch_id = core_id;
3459 machine->possible_cpus->cpus[i].props.has_core_id = true;
3460 machine->possible_cpus->cpus[i].props.core_id = core_id;
535455fd
IM
3461 }
3462 return machine->possible_cpus;
3463}
3464
6737d9ad 3465static void spapr_phb_placement(sPAPRMachineState *spapr, uint32_t index,
daa23699
DG
3466 uint64_t *buid, hwaddr *pio,
3467 hwaddr *mmio32, hwaddr *mmio64,
6737d9ad
DG
3468 unsigned n_dma, uint32_t *liobns, Error **errp)
3469{
357d1e3b
DG
3470 /*
3471 * New-style PHB window placement.
3472 *
3473 * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
3474 * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
3475 * windows.
3476 *
3477 * Some guest kernels can't work with MMIO windows above 1<<46
3478 * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
3479 *
3480 * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
3481 * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the
3482 * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the
3483 * 1TiB 64-bit MMIO windows for each PHB.
3484 */
6737d9ad 3485 const uint64_t base_buid = 0x800000020000000ULL;
25e6a118
MT
3486#define SPAPR_MAX_PHBS ((SPAPR_PCI_LIMIT - SPAPR_PCI_BASE) / \
3487 SPAPR_PCI_MEM64_WIN_SIZE - 1)
6737d9ad
DG
3488 int i;
3489
357d1e3b
DG
3490 /* Sanity check natural alignments */
3491 QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3492 QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3493 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
3494 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
3495 /* Sanity check bounds */
25e6a118
MT
3496 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
3497 SPAPR_PCI_MEM32_WIN_SIZE);
3498 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
3499 SPAPR_PCI_MEM64_WIN_SIZE);
3500
3501 if (index >= SPAPR_MAX_PHBS) {
3502 error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
3503 SPAPR_MAX_PHBS - 1);
6737d9ad
DG
3504 return;
3505 }
3506
3507 *buid = base_buid + index;
3508 for (i = 0; i < n_dma; ++i) {
3509 liobns[i] = SPAPR_PCI_LIOBN(index, i);
3510 }
3511
357d1e3b
DG
3512 *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
3513 *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
3514 *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
6737d9ad
DG
3515}
3516
7844e12b
CLG
3517static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
3518{
3519 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3520
3521 return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
3522}
3523
3524static void spapr_ics_resend(XICSFabric *dev)
3525{
3526 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3527
3528 ics_resend(spapr->ics);
3529}
3530
81210c20 3531static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
b2fc59aa 3532{
2e886fb3 3533 PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
b2fc59aa 3534
5bc8d26d 3535 return cpu ? ICP(cpu->intc) : NULL;
b2fc59aa
CLG
3536}
3537
6449da45
CLG
3538static void spapr_pic_print_info(InterruptStatsProvider *obj,
3539 Monitor *mon)
3540{
3541 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
5bc8d26d
CLG
3542 CPUState *cs;
3543
3544 CPU_FOREACH(cs) {
3545 PowerPCCPU *cpu = POWERPC_CPU(cs);
6449da45 3546
5bc8d26d 3547 icp_pic_print_info(ICP(cpu->intc), mon);
6449da45
CLG
3548 }
3549
3550 ics_pic_print_info(spapr->ics, mon);
3551}
3552
2e886fb3
SB
3553int spapr_vcpu_id(PowerPCCPU *cpu)
3554{
3555 CPUState *cs = CPU(cpu);
3556
3557 if (kvm_enabled()) {
3558 return kvm_arch_vcpu_id(cs);
3559 } else {
3560 return cs->cpu_index;
3561 }
3562}
3563
3564PowerPCCPU *spapr_find_cpu(int vcpu_id)
3565{
3566 CPUState *cs;
3567
3568 CPU_FOREACH(cs) {
3569 PowerPCCPU *cpu = POWERPC_CPU(cs);
3570
3571 if (spapr_vcpu_id(cpu) == vcpu_id) {
3572 return cpu;
3573 }
3574 }
3575
3576 return NULL;
3577}
3578
29ee3247
AK
3579static void spapr_machine_class_init(ObjectClass *oc, void *data)
3580{
3581 MachineClass *mc = MACHINE_CLASS(oc);
224245bf 3582 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
71461b0f 3583 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 3584 NMIClass *nc = NMI_CLASS(oc);
c20d332a 3585 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1d1be34d 3586 PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
7844e12b 3587 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
6449da45 3588 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
958db90c 3589
0eb9054c 3590 mc->desc = "pSeries Logical Partition (PAPR compliant)";
fc9f38c3
DG
3591
3592 /*
3593 * We set up the default / latest behaviour here. The class_init
3594 * functions for the specific versioned machine types can override
3595 * these details for backwards compatibility
3596 */
958db90c
MA
3597 mc->init = ppc_spapr_init;
3598 mc->reset = ppc_spapr_reset;
3599 mc->block_default_type = IF_SCSI;
6244bb7e 3600 mc->max_cpus = 1024;
958db90c 3601 mc->no_parallel = 1;
5b2128d2 3602 mc->default_boot_order = "";
a34944fe 3603 mc->default_ram_size = 512 * M_BYTE;
958db90c 3604 mc->kvm_type = spapr_kvm_type;
9e3f9733 3605 mc->has_dynamic_sysbus = true;
e4024630 3606 mc->pci_allow_0_address = true;
7ebaf795 3607 mc->get_hotplug_handler = spapr_get_hotplug_handler;
94a94e4c 3608 hc->pre_plug = spapr_machine_device_pre_plug;
c20d332a 3609 hc->plug = spapr_machine_device_plug;
ea089eeb 3610 mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
79e07936 3611 mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
535455fd 3612 mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
cf632463 3613 hc->unplug_request = spapr_machine_device_unplug_request;
00b4fbe2 3614
fc9f38c3 3615 smc->dr_lmb_enabled = true;
2e9c10eb 3616 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
c5514d0e 3617 mc->has_hotpluggable_cpus = true;
52b81ab5 3618 smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
71461b0f 3619 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 3620 nc->nmi_monitor_handler = spapr_nmi;
6737d9ad 3621 smc->phb_placement = spapr_phb_placement;
1d1be34d 3622 vhc->hypercall = emulate_spapr_hypercall;
e57ca75c
DG
3623 vhc->hpt_mask = spapr_hpt_mask;
3624 vhc->map_hptes = spapr_map_hptes;
3625 vhc->unmap_hptes = spapr_unmap_hptes;
3626 vhc->store_hpte = spapr_store_hpte;
9861bb3e 3627 vhc->get_patbe = spapr_get_patbe;
1ec26c75 3628 vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
7844e12b
CLG
3629 xic->ics_get = spapr_ics_get;
3630 xic->ics_resend = spapr_ics_resend;
b2fc59aa 3631 xic->icp_get = spapr_icp_get;
6449da45 3632 ispc->print_info = spapr_pic_print_info;
55641213
LV
3633 /* Force NUMA node memory size to be a multiple of
3634 * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
3635 * in which LMBs are represented and hot-added
3636 */
3637 mc->numa_mem_align_shift = 28;
29ee3247
AK
3638}
3639
3640static const TypeInfo spapr_machine_info = {
3641 .name = TYPE_SPAPR_MACHINE,
3642 .parent = TYPE_MACHINE,
4aee7362 3643 .abstract = true,
6ca1502e 3644 .instance_size = sizeof(sPAPRMachineState),
23825581 3645 .instance_init = spapr_machine_initfn,
87bbdd9c 3646 .instance_finalize = spapr_machine_finalizefn,
183930c0 3647 .class_size = sizeof(sPAPRMachineClass),
29ee3247 3648 .class_init = spapr_machine_class_init,
71461b0f
AK
3649 .interfaces = (InterfaceInfo[]) {
3650 { TYPE_FW_PATH_PROVIDER },
34316482 3651 { TYPE_NMI },
c20d332a 3652 { TYPE_HOTPLUG_HANDLER },
1d1be34d 3653 { TYPE_PPC_VIRTUAL_HYPERVISOR },
7844e12b 3654 { TYPE_XICS_FABRIC },
6449da45 3655 { TYPE_INTERRUPT_STATS_PROVIDER },
71461b0f
AK
3656 { }
3657 },
29ee3247
AK
3658};
3659
fccbc785 3660#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
5013c547
DG
3661 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
3662 void *data) \
3663 { \
3664 MachineClass *mc = MACHINE_CLASS(oc); \
3665 spapr_machine_##suffix##_class_options(mc); \
fccbc785
DG
3666 if (latest) { \
3667 mc->alias = "pseries"; \
3668 mc->is_default = 1; \
3669 } \
5013c547
DG
3670 } \
3671 static void spapr_machine_##suffix##_instance_init(Object *obj) \
3672 { \
3673 MachineState *machine = MACHINE(obj); \
3674 spapr_machine_##suffix##_instance_options(machine); \
3675 } \
3676 static const TypeInfo spapr_machine_##suffix##_info = { \
3677 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
3678 .parent = TYPE_SPAPR_MACHINE, \
3679 .class_init = spapr_machine_##suffix##_class_init, \
3680 .instance_init = spapr_machine_##suffix##_instance_init, \
3681 }; \
3682 static void spapr_machine_register_##suffix(void) \
3683 { \
3684 type_register(&spapr_machine_##suffix##_info); \
3685 } \
0e6aac87 3686 type_init(spapr_machine_register_##suffix)
5013c547 3687
e2676b16
GK
3688/*
3689 * pseries-2.11
3690 */
3691static void spapr_machine_2_11_instance_options(MachineState *machine)
3692{
3693}
3694
3695static void spapr_machine_2_11_class_options(MachineClass *mc)
3696{
3697 /* Defaults for the latest behaviour inherited from the base class */
3698}
3699
3700DEFINE_SPAPR_MACHINE(2_11, "2.11", true);
3701
3fa14fbe
DG
3702/*
3703 * pseries-2.10
3704 */
e2676b16
GK
3705#define SPAPR_COMPAT_2_10 \
3706 HW_COMPAT_2_10 \
3707
3fa14fbe
DG
3708static void spapr_machine_2_10_instance_options(MachineState *machine)
3709{
3710}
3711
3712static void spapr_machine_2_10_class_options(MachineClass *mc)
3713{
e2676b16
GK
3714 spapr_machine_2_11_class_options(mc);
3715 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_10);
3fa14fbe
DG
3716}
3717
e2676b16 3718DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
3fa14fbe 3719
fa325e6c
DG
3720/*
3721 * pseries-2.9
3722 */
3fa14fbe 3723#define SPAPR_COMPAT_2_9 \
d5fc133e
DG
3724 HW_COMPAT_2_9 \
3725 { \
3726 .driver = TYPE_POWERPC_CPU, \
3727 .property = "pre-2.10-migration", \
3728 .value = "on", \
3729 }, \
3fa14fbe 3730
fa325e6c
DG
3731static void spapr_machine_2_9_instance_options(MachineState *machine)
3732{
3fa14fbe 3733 spapr_machine_2_10_instance_options(machine);
fa325e6c
DG
3734}
3735
3736static void spapr_machine_2_9_class_options(MachineClass *mc)
3737{
46f7afa3
GK
3738 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3739
3fa14fbe
DG
3740 spapr_machine_2_10_class_options(mc);
3741 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_9);
3bfe5716 3742 mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
46f7afa3 3743 smc->pre_2_10_has_unused_icps = true;
52b81ab5 3744 smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
fa325e6c
DG
3745}
3746
3fa14fbe 3747DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
fa325e6c 3748
db800b21
DG
3749/*
3750 * pseries-2.8
3751 */
82516263
DG
3752#define SPAPR_COMPAT_2_8 \
3753 HW_COMPAT_2_8 \
3754 { \
3755 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
3756 .property = "pcie-extended-configuration-space", \
3757 .value = "off", \
3758 },
fa325e6c 3759
db800b21
DG
3760static void spapr_machine_2_8_instance_options(MachineState *machine)
3761{
fa325e6c 3762 spapr_machine_2_9_instance_options(machine);
db800b21
DG
3763}
3764
3765static void spapr_machine_2_8_class_options(MachineClass *mc)
3766{
fa325e6c
DG
3767 spapr_machine_2_9_class_options(mc);
3768 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_8);
55641213 3769 mc->numa_mem_align_shift = 23;
db800b21
DG
3770}
3771
fa325e6c 3772DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
db800b21 3773
1ea1eefc
BR
3774/*
3775 * pseries-2.7
3776 */
357d1e3b
DG
3777#define SPAPR_COMPAT_2_7 \
3778 HW_COMPAT_2_7 \
3779 { \
3780 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
3781 .property = "mem_win_size", \
3782 .value = stringify(SPAPR_PCI_2_7_MMIO_WIN_SIZE),\
3783 }, \
3784 { \
3785 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
3786 .property = "mem64_win_size", \
3787 .value = "0", \
146c11f1
DG
3788 }, \
3789 { \
3790 .driver = TYPE_POWERPC_CPU, \
3791 .property = "pre-2.8-migration", \
3792 .value = "on", \
5c4537bd
DG
3793 }, \
3794 { \
3795 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
3796 .property = "pre-2.8-migration", \
3797 .value = "on", \
357d1e3b
DG
3798 },
3799
3800static void phb_placement_2_7(sPAPRMachineState *spapr, uint32_t index,
3801 uint64_t *buid, hwaddr *pio,
3802 hwaddr *mmio32, hwaddr *mmio64,
3803 unsigned n_dma, uint32_t *liobns, Error **errp)
3804{
3805 /* Legacy PHB placement for pseries-2.7 and earlier machine types */
3806 const uint64_t base_buid = 0x800000020000000ULL;
3807 const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
3808 const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
3809 const hwaddr pio_offset = 0x80000000; /* 2 GiB */
3810 const uint32_t max_index = 255;
3811 const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
3812
3813 uint64_t ram_top = MACHINE(spapr)->ram_size;
3814 hwaddr phb0_base, phb_base;
3815 int i;
3816
3817 /* Do we have hotpluggable memory? */
3818 if (MACHINE(spapr)->maxram_size > ram_top) {
3819 /* Can't just use maxram_size, because there may be an
3820 * alignment gap between normal and hotpluggable memory
3821 * regions */
3822 ram_top = spapr->hotplug_memory.base +
3823 memory_region_size(&spapr->hotplug_memory.mr);
3824 }
3825
3826 phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
3827
3828 if (index > max_index) {
3829 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
3830 max_index);
3831 return;
3832 }
3833
3834 *buid = base_buid + index;
3835 for (i = 0; i < n_dma; ++i) {
3836 liobns[i] = SPAPR_PCI_LIOBN(index, i);
3837 }
3838
3839 phb_base = phb0_base + index * phb_spacing;
3840 *pio = phb_base + pio_offset;
3841 *mmio32 = phb_base + mmio_offset;
3842 /*
3843 * We don't set the 64-bit MMIO window, relying on the PHB's
3844 * fallback behaviour of automatically splitting a large "32-bit"
3845 * window into contiguous 32-bit and 64-bit windows
3846 */
3847}
db800b21 3848
1ea1eefc
BR
3849static void spapr_machine_2_7_instance_options(MachineState *machine)
3850{
f6229214
MR
3851 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
3852
672de881 3853 spapr_machine_2_8_instance_options(machine);
f6229214 3854 spapr->use_hotplug_event_source = false;
1ea1eefc
BR
3855}
3856
3857static void spapr_machine_2_7_class_options(MachineClass *mc)
3858{
3daa4a9f
TH
3859 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3860
db800b21 3861 spapr_machine_2_8_class_options(mc);
2e9c10eb 3862 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
db800b21 3863 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_7);
357d1e3b 3864 smc->phb_placement = phb_placement_2_7;
1ea1eefc
BR
3865}
3866
db800b21 3867DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
1ea1eefc 3868
4b23699c
DG
3869/*
3870 * pseries-2.6
3871 */
1ea1eefc 3872#define SPAPR_COMPAT_2_6 \
ae4de14c
AK
3873 HW_COMPAT_2_6 \
3874 { \
3875 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
3876 .property = "ddw",\
3877 .value = stringify(off),\
3878 },
1ea1eefc 3879
4b23699c
DG
3880static void spapr_machine_2_6_instance_options(MachineState *machine)
3881{
672de881 3882 spapr_machine_2_7_instance_options(machine);
4b23699c
DG
3883}
3884
3885static void spapr_machine_2_6_class_options(MachineClass *mc)
3886{
1ea1eefc 3887 spapr_machine_2_7_class_options(mc);
c5514d0e 3888 mc->has_hotpluggable_cpus = false;
1ea1eefc 3889 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_6);
4b23699c
DG
3890}
3891
1ea1eefc 3892DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4b23699c 3893
1c5f29bb
DG
3894/*
3895 * pseries-2.5
3896 */
4b23699c 3897#define SPAPR_COMPAT_2_5 \
57c522f4
TH
3898 HW_COMPAT_2_5 \
3899 { \
3900 .driver = "spapr-vlan", \
3901 .property = "use-rx-buffer-pools", \
3902 .value = "off", \
3903 },
4b23699c 3904
5013c547 3905static void spapr_machine_2_5_instance_options(MachineState *machine)
1c5f29bb 3906{
672de881 3907 spapr_machine_2_6_instance_options(machine);
5013c547
DG
3908}
3909
3910static void spapr_machine_2_5_class_options(MachineClass *mc)
3911{
57040d45
TH
3912 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3913
4b23699c 3914 spapr_machine_2_6_class_options(mc);
57040d45 3915 smc->use_ohci_by_default = true;
4b23699c 3916 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_5);
1c5f29bb
DG
3917}
3918
4b23699c 3919DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
1c5f29bb
DG
3920
3921/*
3922 * pseries-2.4
3923 */
80fd50f9
CH
3924#define SPAPR_COMPAT_2_4 \
3925 HW_COMPAT_2_4
3926
5013c547 3927static void spapr_machine_2_4_instance_options(MachineState *machine)
1c5f29bb 3928{
5013c547
DG
3929 spapr_machine_2_5_instance_options(machine);
3930}
1c5f29bb 3931
5013c547
DG
3932static void spapr_machine_2_4_class_options(MachineClass *mc)
3933{
fc9f38c3
DG
3934 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3935
3936 spapr_machine_2_5_class_options(mc);
fc9f38c3 3937 smc->dr_lmb_enabled = false;
f949b4e5 3938 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_4);
1c5f29bb
DG
3939}
3940
fccbc785 3941DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
1c5f29bb
DG
3942
3943/*
3944 * pseries-2.3
3945 */
38ff32c6 3946#define SPAPR_COMPAT_2_3 \
7619c7b0
MR
3947 HW_COMPAT_2_3 \
3948 {\
3949 .driver = "spapr-pci-host-bridge",\
3950 .property = "dynamic-reconfiguration",\
3951 .value = "off",\
3952 },
38ff32c6 3953
5013c547 3954static void spapr_machine_2_3_instance_options(MachineState *machine)
d25228e7 3955{
5013c547 3956 spapr_machine_2_4_instance_options(machine);
d25228e7
JW
3957}
3958
5013c547 3959static void spapr_machine_2_3_class_options(MachineClass *mc)
6026db45 3960{
fc9f38c3 3961 spapr_machine_2_4_class_options(mc);
f949b4e5 3962 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_3);
6026db45 3963}
fccbc785 3964DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
6026db45 3965
1c5f29bb
DG
3966/*
3967 * pseries-2.2
3968 */
3969
3970#define SPAPR_COMPAT_2_2 \
1c5f29bb
DG
3971 HW_COMPAT_2_2 \
3972 {\
3973 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
3974 .property = "mem_win_size",\
3975 .value = "0x20000000",\
3976 },
3977
5013c547 3978static void spapr_machine_2_2_instance_options(MachineState *machine)
1c5f29bb 3979{
5013c547 3980 spapr_machine_2_3_instance_options(machine);
cba0e779 3981 machine->suppress_vmdesc = true;
1c5f29bb
DG
3982}
3983
5013c547 3984static void spapr_machine_2_2_class_options(MachineClass *mc)
4aee7362 3985{
fc9f38c3 3986 spapr_machine_2_3_class_options(mc);
f949b4e5 3987 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_2);
4aee7362 3988}
fccbc785 3989DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4aee7362 3990
1c5f29bb
DG
3991/*
3992 * pseries-2.1
3993 */
3994#define SPAPR_COMPAT_2_1 \
1c5f29bb 3995 HW_COMPAT_2_1
3dab0244 3996
5013c547 3997static void spapr_machine_2_1_instance_options(MachineState *machine)
1c5f29bb 3998{
5013c547 3999 spapr_machine_2_2_instance_options(machine);
1c5f29bb 4000}
d25228e7 4001
5013c547 4002static void spapr_machine_2_1_class_options(MachineClass *mc)
d25228e7 4003{
fc9f38c3 4004 spapr_machine_2_2_class_options(mc);
f949b4e5 4005 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_1);
d25228e7 4006}
fccbc785 4007DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
fb0fc8f6 4008
29ee3247 4009static void spapr_machine_register_types(void)
9fdf0c29 4010{
29ee3247 4011 type_register_static(&spapr_machine_info);
9fdf0c29
DG
4012}
4013
29ee3247 4014type_init(spapr_machine_register_types)