]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
spapr: Add a helper for node0_size calculation
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
9c17d615 27#include "sysemu/sysemu.h"
83c9f4ca 28#include "hw/hw.h"
71461b0f 29#include "hw/fw-path-provider.h"
9fdf0c29 30#include "elf.h"
1422e32d 31#include "net/net.h"
9c17d615
PB
32#include "sysemu/blockdev.h"
33#include "sysemu/cpus.h"
34#include "sysemu/kvm.h"
e97c3636 35#include "kvm_ppc.h"
4be21d56 36#include "mmu-hash64.h"
3794d548 37#include "qom/cpu.h"
9fdf0c29
DG
38
39#include "hw/boards.h"
0d09e41a 40#include "hw/ppc/ppc.h"
9fdf0c29
DG
41#include "hw/loader.h"
42
0d09e41a
PB
43#include "hw/ppc/spapr.h"
44#include "hw/ppc/spapr_vio.h"
45#include "hw/pci-host/spapr.h"
46#include "hw/ppc/xics.h"
a2cb15b0 47#include "hw/pci/msi.h"
9fdf0c29 48
83c9f4ca 49#include "hw/pci/pci.h"
71461b0f
AK
50#include "hw/scsi/scsi.h"
51#include "hw/virtio/virtio-scsi.h"
f61b4bed 52
022c62cb 53#include "exec/address-spaces.h"
35139a59 54#include "hw/usb.h"
1de7afc9 55#include "qemu/config-file.h"
135a129a 56#include "qemu/error-report.h"
2a6593cb 57#include "trace.h"
34316482 58#include "hw/nmi.h"
890c2b77 59
9fdf0c29
DG
60#include <libfdt.h>
61
4d8d5467
BH
62/* SLOF memory layout:
63 *
64 * SLOF raw image loaded at 0, copies its romfs right below the flat
65 * device-tree, then position SLOF itself 31M below that
66 *
67 * So we set FW_OVERHEAD to 40MB which should account for all of that
68 * and more
69 *
70 * We load our kernel at 4M, leaving space for SLOF initial image
71 */
3bf6eedd 72#define FDT_MAX_SIZE 0x40000
39ac8455 73#define RTAS_MAX_SIZE 0x10000
a9f8ad8f
DG
74#define FW_MAX_SIZE 0x400000
75#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
76#define FW_OVERHEAD 0x2800000
77#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 78
4d8d5467 79#define MIN_RMA_SLOF 128UL
9fdf0c29
DG
80
81#define TIMEBASE_FREQ 512000000ULL
82
41019fec 83#define MAX_CPUS 256
9fdf0c29 84
0c103f8e
DG
85#define PHANDLE_XICP 0x00001111
86
7f763a5d
DG
87#define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift))
88
6ca1502e 89typedef struct sPAPRMachineState sPAPRMachineState;
748abce9 90
29ee3247 91#define TYPE_SPAPR_MACHINE "spapr-machine"
748abce9 92#define SPAPR_MACHINE(obj) \
6ca1502e 93 OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE)
748abce9
EH
94
95/**
6ca1502e 96 * sPAPRMachineState:
748abce9 97 */
6ca1502e 98struct sPAPRMachineState {
748abce9
EH
99 /*< private >*/
100 MachineState parent_obj;
23825581
EH
101
102 /*< public >*/
103 char *kvm_type;
748abce9
EH
104};
105
9fdf0c29
DG
106sPAPREnvironment *spapr;
107
c04d6cfa
AL
108static XICSState *try_create_xics(const char *type, int nr_servers,
109 int nr_irqs)
110{
111 DeviceState *dev;
112
113 dev = qdev_create(NULL, type);
114 qdev_prop_set_uint32(dev, "nr_servers", nr_servers);
115 qdev_prop_set_uint32(dev, "nr_irqs", nr_irqs);
116 if (qdev_init(dev) < 0) {
117 return NULL;
118 }
119
5a3d7b23 120 return XICS_COMMON(dev);
c04d6cfa
AL
121}
122
123static XICSState *xics_system_init(int nr_servers, int nr_irqs)
124{
125 XICSState *icp = NULL;
126
11ad93f6
DG
127 if (kvm_enabled()) {
128 QemuOpts *machine_opts = qemu_get_machine_opts();
129 bool irqchip_allowed = qemu_opt_get_bool(machine_opts,
130 "kernel_irqchip", true);
131 bool irqchip_required = qemu_opt_get_bool(machine_opts,
132 "kernel_irqchip", false);
133 if (irqchip_allowed) {
134 icp = try_create_xics(TYPE_KVM_XICS, nr_servers, nr_irqs);
135 }
136
137 if (irqchip_required && !icp) {
138 perror("Failed to create in-kernel XICS\n");
139 abort();
140 }
141 }
142
143 if (!icp) {
144 icp = try_create_xics(TYPE_XICS, nr_servers, nr_irqs);
145 }
146
c04d6cfa
AL
147 if (!icp) {
148 perror("Failed to create XICS\n");
149 abort();
150 }
151
152 return icp;
153}
154
833d4668
AK
155static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
156 int smt_threads)
157{
158 int i, ret = 0;
159 uint32_t servers_prop[smt_threads];
160 uint32_t gservers_prop[smt_threads * 2];
161 int index = ppc_get_vcpu_dt_id(cpu);
162
6d9412ea 163 if (cpu->cpu_version) {
4bce526e 164 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->cpu_version);
6d9412ea
AK
165 if (ret < 0) {
166 return ret;
167 }
168 }
169
833d4668
AK
170 /* Build interrupt servers and gservers properties */
171 for (i = 0; i < smt_threads; i++) {
172 servers_prop[i] = cpu_to_be32(index + i);
173 /* Hack, direct the group queues back to cpu 0 */
174 gservers_prop[i*2] = cpu_to_be32(index + i);
175 gservers_prop[i*2 + 1] = 0;
176 }
177 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
178 servers_prop, sizeof(servers_prop));
179 if (ret < 0) {
180 return ret;
181 }
182 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
183 gservers_prop, sizeof(gservers_prop));
184
185 return ret;
186}
187
7f763a5d 188static int spapr_fixup_cpu_dt(void *fdt, sPAPREnvironment *spapr)
6e806cc3 189{
82677ed2
AK
190 int ret = 0, offset, cpus_offset;
191 CPUState *cs;
6e806cc3
BR
192 char cpu_model[32];
193 int smt = kvmppc_smt_threads();
7f763a5d 194 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 195
82677ed2
AK
196 CPU_FOREACH(cs) {
197 PowerPCCPU *cpu = POWERPC_CPU(cs);
198 DeviceClass *dc = DEVICE_GET_CLASS(cs);
199 int index = ppc_get_vcpu_dt_id(cpu);
6e806cc3
BR
200 uint32_t associativity[] = {cpu_to_be32(0x5),
201 cpu_to_be32(0x0),
202 cpu_to_be32(0x0),
203 cpu_to_be32(0x0),
82677ed2 204 cpu_to_be32(cs->numa_node),
0f20ba62 205 cpu_to_be32(index)};
6e806cc3 206
0f20ba62 207 if ((index % smt) != 0) {
6e806cc3
BR
208 continue;
209 }
210
82677ed2 211 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 212
82677ed2
AK
213 cpus_offset = fdt_path_offset(fdt, "/cpus");
214 if (cpus_offset < 0) {
215 cpus_offset = fdt_add_subnode(fdt, fdt_path_offset(fdt, "/"),
216 "cpus");
217 if (cpus_offset < 0) {
218 return cpus_offset;
219 }
220 }
221 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 222 if (offset < 0) {
82677ed2
AK
223 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
224 if (offset < 0) {
225 return offset;
226 }
6e806cc3
BR
227 }
228
7f763a5d
DG
229 if (nb_numa_nodes > 1) {
230 ret = fdt_setprop(fdt, offset, "ibm,associativity", associativity,
231 sizeof(associativity));
232 if (ret < 0) {
233 return ret;
234 }
235 }
236
237 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
238 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
239 if (ret < 0) {
240 return ret;
241 }
833d4668 242
82677ed2 243 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu,
2a48d993 244 ppc_get_compat_smt_threads(cpu));
833d4668
AK
245 if (ret < 0) {
246 return ret;
247 }
6e806cc3
BR
248 }
249 return ret;
250}
251
5af9873d
BH
252
253static size_t create_page_sizes_prop(CPUPPCState *env, uint32_t *prop,
254 size_t maxsize)
255{
256 size_t maxcells = maxsize / sizeof(uint32_t);
257 int i, j, count;
258 uint32_t *p = prop;
259
260 for (i = 0; i < PPC_PAGE_SIZES_MAX_SZ; i++) {
261 struct ppc_one_seg_page_size *sps = &env->sps.sps[i];
262
263 if (!sps->page_shift) {
264 break;
265 }
266 for (count = 0; count < PPC_PAGE_SIZES_MAX_SZ; count++) {
267 if (sps->enc[count].page_shift == 0) {
268 break;
269 }
270 }
271 if ((p - prop) >= (maxcells - 3 - count * 2)) {
272 break;
273 }
274 *(p++) = cpu_to_be32(sps->page_shift);
275 *(p++) = cpu_to_be32(sps->slb_enc);
276 *(p++) = cpu_to_be32(count);
277 for (j = 0; j < count; j++) {
278 *(p++) = cpu_to_be32(sps->enc[j].page_shift);
279 *(p++) = cpu_to_be32(sps->enc[j].pte_enc);
280 }
281 }
282
283 return (p - prop) * sizeof(uint32_t);
284}
285
b082d65a
AK
286static hwaddr spapr_node0_size(void)
287{
288 if (nb_numa_nodes) {
289 int i;
290 for (i = 0; i < nb_numa_nodes; ++i) {
291 if (numa_info[i].node_mem) {
292 return MIN(pow2floor(numa_info[i].node_mem), ram_size);
293 }
294 }
295 }
296 return ram_size;
297}
298
7f763a5d
DG
299#define _FDT(exp) \
300 do { \
301 int ret = (exp); \
302 if (ret < 0) { \
303 fprintf(stderr, "qemu: error creating device tree: %s: %s\n", \
304 #exp, fdt_strerror(ret)); \
305 exit(1); \
306 } \
307 } while (0)
308
a1d59c0f
AK
309static void add_str(GString *s, const gchar *s1)
310{
311 g_string_append_len(s, s1, strlen(s1) + 1);
312}
7f763a5d 313
3bbf37f2 314static void *spapr_create_fdt_skel(hwaddr initrd_base,
a8170e5e
AK
315 hwaddr initrd_size,
316 hwaddr kernel_size,
16457e7f 317 bool little_endian,
a3467baa 318 const char *boot_device,
74d042e5
DG
319 const char *kernel_cmdline,
320 uint32_t epow_irq)
9fdf0c29
DG
321{
322 void *fdt;
182735ef 323 CPUState *cs;
9fdf0c29
DG
324 uint32_t start_prop = cpu_to_be32(initrd_base);
325 uint32_t end_prop = cpu_to_be32(initrd_base + initrd_size);
a1d59c0f
AK
326 GString *hypertas = g_string_sized_new(256);
327 GString *qemu_hypertas = g_string_sized_new(256);
7f763a5d 328 uint32_t refpoints[] = {cpu_to_be32(0x4), cpu_to_be32(0x4)};
b5cec4c5 329 uint32_t interrupt_server_ranges_prop[] = {0, cpu_to_be32(smp_cpus)};
833d4668 330 int smt = kvmppc_smt_threads();
6e806cc3 331 unsigned char vec5[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x80};
10582ff8
AK
332 QemuOpts *opts = qemu_opts_find(qemu_find_opts("smp-opts"), NULL);
333 unsigned sockets = opts ? qemu_opt_get_number(opts, "sockets", 0) : 0;
334 uint32_t cpus_per_socket = sockets ? (smp_cpus / sockets) : 1;
ef951443 335 char *buf;
9fdf0c29 336
a1d59c0f
AK
337 add_str(hypertas, "hcall-pft");
338 add_str(hypertas, "hcall-term");
339 add_str(hypertas, "hcall-dabr");
340 add_str(hypertas, "hcall-interrupt");
341 add_str(hypertas, "hcall-tce");
342 add_str(hypertas, "hcall-vio");
343 add_str(hypertas, "hcall-splpar");
344 add_str(hypertas, "hcall-bulk");
345 add_str(hypertas, "hcall-set-mode");
346 add_str(qemu_hypertas, "hcall-memop1");
347
7267c094 348 fdt = g_malloc0(FDT_MAX_SIZE);
9fdf0c29
DG
349 _FDT((fdt_create(fdt, FDT_MAX_SIZE)));
350
4d8d5467
BH
351 if (kernel_size) {
352 _FDT((fdt_add_reservemap_entry(fdt, KERNEL_LOAD_ADDR, kernel_size)));
353 }
354 if (initrd_size) {
355 _FDT((fdt_add_reservemap_entry(fdt, initrd_base, initrd_size)));
356 }
9fdf0c29
DG
357 _FDT((fdt_finish_reservemap(fdt)));
358
359 /* Root node */
360 _FDT((fdt_begin_node(fdt, "")));
361 _FDT((fdt_property_string(fdt, "device_type", "chrp")));
5d73dd66 362 _FDT((fdt_property_string(fdt, "model", "IBM pSeries (emulated by qemu)")));
d63919c9 363 _FDT((fdt_property_string(fdt, "compatible", "qemu,pseries")));
9fdf0c29 364
ef951443
ND
365 if (kvm_enabled()) {
366 _FDT((fdt_property_string(fdt, "hypervisor", "kvm")));
367 }
368
369 /*
370 * Add info to guest to indentify which host is it being run on
371 * and what is the uuid of the guest
372 */
373 if (kvmppc_get_host_model(&buf)) {
374 _FDT((fdt_property_string(fdt, "host-model", buf)));
375 g_free(buf);
376 }
377 if (kvmppc_get_host_serial(&buf)) {
378 _FDT((fdt_property_string(fdt, "host-serial", buf)));
379 g_free(buf);
380 }
381
382 buf = g_strdup_printf(UUID_FMT, qemu_uuid[0], qemu_uuid[1],
383 qemu_uuid[2], qemu_uuid[3], qemu_uuid[4],
384 qemu_uuid[5], qemu_uuid[6], qemu_uuid[7],
385 qemu_uuid[8], qemu_uuid[9], qemu_uuid[10],
386 qemu_uuid[11], qemu_uuid[12], qemu_uuid[13],
387 qemu_uuid[14], qemu_uuid[15]);
388
389 _FDT((fdt_property_string(fdt, "vm,uuid", buf)));
390 g_free(buf);
391
9fdf0c29
DG
392 _FDT((fdt_property_cell(fdt, "#address-cells", 0x2)));
393 _FDT((fdt_property_cell(fdt, "#size-cells", 0x2)));
394
395 /* /chosen */
396 _FDT((fdt_begin_node(fdt, "chosen")));
397
6e806cc3
BR
398 /* Set Form1_affinity */
399 _FDT((fdt_property(fdt, "ibm,architecture-vec-5", vec5, sizeof(vec5))));
400
9fdf0c29
DG
401 _FDT((fdt_property_string(fdt, "bootargs", kernel_cmdline)));
402 _FDT((fdt_property(fdt, "linux,initrd-start",
403 &start_prop, sizeof(start_prop))));
404 _FDT((fdt_property(fdt, "linux,initrd-end",
405 &end_prop, sizeof(end_prop))));
4d8d5467
BH
406 if (kernel_size) {
407 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
408 cpu_to_be64(kernel_size) };
9fdf0c29 409
4d8d5467 410 _FDT((fdt_property(fdt, "qemu,boot-kernel", &kprop, sizeof(kprop))));
16457e7f
BH
411 if (little_endian) {
412 _FDT((fdt_property(fdt, "qemu,boot-kernel-le", NULL, 0)));
413 }
4d8d5467 414 }
2c9ee029
AS
415 if (boot_device) {
416 _FDT((fdt_property_string(fdt, "qemu,boot-device", boot_device)));
417 }
cc84c0f3
AS
418 if (boot_menu) {
419 _FDT((fdt_property_cell(fdt, "qemu,boot-menu", boot_menu)));
420 }
f28359d8
LZ
421 _FDT((fdt_property_cell(fdt, "qemu,graphic-width", graphic_width)));
422 _FDT((fdt_property_cell(fdt, "qemu,graphic-height", graphic_height)));
423 _FDT((fdt_property_cell(fdt, "qemu,graphic-depth", graphic_depth)));
3384f95c 424
9fdf0c29
DG
425 _FDT((fdt_end_node(fdt)));
426
9fdf0c29
DG
427 /* cpus */
428 _FDT((fdt_begin_node(fdt, "cpus")));
429
430 _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
431 _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
432
bdc44640 433 CPU_FOREACH(cs) {
182735ef
AF
434 PowerPCCPU *cpu = POWERPC_CPU(cs);
435 CPUPPCState *env = &cpu->env;
3bbf37f2 436 DeviceClass *dc = DEVICE_GET_CLASS(cs);
182735ef 437 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
0f20ba62 438 int index = ppc_get_vcpu_dt_id(cpu);
9fdf0c29
DG
439 char *nodename;
440 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
441 0xffffffff, 0xffffffff};
0a8b2938
AG
442 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq() : TIMEBASE_FREQ;
443 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
5af9873d
BH
444 uint32_t page_sizes_prop[64];
445 size_t page_sizes_prop_size;
9fdf0c29 446
e97c3636
DG
447 if ((index % smt) != 0) {
448 continue;
449 }
450
3bbf37f2 451 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
9fdf0c29
DG
452
453 _FDT((fdt_begin_node(fdt, nodename)));
454
4ecf8aa5 455 g_free(nodename);
9fdf0c29 456
c7a5c0c9 457 _FDT((fdt_property_cell(fdt, "reg", index)));
9fdf0c29
DG
458 _FDT((fdt_property_string(fdt, "device_type", "cpu")));
459
460 _FDT((fdt_property_cell(fdt, "cpu-version", env->spr[SPR_PVR])));
0cbad81f 461 _FDT((fdt_property_cell(fdt, "d-cache-block-size",
9fdf0c29 462 env->dcache_line_size)));
0cbad81f
DG
463 _FDT((fdt_property_cell(fdt, "d-cache-line-size",
464 env->dcache_line_size)));
465 _FDT((fdt_property_cell(fdt, "i-cache-block-size",
466 env->icache_line_size)));
467 _FDT((fdt_property_cell(fdt, "i-cache-line-size",
9fdf0c29 468 env->icache_line_size)));
0cbad81f
DG
469
470 if (pcc->l1_dcache_size) {
471 _FDT((fdt_property_cell(fdt, "d-cache-size", pcc->l1_dcache_size)));
472 } else {
473 fprintf(stderr, "Warning: Unknown L1 dcache size for cpu\n");
474 }
475 if (pcc->l1_icache_size) {
476 _FDT((fdt_property_cell(fdt, "i-cache-size", pcc->l1_icache_size)));
477 } else {
478 fprintf(stderr, "Warning: Unknown L1 icache size for cpu\n");
479 }
480
0a8b2938
AG
481 _FDT((fdt_property_cell(fdt, "timebase-frequency", tbfreq)));
482 _FDT((fdt_property_cell(fdt, "clock-frequency", cpufreq)));
9fdf0c29
DG
483 _FDT((fdt_property_cell(fdt, "ibm,slb-size", env->slb_nr)));
484 _FDT((fdt_property_string(fdt, "status", "okay")));
485 _FDT((fdt_property(fdt, "64-bit", NULL, 0)));
e97c3636 486
dcb861cb
AK
487 if (env->spr_cb[SPR_PURR].oea_read) {
488 _FDT((fdt_property(fdt, "ibm,purr", NULL, 0)));
489 }
490
c7a5c0c9 491 if (env->mmu_model & POWERPC_MMU_1TSEG) {
9fdf0c29
DG
492 _FDT((fdt_property(fdt, "ibm,processor-segment-sizes",
493 segs, sizeof(segs))));
494 }
495
6659394f
DG
496 /* Advertise VMX/VSX (vector extensions) if available
497 * 0 / no property == no vector extensions
498 * 1 == VMX / Altivec available
499 * 2 == VSX available */
a7342588
DG
500 if (env->insns_flags & PPC_ALTIVEC) {
501 uint32_t vmx = (env->insns_flags2 & PPC2_VSX) ? 2 : 1;
502
6659394f
DG
503 _FDT((fdt_property_cell(fdt, "ibm,vmx", vmx)));
504 }
505
506 /* Advertise DFP (Decimal Floating Point) if available
507 * 0 / no property == no DFP
508 * 1 == DFP available */
a7342588
DG
509 if (env->insns_flags2 & PPC2_DFP) {
510 _FDT((fdt_property_cell(fdt, "ibm,dfp", 1)));
6659394f
DG
511 }
512
5af9873d
BH
513 page_sizes_prop_size = create_page_sizes_prop(env, page_sizes_prop,
514 sizeof(page_sizes_prop));
515 if (page_sizes_prop_size) {
516 _FDT((fdt_property(fdt, "ibm,segment-page-sizes",
517 page_sizes_prop, page_sizes_prop_size)));
518 }
519
10582ff8
AK
520 _FDT((fdt_property_cell(fdt, "ibm,chip-id",
521 cs->cpu_index / cpus_per_socket)));
522
9fdf0c29
DG
523 _FDT((fdt_end_node(fdt)));
524 }
525
9fdf0c29
DG
526 _FDT((fdt_end_node(fdt)));
527
f43e3525
DG
528 /* RTAS */
529 _FDT((fdt_begin_node(fdt, "rtas")));
530
da95324e
AK
531 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
532 add_str(hypertas, "hcall-multi-tce");
533 }
a1d59c0f
AK
534 _FDT((fdt_property(fdt, "ibm,hypertas-functions", hypertas->str,
535 hypertas->len)));
536 g_string_free(hypertas, TRUE);
537 _FDT((fdt_property(fdt, "qemu,hypertas-functions", qemu_hypertas->str,
538 qemu_hypertas->len)));
539 g_string_free(qemu_hypertas, TRUE);
f43e3525 540
6e806cc3
BR
541 _FDT((fdt_property(fdt, "ibm,associativity-reference-points",
542 refpoints, sizeof(refpoints))));
543
74d042e5
DG
544 _FDT((fdt_property_cell(fdt, "rtas-error-log-max", RTAS_ERROR_LOG_MAX)));
545
2e14072f
ND
546 /*
547 * According to PAPR, rtas ibm,os-term, does not gaurantee a return
548 * back to the guest cpu.
549 *
550 * While an additional ibm,extended-os-term property indicates that
551 * rtas call return will always occur. Set this property.
552 */
553 _FDT((fdt_property(fdt, "ibm,extended-os-term", NULL, 0)));
554
f43e3525
DG
555 _FDT((fdt_end_node(fdt)));
556
b5cec4c5 557 /* interrupt controller */
9dfef5aa 558 _FDT((fdt_begin_node(fdt, "interrupt-controller")));
b5cec4c5
DG
559
560 _FDT((fdt_property_string(fdt, "device_type",
561 "PowerPC-External-Interrupt-Presentation")));
562 _FDT((fdt_property_string(fdt, "compatible", "IBM,ppc-xicp")));
b5cec4c5
DG
563 _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
564 _FDT((fdt_property(fdt, "ibm,interrupt-server-ranges",
565 interrupt_server_ranges_prop,
566 sizeof(interrupt_server_ranges_prop))));
0c103f8e
DG
567 _FDT((fdt_property_cell(fdt, "#interrupt-cells", 2)));
568 _FDT((fdt_property_cell(fdt, "linux,phandle", PHANDLE_XICP)));
569 _FDT((fdt_property_cell(fdt, "phandle", PHANDLE_XICP)));
b5cec4c5
DG
570
571 _FDT((fdt_end_node(fdt)));
572
4040ab72
DG
573 /* vdevice */
574 _FDT((fdt_begin_node(fdt, "vdevice")));
575
576 _FDT((fdt_property_string(fdt, "device_type", "vdevice")));
577 _FDT((fdt_property_string(fdt, "compatible", "IBM,vdevice")));
578 _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
579 _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
b5cec4c5
DG
580 _FDT((fdt_property_cell(fdt, "#interrupt-cells", 0x2)));
581 _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
4040ab72
DG
582
583 _FDT((fdt_end_node(fdt)));
584
74d042e5
DG
585 /* event-sources */
586 spapr_events_fdt_skel(fdt, epow_irq);
587
f7d69146
AG
588 /* /hypervisor node */
589 if (kvm_enabled()) {
590 uint8_t hypercall[16];
591
592 /* indicate KVM hypercall interface */
593 _FDT((fdt_begin_node(fdt, "hypervisor")));
594 _FDT((fdt_property_string(fdt, "compatible", "linux,kvm")));
595 if (kvmppc_has_cap_fixup_hcalls()) {
596 /*
597 * Older KVM versions with older guest kernels were broken with the
598 * magic page, don't allow the guest to map it.
599 */
600 kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
601 sizeof(hypercall));
602 _FDT((fdt_property(fdt, "hcall-instructions", hypercall,
603 sizeof(hypercall))));
604 }
605 _FDT((fdt_end_node(fdt)));
606 }
607
9fdf0c29
DG
608 _FDT((fdt_end_node(fdt))); /* close root node */
609 _FDT((fdt_finish(fdt)));
610
a3467baa
DG
611 return fdt;
612}
613
2a6593cb
AK
614int spapr_h_cas_compose_response(target_ulong addr, target_ulong size)
615{
616 void *fdt, *fdt_skel;
617 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
618
619 size -= sizeof(hdr);
620
621 /* Create sceleton */
622 fdt_skel = g_malloc0(size);
623 _FDT((fdt_create(fdt_skel, size)));
624 _FDT((fdt_begin_node(fdt_skel, "")));
625 _FDT((fdt_end_node(fdt_skel)));
626 _FDT((fdt_finish(fdt_skel)));
627 fdt = g_malloc0(size);
628 _FDT((fdt_open_into(fdt_skel, fdt, size)));
629 g_free(fdt_skel);
630
3794d548
AK
631 /* Fix skeleton up */
632 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
2a6593cb
AK
633
634 /* Pack resulting tree */
635 _FDT((fdt_pack(fdt)));
636
637 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
638 trace_spapr_cas_failed(size);
639 return -1;
640 }
641
642 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
643 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
644 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
645 g_free(fdt);
646
647 return 0;
648}
649
26a8c353
AK
650static void spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
651 hwaddr size)
652{
653 uint32_t associativity[] = {
654 cpu_to_be32(0x4), /* length */
655 cpu_to_be32(0x0), cpu_to_be32(0x0),
656 cpu_to_be32(nodeid), cpu_to_be32(nodeid)
657 };
658 char mem_name[32];
659 uint64_t mem_reg_property[2];
660 int off;
661
662 mem_reg_property[0] = cpu_to_be64(start);
663 mem_reg_property[1] = cpu_to_be64(size);
664
665 sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
666 off = fdt_add_subnode(fdt, 0, mem_name);
667 _FDT(off);
668 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
669 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
670 sizeof(mem_reg_property))));
671 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
672 sizeof(associativity))));
673}
674
7f763a5d
DG
675static int spapr_populate_memory(sPAPREnvironment *spapr, void *fdt)
676{
7db8a127
AK
677 hwaddr mem_start, node_size;
678 int i, nb_nodes = nb_numa_nodes;
679 NodeInfo *nodes = numa_info;
680 NodeInfo ramnode;
681
682 /* No NUMA nodes, assume there is just one node with whole RAM */
683 if (!nb_numa_nodes) {
684 nb_nodes = 1;
685 ramnode.node_mem = ram_size;
686 nodes = &ramnode;
5fe269b1 687 }
7f763a5d 688
7db8a127
AK
689 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
690 if (!nodes[i].node_mem) {
691 continue;
692 }
5fe269b1
PM
693 if (mem_start >= ram_size) {
694 node_size = 0;
695 } else {
7db8a127 696 node_size = nodes[i].node_mem;
5fe269b1
PM
697 if (node_size > ram_size - mem_start) {
698 node_size = ram_size - mem_start;
699 }
700 }
7db8a127
AK
701 if (!mem_start) {
702 /* ppc_spapr_init() checks for rma_size <= node0_size already */
703 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
704 mem_start += spapr->rma_size;
705 node_size -= spapr->rma_size;
706 }
6010818c
AK
707 for ( ; node_size; ) {
708 hwaddr sizetmp = pow2floor(node_size);
709
710 /* mem_start != 0 here */
711 if (ctzl(mem_start) < ctzl(sizetmp)) {
712 sizetmp = 1ULL << ctzl(mem_start);
713 }
714
715 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
716 node_size -= sizetmp;
717 mem_start += sizetmp;
718 }
7f763a5d
DG
719 }
720
721 return 0;
722}
723
a3467baa 724static void spapr_finalize_fdt(sPAPREnvironment *spapr,
a8170e5e
AK
725 hwaddr fdt_addr,
726 hwaddr rtas_addr,
727 hwaddr rtas_size)
a3467baa 728{
71461b0f
AK
729 int ret, i;
730 size_t cb = 0;
731 char *bootlist;
a3467baa 732 void *fdt;
3384f95c 733 sPAPRPHBState *phb;
a3467baa 734
7267c094 735 fdt = g_malloc(FDT_MAX_SIZE);
a3467baa
DG
736
737 /* open out the base tree into a temp buffer for the final tweaks */
738 _FDT((fdt_open_into(spapr->fdt_skel, fdt, FDT_MAX_SIZE)));
4040ab72 739
7f763a5d
DG
740 ret = spapr_populate_memory(spapr, fdt);
741 if (ret < 0) {
742 fprintf(stderr, "couldn't setup memory nodes in fdt\n");
743 exit(1);
744 }
745
4040ab72
DG
746 ret = spapr_populate_vdevice(spapr->vio_bus, fdt);
747 if (ret < 0) {
748 fprintf(stderr, "couldn't setup vio devices in fdt\n");
749 exit(1);
750 }
751
3384f95c 752 QLIST_FOREACH(phb, &spapr->phbs, list) {
e0fdbd7c 753 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
3384f95c
DG
754 }
755
756 if (ret < 0) {
757 fprintf(stderr, "couldn't setup PCI devices in fdt\n");
758 exit(1);
759 }
760
39ac8455
DG
761 /* RTAS */
762 ret = spapr_rtas_device_tree_setup(fdt, rtas_addr, rtas_size);
763 if (ret < 0) {
764 fprintf(stderr, "Couldn't set up RTAS device tree properties\n");
765 }
766
6e806cc3 767 /* Advertise NUMA via ibm,associativity */
7f763a5d
DG
768 ret = spapr_fixup_cpu_dt(fdt, spapr);
769 if (ret < 0) {
770 fprintf(stderr, "Couldn't finalize CPU device tree properties\n");
6e806cc3
BR
771 }
772
71461b0f
AK
773 bootlist = get_boot_devices_list(&cb, true);
774 if (cb && bootlist) {
775 int offset = fdt_path_offset(fdt, "/chosen");
776 if (offset < 0) {
777 exit(1);
778 }
779 for (i = 0; i < cb; i++) {
780 if (bootlist[i] == '\n') {
781 bootlist[i] = ' ';
782 }
783
784 }
785 ret = fdt_setprop_string(fdt, offset, "qemu,boot-list", bootlist);
786 }
787
3fc5acde 788 if (!spapr->has_graphics) {
f28359d8
LZ
789 spapr_populate_chosen_stdout(fdt, spapr->vio_bus);
790 }
68f3a94c 791
4040ab72
DG
792 _FDT((fdt_pack(fdt)));
793
4d8d5467
BH
794 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
795 hw_error("FDT too big ! 0x%x bytes (max is 0x%x)\n",
796 fdt_totalsize(fdt), FDT_MAX_SIZE);
797 exit(1);
798 }
799
a3467baa 800 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
9fdf0c29 801
a21a7a70 802 g_free(bootlist);
7267c094 803 g_free(fdt);
9fdf0c29
DG
804}
805
806static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
807{
808 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
809}
810
1b14670a 811static void emulate_spapr_hypercall(PowerPCCPU *cpu)
9fdf0c29 812{
1b14670a
AF
813 CPUPPCState *env = &cpu->env;
814
efcb9383
DG
815 if (msr_pr) {
816 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
817 env->gpr[3] = H_PRIVILEGE;
818 } else {
aa100fa4 819 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 820 }
9fdf0c29
DG
821}
822
7f763a5d
DG
823static void spapr_reset_htab(sPAPREnvironment *spapr)
824{
825 long shift;
826
827 /* allocate hash page table. For now we always make this 16mb,
828 * later we should probably make it scale to the size of guest
829 * RAM */
830
831 shift = kvmppc_reset_htab(spapr->htab_shift);
832
833 if (shift > 0) {
834 /* Kernel handles htab, we don't need to allocate one */
835 spapr->htab_shift = shift;
7c43bca0 836 kvmppc_kern_htab = true;
7f763a5d
DG
837 } else {
838 if (!spapr->htab) {
839 /* Allocate an htab if we don't yet have one */
840 spapr->htab = qemu_memalign(HTAB_SIZE(spapr), HTAB_SIZE(spapr));
841 }
842
843 /* And clear it */
844 memset(spapr->htab, 0, HTAB_SIZE(spapr));
845 }
846
847 /* Update the RMA size if necessary */
848 if (spapr->vrma_adjust) {
b082d65a
AK
849 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(),
850 spapr->htab_shift);
7f763a5d 851 }
9fdf0c29
DG
852}
853
c8787ad4 854static void ppc_spapr_reset(void)
a3467baa 855{
182735ef 856 PowerPCCPU *first_ppc_cpu;
259186a7 857
7f763a5d
DG
858 /* Reset the hash table & recalc the RMA */
859 spapr_reset_htab(spapr);
a3467baa 860
c8787ad4 861 qemu_devices_reset();
a3467baa
DG
862
863 /* Load the fdt */
864 spapr_finalize_fdt(spapr, spapr->fdt_addr, spapr->rtas_addr,
865 spapr->rtas_size);
866
867 /* Set up the entry state */
182735ef
AF
868 first_ppc_cpu = POWERPC_CPU(first_cpu);
869 first_ppc_cpu->env.gpr[3] = spapr->fdt_addr;
870 first_ppc_cpu->env.gpr[5] = 0;
871 first_cpu->halted = 0;
872 first_ppc_cpu->env.nip = spapr->entry_point;
a3467baa
DG
873
874}
875
1bba0dc9
AF
876static void spapr_cpu_reset(void *opaque)
877{
5b2038e0 878 PowerPCCPU *cpu = opaque;
259186a7 879 CPUState *cs = CPU(cpu);
048706d9 880 CPUPPCState *env = &cpu->env;
1bba0dc9 881
259186a7 882 cpu_reset(cs);
048706d9
DG
883
884 /* All CPUs start halted. CPU0 is unhalted from the machine level
885 * reset code and the rest are explicitly started up by the guest
886 * using an RTAS call */
259186a7 887 cs->halted = 1;
048706d9
DG
888
889 env->spr[SPR_HIOR] = 0;
7f763a5d 890
4be21d56 891 env->external_htab = (uint8_t *)spapr->htab;
5736245c
AK
892 if (kvm_enabled() && !env->external_htab) {
893 /*
894 * HV KVM, set external_htab to 1 so our ppc_hash64_load_hpte*
895 * functions do the right thing.
896 */
897 env->external_htab = (void *)1;
898 }
7f763a5d 899 env->htab_base = -1;
f3c75d42
AK
900 /*
901 * htab_mask is the mask used to normalize hash value to PTEG index.
902 * htab_shift is log2 of hash table size.
903 * We have 8 hpte per group, and each hpte is 16 bytes.
904 * ie have 128 bytes per hpte entry.
905 */
906 env->htab_mask = (1ULL << ((spapr)->htab_shift - 7)) - 1;
ec4936e1 907 env->spr[SPR_SDR1] = (target_ulong)(uintptr_t)spapr->htab |
7f763a5d 908 (spapr->htab_shift - 18);
1bba0dc9
AF
909}
910
639e8102
DG
911static void spapr_create_nvram(sPAPREnvironment *spapr)
912{
2ff3de68 913 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 914 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 915
3978b863
PB
916 if (dinfo) {
917 qdev_prop_set_drive_nofail(dev, "drive", dinfo->bdrv);
639e8102
DG
918 }
919
920 qdev_init_nofail(dev);
921
922 spapr->nvram = (struct sPAPRNVRAM *)dev;
923}
924
8c57b867 925/* Returns whether we want to use VGA or not */
f28359d8
LZ
926static int spapr_vga_init(PCIBus *pci_bus)
927{
8c57b867 928 switch (vga_interface_type) {
8c57b867 929 case VGA_NONE:
7effdaa3
MW
930 return false;
931 case VGA_DEVICE:
932 return true;
1ddcae82
AJ
933 case VGA_STD:
934 return pci_vga_init(pci_bus) != NULL;
8c57b867 935 default:
f28359d8
LZ
936 fprintf(stderr, "This vga model is not supported,"
937 "currently it only supports -vga std\n");
8c57b867 938 exit(0);
f28359d8 939 }
f28359d8
LZ
940}
941
4be21d56
DG
942static const VMStateDescription vmstate_spapr = {
943 .name = "spapr",
98a8b524 944 .version_id = 2,
4be21d56 945 .minimum_version_id = 1,
3aff6c2f 946 .fields = (VMStateField[]) {
ba0e5bf8 947 VMSTATE_UNUSED(4), /* used to be @next_irq */
4be21d56
DG
948
949 /* RTC offset */
950 VMSTATE_UINT64(rtc_offset, sPAPREnvironment),
98a8b524 951 VMSTATE_PPC_TIMEBASE_V(tb, sPAPREnvironment, 2),
4be21d56
DG
952 VMSTATE_END_OF_LIST()
953 },
954};
955
956#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
957#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
958#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
959#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
960
961static int htab_save_setup(QEMUFile *f, void *opaque)
962{
963 sPAPREnvironment *spapr = opaque;
964
4be21d56
DG
965 /* "Iteration" header */
966 qemu_put_be32(f, spapr->htab_shift);
967
e68cb8b4
AK
968 if (spapr->htab) {
969 spapr->htab_save_index = 0;
970 spapr->htab_first_pass = true;
971 } else {
972 assert(kvm_enabled());
973
974 spapr->htab_fd = kvmppc_get_htab_fd(false);
975 if (spapr->htab_fd < 0) {
976 fprintf(stderr, "Unable to open fd for reading hash table from KVM: %s\n",
977 strerror(errno));
978 return -1;
979 }
980 }
981
982
4be21d56
DG
983 return 0;
984}
985
4be21d56
DG
986static void htab_save_first_pass(QEMUFile *f, sPAPREnvironment *spapr,
987 int64_t max_ns)
988{
989 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
990 int index = spapr->htab_save_index;
bc72ad67 991 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
992
993 assert(spapr->htab_first_pass);
994
995 do {
996 int chunkstart;
997
998 /* Consume invalid HPTEs */
999 while ((index < htabslots)
1000 && !HPTE_VALID(HPTE(spapr->htab, index))) {
1001 index++;
1002 CLEAN_HPTE(HPTE(spapr->htab, index));
1003 }
1004
1005 /* Consume valid HPTEs */
1006 chunkstart = index;
1007 while ((index < htabslots)
1008 && HPTE_VALID(HPTE(spapr->htab, index))) {
1009 index++;
1010 CLEAN_HPTE(HPTE(spapr->htab, index));
1011 }
1012
1013 if (index > chunkstart) {
1014 int n_valid = index - chunkstart;
1015
1016 qemu_put_be32(f, chunkstart);
1017 qemu_put_be16(f, n_valid);
1018 qemu_put_be16(f, 0);
1019 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1020 HASH_PTE_SIZE_64 * n_valid);
1021
bc72ad67 1022 if ((qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1023 break;
1024 }
1025 }
1026 } while ((index < htabslots) && !qemu_file_rate_limit(f));
1027
1028 if (index >= htabslots) {
1029 assert(index == htabslots);
1030 index = 0;
1031 spapr->htab_first_pass = false;
1032 }
1033 spapr->htab_save_index = index;
1034}
1035
e68cb8b4
AK
1036static int htab_save_later_pass(QEMUFile *f, sPAPREnvironment *spapr,
1037 int64_t max_ns)
4be21d56
DG
1038{
1039 bool final = max_ns < 0;
1040 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1041 int examined = 0, sent = 0;
1042 int index = spapr->htab_save_index;
bc72ad67 1043 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1044
1045 assert(!spapr->htab_first_pass);
1046
1047 do {
1048 int chunkstart, invalidstart;
1049
1050 /* Consume non-dirty HPTEs */
1051 while ((index < htabslots)
1052 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
1053 index++;
1054 examined++;
1055 }
1056
1057 chunkstart = index;
1058 /* Consume valid dirty HPTEs */
1059 while ((index < htabslots)
1060 && HPTE_DIRTY(HPTE(spapr->htab, index))
1061 && HPTE_VALID(HPTE(spapr->htab, index))) {
1062 CLEAN_HPTE(HPTE(spapr->htab, index));
1063 index++;
1064 examined++;
1065 }
1066
1067 invalidstart = index;
1068 /* Consume invalid dirty HPTEs */
1069 while ((index < htabslots)
1070 && HPTE_DIRTY(HPTE(spapr->htab, index))
1071 && !HPTE_VALID(HPTE(spapr->htab, index))) {
1072 CLEAN_HPTE(HPTE(spapr->htab, index));
1073 index++;
1074 examined++;
1075 }
1076
1077 if (index > chunkstart) {
1078 int n_valid = invalidstart - chunkstart;
1079 int n_invalid = index - invalidstart;
1080
1081 qemu_put_be32(f, chunkstart);
1082 qemu_put_be16(f, n_valid);
1083 qemu_put_be16(f, n_invalid);
1084 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1085 HASH_PTE_SIZE_64 * n_valid);
1086 sent += index - chunkstart;
1087
bc72ad67 1088 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1089 break;
1090 }
1091 }
1092
1093 if (examined >= htabslots) {
1094 break;
1095 }
1096
1097 if (index >= htabslots) {
1098 assert(index == htabslots);
1099 index = 0;
1100 }
1101 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
1102
1103 if (index >= htabslots) {
1104 assert(index == htabslots);
1105 index = 0;
1106 }
1107
1108 spapr->htab_save_index = index;
1109
e68cb8b4 1110 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
1111}
1112
e68cb8b4
AK
1113#define MAX_ITERATION_NS 5000000 /* 5 ms */
1114#define MAX_KVM_BUF_SIZE 2048
1115
4be21d56
DG
1116static int htab_save_iterate(QEMUFile *f, void *opaque)
1117{
1118 sPAPREnvironment *spapr = opaque;
e68cb8b4 1119 int rc = 0;
4be21d56
DG
1120
1121 /* Iteration header */
1122 qemu_put_be32(f, 0);
1123
e68cb8b4
AK
1124 if (!spapr->htab) {
1125 assert(kvm_enabled());
1126
1127 rc = kvmppc_save_htab(f, spapr->htab_fd,
1128 MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
1129 if (rc < 0) {
1130 return rc;
1131 }
1132 } else if (spapr->htab_first_pass) {
4be21d56
DG
1133 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
1134 } else {
e68cb8b4 1135 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
1136 }
1137
1138 /* End marker */
1139 qemu_put_be32(f, 0);
1140 qemu_put_be16(f, 0);
1141 qemu_put_be16(f, 0);
1142
e68cb8b4 1143 return rc;
4be21d56
DG
1144}
1145
1146static int htab_save_complete(QEMUFile *f, void *opaque)
1147{
1148 sPAPREnvironment *spapr = opaque;
1149
1150 /* Iteration header */
1151 qemu_put_be32(f, 0);
1152
e68cb8b4
AK
1153 if (!spapr->htab) {
1154 int rc;
1155
1156 assert(kvm_enabled());
1157
1158 rc = kvmppc_save_htab(f, spapr->htab_fd, MAX_KVM_BUF_SIZE, -1);
1159 if (rc < 0) {
1160 return rc;
1161 }
1162 close(spapr->htab_fd);
1163 spapr->htab_fd = -1;
1164 } else {
1165 htab_save_later_pass(f, spapr, -1);
1166 }
4be21d56
DG
1167
1168 /* End marker */
1169 qemu_put_be32(f, 0);
1170 qemu_put_be16(f, 0);
1171 qemu_put_be16(f, 0);
1172
1173 return 0;
1174}
1175
1176static int htab_load(QEMUFile *f, void *opaque, int version_id)
1177{
1178 sPAPREnvironment *spapr = opaque;
1179 uint32_t section_hdr;
e68cb8b4 1180 int fd = -1;
4be21d56
DG
1181
1182 if (version_id < 1 || version_id > 1) {
1183 fprintf(stderr, "htab_load() bad version\n");
1184 return -EINVAL;
1185 }
1186
1187 section_hdr = qemu_get_be32(f);
1188
1189 if (section_hdr) {
1190 /* First section, just the hash shift */
1191 if (spapr->htab_shift != section_hdr) {
1192 return -EINVAL;
1193 }
1194 return 0;
1195 }
1196
e68cb8b4
AK
1197 if (!spapr->htab) {
1198 assert(kvm_enabled());
1199
1200 fd = kvmppc_get_htab_fd(true);
1201 if (fd < 0) {
1202 fprintf(stderr, "Unable to open fd to restore KVM hash table: %s\n",
1203 strerror(errno));
1204 }
1205 }
1206
4be21d56
DG
1207 while (true) {
1208 uint32_t index;
1209 uint16_t n_valid, n_invalid;
1210
1211 index = qemu_get_be32(f);
1212 n_valid = qemu_get_be16(f);
1213 n_invalid = qemu_get_be16(f);
1214
1215 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
1216 /* End of Stream */
1217 break;
1218 }
1219
e68cb8b4 1220 if ((index + n_valid + n_invalid) >
4be21d56
DG
1221 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
1222 /* Bad index in stream */
1223 fprintf(stderr, "htab_load() bad index %d (%hd+%hd entries) "
e68cb8b4
AK
1224 "in htab stream (htab_shift=%d)\n", index, n_valid, n_invalid,
1225 spapr->htab_shift);
4be21d56
DG
1226 return -EINVAL;
1227 }
1228
e68cb8b4
AK
1229 if (spapr->htab) {
1230 if (n_valid) {
1231 qemu_get_buffer(f, HPTE(spapr->htab, index),
1232 HASH_PTE_SIZE_64 * n_valid);
1233 }
1234 if (n_invalid) {
1235 memset(HPTE(spapr->htab, index + n_valid), 0,
1236 HASH_PTE_SIZE_64 * n_invalid);
1237 }
1238 } else {
1239 int rc;
1240
1241 assert(fd >= 0);
1242
1243 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
1244 if (rc < 0) {
1245 return rc;
1246 }
4be21d56
DG
1247 }
1248 }
1249
e68cb8b4
AK
1250 if (!spapr->htab) {
1251 assert(fd >= 0);
1252 close(fd);
1253 }
1254
4be21d56
DG
1255 return 0;
1256}
1257
1258static SaveVMHandlers savevm_htab_handlers = {
1259 .save_live_setup = htab_save_setup,
1260 .save_live_iterate = htab_save_iterate,
1261 .save_live_complete = htab_save_complete,
1262 .load_state = htab_load,
1263};
1264
9fdf0c29 1265/* pSeries LPAR / sPAPR hardware init */
3ef96221 1266static void ppc_spapr_init(MachineState *machine)
9fdf0c29 1267{
3ef96221
MA
1268 ram_addr_t ram_size = machine->ram_size;
1269 const char *cpu_model = machine->cpu_model;
1270 const char *kernel_filename = machine->kernel_filename;
1271 const char *kernel_cmdline = machine->kernel_cmdline;
1272 const char *initrd_filename = machine->initrd_filename;
1273 const char *boot_device = machine->boot_order;
05769733 1274 PowerPCCPU *cpu;
e2684c0b 1275 CPUPPCState *env;
8c9f64df 1276 PCIHostState *phb;
9fdf0c29 1277 int i;
890c2b77
AK
1278 MemoryRegion *sysmem = get_system_memory();
1279 MemoryRegion *ram = g_new(MemoryRegion, 1);
658fa66b
AK
1280 MemoryRegion *rma_region;
1281 void *rma = NULL;
a8170e5e 1282 hwaddr rma_alloc_size;
b082d65a 1283 hwaddr node0_size = spapr_node0_size();
4d8d5467
BH
1284 uint32_t initrd_base = 0;
1285 long kernel_size = 0, initrd_size = 0;
1286 long load_limit, rtas_limit, fw_size;
16457e7f 1287 bool kernel_le = false;
39ac8455 1288 char *filename;
9fdf0c29 1289
0ee2c058
AK
1290 msi_supported = true;
1291
d43b45e2
DG
1292 spapr = g_malloc0(sizeof(*spapr));
1293 QLIST_INIT(&spapr->phbs);
1294
9fdf0c29
DG
1295 cpu_ppc_hypercall = emulate_spapr_hypercall;
1296
354ac20a 1297 /* Allocate RMA if necessary */
658fa66b 1298 rma_alloc_size = kvmppc_alloc_rma(&rma);
354ac20a
DG
1299
1300 if (rma_alloc_size == -1) {
1301 hw_error("qemu: Unable to create RMA\n");
1302 exit(1);
1303 }
7f763a5d 1304
c4177479 1305 if (rma_alloc_size && (rma_alloc_size < node0_size)) {
7f763a5d 1306 spapr->rma_size = rma_alloc_size;
354ac20a 1307 } else {
c4177479 1308 spapr->rma_size = node0_size;
7f763a5d
DG
1309
1310 /* With KVM, we don't actually know whether KVM supports an
1311 * unbounded RMA (PR KVM) or is limited by the hash table size
1312 * (HV KVM using VRMA), so we always assume the latter
1313 *
1314 * In that case, we also limit the initial allocations for RTAS
1315 * etc... to 256M since we have no way to know what the VRMA size
1316 * is going to be as it depends on the size of the hash table
1317 * isn't determined yet.
1318 */
1319 if (kvm_enabled()) {
1320 spapr->vrma_adjust = 1;
1321 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
1322 }
354ac20a
DG
1323 }
1324
c4177479
AK
1325 if (spapr->rma_size > node0_size) {
1326 fprintf(stderr, "Error: Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")\n",
1327 spapr->rma_size);
1328 exit(1);
1329 }
1330
4d8d5467 1331 /* We place the device tree and RTAS just below either the top of the RMA,
354ac20a
DG
1332 * or just below 2GB, whichever is lowere, so that it can be
1333 * processed with 32-bit real mode code if necessary */
7f763a5d 1334 rtas_limit = MIN(spapr->rma_size, 0x80000000);
4d8d5467
BH
1335 spapr->rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1336 spapr->fdt_addr = spapr->rtas_addr - FDT_MAX_SIZE;
1337 load_limit = spapr->fdt_addr - FW_OVERHEAD;
9fdf0c29 1338
382be75d
DG
1339 /* We aim for a hash table of size 1/128 the size of RAM. The
1340 * normal rule of thumb is 1/64 the size of RAM, but that's much
1341 * more than needed for the Linux guests we support. */
1342 spapr->htab_shift = 18; /* Minimum architected size */
1343 while (spapr->htab_shift <= 46) {
1344 if ((1ULL << (spapr->htab_shift + 7)) >= ram_size) {
1345 break;
1346 }
1347 spapr->htab_shift++;
1348 }
7f763a5d 1349
7b565160
DG
1350 /* Set up Interrupt Controller before we create the VCPUs */
1351 spapr->icp = xics_system_init(smp_cpus * kvmppc_smt_threads() / smp_threads,
1352 XICS_IRQS);
7b565160 1353
9fdf0c29
DG
1354 /* init CPUs */
1355 if (cpu_model == NULL) {
6b7a2cf6 1356 cpu_model = kvm_enabled() ? "host" : "POWER7";
9fdf0c29
DG
1357 }
1358 for (i = 0; i < smp_cpus; i++) {
05769733
AF
1359 cpu = cpu_ppc_init(cpu_model);
1360 if (cpu == NULL) {
9fdf0c29
DG
1361 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
1362 exit(1);
1363 }
05769733
AF
1364 env = &cpu->env;
1365
9fdf0c29
DG
1366 /* Set time-base frequency to 512 MHz */
1367 cpu_ppc_tb_init(env, TIMEBASE_FREQ);
9fdf0c29 1368
2cf3eb6d
FC
1369 /* PAPR always has exception vectors in RAM not ROM. To ensure this,
1370 * MSR[IP] should never be set.
1371 */
1372 env->msr_mask &= ~(1 << 6);
048706d9
DG
1373
1374 /* Tell KVM that we're in PAPR mode */
1375 if (kvm_enabled()) {
1bc22652 1376 kvmppc_set_papr(cpu);
048706d9
DG
1377 }
1378
6d9412ea
AK
1379 if (cpu->max_compat) {
1380 if (ppc_set_compat(cpu, cpu->max_compat) < 0) {
1381 exit(1);
1382 }
1383 }
1384
24408a7d
AK
1385 xics_cpu_setup(spapr->icp, cpu);
1386
048706d9 1387 qemu_register_reset(spapr_cpu_reset, cpu);
9fdf0c29
DG
1388 }
1389
1390 /* allocate RAM */
f73a2575 1391 spapr->ram_limit = ram_size;
f92f5da1
AK
1392 memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
1393 spapr->ram_limit);
1394 memory_region_add_subregion(sysmem, 0, ram);
9fdf0c29 1395
658fa66b
AK
1396 if (rma_alloc_size && rma) {
1397 rma_region = g_new(MemoryRegion, 1);
1398 memory_region_init_ram_ptr(rma_region, NULL, "ppc_spapr.rma",
1399 rma_alloc_size, rma);
1400 vmstate_register_ram_global(rma_region);
1401 memory_region_add_subregion(sysmem, 0, rma_region);
1402 }
1403
39ac8455 1404 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
a3467baa 1405 spapr->rtas_size = load_image_targphys(filename, spapr->rtas_addr,
4d8d5467 1406 rtas_limit - spapr->rtas_addr);
a3467baa 1407 if (spapr->rtas_size < 0) {
39ac8455
DG
1408 hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
1409 exit(1);
1410 }
4d8d5467
BH
1411 if (spapr->rtas_size > RTAS_MAX_SIZE) {
1412 hw_error("RTAS too big ! 0x%lx bytes (max is 0x%x)\n",
1413 spapr->rtas_size, RTAS_MAX_SIZE);
1414 exit(1);
1415 }
7267c094 1416 g_free(filename);
39ac8455 1417
74d042e5
DG
1418 /* Set up EPOW events infrastructure */
1419 spapr_events_init(spapr);
1420
b5cec4c5 1421 /* Set up VIO bus */
4040ab72
DG
1422 spapr->vio_bus = spapr_vio_bus_init();
1423
277f9acf 1424 for (i = 0; i < MAX_SERIAL_PORTS; i++) {
4040ab72 1425 if (serial_hds[i]) {
d601fac4 1426 spapr_vty_create(spapr->vio_bus, serial_hds[i]);
4040ab72
DG
1427 }
1428 }
9fdf0c29 1429
639e8102
DG
1430 /* We always have at least the nvram device on VIO */
1431 spapr_create_nvram(spapr);
1432
3384f95c 1433 /* Set up PCI */
f1c2dc7c 1434 spapr_pci_msi_init(spapr, SPAPR_PCI_MSI_WINDOW);
fa28f71b
AK
1435 spapr_pci_rtas_init();
1436
89dfd6e1 1437 phb = spapr_create_phb(spapr, 0);
3384f95c 1438
277f9acf 1439 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
1440 NICInfo *nd = &nd_table[i];
1441
1442 if (!nd->model) {
7267c094 1443 nd->model = g_strdup("ibmveth");
8d90ad90
DG
1444 }
1445
1446 if (strcmp(nd->model, "ibmveth") == 0) {
d601fac4 1447 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 1448 } else {
29b358f9 1449 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
1450 }
1451 }
1452
6e270446 1453 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 1454 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
1455 }
1456
f28359d8 1457 /* Graphics */
8c9f64df 1458 if (spapr_vga_init(phb->bus)) {
3fc5acde 1459 spapr->has_graphics = true;
f28359d8
LZ
1460 }
1461
094b287f 1462 if (usb_enabled(spapr->has_graphics)) {
8c9f64df 1463 pci_create_simple(phb->bus, -1, "pci-ohci");
35139a59
DG
1464 if (spapr->has_graphics) {
1465 usbdevice_create("keyboard");
1466 usbdevice_create("mouse");
1467 }
1468 }
1469
7f763a5d 1470 if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
4d8d5467
BH
1471 fprintf(stderr, "qemu: pSeries SLOF firmware requires >= "
1472 "%ldM guest RMA (Real Mode Area memory)\n", MIN_RMA_SLOF);
1473 exit(1);
1474 }
1475
9fdf0c29
DG
1476 if (kernel_filename) {
1477 uint64_t lowaddr = 0;
1478
9fdf0c29
DG
1479 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
1480 NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
3b66da82 1481 if (kernel_size == ELF_LOAD_WRONG_ENDIAN) {
16457e7f
BH
1482 kernel_size = load_elf(kernel_filename,
1483 translate_kernel_address, NULL,
1484 NULL, &lowaddr, NULL, 0, ELF_MACHINE, 0);
1485 kernel_le = kernel_size > 0;
1486 }
9fdf0c29 1487 if (kernel_size < 0) {
3b66da82
AK
1488 fprintf(stderr, "qemu: error loading %s: %s\n",
1489 kernel_filename, load_elf_strerror(kernel_size));
9fdf0c29
DG
1490 exit(1);
1491 }
1492
1493 /* load initrd */
1494 if (initrd_filename) {
4d8d5467
BH
1495 /* Try to locate the initrd in the gap between the kernel
1496 * and the firmware. Add a bit of space just in case
1497 */
1498 initrd_base = (KERNEL_LOAD_ADDR + kernel_size + 0x1ffff) & ~0xffff;
9fdf0c29 1499 initrd_size = load_image_targphys(initrd_filename, initrd_base,
4d8d5467 1500 load_limit - initrd_base);
9fdf0c29
DG
1501 if (initrd_size < 0) {
1502 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
1503 initrd_filename);
1504 exit(1);
1505 }
1506 } else {
1507 initrd_base = 0;
1508 initrd_size = 0;
1509 }
4d8d5467 1510 }
a3467baa 1511
8e7ea787
AF
1512 if (bios_name == NULL) {
1513 bios_name = FW_FILE_NAME;
1514 }
1515 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4d8d5467
BH
1516 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
1517 if (fw_size < 0) {
1518 hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
1519 exit(1);
1520 }
1521 g_free(filename);
4d8d5467
BH
1522
1523 spapr->entry_point = 0x100;
1524
4be21d56
DG
1525 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
1526 register_savevm_live(NULL, "spapr/htab", -1, 1,
1527 &savevm_htab_handlers, spapr);
1528
9fdf0c29 1529 /* Prepare the device tree */
3bbf37f2 1530 spapr->fdt_skel = spapr_create_fdt_skel(initrd_base, initrd_size,
16457e7f 1531 kernel_size, kernel_le,
74d042e5
DG
1532 boot_device, kernel_cmdline,
1533 spapr->epow_irq);
a3467baa 1534 assert(spapr->fdt_skel != NULL);
9fdf0c29
DG
1535}
1536
135a129a
AK
1537static int spapr_kvm_type(const char *vm_type)
1538{
1539 if (!vm_type) {
1540 return 0;
1541 }
1542
1543 if (!strcmp(vm_type, "HV")) {
1544 return 1;
1545 }
1546
1547 if (!strcmp(vm_type, "PR")) {
1548 return 2;
1549 }
1550
1551 error_report("Unknown kvm-type specified '%s'", vm_type);
1552 exit(1);
1553}
1554
71461b0f
AK
1555/*
1556 * Implementation of an interface to adjust firmware patch
1557 * for the bootindex property handling.
1558 */
1559static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
1560 DeviceState *dev)
1561{
1562#define CAST(type, obj, name) \
1563 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
1564 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
1565 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
1566
1567 if (d) {
1568 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
1569 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
1570 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
1571
1572 if (spapr) {
1573 /*
1574 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
1575 * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
1576 * in the top 16 bits of the 64-bit LUN
1577 */
1578 unsigned id = 0x8000 | (d->id << 8) | d->lun;
1579 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
1580 (uint64_t)id << 48);
1581 } else if (virtio) {
1582 /*
1583 * We use SRP luns of the form 01000000 | (target << 8) | lun
1584 * in the top 32 bits of the 64-bit LUN
1585 * Note: the quote above is from SLOF and it is wrong,
1586 * the actual binding is:
1587 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
1588 */
1589 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
1590 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
1591 (uint64_t)id << 32);
1592 } else if (usb) {
1593 /*
1594 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
1595 * in the top 32 bits of the 64-bit LUN
1596 */
1597 unsigned usb_port = atoi(usb->port->path);
1598 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
1599 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
1600 (uint64_t)id << 32);
1601 }
1602 }
1603
1604 if (phb) {
1605 /* Replace "pci" with "pci@800000020000000" */
1606 return g_strdup_printf("pci@%"PRIX64, phb->buid);
1607 }
1608
1609 return NULL;
1610}
1611
23825581
EH
1612static char *spapr_get_kvm_type(Object *obj, Error **errp)
1613{
6ca1502e 1614 sPAPRMachineState *sm = SPAPR_MACHINE(obj);
23825581
EH
1615
1616 return g_strdup(sm->kvm_type);
1617}
1618
1619static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
1620{
6ca1502e 1621 sPAPRMachineState *sm = SPAPR_MACHINE(obj);
23825581
EH
1622
1623 g_free(sm->kvm_type);
1624 sm->kvm_type = g_strdup(value);
1625}
1626
1627static void spapr_machine_initfn(Object *obj)
1628{
1629 object_property_add_str(obj, "kvm-type",
1630 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
1631}
1632
34316482
AK
1633static void ppc_cpu_do_nmi_on_cpu(void *arg)
1634{
1635 CPUState *cs = arg;
1636
1637 cpu_synchronize_state(cs);
1638 ppc_cpu_do_system_reset(cs);
1639}
1640
1641static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
1642{
1643 CPUState *cs;
1644
1645 CPU_FOREACH(cs) {
1646 async_run_on_cpu(cs, ppc_cpu_do_nmi_on_cpu, cs);
1647 }
1648}
1649
29ee3247
AK
1650static void spapr_machine_class_init(ObjectClass *oc, void *data)
1651{
1652 MachineClass *mc = MACHINE_CLASS(oc);
71461b0f 1653 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 1654 NMIClass *nc = NMI_CLASS(oc);
958db90c
MA
1655
1656 mc->name = "pseries";
1657 mc->desc = "pSeries Logical Partition (PAPR compliant)";
1658 mc->is_default = 1;
1659 mc->init = ppc_spapr_init;
1660 mc->reset = ppc_spapr_reset;
1661 mc->block_default_type = IF_SCSI;
1662 mc->max_cpus = MAX_CPUS;
1663 mc->no_parallel = 1;
1664 mc->default_boot_order = NULL;
1665 mc->kvm_type = spapr_kvm_type;
00b4fbe2 1666
71461b0f 1667 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 1668 nc->nmi_monitor_handler = spapr_nmi;
29ee3247
AK
1669}
1670
1671static const TypeInfo spapr_machine_info = {
1672 .name = TYPE_SPAPR_MACHINE,
1673 .parent = TYPE_MACHINE,
6ca1502e 1674 .instance_size = sizeof(sPAPRMachineState),
23825581 1675 .instance_init = spapr_machine_initfn,
29ee3247 1676 .class_init = spapr_machine_class_init,
71461b0f
AK
1677 .interfaces = (InterfaceInfo[]) {
1678 { TYPE_FW_PATH_PROVIDER },
34316482 1679 { TYPE_NMI },
71461b0f
AK
1680 { }
1681 },
29ee3247
AK
1682};
1683
6026db45
AK
1684static void spapr_machine_2_1_class_init(ObjectClass *oc, void *data)
1685{
1686 MachineClass *mc = MACHINE_CLASS(oc);
1687
1688 mc->name = "pseries-2.1";
1689 mc->desc = "pSeries Logical Partition (PAPR compliant) v2.1";
1690 mc->is_default = 0;
1691}
1692
1693static const TypeInfo spapr_machine_2_1_info = {
1694 .name = TYPE_SPAPR_MACHINE "2.1",
1695 .parent = TYPE_SPAPR_MACHINE,
1696 .class_init = spapr_machine_2_1_class_init,
1697};
1698
29ee3247 1699static void spapr_machine_register_types(void)
9fdf0c29 1700{
29ee3247 1701 type_register_static(&spapr_machine_info);
6026db45 1702 type_register_static(&spapr_machine_2_1_info);
9fdf0c29
DG
1703}
1704
29ee3247 1705type_init(spapr_machine_register_types)