]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
target-ppc: Remove hack for ppc_hash64_load_hpte*() with HV KVM
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
0d75590d 27#include "qemu/osdep.h"
9c17d615 28#include "sysemu/sysemu.h"
e35704ba 29#include "sysemu/numa.h"
83c9f4ca 30#include "hw/hw.h"
71461b0f 31#include "hw/fw-path-provider.h"
9fdf0c29 32#include "elf.h"
1422e32d 33#include "net/net.h"
ad440b4a 34#include "sysemu/device_tree.h"
fa1d36df 35#include "sysemu/block-backend.h"
9c17d615
PB
36#include "sysemu/cpus.h"
37#include "sysemu/kvm.h"
c20d332a 38#include "sysemu/device_tree.h"
e97c3636 39#include "kvm_ppc.h"
ff14e817 40#include "migration/migration.h"
4be21d56 41#include "mmu-hash64.h"
3794d548 42#include "qom/cpu.h"
9fdf0c29
DG
43
44#include "hw/boards.h"
0d09e41a 45#include "hw/ppc/ppc.h"
9fdf0c29
DG
46#include "hw/loader.h"
47
0d09e41a
PB
48#include "hw/ppc/spapr.h"
49#include "hw/ppc/spapr_vio.h"
50#include "hw/pci-host/spapr.h"
51#include "hw/ppc/xics.h"
a2cb15b0 52#include "hw/pci/msi.h"
9fdf0c29 53
83c9f4ca 54#include "hw/pci/pci.h"
71461b0f
AK
55#include "hw/scsi/scsi.h"
56#include "hw/virtio/virtio-scsi.h"
f61b4bed 57
022c62cb 58#include "exec/address-spaces.h"
35139a59 59#include "hw/usb.h"
1de7afc9 60#include "qemu/config-file.h"
135a129a 61#include "qemu/error-report.h"
2a6593cb 62#include "trace.h"
34316482 63#include "hw/nmi.h"
890c2b77 64
68a27b20 65#include "hw/compat.h"
224245bf 66#include "qemu-common.h"
68a27b20 67
9fdf0c29
DG
68#include <libfdt.h>
69
4d8d5467
BH
70/* SLOF memory layout:
71 *
72 * SLOF raw image loaded at 0, copies its romfs right below the flat
73 * device-tree, then position SLOF itself 31M below that
74 *
75 * So we set FW_OVERHEAD to 40MB which should account for all of that
76 * and more
77 *
78 * We load our kernel at 4M, leaving space for SLOF initial image
79 */
38b02bd8 80#define FDT_MAX_SIZE 0x100000
39ac8455 81#define RTAS_MAX_SIZE 0x10000
b7d1f77a 82#define RTAS_MAX_ADDR 0x80000000 /* RTAS must stay below that */
a9f8ad8f
DG
83#define FW_MAX_SIZE 0x400000
84#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
85#define FW_OVERHEAD 0x2800000
86#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 87
4d8d5467 88#define MIN_RMA_SLOF 128UL
9fdf0c29
DG
89
90#define TIMEBASE_FREQ 512000000ULL
91
0c103f8e
DG
92#define PHANDLE_XICP 0x00001111
93
7f763a5d
DG
94#define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift))
95
c04d6cfa 96static XICSState *try_create_xics(const char *type, int nr_servers,
34f2af3d 97 int nr_irqs, Error **errp)
c04d6cfa 98{
34f2af3d 99 Error *err = NULL;
c04d6cfa
AL
100 DeviceState *dev;
101
102 dev = qdev_create(NULL, type);
103 qdev_prop_set_uint32(dev, "nr_servers", nr_servers);
104 qdev_prop_set_uint32(dev, "nr_irqs", nr_irqs);
34f2af3d
MA
105 object_property_set_bool(OBJECT(dev), true, "realized", &err);
106 if (err) {
107 error_propagate(errp, err);
108 object_unparent(OBJECT(dev));
c04d6cfa
AL
109 return NULL;
110 }
5a3d7b23 111 return XICS_COMMON(dev);
c04d6cfa
AL
112}
113
446f16a6 114static XICSState *xics_system_init(MachineState *machine,
1e49182d 115 int nr_servers, int nr_irqs, Error **errp)
c04d6cfa
AL
116{
117 XICSState *icp = NULL;
118
11ad93f6 119 if (kvm_enabled()) {
34f2af3d
MA
120 Error *err = NULL;
121
446f16a6 122 if (machine_kernel_irqchip_allowed(machine)) {
34f2af3d 123 icp = try_create_xics(TYPE_KVM_XICS, nr_servers, nr_irqs, &err);
11ad93f6 124 }
446f16a6 125 if (machine_kernel_irqchip_required(machine) && !icp) {
b83baa60
MA
126 error_reportf_err(err,
127 "kernel_irqchip requested but unavailable: ");
128 } else {
129 error_free(err);
11ad93f6
DG
130 }
131 }
132
133 if (!icp) {
1e49182d 134 icp = try_create_xics(TYPE_XICS, nr_servers, nr_irqs, errp);
c04d6cfa
AL
135 }
136
137 return icp;
138}
139
833d4668
AK
140static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
141 int smt_threads)
142{
143 int i, ret = 0;
144 uint32_t servers_prop[smt_threads];
145 uint32_t gservers_prop[smt_threads * 2];
146 int index = ppc_get_vcpu_dt_id(cpu);
147
6d9412ea 148 if (cpu->cpu_version) {
4bce526e 149 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->cpu_version);
6d9412ea
AK
150 if (ret < 0) {
151 return ret;
152 }
153 }
154
833d4668
AK
155 /* Build interrupt servers and gservers properties */
156 for (i = 0; i < smt_threads; i++) {
157 servers_prop[i] = cpu_to_be32(index + i);
158 /* Hack, direct the group queues back to cpu 0 */
159 gservers_prop[i*2] = cpu_to_be32(index + i);
160 gservers_prop[i*2 + 1] = 0;
161 }
162 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
163 servers_prop, sizeof(servers_prop));
164 if (ret < 0) {
165 return ret;
166 }
167 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
168 gservers_prop, sizeof(gservers_prop));
169
170 return ret;
171}
172
0da6f3fe
BR
173static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, CPUState *cs)
174{
175 int ret = 0;
176 PowerPCCPU *cpu = POWERPC_CPU(cs);
177 int index = ppc_get_vcpu_dt_id(cpu);
178 uint32_t associativity[] = {cpu_to_be32(0x5),
179 cpu_to_be32(0x0),
180 cpu_to_be32(0x0),
181 cpu_to_be32(0x0),
182 cpu_to_be32(cs->numa_node),
183 cpu_to_be32(index)};
184
185 /* Advertise NUMA via ibm,associativity */
186 if (nb_numa_nodes > 1) {
187 ret = fdt_setprop(fdt, offset, "ibm,associativity", associativity,
188 sizeof(associativity));
189 }
190
191 return ret;
192}
193
28e02042 194static int spapr_fixup_cpu_dt(void *fdt, sPAPRMachineState *spapr)
6e806cc3 195{
82677ed2
AK
196 int ret = 0, offset, cpus_offset;
197 CPUState *cs;
6e806cc3
BR
198 char cpu_model[32];
199 int smt = kvmppc_smt_threads();
7f763a5d 200 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 201
82677ed2
AK
202 CPU_FOREACH(cs) {
203 PowerPCCPU *cpu = POWERPC_CPU(cs);
204 DeviceClass *dc = DEVICE_GET_CLASS(cs);
205 int index = ppc_get_vcpu_dt_id(cpu);
6e806cc3 206
0f20ba62 207 if ((index % smt) != 0) {
6e806cc3
BR
208 continue;
209 }
210
82677ed2 211 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 212
82677ed2
AK
213 cpus_offset = fdt_path_offset(fdt, "/cpus");
214 if (cpus_offset < 0) {
215 cpus_offset = fdt_add_subnode(fdt, fdt_path_offset(fdt, "/"),
216 "cpus");
217 if (cpus_offset < 0) {
218 return cpus_offset;
219 }
220 }
221 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 222 if (offset < 0) {
82677ed2
AK
223 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
224 if (offset < 0) {
225 return offset;
226 }
6e806cc3
BR
227 }
228
7f763a5d
DG
229 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
230 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
231 if (ret < 0) {
232 return ret;
233 }
833d4668 234
0da6f3fe
BR
235 ret = spapr_fixup_cpu_numa_dt(fdt, offset, cs);
236 if (ret < 0) {
237 return ret;
238 }
239
82677ed2 240 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu,
2a48d993 241 ppc_get_compat_smt_threads(cpu));
833d4668
AK
242 if (ret < 0) {
243 return ret;
244 }
6e806cc3
BR
245 }
246 return ret;
247}
248
5af9873d
BH
249
250static size_t create_page_sizes_prop(CPUPPCState *env, uint32_t *prop,
251 size_t maxsize)
252{
253 size_t maxcells = maxsize / sizeof(uint32_t);
254 int i, j, count;
255 uint32_t *p = prop;
256
257 for (i = 0; i < PPC_PAGE_SIZES_MAX_SZ; i++) {
258 struct ppc_one_seg_page_size *sps = &env->sps.sps[i];
259
260 if (!sps->page_shift) {
261 break;
262 }
263 for (count = 0; count < PPC_PAGE_SIZES_MAX_SZ; count++) {
264 if (sps->enc[count].page_shift == 0) {
265 break;
266 }
267 }
268 if ((p - prop) >= (maxcells - 3 - count * 2)) {
269 break;
270 }
271 *(p++) = cpu_to_be32(sps->page_shift);
272 *(p++) = cpu_to_be32(sps->slb_enc);
273 *(p++) = cpu_to_be32(count);
274 for (j = 0; j < count; j++) {
275 *(p++) = cpu_to_be32(sps->enc[j].page_shift);
276 *(p++) = cpu_to_be32(sps->enc[j].pte_enc);
277 }
278 }
279
280 return (p - prop) * sizeof(uint32_t);
281}
282
b082d65a
AK
283static hwaddr spapr_node0_size(void)
284{
fb164994
DG
285 MachineState *machine = MACHINE(qdev_get_machine());
286
b082d65a
AK
287 if (nb_numa_nodes) {
288 int i;
289 for (i = 0; i < nb_numa_nodes; ++i) {
290 if (numa_info[i].node_mem) {
fb164994
DG
291 return MIN(pow2floor(numa_info[i].node_mem),
292 machine->ram_size);
b082d65a
AK
293 }
294 }
295 }
fb164994 296 return machine->ram_size;
b082d65a
AK
297}
298
7f763a5d
DG
299#define _FDT(exp) \
300 do { \
301 int ret = (exp); \
302 if (ret < 0) { \
303 fprintf(stderr, "qemu: error creating device tree: %s: %s\n", \
304 #exp, fdt_strerror(ret)); \
305 exit(1); \
306 } \
307 } while (0)
308
a1d59c0f
AK
309static void add_str(GString *s, const gchar *s1)
310{
311 g_string_append_len(s, s1, strlen(s1) + 1);
312}
7f763a5d 313
3bbf37f2 314static void *spapr_create_fdt_skel(hwaddr initrd_base,
a8170e5e
AK
315 hwaddr initrd_size,
316 hwaddr kernel_size,
16457e7f 317 bool little_endian,
74d042e5
DG
318 const char *kernel_cmdline,
319 uint32_t epow_irq)
9fdf0c29
DG
320{
321 void *fdt;
9fdf0c29
DG
322 uint32_t start_prop = cpu_to_be32(initrd_base);
323 uint32_t end_prop = cpu_to_be32(initrd_base + initrd_size);
a1d59c0f
AK
324 GString *hypertas = g_string_sized_new(256);
325 GString *qemu_hypertas = g_string_sized_new(256);
7f763a5d 326 uint32_t refpoints[] = {cpu_to_be32(0x4), cpu_to_be32(0x4)};
9e734e3d 327 uint32_t interrupt_server_ranges_prop[] = {0, cpu_to_be32(max_cpus)};
6e806cc3 328 unsigned char vec5[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x80};
ef951443 329 char *buf;
9fdf0c29 330
a1d59c0f
AK
331 add_str(hypertas, "hcall-pft");
332 add_str(hypertas, "hcall-term");
333 add_str(hypertas, "hcall-dabr");
334 add_str(hypertas, "hcall-interrupt");
335 add_str(hypertas, "hcall-tce");
336 add_str(hypertas, "hcall-vio");
337 add_str(hypertas, "hcall-splpar");
338 add_str(hypertas, "hcall-bulk");
339 add_str(hypertas, "hcall-set-mode");
340 add_str(qemu_hypertas, "hcall-memop1");
341
7267c094 342 fdt = g_malloc0(FDT_MAX_SIZE);
9fdf0c29
DG
343 _FDT((fdt_create(fdt, FDT_MAX_SIZE)));
344
4d8d5467
BH
345 if (kernel_size) {
346 _FDT((fdt_add_reservemap_entry(fdt, KERNEL_LOAD_ADDR, kernel_size)));
347 }
348 if (initrd_size) {
349 _FDT((fdt_add_reservemap_entry(fdt, initrd_base, initrd_size)));
350 }
9fdf0c29
DG
351 _FDT((fdt_finish_reservemap(fdt)));
352
353 /* Root node */
354 _FDT((fdt_begin_node(fdt, "")));
355 _FDT((fdt_property_string(fdt, "device_type", "chrp")));
5d73dd66 356 _FDT((fdt_property_string(fdt, "model", "IBM pSeries (emulated by qemu)")));
d63919c9 357 _FDT((fdt_property_string(fdt, "compatible", "qemu,pseries")));
9fdf0c29 358
ef951443
ND
359 /*
360 * Add info to guest to indentify which host is it being run on
361 * and what is the uuid of the guest
362 */
363 if (kvmppc_get_host_model(&buf)) {
364 _FDT((fdt_property_string(fdt, "host-model", buf)));
365 g_free(buf);
366 }
367 if (kvmppc_get_host_serial(&buf)) {
368 _FDT((fdt_property_string(fdt, "host-serial", buf)));
369 g_free(buf);
370 }
371
372 buf = g_strdup_printf(UUID_FMT, qemu_uuid[0], qemu_uuid[1],
373 qemu_uuid[2], qemu_uuid[3], qemu_uuid[4],
374 qemu_uuid[5], qemu_uuid[6], qemu_uuid[7],
375 qemu_uuid[8], qemu_uuid[9], qemu_uuid[10],
376 qemu_uuid[11], qemu_uuid[12], qemu_uuid[13],
377 qemu_uuid[14], qemu_uuid[15]);
378
379 _FDT((fdt_property_string(fdt, "vm,uuid", buf)));
3dc0a66d
AK
380 if (qemu_uuid_set) {
381 _FDT((fdt_property_string(fdt, "system-id", buf)));
382 }
ef951443
ND
383 g_free(buf);
384
2c1aaa81
SB
385 if (qemu_get_vm_name()) {
386 _FDT((fdt_property_string(fdt, "ibm,partition-name",
387 qemu_get_vm_name())));
388 }
389
9fdf0c29
DG
390 _FDT((fdt_property_cell(fdt, "#address-cells", 0x2)));
391 _FDT((fdt_property_cell(fdt, "#size-cells", 0x2)));
392
393 /* /chosen */
394 _FDT((fdt_begin_node(fdt, "chosen")));
395
6e806cc3
BR
396 /* Set Form1_affinity */
397 _FDT((fdt_property(fdt, "ibm,architecture-vec-5", vec5, sizeof(vec5))));
398
9fdf0c29
DG
399 _FDT((fdt_property_string(fdt, "bootargs", kernel_cmdline)));
400 _FDT((fdt_property(fdt, "linux,initrd-start",
401 &start_prop, sizeof(start_prop))));
402 _FDT((fdt_property(fdt, "linux,initrd-end",
403 &end_prop, sizeof(end_prop))));
4d8d5467
BH
404 if (kernel_size) {
405 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
406 cpu_to_be64(kernel_size) };
9fdf0c29 407
4d8d5467 408 _FDT((fdt_property(fdt, "qemu,boot-kernel", &kprop, sizeof(kprop))));
16457e7f
BH
409 if (little_endian) {
410 _FDT((fdt_property(fdt, "qemu,boot-kernel-le", NULL, 0)));
411 }
4d8d5467 412 }
cc84c0f3
AS
413 if (boot_menu) {
414 _FDT((fdt_property_cell(fdt, "qemu,boot-menu", boot_menu)));
415 }
f28359d8
LZ
416 _FDT((fdt_property_cell(fdt, "qemu,graphic-width", graphic_width)));
417 _FDT((fdt_property_cell(fdt, "qemu,graphic-height", graphic_height)));
418 _FDT((fdt_property_cell(fdt, "qemu,graphic-depth", graphic_depth)));
3384f95c 419
9fdf0c29
DG
420 _FDT((fdt_end_node(fdt)));
421
f43e3525
DG
422 /* RTAS */
423 _FDT((fdt_begin_node(fdt, "rtas")));
424
da95324e
AK
425 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
426 add_str(hypertas, "hcall-multi-tce");
427 }
a1d59c0f
AK
428 _FDT((fdt_property(fdt, "ibm,hypertas-functions", hypertas->str,
429 hypertas->len)));
430 g_string_free(hypertas, TRUE);
431 _FDT((fdt_property(fdt, "qemu,hypertas-functions", qemu_hypertas->str,
432 qemu_hypertas->len)));
433 g_string_free(qemu_hypertas, TRUE);
f43e3525 434
6e806cc3
BR
435 _FDT((fdt_property(fdt, "ibm,associativity-reference-points",
436 refpoints, sizeof(refpoints))));
437
74d042e5 438 _FDT((fdt_property_cell(fdt, "rtas-error-log-max", RTAS_ERROR_LOG_MAX)));
79853e18
TD
439 _FDT((fdt_property_cell(fdt, "rtas-event-scan-rate",
440 RTAS_EVENT_SCAN_RATE)));
74d042e5 441
a95f9922
SB
442 if (msi_supported) {
443 _FDT((fdt_property(fdt, "ibm,change-msix-capable", NULL, 0)));
444 }
445
2e14072f 446 /*
9d632f5f 447 * According to PAPR, rtas ibm,os-term does not guarantee a return
2e14072f
ND
448 * back to the guest cpu.
449 *
450 * While an additional ibm,extended-os-term property indicates that
451 * rtas call return will always occur. Set this property.
452 */
453 _FDT((fdt_property(fdt, "ibm,extended-os-term", NULL, 0)));
454
f43e3525
DG
455 _FDT((fdt_end_node(fdt)));
456
b5cec4c5 457 /* interrupt controller */
9dfef5aa 458 _FDT((fdt_begin_node(fdt, "interrupt-controller")));
b5cec4c5
DG
459
460 _FDT((fdt_property_string(fdt, "device_type",
461 "PowerPC-External-Interrupt-Presentation")));
462 _FDT((fdt_property_string(fdt, "compatible", "IBM,ppc-xicp")));
b5cec4c5
DG
463 _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
464 _FDT((fdt_property(fdt, "ibm,interrupt-server-ranges",
465 interrupt_server_ranges_prop,
466 sizeof(interrupt_server_ranges_prop))));
0c103f8e
DG
467 _FDT((fdt_property_cell(fdt, "#interrupt-cells", 2)));
468 _FDT((fdt_property_cell(fdt, "linux,phandle", PHANDLE_XICP)));
469 _FDT((fdt_property_cell(fdt, "phandle", PHANDLE_XICP)));
b5cec4c5
DG
470
471 _FDT((fdt_end_node(fdt)));
472
4040ab72
DG
473 /* vdevice */
474 _FDT((fdt_begin_node(fdt, "vdevice")));
475
476 _FDT((fdt_property_string(fdt, "device_type", "vdevice")));
477 _FDT((fdt_property_string(fdt, "compatible", "IBM,vdevice")));
478 _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
479 _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
b5cec4c5
DG
480 _FDT((fdt_property_cell(fdt, "#interrupt-cells", 0x2)));
481 _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
4040ab72
DG
482
483 _FDT((fdt_end_node(fdt)));
484
74d042e5
DG
485 /* event-sources */
486 spapr_events_fdt_skel(fdt, epow_irq);
487
f7d69146
AG
488 /* /hypervisor node */
489 if (kvm_enabled()) {
490 uint8_t hypercall[16];
491
492 /* indicate KVM hypercall interface */
493 _FDT((fdt_begin_node(fdt, "hypervisor")));
494 _FDT((fdt_property_string(fdt, "compatible", "linux,kvm")));
495 if (kvmppc_has_cap_fixup_hcalls()) {
496 /*
497 * Older KVM versions with older guest kernels were broken with the
498 * magic page, don't allow the guest to map it.
499 */
500 kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
501 sizeof(hypercall));
502 _FDT((fdt_property(fdt, "hcall-instructions", hypercall,
503 sizeof(hypercall))));
504 }
505 _FDT((fdt_end_node(fdt)));
506 }
507
9fdf0c29
DG
508 _FDT((fdt_end_node(fdt))); /* close root node */
509 _FDT((fdt_finish(fdt)));
510
a3467baa
DG
511 return fdt;
512}
513
03d196b7 514static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
26a8c353
AK
515 hwaddr size)
516{
517 uint32_t associativity[] = {
518 cpu_to_be32(0x4), /* length */
519 cpu_to_be32(0x0), cpu_to_be32(0x0),
c3b4f589 520 cpu_to_be32(0x0), cpu_to_be32(nodeid)
26a8c353
AK
521 };
522 char mem_name[32];
523 uint64_t mem_reg_property[2];
524 int off;
525
526 mem_reg_property[0] = cpu_to_be64(start);
527 mem_reg_property[1] = cpu_to_be64(size);
528
529 sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
530 off = fdt_add_subnode(fdt, 0, mem_name);
531 _FDT(off);
532 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
533 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
534 sizeof(mem_reg_property))));
535 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
536 sizeof(associativity))));
03d196b7 537 return off;
26a8c353
AK
538}
539
28e02042 540static int spapr_populate_memory(sPAPRMachineState *spapr, void *fdt)
7f763a5d 541{
fb164994 542 MachineState *machine = MACHINE(spapr);
7db8a127
AK
543 hwaddr mem_start, node_size;
544 int i, nb_nodes = nb_numa_nodes;
545 NodeInfo *nodes = numa_info;
546 NodeInfo ramnode;
547
548 /* No NUMA nodes, assume there is just one node with whole RAM */
549 if (!nb_numa_nodes) {
550 nb_nodes = 1;
fb164994 551 ramnode.node_mem = machine->ram_size;
7db8a127 552 nodes = &ramnode;
5fe269b1 553 }
7f763a5d 554
7db8a127
AK
555 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
556 if (!nodes[i].node_mem) {
557 continue;
558 }
fb164994 559 if (mem_start >= machine->ram_size) {
5fe269b1
PM
560 node_size = 0;
561 } else {
7db8a127 562 node_size = nodes[i].node_mem;
fb164994
DG
563 if (node_size > machine->ram_size - mem_start) {
564 node_size = machine->ram_size - mem_start;
5fe269b1
PM
565 }
566 }
7db8a127
AK
567 if (!mem_start) {
568 /* ppc_spapr_init() checks for rma_size <= node0_size already */
e8f986fc 569 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
7db8a127
AK
570 mem_start += spapr->rma_size;
571 node_size -= spapr->rma_size;
572 }
6010818c
AK
573 for ( ; node_size; ) {
574 hwaddr sizetmp = pow2floor(node_size);
575
576 /* mem_start != 0 here */
577 if (ctzl(mem_start) < ctzl(sizetmp)) {
578 sizetmp = 1ULL << ctzl(mem_start);
579 }
580
581 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
582 node_size -= sizetmp;
583 mem_start += sizetmp;
584 }
7f763a5d
DG
585 }
586
587 return 0;
588}
589
0da6f3fe
BR
590static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
591 sPAPRMachineState *spapr)
592{
593 PowerPCCPU *cpu = POWERPC_CPU(cs);
594 CPUPPCState *env = &cpu->env;
595 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
596 int index = ppc_get_vcpu_dt_id(cpu);
597 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
598 0xffffffff, 0xffffffff};
599 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq() : TIMEBASE_FREQ;
600 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
601 uint32_t page_sizes_prop[64];
602 size_t page_sizes_prop_size;
22419c2a 603 uint32_t vcpus_per_socket = smp_threads * smp_cores;
0da6f3fe
BR
604 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
605
90da0d5a
BH
606 /* Note: we keep CI large pages off for now because a 64K capable guest
607 * provisioned with large pages might otherwise try to map a qemu
608 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
609 * even if that qemu runs on a 4k host.
610 *
611 * We can later add this bit back when we are confident this is not
612 * an issue (!HV KVM or 64K host)
613 */
614 uint8_t pa_features_206[] = { 6, 0,
615 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
616 uint8_t pa_features_207[] = { 24, 0,
617 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
618 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
619 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
620 0x80, 0x00, 0x80, 0x00, 0x80, 0x00 };
621 uint8_t *pa_features;
622 size_t pa_size;
623
0da6f3fe
BR
624 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
625 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
626
627 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
628 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
629 env->dcache_line_size)));
630 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
631 env->dcache_line_size)));
632 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
633 env->icache_line_size)));
634 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
635 env->icache_line_size)));
636
637 if (pcc->l1_dcache_size) {
638 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
639 pcc->l1_dcache_size)));
640 } else {
641 fprintf(stderr, "Warning: Unknown L1 dcache size for cpu\n");
642 }
643 if (pcc->l1_icache_size) {
644 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
645 pcc->l1_icache_size)));
646 } else {
647 fprintf(stderr, "Warning: Unknown L1 icache size for cpu\n");
648 }
649
650 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
651 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
fd5da5c4 652 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", env->slb_nr)));
0da6f3fe
BR
653 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", env->slb_nr)));
654 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
655 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
656
657 if (env->spr_cb[SPR_PURR].oea_read) {
658 _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
659 }
660
661 if (env->mmu_model & POWERPC_MMU_1TSEG) {
662 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
663 segs, sizeof(segs))));
664 }
665
666 /* Advertise VMX/VSX (vector extensions) if available
667 * 0 / no property == no vector extensions
668 * 1 == VMX / Altivec available
669 * 2 == VSX available */
670 if (env->insns_flags & PPC_ALTIVEC) {
671 uint32_t vmx = (env->insns_flags2 & PPC2_VSX) ? 2 : 1;
672
673 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", vmx)));
674 }
675
676 /* Advertise DFP (Decimal Floating Point) if available
677 * 0 / no property == no DFP
678 * 1 == DFP available */
679 if (env->insns_flags2 & PPC2_DFP) {
680 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
681 }
682
683 page_sizes_prop_size = create_page_sizes_prop(env, page_sizes_prop,
684 sizeof(page_sizes_prop));
685 if (page_sizes_prop_size) {
686 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
687 page_sizes_prop, page_sizes_prop_size)));
688 }
689
90da0d5a
BH
690 /* Do the ibm,pa-features property, adjust it for ci-large-pages */
691 if (env->mmu_model == POWERPC_MMU_2_06) {
692 pa_features = pa_features_206;
693 pa_size = sizeof(pa_features_206);
694 } else /* env->mmu_model == POWERPC_MMU_2_07 */ {
695 pa_features = pa_features_207;
696 pa_size = sizeof(pa_features_207);
697 }
698 if (env->ci_large_pages) {
699 pa_features[3] |= 0x20;
700 }
701 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
702
0da6f3fe 703 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
22419c2a 704 cs->cpu_index / vcpus_per_socket)));
0da6f3fe
BR
705
706 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
707 pft_size_prop, sizeof(pft_size_prop))));
708
709 _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cs));
710
711 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu,
712 ppc_get_compat_smt_threads(cpu)));
713}
714
715static void spapr_populate_cpus_dt_node(void *fdt, sPAPRMachineState *spapr)
716{
717 CPUState *cs;
718 int cpus_offset;
719 char *nodename;
720 int smt = kvmppc_smt_threads();
721
722 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
723 _FDT(cpus_offset);
724 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
725 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
726
727 /*
728 * We walk the CPUs in reverse order to ensure that CPU DT nodes
729 * created by fdt_add_subnode() end up in the right order in FDT
730 * for the guest kernel the enumerate the CPUs correctly.
731 */
732 CPU_FOREACH_REVERSE(cs) {
733 PowerPCCPU *cpu = POWERPC_CPU(cs);
734 int index = ppc_get_vcpu_dt_id(cpu);
735 DeviceClass *dc = DEVICE_GET_CLASS(cs);
736 int offset;
737
738 if ((index % smt) != 0) {
739 continue;
740 }
741
742 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
743 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
744 g_free(nodename);
745 _FDT(offset);
746 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
747 }
748
749}
750
03d196b7
BR
751/*
752 * Adds ibm,dynamic-reconfiguration-memory node.
753 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
754 * of this device tree node.
755 */
756static int spapr_populate_drconf_memory(sPAPRMachineState *spapr, void *fdt)
757{
758 MachineState *machine = MACHINE(spapr);
759 int ret, i, offset;
760 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
761 uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
e8f986fc 762 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
03d196b7 763 uint32_t *int_buf, *cur_index, buf_len;
6663864e 764 int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
03d196b7 765
16c25aef
BR
766 /*
767 * Don't create the node if there are no DR LMBs.
768 */
769 if (!nr_lmbs) {
770 return 0;
771 }
772
ef001f06
TH
773 /*
774 * Allocate enough buffer size to fit in ibm,dynamic-memory
775 * or ibm,associativity-lookup-arrays
776 */
777 buf_len = MAX(nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1, nr_nodes * 4 + 2)
778 * sizeof(uint32_t);
03d196b7
BR
779 cur_index = int_buf = g_malloc0(buf_len);
780
781 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
782
783 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
784 sizeof(prop_lmb_size));
785 if (ret < 0) {
786 goto out;
787 }
788
789 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
790 if (ret < 0) {
791 goto out;
792 }
793
794 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
795 if (ret < 0) {
796 goto out;
797 }
798
799 /* ibm,dynamic-memory */
800 int_buf[0] = cpu_to_be32(nr_lmbs);
801 cur_index++;
802 for (i = 0; i < nr_lmbs; i++) {
803 sPAPRDRConnector *drc;
804 sPAPRDRConnectorClass *drck;
e8f986fc 805 uint64_t addr = i * lmb_size + spapr->hotplug_memory.base;;
03d196b7
BR
806 uint32_t *dynamic_memory = cur_index;
807
03d196b7
BR
808 drc = spapr_dr_connector_by_id(SPAPR_DR_CONNECTOR_TYPE_LMB,
809 addr/lmb_size);
810 g_assert(drc);
811 drck = SPAPR_DR_CONNECTOR_GET_CLASS(drc);
812
813 dynamic_memory[0] = cpu_to_be32(addr >> 32);
814 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
815 dynamic_memory[2] = cpu_to_be32(drck->get_index(drc));
816 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
817 dynamic_memory[4] = cpu_to_be32(numa_get_node(addr, NULL));
818 if (addr < machine->ram_size ||
819 memory_region_present(get_system_memory(), addr)) {
820 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
821 } else {
822 dynamic_memory[5] = cpu_to_be32(0);
823 }
824
825 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
826 }
827 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
828 if (ret < 0) {
829 goto out;
830 }
831
832 /* ibm,associativity-lookup-arrays */
833 cur_index = int_buf;
6663864e 834 int_buf[0] = cpu_to_be32(nr_nodes);
03d196b7
BR
835 int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
836 cur_index += 2;
6663864e 837 for (i = 0; i < nr_nodes; i++) {
03d196b7
BR
838 uint32_t associativity[] = {
839 cpu_to_be32(0x0),
840 cpu_to_be32(0x0),
841 cpu_to_be32(0x0),
842 cpu_to_be32(i)
843 };
844 memcpy(cur_index, associativity, sizeof(associativity));
845 cur_index += 4;
846 }
847 ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
848 (cur_index - int_buf) * sizeof(uint32_t));
849out:
850 g_free(int_buf);
851 return ret;
852}
853
854int spapr_h_cas_compose_response(sPAPRMachineState *spapr,
855 target_ulong addr, target_ulong size,
856 bool cpu_update, bool memory_update)
857{
858 void *fdt, *fdt_skel;
859 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
860 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(qdev_get_machine());
861
862 size -= sizeof(hdr);
863
864 /* Create sceleton */
865 fdt_skel = g_malloc0(size);
866 _FDT((fdt_create(fdt_skel, size)));
867 _FDT((fdt_begin_node(fdt_skel, "")));
868 _FDT((fdt_end_node(fdt_skel)));
869 _FDT((fdt_finish(fdt_skel)));
870 fdt = g_malloc0(size);
871 _FDT((fdt_open_into(fdt_skel, fdt, size)));
872 g_free(fdt_skel);
873
874 /* Fixup cpu nodes */
875 if (cpu_update) {
876 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
877 }
878
16c25aef 879 /* Generate ibm,dynamic-reconfiguration-memory node if required */
03d196b7
BR
880 if (memory_update && smc->dr_lmb_enabled) {
881 _FDT((spapr_populate_drconf_memory(spapr, fdt)));
03d196b7
BR
882 }
883
884 /* Pack resulting tree */
885 _FDT((fdt_pack(fdt)));
886
887 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
888 trace_spapr_cas_failed(size);
889 return -1;
890 }
891
892 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
893 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
894 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
895 g_free(fdt);
896
897 return 0;
898}
899
28e02042 900static void spapr_finalize_fdt(sPAPRMachineState *spapr,
a8170e5e
AK
901 hwaddr fdt_addr,
902 hwaddr rtas_addr,
903 hwaddr rtas_size)
a3467baa 904{
5b2128d2 905 MachineState *machine = MACHINE(qdev_get_machine());
c20d332a 906 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
5b2128d2 907 const char *boot_device = machine->boot_order;
71461b0f
AK
908 int ret, i;
909 size_t cb = 0;
910 char *bootlist;
a3467baa 911 void *fdt;
3384f95c 912 sPAPRPHBState *phb;
a3467baa 913
7267c094 914 fdt = g_malloc(FDT_MAX_SIZE);
a3467baa
DG
915
916 /* open out the base tree into a temp buffer for the final tweaks */
917 _FDT((fdt_open_into(spapr->fdt_skel, fdt, FDT_MAX_SIZE)));
4040ab72 918
e8f986fc
BR
919 ret = spapr_populate_memory(spapr, fdt);
920 if (ret < 0) {
921 fprintf(stderr, "couldn't setup memory nodes in fdt\n");
922 exit(1);
7f763a5d
DG
923 }
924
4040ab72
DG
925 ret = spapr_populate_vdevice(spapr->vio_bus, fdt);
926 if (ret < 0) {
927 fprintf(stderr, "couldn't setup vio devices in fdt\n");
928 exit(1);
929 }
930
4d9392be
TH
931 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
932 ret = spapr_rng_populate_dt(fdt);
933 if (ret < 0) {
934 fprintf(stderr, "could not set up rng device in the fdt\n");
935 exit(1);
936 }
937 }
938
3384f95c 939 QLIST_FOREACH(phb, &spapr->phbs, list) {
e0fdbd7c 940 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
3384f95c
DG
941 }
942
943 if (ret < 0) {
944 fprintf(stderr, "couldn't setup PCI devices in fdt\n");
945 exit(1);
946 }
947
39ac8455
DG
948 /* RTAS */
949 ret = spapr_rtas_device_tree_setup(fdt, rtas_addr, rtas_size);
950 if (ret < 0) {
951 fprintf(stderr, "Couldn't set up RTAS device tree properties\n");
952 }
953
0da6f3fe
BR
954 /* cpus */
955 spapr_populate_cpus_dt_node(fdt, spapr);
6e806cc3 956
71461b0f
AK
957 bootlist = get_boot_devices_list(&cb, true);
958 if (cb && bootlist) {
959 int offset = fdt_path_offset(fdt, "/chosen");
960 if (offset < 0) {
961 exit(1);
962 }
963 for (i = 0; i < cb; i++) {
964 if (bootlist[i] == '\n') {
965 bootlist[i] = ' ';
966 }
967
968 }
969 ret = fdt_setprop_string(fdt, offset, "qemu,boot-list", bootlist);
970 }
971
5b2128d2
AG
972 if (boot_device && strlen(boot_device)) {
973 int offset = fdt_path_offset(fdt, "/chosen");
974
975 if (offset < 0) {
976 exit(1);
977 }
978 fdt_setprop_string(fdt, offset, "qemu,boot-device", boot_device);
979 }
980
3fc5acde 981 if (!spapr->has_graphics) {
f28359d8
LZ
982 spapr_populate_chosen_stdout(fdt, spapr->vio_bus);
983 }
68f3a94c 984
c20d332a
BR
985 if (smc->dr_lmb_enabled) {
986 _FDT(spapr_drc_populate_dt(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
987 }
988
4040ab72
DG
989 _FDT((fdt_pack(fdt)));
990
4d8d5467 991 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
730fce59
TH
992 error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
993 fdt_totalsize(fdt), FDT_MAX_SIZE);
4d8d5467
BH
994 exit(1);
995 }
996
ad440b4a 997 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
a3467baa 998 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
9fdf0c29 999
a21a7a70 1000 g_free(bootlist);
7267c094 1001 g_free(fdt);
9fdf0c29
DG
1002}
1003
1004static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1005{
1006 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
1007}
1008
1b14670a 1009static void emulate_spapr_hypercall(PowerPCCPU *cpu)
9fdf0c29 1010{
1b14670a
AF
1011 CPUPPCState *env = &cpu->env;
1012
efcb9383
DG
1013 if (msr_pr) {
1014 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1015 env->gpr[3] = H_PRIVILEGE;
1016 } else {
aa100fa4 1017 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 1018 }
9fdf0c29
DG
1019}
1020
e6b8fd24
SMJ
1021#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1022#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1023#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1024#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1025#define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1026
715c5407
DG
1027/*
1028 * Get the fd to access the kernel htab, re-opening it if necessary
1029 */
1030static int get_htab_fd(sPAPRMachineState *spapr)
1031{
1032 if (spapr->htab_fd >= 0) {
1033 return spapr->htab_fd;
1034 }
1035
1036 spapr->htab_fd = kvmppc_get_htab_fd(false);
1037 if (spapr->htab_fd < 0) {
1038 error_report("Unable to open fd for reading hash table from KVM: %s",
1039 strerror(errno));
1040 }
1041
1042 return spapr->htab_fd;
1043}
1044
1045static void close_htab_fd(sPAPRMachineState *spapr)
1046{
1047 if (spapr->htab_fd >= 0) {
1048 close(spapr->htab_fd);
1049 }
1050 spapr->htab_fd = -1;
1051}
1052
8dfe8e7f
DG
1053static int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
1054{
1055 int shift;
1056
1057 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1058 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1059 * that's much more than is needed for Linux guests */
1060 shift = ctz64(pow2ceil(ramsize)) - 7;
1061 shift = MAX(shift, 18); /* Minimum architected size */
1062 shift = MIN(shift, 46); /* Maximum architected size */
1063 return shift;
1064}
1065
c5f54f3e
DG
1066static void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
1067 Error **errp)
7f763a5d 1068{
c5f54f3e
DG
1069 long rc;
1070
1071 /* Clean up any HPT info from a previous boot */
1072 g_free(spapr->htab);
1073 spapr->htab = NULL;
1074 spapr->htab_shift = 0;
1075 close_htab_fd(spapr);
1076
1077 rc = kvmppc_reset_htab(shift);
1078 if (rc < 0) {
1079 /* kernel-side HPT needed, but couldn't allocate one */
1080 error_setg_errno(errp, errno,
1081 "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1082 shift);
1083 /* This is almost certainly fatal, but if the caller really
1084 * wants to carry on with shift == 0, it's welcome to try */
1085 } else if (rc > 0) {
1086 /* kernel-side HPT allocated */
1087 if (rc != shift) {
1088 error_setg(errp,
1089 "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1090 shift, rc);
7735feda
BR
1091 }
1092
7f763a5d 1093 spapr->htab_shift = shift;
7c43bca0 1094 kvmppc_kern_htab = true;
b817772a 1095 } else {
c5f54f3e
DG
1096 /* kernel-side HPT not needed, allocate in userspace instead */
1097 size_t size = 1ULL << shift;
1098 int i;
b817772a 1099
c5f54f3e
DG
1100 spapr->htab = qemu_memalign(size, size);
1101 if (!spapr->htab) {
1102 error_setg_errno(errp, errno,
1103 "Could not allocate HPT of order %d", shift);
1104 return;
7735feda
BR
1105 }
1106
c5f54f3e
DG
1107 memset(spapr->htab, 0, size);
1108 spapr->htab_shift = shift;
1109 kvmppc_kern_htab = false;
e6b8fd24 1110
c5f54f3e
DG
1111 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1112 DIRTY_HPTE(HPTE(spapr->htab, i));
e6b8fd24 1113 }
7f763a5d 1114 }
9fdf0c29
DG
1115}
1116
9e3f9733
AG
1117static int find_unknown_sysbus_device(SysBusDevice *sbdev, void *opaque)
1118{
1119 bool matched = false;
1120
1121 if (object_dynamic_cast(OBJECT(sbdev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
1122 matched = true;
1123 }
1124
1125 if (!matched) {
1126 error_report("Device %s is not supported by this machine yet.",
1127 qdev_fw_name(DEVICE(sbdev)));
1128 exit(1);
1129 }
1130
1131 return 0;
1132}
1133
c8787ad4 1134static void ppc_spapr_reset(void)
a3467baa 1135{
c5f54f3e
DG
1136 MachineState *machine = MACHINE(qdev_get_machine());
1137 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
182735ef 1138 PowerPCCPU *first_ppc_cpu;
b7d1f77a 1139 uint32_t rtas_limit;
259186a7 1140
9e3f9733
AG
1141 /* Check for unknown sysbus devices */
1142 foreach_dynamic_sysbus_device(find_unknown_sysbus_device, NULL);
1143
c5f54f3e
DG
1144 /* Allocate and/or reset the hash page table */
1145 spapr_reallocate_hpt(spapr,
1146 spapr_hpt_shift_for_ramsize(machine->maxram_size),
1147 &error_fatal);
1148
1149 /* Update the RMA size if necessary */
1150 if (spapr->vrma_adjust) {
1151 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(),
1152 spapr->htab_shift);
1153 }
a3467baa 1154
c8787ad4 1155 qemu_devices_reset();
a3467baa 1156
b7d1f77a
BH
1157 /*
1158 * We place the device tree and RTAS just below either the top of the RMA,
1159 * or just below 2GB, whichever is lowere, so that it can be
1160 * processed with 32-bit real mode code if necessary
1161 */
1162 rtas_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR);
1163 spapr->rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1164 spapr->fdt_addr = spapr->rtas_addr - FDT_MAX_SIZE;
1165
a3467baa
DG
1166 /* Load the fdt */
1167 spapr_finalize_fdt(spapr, spapr->fdt_addr, spapr->rtas_addr,
1168 spapr->rtas_size);
1169
b7d1f77a
BH
1170 /* Copy RTAS over */
1171 cpu_physical_memory_write(spapr->rtas_addr, spapr->rtas_blob,
1172 spapr->rtas_size);
1173
a3467baa 1174 /* Set up the entry state */
182735ef
AF
1175 first_ppc_cpu = POWERPC_CPU(first_cpu);
1176 first_ppc_cpu->env.gpr[3] = spapr->fdt_addr;
1177 first_ppc_cpu->env.gpr[5] = 0;
1178 first_cpu->halted = 0;
1b718907 1179 first_ppc_cpu->env.nip = SPAPR_ENTRY_POINT;
a3467baa
DG
1180
1181}
1182
1bba0dc9
AF
1183static void spapr_cpu_reset(void *opaque)
1184{
28e02042 1185 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
5b2038e0 1186 PowerPCCPU *cpu = opaque;
259186a7 1187 CPUState *cs = CPU(cpu);
048706d9 1188 CPUPPCState *env = &cpu->env;
1bba0dc9 1189
259186a7 1190 cpu_reset(cs);
048706d9
DG
1191
1192 /* All CPUs start halted. CPU0 is unhalted from the machine level
1193 * reset code and the rest are explicitly started up by the guest
1194 * using an RTAS call */
259186a7 1195 cs->halted = 1;
048706d9
DG
1196
1197 env->spr[SPR_HIOR] = 0;
7f763a5d 1198
4be21d56 1199 env->external_htab = (uint8_t *)spapr->htab;
7f763a5d 1200 env->htab_base = -1;
f3c75d42
AK
1201 /*
1202 * htab_mask is the mask used to normalize hash value to PTEG index.
1203 * htab_shift is log2 of hash table size.
1204 * We have 8 hpte per group, and each hpte is 16 bytes.
1205 * ie have 128 bytes per hpte entry.
1206 */
28e02042 1207 env->htab_mask = (1ULL << (spapr->htab_shift - 7)) - 1;
ec4936e1 1208 env->spr[SPR_SDR1] = (target_ulong)(uintptr_t)spapr->htab |
7f763a5d 1209 (spapr->htab_shift - 18);
1bba0dc9
AF
1210}
1211
28e02042 1212static void spapr_create_nvram(sPAPRMachineState *spapr)
639e8102 1213{
2ff3de68 1214 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 1215 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 1216
3978b863 1217 if (dinfo) {
6231a6da
MA
1218 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1219 &error_fatal);
639e8102
DG
1220 }
1221
1222 qdev_init_nofail(dev);
1223
1224 spapr->nvram = (struct sPAPRNVRAM *)dev;
1225}
1226
28e02042 1227static void spapr_rtc_create(sPAPRMachineState *spapr)
28df36a1
DG
1228{
1229 DeviceState *dev = qdev_create(NULL, TYPE_SPAPR_RTC);
1230
1231 qdev_init_nofail(dev);
1232 spapr->rtc = dev;
74e5ae28
DG
1233
1234 object_property_add_alias(qdev_get_machine(), "rtc-time",
1235 OBJECT(spapr->rtc), "date", NULL);
28df36a1
DG
1236}
1237
8c57b867 1238/* Returns whether we want to use VGA or not */
14c6a894 1239static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
f28359d8 1240{
8c57b867 1241 switch (vga_interface_type) {
8c57b867 1242 case VGA_NONE:
7effdaa3
MW
1243 return false;
1244 case VGA_DEVICE:
1245 return true;
1ddcae82 1246 case VGA_STD:
b798c190 1247 case VGA_VIRTIO:
1ddcae82 1248 return pci_vga_init(pci_bus) != NULL;
8c57b867 1249 default:
14c6a894
DG
1250 error_setg(errp,
1251 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1252 return false;
f28359d8 1253 }
f28359d8
LZ
1254}
1255
880ae7de
DG
1256static int spapr_post_load(void *opaque, int version_id)
1257{
28e02042 1258 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
880ae7de
DG
1259 int err = 0;
1260
631b22ea 1261 /* In earlier versions, there was no separate qdev for the PAPR
880ae7de
DG
1262 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1263 * So when migrating from those versions, poke the incoming offset
1264 * value into the RTC device */
1265 if (version_id < 3) {
1266 err = spapr_rtc_import_offset(spapr->rtc, spapr->rtc_offset);
1267 }
1268
1269 return err;
1270}
1271
1272static bool version_before_3(void *opaque, int version_id)
1273{
1274 return version_id < 3;
1275}
1276
4be21d56
DG
1277static const VMStateDescription vmstate_spapr = {
1278 .name = "spapr",
880ae7de 1279 .version_id = 3,
4be21d56 1280 .minimum_version_id = 1,
880ae7de 1281 .post_load = spapr_post_load,
3aff6c2f 1282 .fields = (VMStateField[]) {
880ae7de
DG
1283 /* used to be @next_irq */
1284 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
4be21d56
DG
1285
1286 /* RTC offset */
28e02042 1287 VMSTATE_UINT64_TEST(rtc_offset, sPAPRMachineState, version_before_3),
880ae7de 1288
28e02042 1289 VMSTATE_PPC_TIMEBASE_V(tb, sPAPRMachineState, 2),
4be21d56
DG
1290 VMSTATE_END_OF_LIST()
1291 },
1292};
1293
4be21d56
DG
1294static int htab_save_setup(QEMUFile *f, void *opaque)
1295{
28e02042 1296 sPAPRMachineState *spapr = opaque;
4be21d56 1297
4be21d56
DG
1298 /* "Iteration" header */
1299 qemu_put_be32(f, spapr->htab_shift);
1300
e68cb8b4
AK
1301 if (spapr->htab) {
1302 spapr->htab_save_index = 0;
1303 spapr->htab_first_pass = true;
1304 } else {
1305 assert(kvm_enabled());
e68cb8b4
AK
1306 }
1307
1308
4be21d56
DG
1309 return 0;
1310}
1311
28e02042 1312static void htab_save_first_pass(QEMUFile *f, sPAPRMachineState *spapr,
4be21d56
DG
1313 int64_t max_ns)
1314{
1315 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1316 int index = spapr->htab_save_index;
bc72ad67 1317 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1318
1319 assert(spapr->htab_first_pass);
1320
1321 do {
1322 int chunkstart;
1323
1324 /* Consume invalid HPTEs */
1325 while ((index < htabslots)
1326 && !HPTE_VALID(HPTE(spapr->htab, index))) {
1327 index++;
1328 CLEAN_HPTE(HPTE(spapr->htab, index));
1329 }
1330
1331 /* Consume valid HPTEs */
1332 chunkstart = index;
338c25b6 1333 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
1334 && HPTE_VALID(HPTE(spapr->htab, index))) {
1335 index++;
1336 CLEAN_HPTE(HPTE(spapr->htab, index));
1337 }
1338
1339 if (index > chunkstart) {
1340 int n_valid = index - chunkstart;
1341
1342 qemu_put_be32(f, chunkstart);
1343 qemu_put_be16(f, n_valid);
1344 qemu_put_be16(f, 0);
1345 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1346 HASH_PTE_SIZE_64 * n_valid);
1347
bc72ad67 1348 if ((qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1349 break;
1350 }
1351 }
1352 } while ((index < htabslots) && !qemu_file_rate_limit(f));
1353
1354 if (index >= htabslots) {
1355 assert(index == htabslots);
1356 index = 0;
1357 spapr->htab_first_pass = false;
1358 }
1359 spapr->htab_save_index = index;
1360}
1361
28e02042 1362static int htab_save_later_pass(QEMUFile *f, sPAPRMachineState *spapr,
e68cb8b4 1363 int64_t max_ns)
4be21d56
DG
1364{
1365 bool final = max_ns < 0;
1366 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1367 int examined = 0, sent = 0;
1368 int index = spapr->htab_save_index;
bc72ad67 1369 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1370
1371 assert(!spapr->htab_first_pass);
1372
1373 do {
1374 int chunkstart, invalidstart;
1375
1376 /* Consume non-dirty HPTEs */
1377 while ((index < htabslots)
1378 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
1379 index++;
1380 examined++;
1381 }
1382
1383 chunkstart = index;
1384 /* Consume valid dirty HPTEs */
338c25b6 1385 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
1386 && HPTE_DIRTY(HPTE(spapr->htab, index))
1387 && HPTE_VALID(HPTE(spapr->htab, index))) {
1388 CLEAN_HPTE(HPTE(spapr->htab, index));
1389 index++;
1390 examined++;
1391 }
1392
1393 invalidstart = index;
1394 /* Consume invalid dirty HPTEs */
338c25b6 1395 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
4be21d56
DG
1396 && HPTE_DIRTY(HPTE(spapr->htab, index))
1397 && !HPTE_VALID(HPTE(spapr->htab, index))) {
1398 CLEAN_HPTE(HPTE(spapr->htab, index));
1399 index++;
1400 examined++;
1401 }
1402
1403 if (index > chunkstart) {
1404 int n_valid = invalidstart - chunkstart;
1405 int n_invalid = index - invalidstart;
1406
1407 qemu_put_be32(f, chunkstart);
1408 qemu_put_be16(f, n_valid);
1409 qemu_put_be16(f, n_invalid);
1410 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1411 HASH_PTE_SIZE_64 * n_valid);
1412 sent += index - chunkstart;
1413
bc72ad67 1414 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1415 break;
1416 }
1417 }
1418
1419 if (examined >= htabslots) {
1420 break;
1421 }
1422
1423 if (index >= htabslots) {
1424 assert(index == htabslots);
1425 index = 0;
1426 }
1427 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
1428
1429 if (index >= htabslots) {
1430 assert(index == htabslots);
1431 index = 0;
1432 }
1433
1434 spapr->htab_save_index = index;
1435
e68cb8b4 1436 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
1437}
1438
e68cb8b4
AK
1439#define MAX_ITERATION_NS 5000000 /* 5 ms */
1440#define MAX_KVM_BUF_SIZE 2048
1441
4be21d56
DG
1442static int htab_save_iterate(QEMUFile *f, void *opaque)
1443{
28e02042 1444 sPAPRMachineState *spapr = opaque;
715c5407 1445 int fd;
e68cb8b4 1446 int rc = 0;
4be21d56
DG
1447
1448 /* Iteration header */
1449 qemu_put_be32(f, 0);
1450
e68cb8b4
AK
1451 if (!spapr->htab) {
1452 assert(kvm_enabled());
1453
715c5407
DG
1454 fd = get_htab_fd(spapr);
1455 if (fd < 0) {
1456 return fd;
01a57972
SMJ
1457 }
1458
715c5407 1459 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
e68cb8b4
AK
1460 if (rc < 0) {
1461 return rc;
1462 }
1463 } else if (spapr->htab_first_pass) {
4be21d56
DG
1464 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
1465 } else {
e68cb8b4 1466 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
1467 }
1468
1469 /* End marker */
1470 qemu_put_be32(f, 0);
1471 qemu_put_be16(f, 0);
1472 qemu_put_be16(f, 0);
1473
e68cb8b4 1474 return rc;
4be21d56
DG
1475}
1476
1477static int htab_save_complete(QEMUFile *f, void *opaque)
1478{
28e02042 1479 sPAPRMachineState *spapr = opaque;
715c5407 1480 int fd;
4be21d56
DG
1481
1482 /* Iteration header */
1483 qemu_put_be32(f, 0);
1484
e68cb8b4
AK
1485 if (!spapr->htab) {
1486 int rc;
1487
1488 assert(kvm_enabled());
1489
715c5407
DG
1490 fd = get_htab_fd(spapr);
1491 if (fd < 0) {
1492 return fd;
01a57972
SMJ
1493 }
1494
715c5407 1495 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
e68cb8b4
AK
1496 if (rc < 0) {
1497 return rc;
1498 }
715c5407 1499 close_htab_fd(spapr);
e68cb8b4
AK
1500 } else {
1501 htab_save_later_pass(f, spapr, -1);
1502 }
4be21d56
DG
1503
1504 /* End marker */
1505 qemu_put_be32(f, 0);
1506 qemu_put_be16(f, 0);
1507 qemu_put_be16(f, 0);
1508
1509 return 0;
1510}
1511
1512static int htab_load(QEMUFile *f, void *opaque, int version_id)
1513{
28e02042 1514 sPAPRMachineState *spapr = opaque;
4be21d56 1515 uint32_t section_hdr;
e68cb8b4 1516 int fd = -1;
4be21d56
DG
1517
1518 if (version_id < 1 || version_id > 1) {
98a5d100 1519 error_report("htab_load() bad version");
4be21d56
DG
1520 return -EINVAL;
1521 }
1522
1523 section_hdr = qemu_get_be32(f);
1524
1525 if (section_hdr) {
c5f54f3e
DG
1526 Error *local_err;
1527
1528 /* First section gives the htab size */
1529 spapr_reallocate_hpt(spapr, section_hdr, &local_err);
1530 if (local_err) {
1531 error_report_err(local_err);
4be21d56
DG
1532 return -EINVAL;
1533 }
1534 return 0;
1535 }
1536
e68cb8b4
AK
1537 if (!spapr->htab) {
1538 assert(kvm_enabled());
1539
1540 fd = kvmppc_get_htab_fd(true);
1541 if (fd < 0) {
98a5d100
DG
1542 error_report("Unable to open fd to restore KVM hash table: %s",
1543 strerror(errno));
e68cb8b4
AK
1544 }
1545 }
1546
4be21d56
DG
1547 while (true) {
1548 uint32_t index;
1549 uint16_t n_valid, n_invalid;
1550
1551 index = qemu_get_be32(f);
1552 n_valid = qemu_get_be16(f);
1553 n_invalid = qemu_get_be16(f);
1554
1555 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
1556 /* End of Stream */
1557 break;
1558 }
1559
e68cb8b4 1560 if ((index + n_valid + n_invalid) >
4be21d56
DG
1561 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
1562 /* Bad index in stream */
98a5d100
DG
1563 error_report(
1564 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
1565 index, n_valid, n_invalid, spapr->htab_shift);
4be21d56
DG
1566 return -EINVAL;
1567 }
1568
e68cb8b4
AK
1569 if (spapr->htab) {
1570 if (n_valid) {
1571 qemu_get_buffer(f, HPTE(spapr->htab, index),
1572 HASH_PTE_SIZE_64 * n_valid);
1573 }
1574 if (n_invalid) {
1575 memset(HPTE(spapr->htab, index + n_valid), 0,
1576 HASH_PTE_SIZE_64 * n_invalid);
1577 }
1578 } else {
1579 int rc;
1580
1581 assert(fd >= 0);
1582
1583 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
1584 if (rc < 0) {
1585 return rc;
1586 }
4be21d56
DG
1587 }
1588 }
1589
e68cb8b4
AK
1590 if (!spapr->htab) {
1591 assert(fd >= 0);
1592 close(fd);
1593 }
1594
4be21d56
DG
1595 return 0;
1596}
1597
1598static SaveVMHandlers savevm_htab_handlers = {
1599 .save_live_setup = htab_save_setup,
1600 .save_live_iterate = htab_save_iterate,
a3e06c3d 1601 .save_live_complete_precopy = htab_save_complete,
4be21d56
DG
1602 .load_state = htab_load,
1603};
1604
5b2128d2
AG
1605static void spapr_boot_set(void *opaque, const char *boot_device,
1606 Error **errp)
1607{
1608 MachineState *machine = MACHINE(qdev_get_machine());
1609 machine->boot_order = g_strdup(boot_device);
1610}
1611
569f4967
DG
1612static void spapr_cpu_init(sPAPRMachineState *spapr, PowerPCCPU *cpu,
1613 Error **errp)
bab99ea0
BR
1614{
1615 CPUPPCState *env = &cpu->env;
1616
1617 /* Set time-base frequency to 512 MHz */
1618 cpu_ppc_tb_init(env, TIMEBASE_FREQ);
1619
1620 /* PAPR always has exception vectors in RAM not ROM. To ensure this,
1621 * MSR[IP] should never be set.
1622 */
1623 env->msr_mask &= ~(1 << 6);
1624
1625 /* Tell KVM that we're in PAPR mode */
1626 if (kvm_enabled()) {
1627 kvmppc_set_papr(cpu);
1628 }
1629
1630 if (cpu->max_compat) {
569f4967
DG
1631 Error *local_err = NULL;
1632
1633 ppc_set_compat(cpu, cpu->max_compat, &local_err);
1634 if (local_err) {
1635 error_propagate(errp, local_err);
1636 return;
1637 }
bab99ea0
BR
1638 }
1639
1640 xics_cpu_setup(spapr->icp, cpu);
1641
1642 qemu_register_reset(spapr_cpu_reset, cpu);
1643}
1644
224245bf
DG
1645/*
1646 * Reset routine for LMB DR devices.
1647 *
1648 * Unlike PCI DR devices, LMB DR devices explicitly register this reset
1649 * routine. Reset for PCI DR devices will be handled by PHB reset routine
1650 * when it walks all its children devices. LMB devices reset occurs
1651 * as part of spapr_ppc_reset().
1652 */
1653static void spapr_drc_reset(void *opaque)
1654{
1655 sPAPRDRConnector *drc = opaque;
1656 DeviceState *d = DEVICE(drc);
1657
1658 if (d) {
1659 device_reset(d);
1660 }
1661}
1662
1663static void spapr_create_lmb_dr_connectors(sPAPRMachineState *spapr)
1664{
1665 MachineState *machine = MACHINE(spapr);
1666 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
e8f986fc 1667 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
224245bf
DG
1668 int i;
1669
1670 for (i = 0; i < nr_lmbs; i++) {
1671 sPAPRDRConnector *drc;
1672 uint64_t addr;
1673
e8f986fc 1674 addr = i * lmb_size + spapr->hotplug_memory.base;
224245bf
DG
1675 drc = spapr_dr_connector_new(OBJECT(spapr), SPAPR_DR_CONNECTOR_TYPE_LMB,
1676 addr/lmb_size);
1677 qemu_register_reset(spapr_drc_reset, drc);
1678 }
1679}
1680
1681/*
1682 * If RAM size, maxmem size and individual node mem sizes aren't aligned
1683 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
1684 * since we can't support such unaligned sizes with DRCONF_MEMORY.
1685 */
7c150d6f 1686static void spapr_validate_node_memory(MachineState *machine, Error **errp)
224245bf
DG
1687{
1688 int i;
1689
7c150d6f
DG
1690 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
1691 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
1692 " is not aligned to %llu MiB",
1693 machine->ram_size,
1694 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
1695 return;
1696 }
1697
1698 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
1699 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
1700 " is not aligned to %llu MiB",
1701 machine->ram_size,
1702 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
1703 return;
224245bf
DG
1704 }
1705
1706 for (i = 0; i < nb_numa_nodes; i++) {
1707 if (numa_info[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
7c150d6f
DG
1708 error_setg(errp,
1709 "Node %d memory size 0x%" PRIx64
1710 " is not aligned to %llu MiB",
1711 i, numa_info[i].node_mem,
1712 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
1713 return;
224245bf
DG
1714 }
1715 }
1716}
1717
9fdf0c29 1718/* pSeries LPAR / sPAPR hardware init */
3ef96221 1719static void ppc_spapr_init(MachineState *machine)
9fdf0c29 1720{
28e02042 1721 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
224245bf 1722 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
3ef96221
MA
1723 const char *kernel_filename = machine->kernel_filename;
1724 const char *kernel_cmdline = machine->kernel_cmdline;
1725 const char *initrd_filename = machine->initrd_filename;
05769733 1726 PowerPCCPU *cpu;
8c9f64df 1727 PCIHostState *phb;
9fdf0c29 1728 int i;
890c2b77
AK
1729 MemoryRegion *sysmem = get_system_memory();
1730 MemoryRegion *ram = g_new(MemoryRegion, 1);
658fa66b
AK
1731 MemoryRegion *rma_region;
1732 void *rma = NULL;
a8170e5e 1733 hwaddr rma_alloc_size;
b082d65a 1734 hwaddr node0_size = spapr_node0_size();
4d8d5467
BH
1735 uint32_t initrd_base = 0;
1736 long kernel_size = 0, initrd_size = 0;
b7d1f77a 1737 long load_limit, fw_size;
16457e7f 1738 bool kernel_le = false;
39ac8455 1739 char *filename;
9fdf0c29 1740
0ee2c058
AK
1741 msi_supported = true;
1742
d43b45e2
DG
1743 QLIST_INIT(&spapr->phbs);
1744
9fdf0c29
DG
1745 cpu_ppc_hypercall = emulate_spapr_hypercall;
1746
354ac20a 1747 /* Allocate RMA if necessary */
658fa66b 1748 rma_alloc_size = kvmppc_alloc_rma(&rma);
354ac20a
DG
1749
1750 if (rma_alloc_size == -1) {
730fce59 1751 error_report("Unable to create RMA");
354ac20a
DG
1752 exit(1);
1753 }
7f763a5d 1754
c4177479 1755 if (rma_alloc_size && (rma_alloc_size < node0_size)) {
7f763a5d 1756 spapr->rma_size = rma_alloc_size;
354ac20a 1757 } else {
c4177479 1758 spapr->rma_size = node0_size;
7f763a5d
DG
1759
1760 /* With KVM, we don't actually know whether KVM supports an
1761 * unbounded RMA (PR KVM) or is limited by the hash table size
1762 * (HV KVM using VRMA), so we always assume the latter
1763 *
1764 * In that case, we also limit the initial allocations for RTAS
1765 * etc... to 256M since we have no way to know what the VRMA size
1766 * is going to be as it depends on the size of the hash table
1767 * isn't determined yet.
1768 */
1769 if (kvm_enabled()) {
1770 spapr->vrma_adjust = 1;
1771 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
1772 }
354ac20a
DG
1773 }
1774
c4177479 1775 if (spapr->rma_size > node0_size) {
d54e4d76
DG
1776 error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
1777 spapr->rma_size);
c4177479
AK
1778 exit(1);
1779 }
1780
b7d1f77a
BH
1781 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
1782 load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
9fdf0c29 1783
7b565160 1784 /* Set up Interrupt Controller before we create the VCPUs */
446f16a6 1785 spapr->icp = xics_system_init(machine,
9e734e3d 1786 DIV_ROUND_UP(max_cpus * kvmppc_smt_threads(),
f303f117 1787 smp_threads),
1e49182d 1788 XICS_IRQS, &error_fatal);
7b565160 1789
224245bf 1790 if (smc->dr_lmb_enabled) {
7c150d6f 1791 spapr_validate_node_memory(machine, &error_fatal);
224245bf
DG
1792 }
1793
9fdf0c29 1794 /* init CPUs */
19fb2c36
BR
1795 if (machine->cpu_model == NULL) {
1796 machine->cpu_model = kvm_enabled() ? "host" : "POWER7";
9fdf0c29
DG
1797 }
1798 for (i = 0; i < smp_cpus; i++) {
19fb2c36 1799 cpu = cpu_ppc_init(machine->cpu_model);
05769733 1800 if (cpu == NULL) {
569f4967 1801 error_report("Unable to find PowerPC CPU definition");
9fdf0c29
DG
1802 exit(1);
1803 }
569f4967 1804 spapr_cpu_init(spapr, cpu, &error_fatal);
9fdf0c29
DG
1805 }
1806
026bfd89
DG
1807 if (kvm_enabled()) {
1808 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
1809 kvmppc_enable_logical_ci_hcalls();
ef9971dd 1810 kvmppc_enable_set_mode_hcall();
026bfd89
DG
1811 }
1812
9fdf0c29 1813 /* allocate RAM */
f92f5da1 1814 memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
fb164994 1815 machine->ram_size);
f92f5da1 1816 memory_region_add_subregion(sysmem, 0, ram);
9fdf0c29 1817
658fa66b
AK
1818 if (rma_alloc_size && rma) {
1819 rma_region = g_new(MemoryRegion, 1);
1820 memory_region_init_ram_ptr(rma_region, NULL, "ppc_spapr.rma",
1821 rma_alloc_size, rma);
1822 vmstate_register_ram_global(rma_region);
1823 memory_region_add_subregion(sysmem, 0, rma_region);
1824 }
1825
4a1c9cf0
BR
1826 /* initialize hotplug memory address space */
1827 if (machine->ram_size < machine->maxram_size) {
1828 ram_addr_t hotplug_mem_size = machine->maxram_size - machine->ram_size;
1829
1830 if (machine->ram_slots > SPAPR_MAX_RAM_SLOTS) {
d54e4d76
DG
1831 error_report("Specified number of memory slots %"
1832 PRIu64" exceeds max supported %d",
19a35c9e 1833 machine->ram_slots, SPAPR_MAX_RAM_SLOTS);
d54e4d76 1834 exit(1);
4a1c9cf0
BR
1835 }
1836
1837 spapr->hotplug_memory.base = ROUND_UP(machine->ram_size,
1838 SPAPR_HOTPLUG_MEM_ALIGN);
1839 memory_region_init(&spapr->hotplug_memory.mr, OBJECT(spapr),
1840 "hotplug-memory", hotplug_mem_size);
1841 memory_region_add_subregion(sysmem, spapr->hotplug_memory.base,
1842 &spapr->hotplug_memory.mr);
1843 }
1844
224245bf
DG
1845 if (smc->dr_lmb_enabled) {
1846 spapr_create_lmb_dr_connectors(spapr);
1847 }
1848
39ac8455 1849 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
4c56440d 1850 if (!filename) {
730fce59 1851 error_report("Could not find LPAR rtas '%s'", "spapr-rtas.bin");
4c56440d
SW
1852 exit(1);
1853 }
b7d1f77a
BH
1854 spapr->rtas_size = get_image_size(filename);
1855 spapr->rtas_blob = g_malloc(spapr->rtas_size);
1856 if (load_image_size(filename, spapr->rtas_blob, spapr->rtas_size) < 0) {
730fce59 1857 error_report("Could not load LPAR rtas '%s'", filename);
39ac8455
DG
1858 exit(1);
1859 }
4d8d5467 1860 if (spapr->rtas_size > RTAS_MAX_SIZE) {
730fce59
TH
1861 error_report("RTAS too big ! 0x%zx bytes (max is 0x%x)",
1862 (size_t)spapr->rtas_size, RTAS_MAX_SIZE);
4d8d5467
BH
1863 exit(1);
1864 }
7267c094 1865 g_free(filename);
39ac8455 1866
74d042e5
DG
1867 /* Set up EPOW events infrastructure */
1868 spapr_events_init(spapr);
1869
12f42174 1870 /* Set up the RTC RTAS interfaces */
28df36a1 1871 spapr_rtc_create(spapr);
12f42174 1872
b5cec4c5 1873 /* Set up VIO bus */
4040ab72
DG
1874 spapr->vio_bus = spapr_vio_bus_init();
1875
277f9acf 1876 for (i = 0; i < MAX_SERIAL_PORTS; i++) {
4040ab72 1877 if (serial_hds[i]) {
d601fac4 1878 spapr_vty_create(spapr->vio_bus, serial_hds[i]);
4040ab72
DG
1879 }
1880 }
9fdf0c29 1881
639e8102
DG
1882 /* We always have at least the nvram device on VIO */
1883 spapr_create_nvram(spapr);
1884
3384f95c 1885 /* Set up PCI */
fa28f71b
AK
1886 spapr_pci_rtas_init();
1887
89dfd6e1 1888 phb = spapr_create_phb(spapr, 0);
3384f95c 1889
277f9acf 1890 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
1891 NICInfo *nd = &nd_table[i];
1892
1893 if (!nd->model) {
7267c094 1894 nd->model = g_strdup("ibmveth");
8d90ad90
DG
1895 }
1896
1897 if (strcmp(nd->model, "ibmveth") == 0) {
d601fac4 1898 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 1899 } else {
29b358f9 1900 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
1901 }
1902 }
1903
6e270446 1904 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 1905 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
1906 }
1907
f28359d8 1908 /* Graphics */
14c6a894 1909 if (spapr_vga_init(phb->bus, &error_fatal)) {
3fc5acde 1910 spapr->has_graphics = true;
c6e76503 1911 machine->usb |= defaults_enabled() && !machine->usb_disabled;
f28359d8
LZ
1912 }
1913
4ee9ced9 1914 if (machine->usb) {
57040d45
TH
1915 if (smc->use_ohci_by_default) {
1916 pci_create_simple(phb->bus, -1, "pci-ohci");
1917 } else {
1918 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
1919 }
c86580b8 1920
35139a59 1921 if (spapr->has_graphics) {
c86580b8
MA
1922 USBBus *usb_bus = usb_bus_find(-1);
1923
1924 usb_create_simple(usb_bus, "usb-kbd");
1925 usb_create_simple(usb_bus, "usb-mouse");
35139a59
DG
1926 }
1927 }
1928
7f763a5d 1929 if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
d54e4d76
DG
1930 error_report(
1931 "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
1932 MIN_RMA_SLOF);
4d8d5467
BH
1933 exit(1);
1934 }
1935
9fdf0c29
DG
1936 if (kernel_filename) {
1937 uint64_t lowaddr = 0;
1938
9fdf0c29 1939 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
4ecd4d16 1940 NULL, &lowaddr, NULL, 1, PPC_ELF_MACHINE, 0);
3b66da82 1941 if (kernel_size == ELF_LOAD_WRONG_ENDIAN) {
16457e7f
BH
1942 kernel_size = load_elf(kernel_filename,
1943 translate_kernel_address, NULL,
4ecd4d16 1944 NULL, &lowaddr, NULL, 0, PPC_ELF_MACHINE, 0);
16457e7f
BH
1945 kernel_le = kernel_size > 0;
1946 }
9fdf0c29 1947 if (kernel_size < 0) {
d54e4d76
DG
1948 error_report("error loading %s: %s",
1949 kernel_filename, load_elf_strerror(kernel_size));
9fdf0c29
DG
1950 exit(1);
1951 }
1952
1953 /* load initrd */
1954 if (initrd_filename) {
4d8d5467
BH
1955 /* Try to locate the initrd in the gap between the kernel
1956 * and the firmware. Add a bit of space just in case
1957 */
1958 initrd_base = (KERNEL_LOAD_ADDR + kernel_size + 0x1ffff) & ~0xffff;
9fdf0c29 1959 initrd_size = load_image_targphys(initrd_filename, initrd_base,
4d8d5467 1960 load_limit - initrd_base);
9fdf0c29 1961 if (initrd_size < 0) {
d54e4d76
DG
1962 error_report("could not load initial ram disk '%s'",
1963 initrd_filename);
9fdf0c29
DG
1964 exit(1);
1965 }
1966 } else {
1967 initrd_base = 0;
1968 initrd_size = 0;
1969 }
4d8d5467 1970 }
a3467baa 1971
8e7ea787
AF
1972 if (bios_name == NULL) {
1973 bios_name = FW_FILE_NAME;
1974 }
1975 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4c56440d 1976 if (!filename) {
68fea5a0 1977 error_report("Could not find LPAR firmware '%s'", bios_name);
4c56440d
SW
1978 exit(1);
1979 }
4d8d5467 1980 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
68fea5a0
TH
1981 if (fw_size <= 0) {
1982 error_report("Could not load LPAR firmware '%s'", filename);
4d8d5467
BH
1983 exit(1);
1984 }
1985 g_free(filename);
4d8d5467 1986
28e02042
DG
1987 /* FIXME: Should register things through the MachineState's qdev
1988 * interface, this is a legacy from the sPAPREnvironment structure
1989 * which predated MachineState but had a similar function */
4be21d56
DG
1990 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
1991 register_savevm_live(NULL, "spapr/htab", -1, 1,
1992 &savevm_htab_handlers, spapr);
1993
9fdf0c29 1994 /* Prepare the device tree */
3bbf37f2 1995 spapr->fdt_skel = spapr_create_fdt_skel(initrd_base, initrd_size,
16457e7f 1996 kernel_size, kernel_le,
31fe14d1
NF
1997 kernel_cmdline,
1998 spapr->check_exception_irq);
a3467baa 1999 assert(spapr->fdt_skel != NULL);
5b2128d2 2000
46503c2b
MR
2001 /* used by RTAS */
2002 QTAILQ_INIT(&spapr->ccs_list);
2003 qemu_register_reset(spapr_ccs_reset_hook, spapr);
2004
5b2128d2 2005 qemu_register_boot_set(spapr_boot_set, spapr);
9fdf0c29
DG
2006}
2007
135a129a
AK
2008static int spapr_kvm_type(const char *vm_type)
2009{
2010 if (!vm_type) {
2011 return 0;
2012 }
2013
2014 if (!strcmp(vm_type, "HV")) {
2015 return 1;
2016 }
2017
2018 if (!strcmp(vm_type, "PR")) {
2019 return 2;
2020 }
2021
2022 error_report("Unknown kvm-type specified '%s'", vm_type);
2023 exit(1);
2024}
2025
71461b0f 2026/*
627b84f4 2027 * Implementation of an interface to adjust firmware path
71461b0f
AK
2028 * for the bootindex property handling.
2029 */
2030static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
2031 DeviceState *dev)
2032{
2033#define CAST(type, obj, name) \
2034 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
2035 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
2036 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
2037
2038 if (d) {
2039 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
2040 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
2041 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
2042
2043 if (spapr) {
2044 /*
2045 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
2046 * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
2047 * in the top 16 bits of the 64-bit LUN
2048 */
2049 unsigned id = 0x8000 | (d->id << 8) | d->lun;
2050 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2051 (uint64_t)id << 48);
2052 } else if (virtio) {
2053 /*
2054 * We use SRP luns of the form 01000000 | (target << 8) | lun
2055 * in the top 32 bits of the 64-bit LUN
2056 * Note: the quote above is from SLOF and it is wrong,
2057 * the actual binding is:
2058 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
2059 */
2060 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
2061 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2062 (uint64_t)id << 32);
2063 } else if (usb) {
2064 /*
2065 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
2066 * in the top 32 bits of the 64-bit LUN
2067 */
2068 unsigned usb_port = atoi(usb->port->path);
2069 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
2070 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2071 (uint64_t)id << 32);
2072 }
2073 }
2074
2075 if (phb) {
2076 /* Replace "pci" with "pci@800000020000000" */
2077 return g_strdup_printf("pci@%"PRIX64, phb->buid);
2078 }
2079
2080 return NULL;
2081}
2082
23825581
EH
2083static char *spapr_get_kvm_type(Object *obj, Error **errp)
2084{
28e02042 2085 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2086
28e02042 2087 return g_strdup(spapr->kvm_type);
23825581
EH
2088}
2089
2090static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
2091{
28e02042 2092 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2093
28e02042
DG
2094 g_free(spapr->kvm_type);
2095 spapr->kvm_type = g_strdup(value);
23825581
EH
2096}
2097
2098static void spapr_machine_initfn(Object *obj)
2099{
715c5407
DG
2100 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2101
2102 spapr->htab_fd = -1;
23825581
EH
2103 object_property_add_str(obj, "kvm-type",
2104 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
49d2e648
MA
2105 object_property_set_description(obj, "kvm-type",
2106 "Specifies the KVM virtualization mode (HV, PR)",
2107 NULL);
23825581
EH
2108}
2109
87bbdd9c
DG
2110static void spapr_machine_finalizefn(Object *obj)
2111{
2112 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2113
2114 g_free(spapr->kvm_type);
2115}
2116
34316482
AK
2117static void ppc_cpu_do_nmi_on_cpu(void *arg)
2118{
2119 CPUState *cs = arg;
2120
2121 cpu_synchronize_state(cs);
2122 ppc_cpu_do_system_reset(cs);
2123}
2124
2125static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
2126{
2127 CPUState *cs;
2128
2129 CPU_FOREACH(cs) {
2130 async_run_on_cpu(cs, ppc_cpu_do_nmi_on_cpu, cs);
2131 }
2132}
2133
c20d332a
BR
2134static void spapr_add_lmbs(DeviceState *dev, uint64_t addr, uint64_t size,
2135 uint32_t node, Error **errp)
2136{
2137 sPAPRDRConnector *drc;
2138 sPAPRDRConnectorClass *drck;
2139 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
2140 int i, fdt_offset, fdt_size;
2141 void *fdt;
2142
2143 /*
2144 * Check for DRC connectors and send hotplug notification to the
2145 * guest only in case of hotplugged memory. This allows cold plugged
2146 * memory to be specified at boot time.
2147 */
2148 if (!dev->hotplugged) {
2149 return;
2150 }
2151
2152 for (i = 0; i < nr_lmbs; i++) {
2153 drc = spapr_dr_connector_by_id(SPAPR_DR_CONNECTOR_TYPE_LMB,
2154 addr/SPAPR_MEMORY_BLOCK_SIZE);
2155 g_assert(drc);
2156
2157 fdt = create_device_tree(&fdt_size);
2158 fdt_offset = spapr_populate_memory_node(fdt, node, addr,
2159 SPAPR_MEMORY_BLOCK_SIZE);
2160
2161 drck = SPAPR_DR_CONNECTOR_GET_CLASS(drc);
2162 drck->attach(drc, dev, fdt, fdt_offset, !dev->hotplugged, errp);
c20d332a
BR
2163 addr += SPAPR_MEMORY_BLOCK_SIZE;
2164 }
0a417869 2165 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB, nr_lmbs);
c20d332a
BR
2166}
2167
2168static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
2169 uint32_t node, Error **errp)
2170{
2171 Error *local_err = NULL;
2172 sPAPRMachineState *ms = SPAPR_MACHINE(hotplug_dev);
2173 PCDIMMDevice *dimm = PC_DIMM(dev);
2174 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
2175 MemoryRegion *mr = ddc->get_memory_region(dimm);
2176 uint64_t align = memory_region_get_alignment(mr);
2177 uint64_t size = memory_region_size(mr);
2178 uint64_t addr;
2179
2180 if (size % SPAPR_MEMORY_BLOCK_SIZE) {
2181 error_setg(&local_err, "Hotplugged memory size must be a multiple of "
2182 "%lld MB", SPAPR_MEMORY_BLOCK_SIZE/M_BYTE);
2183 goto out;
2184 }
2185
d6a9b0b8 2186 pc_dimm_memory_plug(dev, &ms->hotplug_memory, mr, align, &local_err);
c20d332a
BR
2187 if (local_err) {
2188 goto out;
2189 }
2190
2191 addr = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP, &local_err);
2192 if (local_err) {
2193 pc_dimm_memory_unplug(dev, &ms->hotplug_memory, mr);
2194 goto out;
2195 }
2196
2197 spapr_add_lmbs(dev, addr, size, node, &error_abort);
2198
2199out:
2200 error_propagate(errp, local_err);
2201}
2202
2203static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
2204 DeviceState *dev, Error **errp)
2205{
2206 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(qdev_get_machine());
2207
2208 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
b556854b 2209 int node;
c20d332a
BR
2210
2211 if (!smc->dr_lmb_enabled) {
2212 error_setg(errp, "Memory hotplug not supported for this machine");
2213 return;
2214 }
2215 node = object_property_get_int(OBJECT(dev), PC_DIMM_NODE_PROP, errp);
2216 if (*errp) {
2217 return;
2218 }
2219
b556854b
BR
2220 /*
2221 * Currently PowerPC kernel doesn't allow hot-adding memory to
2222 * memory-less node, but instead will silently add the memory
2223 * to the first node that has some memory. This causes two
2224 * unexpected behaviours for the user.
2225 *
2226 * - Memory gets hotplugged to a different node than what the user
2227 * specified.
2228 * - Since pc-dimm subsystem in QEMU still thinks that memory belongs
2229 * to memory-less node, a reboot will set things accordingly
2230 * and the previously hotplugged memory now ends in the right node.
2231 * This appears as if some memory moved from one node to another.
2232 *
2233 * So until kernel starts supporting memory hotplug to memory-less
2234 * nodes, just prevent such attempts upfront in QEMU.
2235 */
2236 if (nb_numa_nodes && !numa_info[node].node_mem) {
2237 error_setg(errp, "Can't hotplug memory to memory-less node %d",
2238 node);
2239 return;
2240 }
2241
c20d332a
BR
2242 spapr_memory_plug(hotplug_dev, dev, node, errp);
2243 }
2244}
2245
2246static void spapr_machine_device_unplug(HotplugHandler *hotplug_dev,
2247 DeviceState *dev, Error **errp)
2248{
2249 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2250 error_setg(errp, "Memory hot unplug not supported by sPAPR");
2251 }
2252}
2253
2254static HotplugHandler *spapr_get_hotpug_handler(MachineState *machine,
2255 DeviceState *dev)
2256{
2257 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2258 return HOTPLUG_HANDLER(machine);
2259 }
2260 return NULL;
2261}
2262
20bb648d
DG
2263static unsigned spapr_cpu_index_to_socket_id(unsigned cpu_index)
2264{
2265 /* Allocate to NUMA nodes on a "socket" basis (not that concept of
2266 * socket means much for the paravirtualized PAPR platform) */
2267 return cpu_index / smp_threads / smp_cores;
2268}
2269
29ee3247
AK
2270static void spapr_machine_class_init(ObjectClass *oc, void *data)
2271{
2272 MachineClass *mc = MACHINE_CLASS(oc);
224245bf 2273 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
71461b0f 2274 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 2275 NMIClass *nc = NMI_CLASS(oc);
c20d332a 2276 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
958db90c 2277
0eb9054c 2278 mc->desc = "pSeries Logical Partition (PAPR compliant)";
fc9f38c3
DG
2279
2280 /*
2281 * We set up the default / latest behaviour here. The class_init
2282 * functions for the specific versioned machine types can override
2283 * these details for backwards compatibility
2284 */
958db90c
MA
2285 mc->init = ppc_spapr_init;
2286 mc->reset = ppc_spapr_reset;
2287 mc->block_default_type = IF_SCSI;
38b02bd8 2288 mc->max_cpus = MAX_CPUMASK_BITS;
958db90c 2289 mc->no_parallel = 1;
5b2128d2 2290 mc->default_boot_order = "";
a34944fe 2291 mc->default_ram_size = 512 * M_BYTE;
958db90c 2292 mc->kvm_type = spapr_kvm_type;
9e3f9733 2293 mc->has_dynamic_sysbus = true;
e4024630 2294 mc->pci_allow_0_address = true;
c20d332a
BR
2295 mc->get_hotplug_handler = spapr_get_hotpug_handler;
2296 hc->plug = spapr_machine_device_plug;
2297 hc->unplug = spapr_machine_device_unplug;
20bb648d 2298 mc->cpu_index_to_socket_id = spapr_cpu_index_to_socket_id;
00b4fbe2 2299
fc9f38c3 2300 smc->dr_lmb_enabled = true;
71461b0f 2301 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 2302 nc->nmi_monitor_handler = spapr_nmi;
29ee3247
AK
2303}
2304
2305static const TypeInfo spapr_machine_info = {
2306 .name = TYPE_SPAPR_MACHINE,
2307 .parent = TYPE_MACHINE,
4aee7362 2308 .abstract = true,
6ca1502e 2309 .instance_size = sizeof(sPAPRMachineState),
23825581 2310 .instance_init = spapr_machine_initfn,
87bbdd9c 2311 .instance_finalize = spapr_machine_finalizefn,
183930c0 2312 .class_size = sizeof(sPAPRMachineClass),
29ee3247 2313 .class_init = spapr_machine_class_init,
71461b0f
AK
2314 .interfaces = (InterfaceInfo[]) {
2315 { TYPE_FW_PATH_PROVIDER },
34316482 2316 { TYPE_NMI },
c20d332a 2317 { TYPE_HOTPLUG_HANDLER },
71461b0f
AK
2318 { }
2319 },
29ee3247
AK
2320};
2321
fccbc785 2322#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
5013c547
DG
2323 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
2324 void *data) \
2325 { \
2326 MachineClass *mc = MACHINE_CLASS(oc); \
2327 spapr_machine_##suffix##_class_options(mc); \
fccbc785
DG
2328 if (latest) { \
2329 mc->alias = "pseries"; \
2330 mc->is_default = 1; \
2331 } \
5013c547
DG
2332 } \
2333 static void spapr_machine_##suffix##_instance_init(Object *obj) \
2334 { \
2335 MachineState *machine = MACHINE(obj); \
2336 spapr_machine_##suffix##_instance_options(machine); \
2337 } \
2338 static const TypeInfo spapr_machine_##suffix##_info = { \
2339 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
2340 .parent = TYPE_SPAPR_MACHINE, \
2341 .class_init = spapr_machine_##suffix##_class_init, \
2342 .instance_init = spapr_machine_##suffix##_instance_init, \
2343 }; \
2344 static void spapr_machine_register_##suffix(void) \
2345 { \
2346 type_register(&spapr_machine_##suffix##_info); \
2347 } \
2348 machine_init(spapr_machine_register_##suffix)
2349
4b23699c
DG
2350/*
2351 * pseries-2.6
2352 */
2353static void spapr_machine_2_6_instance_options(MachineState *machine)
2354{
2355}
2356
2357static void spapr_machine_2_6_class_options(MachineClass *mc)
2358{
2359 /* Defaults for the latest behaviour inherited from the base class */
2360}
2361
2362DEFINE_SPAPR_MACHINE(2_6, "2.6", true);
2363
1c5f29bb
DG
2364/*
2365 * pseries-2.5
2366 */
4b23699c
DG
2367#define SPAPR_COMPAT_2_5 \
2368 HW_COMPAT_2_5
2369
5013c547 2370static void spapr_machine_2_5_instance_options(MachineState *machine)
1c5f29bb 2371{
5013c547
DG
2372}
2373
2374static void spapr_machine_2_5_class_options(MachineClass *mc)
2375{
57040d45
TH
2376 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
2377
4b23699c 2378 spapr_machine_2_6_class_options(mc);
57040d45 2379 smc->use_ohci_by_default = true;
4b23699c 2380 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_5);
1c5f29bb
DG
2381}
2382
4b23699c 2383DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
1c5f29bb
DG
2384
2385/*
2386 * pseries-2.4
2387 */
80fd50f9
CH
2388#define SPAPR_COMPAT_2_4 \
2389 HW_COMPAT_2_4
2390
5013c547 2391static void spapr_machine_2_4_instance_options(MachineState *machine)
1c5f29bb 2392{
5013c547
DG
2393 spapr_machine_2_5_instance_options(machine);
2394}
1c5f29bb 2395
5013c547
DG
2396static void spapr_machine_2_4_class_options(MachineClass *mc)
2397{
fc9f38c3
DG
2398 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
2399
2400 spapr_machine_2_5_class_options(mc);
fc9f38c3 2401 smc->dr_lmb_enabled = false;
f949b4e5 2402 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_4);
1c5f29bb
DG
2403}
2404
fccbc785 2405DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
1c5f29bb
DG
2406
2407/*
2408 * pseries-2.3
2409 */
38ff32c6 2410#define SPAPR_COMPAT_2_3 \
80fd50f9 2411 SPAPR_COMPAT_2_4 \
7619c7b0
MR
2412 HW_COMPAT_2_3 \
2413 {\
2414 .driver = "spapr-pci-host-bridge",\
2415 .property = "dynamic-reconfiguration",\
2416 .value = "off",\
2417 },
38ff32c6 2418
5013c547 2419static void spapr_machine_2_3_instance_options(MachineState *machine)
d25228e7 2420{
5013c547 2421 spapr_machine_2_4_instance_options(machine);
ff14e817 2422 savevm_skip_section_footers();
13d16814 2423 global_state_set_optional();
d25228e7
JW
2424}
2425
5013c547 2426static void spapr_machine_2_3_class_options(MachineClass *mc)
6026db45 2427{
fc9f38c3 2428 spapr_machine_2_4_class_options(mc);
f949b4e5 2429 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_3);
6026db45 2430}
fccbc785 2431DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
6026db45 2432
1c5f29bb
DG
2433/*
2434 * pseries-2.2
2435 */
2436
2437#define SPAPR_COMPAT_2_2 \
2438 SPAPR_COMPAT_2_3 \
2439 HW_COMPAT_2_2 \
2440 {\
2441 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
2442 .property = "mem_win_size",\
2443 .value = "0x20000000",\
2444 },
2445
5013c547 2446static void spapr_machine_2_2_instance_options(MachineState *machine)
1c5f29bb 2447{
5013c547 2448 spapr_machine_2_3_instance_options(machine);
1c5f29bb
DG
2449}
2450
5013c547 2451static void spapr_machine_2_2_class_options(MachineClass *mc)
4aee7362 2452{
fc9f38c3 2453 spapr_machine_2_3_class_options(mc);
f949b4e5 2454 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_2);
4aee7362 2455}
fccbc785 2456DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4aee7362 2457
1c5f29bb
DG
2458/*
2459 * pseries-2.1
2460 */
2461#define SPAPR_COMPAT_2_1 \
2462 SPAPR_COMPAT_2_2 \
2463 HW_COMPAT_2_1
3dab0244 2464
5013c547 2465static void spapr_machine_2_1_instance_options(MachineState *machine)
1c5f29bb 2466{
5013c547 2467 spapr_machine_2_2_instance_options(machine);
1c5f29bb 2468}
d25228e7 2469
5013c547 2470static void spapr_machine_2_1_class_options(MachineClass *mc)
d25228e7 2471{
fc9f38c3 2472 spapr_machine_2_2_class_options(mc);
f949b4e5 2473 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_1);
d25228e7 2474}
fccbc785 2475DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
fb0fc8f6 2476
29ee3247 2477static void spapr_machine_register_types(void)
9fdf0c29 2478{
29ee3247 2479 type_register_static(&spapr_machine_info);
9fdf0c29
DG
2480}
2481
29ee3247 2482type_init(spapr_machine_register_types)