]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr_pci.c
libqos: Limit spapr-pci to 32-bit MMIO for now
[mirror_qemu.git] / hw / ppc / spapr_pci.c
CommitLineData
3384f95c
DG
1/*
2 * QEMU sPAPR PCI host originated from Uninorth PCI host
3 *
4 * Copyright (c) 2011 Alexey Kardashevskiy, IBM Corporation.
5 * Copyright (C) 2011 David Gibson, IBM Corporation.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
0d75590d 25#include "qemu/osdep.h"
da34e65c 26#include "qapi/error.h"
4771d756
PB
27#include "qemu-common.h"
28#include "cpu.h"
83c9f4ca 29#include "hw/hw.h"
1d2d9742 30#include "hw/sysbus.h"
83c9f4ca
PB
31#include "hw/pci/pci.h"
32#include "hw/pci/msi.h"
33#include "hw/pci/msix.h"
34#include "hw/pci/pci_host.h"
0d09e41a
PB
35#include "hw/ppc/spapr.h"
36#include "hw/pci-host/spapr.h"
022c62cb 37#include "exec/address-spaces.h"
ae4de14c 38#include "exec/ram_addr.h"
3384f95c 39#include <libfdt.h>
a2950fb6 40#include "trace.h"
295d51aa 41#include "qemu/error-report.h"
7454c7af 42#include "qapi/qmp/qerror.h"
3384f95c 43
1d2d9742 44#include "hw/pci/pci_bridge.h"
06aac7bd 45#include "hw/pci/pci_bus.h"
62083979 46#include "hw/ppc/spapr_drc.h"
7454c7af 47#include "sysemu/device_tree.h"
77ac58dd 48#include "sysemu/kvm.h"
ae4de14c 49#include "sysemu/hostmem.h"
4814401f 50#include "sysemu/numa.h"
3384f95c 51
c1fa017c
DG
52#include "hw/vfio/vfio.h"
53
0ee2c058
AK
54/* Copied from the kernel arch/powerpc/platforms/pseries/msi.c */
55#define RTAS_QUERY_FN 0
56#define RTAS_CHANGE_FN 1
57#define RTAS_RESET_FN 2
58#define RTAS_CHANGE_MSI_FN 3
59#define RTAS_CHANGE_MSIX_FN 4
60
61/* Interrupt types to return on RTAS_CHANGE_* */
62#define RTAS_TYPE_MSI 1
63#define RTAS_TYPE_MSIX 2
64
9b7d9284
ND
65#define FDT_NAME_MAX 128
66
7454c7af
MR
67#define _FDT(exp) \
68 do { \
69 int ret = (exp); \
70 if (ret < 0) { \
71 return ret; \
72 } \
73 } while (0)
74
28e02042 75sPAPRPHBState *spapr_pci_find_phb(sPAPRMachineState *spapr, uint64_t buid)
3384f95c 76{
8c9f64df 77 sPAPRPHBState *sphb;
3384f95c 78
8c9f64df
AF
79 QLIST_FOREACH(sphb, &spapr->phbs, list) {
80 if (sphb->buid != buid) {
3384f95c
DG
81 continue;
82 }
8c9f64df 83 return sphb;
9894c5d4
AK
84 }
85
86 return NULL;
87}
88
28e02042 89PCIDevice *spapr_pci_find_dev(sPAPRMachineState *spapr, uint64_t buid,
46c5874e 90 uint32_t config_addr)
9894c5d4 91{
46c5874e 92 sPAPRPHBState *sphb = spapr_pci_find_phb(spapr, buid);
8558d942 93 PCIHostState *phb = PCI_HOST_BRIDGE(sphb);
5dac82ce 94 int bus_num = (config_addr >> 16) & 0xFF;
9894c5d4
AK
95 int devfn = (config_addr >> 8) & 0xFF;
96
97 if (!phb) {
98 return NULL;
99 }
3384f95c 100
5dac82ce 101 return pci_find_device(phb->bus, bus_num, devfn);
3384f95c
DG
102}
103
3f7565c9
BH
104static uint32_t rtas_pci_cfgaddr(uint32_t arg)
105{
92615a5a 106 /* This handles the encoding of extended config space addresses */
3f7565c9
BH
107 return ((arg >> 20) & 0xf00) | (arg & 0xff);
108}
109
28e02042 110static void finish_read_pci_config(sPAPRMachineState *spapr, uint64_t buid,
92615a5a
DG
111 uint32_t addr, uint32_t size,
112 target_ulong rets)
88045ac5 113{
92615a5a
DG
114 PCIDevice *pci_dev;
115 uint32_t val;
116
117 if ((size != 1) && (size != 2) && (size != 4)) {
118 /* access must be 1, 2 or 4 bytes */
a64d325d 119 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
92615a5a 120 return;
88045ac5 121 }
88045ac5 122
46c5874e 123 pci_dev = spapr_pci_find_dev(spapr, buid, addr);
92615a5a
DG
124 addr = rtas_pci_cfgaddr(addr);
125
126 if (!pci_dev || (addr % size) || (addr >= pci_config_size(pci_dev))) {
127 /* Access must be to a valid device, within bounds and
128 * naturally aligned */
a64d325d 129 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
92615a5a 130 return;
88045ac5 131 }
92615a5a
DG
132
133 val = pci_host_config_read_common(pci_dev, addr,
134 pci_config_size(pci_dev), size);
135
a64d325d 136 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
92615a5a 137 rtas_st(rets, 1, val);
88045ac5
AG
138}
139
28e02042 140static void rtas_ibm_read_pci_config(PowerPCCPU *cpu, sPAPRMachineState *spapr,
3384f95c
DG
141 uint32_t token, uint32_t nargs,
142 target_ulong args,
143 uint32_t nret, target_ulong rets)
144{
92615a5a
DG
145 uint64_t buid;
146 uint32_t size, addr;
3384f95c 147
92615a5a 148 if ((nargs != 4) || (nret != 2)) {
a64d325d 149 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
3384f95c
DG
150 return;
151 }
92615a5a 152
a14aa92b 153 buid = rtas_ldq(args, 1);
3384f95c 154 size = rtas_ld(args, 3);
92615a5a
DG
155 addr = rtas_ld(args, 0);
156
157 finish_read_pci_config(spapr, buid, addr, size, rets);
3384f95c
DG
158}
159
28e02042 160static void rtas_read_pci_config(PowerPCCPU *cpu, sPAPRMachineState *spapr,
3384f95c
DG
161 uint32_t token, uint32_t nargs,
162 target_ulong args,
163 uint32_t nret, target_ulong rets)
164{
92615a5a 165 uint32_t size, addr;
3384f95c 166
92615a5a 167 if ((nargs != 2) || (nret != 2)) {
a64d325d 168 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
3384f95c
DG
169 return;
170 }
92615a5a 171
3384f95c 172 size = rtas_ld(args, 1);
92615a5a
DG
173 addr = rtas_ld(args, 0);
174
175 finish_read_pci_config(spapr, 0, addr, size, rets);
176}
177
28e02042 178static void finish_write_pci_config(sPAPRMachineState *spapr, uint64_t buid,
92615a5a
DG
179 uint32_t addr, uint32_t size,
180 uint32_t val, target_ulong rets)
181{
182 PCIDevice *pci_dev;
183
184 if ((size != 1) && (size != 2) && (size != 4)) {
185 /* access must be 1, 2 or 4 bytes */
a64d325d 186 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
92615a5a
DG
187 return;
188 }
189
46c5874e 190 pci_dev = spapr_pci_find_dev(spapr, buid, addr);
92615a5a
DG
191 addr = rtas_pci_cfgaddr(addr);
192
193 if (!pci_dev || (addr % size) || (addr >= pci_config_size(pci_dev))) {
194 /* Access must be to a valid device, within bounds and
195 * naturally aligned */
a64d325d 196 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
92615a5a
DG
197 return;
198 }
199
200 pci_host_config_write_common(pci_dev, addr, pci_config_size(pci_dev),
201 val, size);
202
a64d325d 203 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
3384f95c
DG
204}
205
28e02042 206static void rtas_ibm_write_pci_config(PowerPCCPU *cpu, sPAPRMachineState *spapr,
3384f95c
DG
207 uint32_t token, uint32_t nargs,
208 target_ulong args,
209 uint32_t nret, target_ulong rets)
210{
92615a5a 211 uint64_t buid;
3384f95c 212 uint32_t val, size, addr;
3384f95c 213
92615a5a 214 if ((nargs != 5) || (nret != 1)) {
a64d325d 215 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
3384f95c
DG
216 return;
217 }
92615a5a 218
a14aa92b 219 buid = rtas_ldq(args, 1);
3384f95c
DG
220 val = rtas_ld(args, 4);
221 size = rtas_ld(args, 3);
92615a5a
DG
222 addr = rtas_ld(args, 0);
223
224 finish_write_pci_config(spapr, buid, addr, size, val, rets);
3384f95c
DG
225}
226
28e02042 227static void rtas_write_pci_config(PowerPCCPU *cpu, sPAPRMachineState *spapr,
3384f95c
DG
228 uint32_t token, uint32_t nargs,
229 target_ulong args,
230 uint32_t nret, target_ulong rets)
231{
232 uint32_t val, size, addr;
3384f95c 233
92615a5a 234 if ((nargs != 3) || (nret != 1)) {
a64d325d 235 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
3384f95c
DG
236 return;
237 }
92615a5a
DG
238
239
3384f95c
DG
240 val = rtas_ld(args, 2);
241 size = rtas_ld(args, 1);
92615a5a
DG
242 addr = rtas_ld(args, 0);
243
244 finish_write_pci_config(spapr, 0, addr, size, val, rets);
3384f95c
DG
245}
246
0ee2c058
AK
247/*
248 * Set MSI/MSIX message data.
249 * This is required for msi_notify()/msix_notify() which
250 * will write at the addresses via spapr_msi_write().
9a321e92
AK
251 *
252 * If hwaddr == 0, all entries will have .data == first_irq i.e.
253 * table will be reset.
0ee2c058 254 */
f1c2dc7c
AK
255static void spapr_msi_setmsg(PCIDevice *pdev, hwaddr addr, bool msix,
256 unsigned first_irq, unsigned req_num)
0ee2c058
AK
257{
258 unsigned i;
f1c2dc7c 259 MSIMessage msg = { .address = addr, .data = first_irq };
0ee2c058
AK
260
261 if (!msix) {
262 msi_set_message(pdev, msg);
263 trace_spapr_pci_msi_setup(pdev->name, 0, msg.address);
264 return;
265 }
266
9a321e92 267 for (i = 0; i < req_num; ++i) {
0ee2c058
AK
268 msix_set_message(pdev, i, msg);
269 trace_spapr_pci_msi_setup(pdev->name, i, msg.address);
9a321e92
AK
270 if (addr) {
271 ++msg.data;
272 }
0ee2c058
AK
273 }
274}
275
28e02042 276static void rtas_ibm_change_msi(PowerPCCPU *cpu, sPAPRMachineState *spapr,
0ee2c058
AK
277 uint32_t token, uint32_t nargs,
278 target_ulong args, uint32_t nret,
279 target_ulong rets)
280{
281 uint32_t config_addr = rtas_ld(args, 0);
a14aa92b 282 uint64_t buid = rtas_ldq(args, 1);
0ee2c058
AK
283 unsigned int func = rtas_ld(args, 3);
284 unsigned int req_num = rtas_ld(args, 4); /* 0 == remove all */
285 unsigned int seq_num = rtas_ld(args, 5);
286 unsigned int ret_intr_type;
d4a63ac8 287 unsigned int irq, max_irqs = 0;
0ee2c058
AK
288 sPAPRPHBState *phb = NULL;
289 PCIDevice *pdev = NULL;
9a321e92
AK
290 spapr_pci_msi *msi;
291 int *config_addr_key;
a005b3ef 292 Error *err = NULL;
0ee2c058
AK
293
294 switch (func) {
295 case RTAS_CHANGE_MSI_FN:
296 case RTAS_CHANGE_FN:
297 ret_intr_type = RTAS_TYPE_MSI;
298 break;
299 case RTAS_CHANGE_MSIX_FN:
300 ret_intr_type = RTAS_TYPE_MSIX;
301 break;
302 default:
295d51aa 303 error_report("rtas_ibm_change_msi(%u) is not implemented", func);
a64d325d 304 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
0ee2c058
AK
305 return;
306 }
307
308 /* Fins sPAPRPHBState */
46c5874e 309 phb = spapr_pci_find_phb(spapr, buid);
0ee2c058 310 if (phb) {
46c5874e 311 pdev = spapr_pci_find_dev(spapr, buid, config_addr);
0ee2c058
AK
312 }
313 if (!phb || !pdev) {
a64d325d 314 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
0ee2c058
AK
315 return;
316 }
317
ce266b75
GK
318 msi = (spapr_pci_msi *) g_hash_table_lookup(phb->msi, &config_addr);
319
0ee2c058
AK
320 /* Releasing MSIs */
321 if (!req_num) {
9a321e92
AK
322 if (!msi) {
323 trace_spapr_pci_msi("Releasing wrong config", config_addr);
a64d325d 324 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
0ee2c058
AK
325 return;
326 }
9a321e92 327
27f24582 328 xics_spapr_free(spapr->xics, msi->first_irq, msi->num);
32420522 329 if (msi_present(pdev)) {
d4a63ac8 330 spapr_msi_setmsg(pdev, 0, false, 0, 0);
32420522
AK
331 }
332 if (msix_present(pdev)) {
d4a63ac8 333 spapr_msi_setmsg(pdev, 0, true, 0, 0);
32420522 334 }
9a321e92
AK
335 g_hash_table_remove(phb->msi, &config_addr);
336
337 trace_spapr_pci_msi("Released MSIs", config_addr);
a64d325d 338 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
0ee2c058
AK
339 rtas_st(rets, 1, 0);
340 return;
341 }
342
343 /* Enabling MSI */
344
28668b5f
AK
345 /* Check if the device supports as many IRQs as requested */
346 if (ret_intr_type == RTAS_TYPE_MSI) {
347 max_irqs = msi_nr_vectors_allocated(pdev);
348 } else if (ret_intr_type == RTAS_TYPE_MSIX) {
349 max_irqs = pdev->msix_entries_nr;
350 }
351 if (!max_irqs) {
9a321e92
AK
352 error_report("Requested interrupt type %d is not enabled for device %x",
353 ret_intr_type, config_addr);
28668b5f
AK
354 rtas_st(rets, 0, -1); /* Hardware error */
355 return;
356 }
357 /* Correct the number if the guest asked for too many */
358 if (req_num > max_irqs) {
9a321e92 359 trace_spapr_pci_msi_retry(config_addr, req_num, max_irqs);
28668b5f 360 req_num = max_irqs;
9a321e92
AK
361 irq = 0; /* to avoid misleading trace */
362 goto out;
28668b5f
AK
363 }
364
9a321e92 365 /* Allocate MSIs */
cc706a53 366 irq = xics_spapr_alloc_block(spapr->xics, req_num, false,
a005b3ef
GK
367 ret_intr_type == RTAS_TYPE_MSI, &err);
368 if (err) {
369 error_reportf_err(err, "Can't allocate MSIs for device %x: ",
370 config_addr);
a64d325d 371 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
0ee2c058
AK
372 return;
373 }
374
ce266b75
GK
375 /* Release previous MSIs */
376 if (msi) {
27f24582 377 xics_spapr_free(spapr->xics, msi->first_irq, msi->num);
ce266b75
GK
378 g_hash_table_remove(phb->msi, &config_addr);
379 }
380
0ee2c058 381 /* Setup MSI/MSIX vectors in the device (via cfgspace or MSIX BAR) */
8c46f7ec 382 spapr_msi_setmsg(pdev, SPAPR_PCI_MSI_WINDOW, ret_intr_type == RTAS_TYPE_MSIX,
9a321e92 383 irq, req_num);
0ee2c058 384
9a321e92
AK
385 /* Add MSI device to cache */
386 msi = g_new(spapr_pci_msi, 1);
387 msi->first_irq = irq;
388 msi->num = req_num;
389 config_addr_key = g_new(int, 1);
390 *config_addr_key = config_addr;
391 g_hash_table_insert(phb->msi, config_addr_key, msi);
392
393out:
a64d325d 394 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
0ee2c058
AK
395 rtas_st(rets, 1, req_num);
396 rtas_st(rets, 2, ++seq_num);
b359bd6a
SB
397 if (nret > 3) {
398 rtas_st(rets, 3, ret_intr_type);
399 }
0ee2c058 400
9a321e92 401 trace_spapr_pci_rtas_ibm_change_msi(config_addr, func, req_num, irq);
0ee2c058
AK
402}
403
210b580b 404static void rtas_ibm_query_interrupt_source_number(PowerPCCPU *cpu,
28e02042 405 sPAPRMachineState *spapr,
0ee2c058
AK
406 uint32_t token,
407 uint32_t nargs,
408 target_ulong args,
409 uint32_t nret,
410 target_ulong rets)
411{
412 uint32_t config_addr = rtas_ld(args, 0);
a14aa92b 413 uint64_t buid = rtas_ldq(args, 1);
0ee2c058 414 unsigned int intr_src_num = -1, ioa_intr_num = rtas_ld(args, 3);
0ee2c058 415 sPAPRPHBState *phb = NULL;
9a321e92
AK
416 PCIDevice *pdev = NULL;
417 spapr_pci_msi *msi;
0ee2c058 418
9a321e92 419 /* Find sPAPRPHBState */
46c5874e 420 phb = spapr_pci_find_phb(spapr, buid);
9a321e92 421 if (phb) {
46c5874e 422 pdev = spapr_pci_find_dev(spapr, buid, config_addr);
9a321e92
AK
423 }
424 if (!phb || !pdev) {
a64d325d 425 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
0ee2c058
AK
426 return;
427 }
428
429 /* Find device descriptor and start IRQ */
9a321e92
AK
430 msi = (spapr_pci_msi *) g_hash_table_lookup(phb->msi, &config_addr);
431 if (!msi || !msi->first_irq || !msi->num || (ioa_intr_num >= msi->num)) {
432 trace_spapr_pci_msi("Failed to return vector", config_addr);
a64d325d 433 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
0ee2c058
AK
434 return;
435 }
9a321e92 436 intr_src_num = msi->first_irq + ioa_intr_num;
0ee2c058
AK
437 trace_spapr_pci_rtas_ibm_query_interrupt_source_number(ioa_intr_num,
438 intr_src_num);
439
a64d325d 440 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
0ee2c058
AK
441 rtas_st(rets, 1, intr_src_num);
442 rtas_st(rets, 2, 1);/* 0 == level; 1 == edge */
443}
444
ee954280 445static void rtas_ibm_set_eeh_option(PowerPCCPU *cpu,
28e02042 446 sPAPRMachineState *spapr,
ee954280
GS
447 uint32_t token, uint32_t nargs,
448 target_ulong args, uint32_t nret,
449 target_ulong rets)
450{
451 sPAPRPHBState *sphb;
ee954280
GS
452 uint32_t addr, option;
453 uint64_t buid;
454 int ret;
455
456 if ((nargs != 4) || (nret != 1)) {
457 goto param_error_exit;
458 }
459
a14aa92b 460 buid = rtas_ldq(args, 1);
ee954280
GS
461 addr = rtas_ld(args, 0);
462 option = rtas_ld(args, 3);
463
46c5874e 464 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
465 if (!sphb) {
466 goto param_error_exit;
467 }
468
fbb4e983 469 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
470 goto param_error_exit;
471 }
472
fbb4e983 473 ret = spapr_phb_vfio_eeh_set_option(sphb, addr, option);
ee954280
GS
474 rtas_st(rets, 0, ret);
475 return;
476
477param_error_exit:
478 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
479}
480
481static void rtas_ibm_get_config_addr_info2(PowerPCCPU *cpu,
28e02042 482 sPAPRMachineState *spapr,
ee954280
GS
483 uint32_t token, uint32_t nargs,
484 target_ulong args, uint32_t nret,
485 target_ulong rets)
486{
487 sPAPRPHBState *sphb;
ee954280
GS
488 PCIDevice *pdev;
489 uint32_t addr, option;
490 uint64_t buid;
491
492 if ((nargs != 4) || (nret != 2)) {
493 goto param_error_exit;
494 }
495
a14aa92b 496 buid = rtas_ldq(args, 1);
46c5874e 497 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
498 if (!sphb) {
499 goto param_error_exit;
500 }
501
fbb4e983 502 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
503 goto param_error_exit;
504 }
505
506 /*
507 * We always have PE address of form "00BB0001". "BB"
508 * represents the bus number of PE's primary bus.
509 */
510 option = rtas_ld(args, 3);
511 switch (option) {
512 case RTAS_GET_PE_ADDR:
513 addr = rtas_ld(args, 0);
46c5874e 514 pdev = spapr_pci_find_dev(spapr, buid, addr);
ee954280
GS
515 if (!pdev) {
516 goto param_error_exit;
517 }
518
519 rtas_st(rets, 1, (pci_bus_num(pdev->bus) << 16) + 1);
520 break;
521 case RTAS_GET_PE_MODE:
522 rtas_st(rets, 1, RTAS_PE_MODE_SHARED);
523 break;
524 default:
525 goto param_error_exit;
526 }
527
528 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
529 return;
530
531param_error_exit:
532 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
533}
534
535static void rtas_ibm_read_slot_reset_state2(PowerPCCPU *cpu,
28e02042 536 sPAPRMachineState *spapr,
ee954280
GS
537 uint32_t token, uint32_t nargs,
538 target_ulong args, uint32_t nret,
539 target_ulong rets)
540{
541 sPAPRPHBState *sphb;
ee954280
GS
542 uint64_t buid;
543 int state, ret;
544
545 if ((nargs != 3) || (nret != 4 && nret != 5)) {
546 goto param_error_exit;
547 }
548
a14aa92b 549 buid = rtas_ldq(args, 1);
46c5874e 550 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
551 if (!sphb) {
552 goto param_error_exit;
553 }
554
fbb4e983 555 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
556 goto param_error_exit;
557 }
558
fbb4e983 559 ret = spapr_phb_vfio_eeh_get_state(sphb, &state);
ee954280
GS
560 rtas_st(rets, 0, ret);
561 if (ret != RTAS_OUT_SUCCESS) {
562 return;
563 }
564
565 rtas_st(rets, 1, state);
566 rtas_st(rets, 2, RTAS_EEH_SUPPORT);
567 rtas_st(rets, 3, RTAS_EEH_PE_UNAVAIL_INFO);
568 if (nret >= 5) {
569 rtas_st(rets, 4, RTAS_EEH_PE_RECOVER_INFO);
570 }
571 return;
572
573param_error_exit:
574 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
575}
576
577static void rtas_ibm_set_slot_reset(PowerPCCPU *cpu,
28e02042 578 sPAPRMachineState *spapr,
ee954280
GS
579 uint32_t token, uint32_t nargs,
580 target_ulong args, uint32_t nret,
581 target_ulong rets)
582{
583 sPAPRPHBState *sphb;
ee954280
GS
584 uint32_t option;
585 uint64_t buid;
586 int ret;
587
588 if ((nargs != 4) || (nret != 1)) {
589 goto param_error_exit;
590 }
591
a14aa92b 592 buid = rtas_ldq(args, 1);
ee954280 593 option = rtas_ld(args, 3);
46c5874e 594 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
595 if (!sphb) {
596 goto param_error_exit;
597 }
598
fbb4e983 599 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
600 goto param_error_exit;
601 }
602
fbb4e983 603 ret = spapr_phb_vfio_eeh_reset(sphb, option);
ee954280
GS
604 rtas_st(rets, 0, ret);
605 return;
606
607param_error_exit:
608 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
609}
610
611static void rtas_ibm_configure_pe(PowerPCCPU *cpu,
28e02042 612 sPAPRMachineState *spapr,
ee954280
GS
613 uint32_t token, uint32_t nargs,
614 target_ulong args, uint32_t nret,
615 target_ulong rets)
616{
617 sPAPRPHBState *sphb;
ee954280
GS
618 uint64_t buid;
619 int ret;
620
621 if ((nargs != 3) || (nret != 1)) {
622 goto param_error_exit;
623 }
624
a14aa92b 625 buid = rtas_ldq(args, 1);
46c5874e 626 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
627 if (!sphb) {
628 goto param_error_exit;
629 }
630
fbb4e983 631 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
632 goto param_error_exit;
633 }
634
fbb4e983 635 ret = spapr_phb_vfio_eeh_configure(sphb);
ee954280
GS
636 rtas_st(rets, 0, ret);
637 return;
638
639param_error_exit:
640 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
641}
642
643/* To support it later */
644static void rtas_ibm_slot_error_detail(PowerPCCPU *cpu,
28e02042 645 sPAPRMachineState *spapr,
ee954280
GS
646 uint32_t token, uint32_t nargs,
647 target_ulong args, uint32_t nret,
648 target_ulong rets)
649{
650 sPAPRPHBState *sphb;
ee954280
GS
651 int option;
652 uint64_t buid;
653
654 if ((nargs != 8) || (nret != 1)) {
655 goto param_error_exit;
656 }
657
a14aa92b 658 buid = rtas_ldq(args, 1);
46c5874e 659 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
660 if (!sphb) {
661 goto param_error_exit;
662 }
663
fbb4e983 664 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
665 goto param_error_exit;
666 }
667
668 option = rtas_ld(args, 7);
669 switch (option) {
670 case RTAS_SLOT_TEMP_ERR_LOG:
671 case RTAS_SLOT_PERM_ERR_LOG:
672 break;
673 default:
674 goto param_error_exit;
675 }
676
677 /* We don't have error log yet */
678 rtas_st(rets, 0, RTAS_OUT_NO_ERRORS_FOUND);
679 return;
680
681param_error_exit:
682 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
683}
684
7fb0bd34
DG
685static int pci_spapr_swizzle(int slot, int pin)
686{
687 return (slot + pin) % PCI_NUM_PINS;
688}
689
3384f95c
DG
690static int pci_spapr_map_irq(PCIDevice *pci_dev, int irq_num)
691{
692 /*
693 * Here we need to convert pci_dev + irq_num to some unique value
7fb0bd34
DG
694 * which is less than number of IRQs on the specific bus (4). We
695 * use standard PCI swizzling, that is (slot number + pin number)
696 * % 4.
3384f95c 697 */
7fb0bd34 698 return pci_spapr_swizzle(PCI_SLOT(pci_dev->devfn), irq_num);
3384f95c
DG
699}
700
701static void pci_spapr_set_irq(void *opaque, int irq_num, int level)
702{
703 /*
704 * Here we use the number returned by pci_spapr_map_irq to find a
705 * corresponding qemu_irq.
706 */
707 sPAPRPHBState *phb = opaque;
708
caae58cb 709 trace_spapr_pci_lsi_set(phb->dtbusname, irq_num, phb->lsi_table[irq_num].irq);
a307d594 710 qemu_set_irq(spapr_phb_lsi_qirq(phb, irq_num), level);
3384f95c
DG
711}
712
5cc7a967
AK
713static PCIINTxRoute spapr_route_intx_pin_to_irq(void *opaque, int pin)
714{
715 sPAPRPHBState *sphb = SPAPR_PCI_HOST_BRIDGE(opaque);
716 PCIINTxRoute route;
717
718 route.mode = PCI_INTX_ENABLED;
719 route.irq = sphb->lsi_table[pin].irq;
720
721 return route;
722}
723
0ee2c058
AK
724/*
725 * MSI/MSIX memory region implementation.
726 * The handler handles both MSI and MSIX.
727 * For MSI-X, the vector number is encoded as a part of the address,
728 * data is set to 0.
729 * For MSI, the vector number is encoded in least bits in data.
730 */
a8170e5e 731static void spapr_msi_write(void *opaque, hwaddr addr,
0ee2c058
AK
732 uint64_t data, unsigned size)
733{
28e02042 734 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
f1c2dc7c 735 uint32_t irq = data;
0ee2c058
AK
736
737 trace_spapr_pci_msi_write(addr, data, irq);
738
27f24582 739 qemu_irq_pulse(xics_get_qirq(spapr->xics, irq));
0ee2c058
AK
740}
741
742static const MemoryRegionOps spapr_msi_ops = {
743 /* There is no .read as the read result is undefined by PCI spec */
744 .read = NULL,
745 .write = spapr_msi_write,
746 .endianness = DEVICE_LITTLE_ENDIAN
747};
748
298a9710
DG
749/*
750 * PHB PCI device
751 */
e00387d5 752static AddressSpace *spapr_pci_dma_iommu(PCIBus *bus, void *opaque, int devfn)
edded454
DG
753{
754 sPAPRPHBState *phb = opaque;
755
e00387d5 756 return &phb->iommu_as;
edded454
DG
757}
758
16b0ea1d
ND
759static char *spapr_phb_vfio_get_loc_code(sPAPRPHBState *sphb, PCIDevice *pdev)
760{
761 char *path = NULL, *buf = NULL, *host = NULL;
762
763 /* Get the PCI VFIO host id */
764 host = object_property_get_str(OBJECT(pdev), "host", NULL);
765 if (!host) {
766 goto err_out;
767 }
768
769 /* Construct the path of the file that will give us the DT location */
770 path = g_strdup_printf("/sys/bus/pci/devices/%s/devspec", host);
771 g_free(host);
772 if (!path || !g_file_get_contents(path, &buf, NULL, NULL)) {
773 goto err_out;
774 }
775 g_free(path);
776
777 /* Construct and read from host device tree the loc-code */
778 path = g_strdup_printf("/proc/device-tree%s/ibm,loc-code", buf);
779 g_free(buf);
780 if (!path || !g_file_get_contents(path, &buf, NULL, NULL)) {
781 goto err_out;
782 }
783 return buf;
784
785err_out:
786 g_free(path);
787 return NULL;
788}
789
790static char *spapr_phb_get_loc_code(sPAPRPHBState *sphb, PCIDevice *pdev)
791{
792 char *buf;
793 const char *devtype = "qemu";
794 uint32_t busnr = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(pdev))));
795
796 if (object_dynamic_cast(OBJECT(pdev), "vfio-pci")) {
797 buf = spapr_phb_vfio_get_loc_code(sphb, pdev);
798 if (buf) {
799 return buf;
800 }
801 devtype = "vfio";
802 }
803 /*
804 * For emulated devices and VFIO-failure case, make up
805 * the loc-code.
806 */
807 buf = g_strdup_printf("%s_%s:%04x:%02x:%02x.%x",
808 devtype, pdev->name, sphb->index, busnr,
809 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
810 return buf;
811}
812
7454c7af
MR
813/* Macros to operate with address in OF binding to PCI */
814#define b_x(x, p, l) (((x) & ((1<<(l))-1)) << (p))
815#define b_n(x) b_x((x), 31, 1) /* 0 if relocatable */
816#define b_p(x) b_x((x), 30, 1) /* 1 if prefetchable */
817#define b_t(x) b_x((x), 29, 1) /* 1 if the address is aliased */
818#define b_ss(x) b_x((x), 24, 2) /* the space code */
819#define b_bbbbbbbb(x) b_x((x), 16, 8) /* bus number */
820#define b_ddddd(x) b_x((x), 11, 5) /* device number */
821#define b_fff(x) b_x((x), 8, 3) /* function number */
822#define b_rrrrrrrr(x) b_x((x), 0, 8) /* register number */
823
824/* for 'reg'/'assigned-addresses' OF properties */
825#define RESOURCE_CELLS_SIZE 2
826#define RESOURCE_CELLS_ADDRESS 3
827
828typedef struct ResourceFields {
829 uint32_t phys_hi;
830 uint32_t phys_mid;
831 uint32_t phys_lo;
832 uint32_t size_hi;
833 uint32_t size_lo;
834} QEMU_PACKED ResourceFields;
835
836typedef struct ResourceProps {
837 ResourceFields reg[8];
838 ResourceFields assigned[7];
839 uint32_t reg_len;
840 uint32_t assigned_len;
841} ResourceProps;
842
843/* fill in the 'reg'/'assigned-resources' OF properties for
844 * a PCI device. 'reg' describes resource requirements for a
845 * device's IO/MEM regions, 'assigned-addresses' describes the
846 * actual resource assignments.
847 *
848 * the properties are arrays of ('phys-addr', 'size') pairs describing
849 * the addressable regions of the PCI device, where 'phys-addr' is a
850 * RESOURCE_CELLS_ADDRESS-tuple of 32-bit integers corresponding to
851 * (phys.hi, phys.mid, phys.lo), and 'size' is a
852 * RESOURCE_CELLS_SIZE-tuple corresponding to (size.hi, size.lo).
853 *
854 * phys.hi = 0xYYXXXXZZ, where:
855 * 0xYY = npt000ss
856 * ||| |
72187935
ND
857 * ||| +-- space code
858 * ||| |
859 * ||| + 00 if configuration space
860 * ||| + 01 if IO region,
861 * ||| + 10 if 32-bit MEM region
862 * ||| + 11 if 64-bit MEM region
863 * |||
7454c7af
MR
864 * ||+------ for non-relocatable IO: 1 if aliased
865 * || for relocatable IO: 1 if below 64KB
866 * || for MEM: 1 if below 1MB
867 * |+------- 1 if region is prefetchable
868 * +-------- 1 if region is non-relocatable
869 * 0xXXXX = bbbbbbbb dddddfff, encoding bus, slot, and function
870 * bits respectively
871 * 0xZZ = rrrrrrrr, the register number of the BAR corresponding
872 * to the region
873 *
874 * phys.mid and phys.lo correspond respectively to the hi/lo portions
875 * of the actual address of the region.
876 *
877 * how the phys-addr/size values are used differ slightly between
878 * 'reg' and 'assigned-addresses' properties. namely, 'reg' has
879 * an additional description for the config space region of the
880 * device, and in the case of QEMU has n=0 and phys.mid=phys.lo=0
881 * to describe the region as relocatable, with an address-mapping
882 * that corresponds directly to the PHB's address space for the
883 * resource. 'assigned-addresses' always has n=1 set with an absolute
884 * address assigned for the resource. in general, 'assigned-addresses'
885 * won't be populated, since addresses for PCI devices are generally
886 * unmapped initially and left to the guest to assign.
887 *
888 * note also that addresses defined in these properties are, at least
889 * for PAPR guests, relative to the PHBs IO/MEM windows, and
890 * correspond directly to the addresses in the BARs.
891 *
892 * in accordance with PCI Bus Binding to Open Firmware,
893 * IEEE Std 1275-1994, section 4.1.1, as implemented by PAPR+ v2.7,
894 * Appendix C.
895 */
896static void populate_resource_props(PCIDevice *d, ResourceProps *rp)
897{
898 int bus_num = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(d))));
899 uint32_t dev_id = (b_bbbbbbbb(bus_num) |
900 b_ddddd(PCI_SLOT(d->devfn)) |
901 b_fff(PCI_FUNC(d->devfn)));
902 ResourceFields *reg, *assigned;
903 int i, reg_idx = 0, assigned_idx = 0;
904
905 /* config space region */
906 reg = &rp->reg[reg_idx++];
907 reg->phys_hi = cpu_to_be32(dev_id);
908 reg->phys_mid = 0;
909 reg->phys_lo = 0;
910 reg->size_hi = 0;
911 reg->size_lo = 0;
912
913 for (i = 0; i < PCI_NUM_REGIONS; i++) {
914 if (!d->io_regions[i].size) {
915 continue;
916 }
917
918 reg = &rp->reg[reg_idx++];
919
920 reg->phys_hi = cpu_to_be32(dev_id | b_rrrrrrrr(pci_bar(d, i)));
921 if (d->io_regions[i].type & PCI_BASE_ADDRESS_SPACE_IO) {
922 reg->phys_hi |= cpu_to_be32(b_ss(1));
72187935
ND
923 } else if (d->io_regions[i].type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
924 reg->phys_hi |= cpu_to_be32(b_ss(3));
7454c7af
MR
925 } else {
926 reg->phys_hi |= cpu_to_be32(b_ss(2));
927 }
928 reg->phys_mid = 0;
929 reg->phys_lo = 0;
930 reg->size_hi = cpu_to_be32(d->io_regions[i].size >> 32);
931 reg->size_lo = cpu_to_be32(d->io_regions[i].size);
932
933 if (d->io_regions[i].addr == PCI_BAR_UNMAPPED) {
934 continue;
935 }
936
937 assigned = &rp->assigned[assigned_idx++];
938 assigned->phys_hi = cpu_to_be32(reg->phys_hi | b_n(1));
939 assigned->phys_mid = cpu_to_be32(d->io_regions[i].addr >> 32);
940 assigned->phys_lo = cpu_to_be32(d->io_regions[i].addr);
941 assigned->size_hi = reg->size_hi;
942 assigned->size_lo = reg->size_lo;
943 }
944
945 rp->reg_len = reg_idx * sizeof(ResourceFields);
946 rp->assigned_len = assigned_idx * sizeof(ResourceFields);
947}
948
e634b89c
ND
949static uint32_t spapr_phb_get_pci_drc_index(sPAPRPHBState *phb,
950 PCIDevice *pdev);
951
7454c7af 952static int spapr_populate_pci_child_dt(PCIDevice *dev, void *fdt, int offset,
16b0ea1d 953 sPAPRPHBState *sphb)
7454c7af
MR
954{
955 ResourceProps rp;
956 bool is_bridge = false;
16b0ea1d
ND
957 int pci_status, err;
958 char *buf = NULL;
e634b89c 959 uint32_t drc_index = spapr_phb_get_pci_drc_index(sphb, dev);
a8ad731a 960 uint32_t max_msi, max_msix;
7454c7af
MR
961
962 if (pci_default_read_config(dev, PCI_HEADER_TYPE, 1) ==
963 PCI_HEADER_TYPE_BRIDGE) {
964 is_bridge = true;
965 }
966
967 /* in accordance with PAPR+ v2.7 13.6.3, Table 181 */
968 _FDT(fdt_setprop_cell(fdt, offset, "vendor-id",
969 pci_default_read_config(dev, PCI_VENDOR_ID, 2)));
970 _FDT(fdt_setprop_cell(fdt, offset, "device-id",
971 pci_default_read_config(dev, PCI_DEVICE_ID, 2)));
972 _FDT(fdt_setprop_cell(fdt, offset, "revision-id",
973 pci_default_read_config(dev, PCI_REVISION_ID, 1)));
974 _FDT(fdt_setprop_cell(fdt, offset, "class-code",
4a7c3474 975 pci_default_read_config(dev, PCI_CLASS_PROG, 3)));
7454c7af
MR
976 if (pci_default_read_config(dev, PCI_INTERRUPT_PIN, 1)) {
977 _FDT(fdt_setprop_cell(fdt, offset, "interrupts",
978 pci_default_read_config(dev, PCI_INTERRUPT_PIN, 1)));
979 }
980
981 if (!is_bridge) {
982 _FDT(fdt_setprop_cell(fdt, offset, "min-grant",
983 pci_default_read_config(dev, PCI_MIN_GNT, 1)));
984 _FDT(fdt_setprop_cell(fdt, offset, "max-latency",
985 pci_default_read_config(dev, PCI_MAX_LAT, 1)));
986 }
987
988 if (pci_default_read_config(dev, PCI_SUBSYSTEM_ID, 2)) {
989 _FDT(fdt_setprop_cell(fdt, offset, "subsystem-id",
990 pci_default_read_config(dev, PCI_SUBSYSTEM_ID, 2)));
991 }
992
993 if (pci_default_read_config(dev, PCI_SUBSYSTEM_VENDOR_ID, 2)) {
994 _FDT(fdt_setprop_cell(fdt, offset, "subsystem-vendor-id",
995 pci_default_read_config(dev, PCI_SUBSYSTEM_VENDOR_ID, 2)));
996 }
997
998 _FDT(fdt_setprop_cell(fdt, offset, "cache-line-size",
999 pci_default_read_config(dev, PCI_CACHE_LINE_SIZE, 1)));
1000
1001 /* the following fdt cells are masked off the pci status register */
1002 pci_status = pci_default_read_config(dev, PCI_STATUS, 2);
1003 _FDT(fdt_setprop_cell(fdt, offset, "devsel-speed",
1004 PCI_STATUS_DEVSEL_MASK & pci_status));
1005
1006 if (pci_status & PCI_STATUS_FAST_BACK) {
1007 _FDT(fdt_setprop(fdt, offset, "fast-back-to-back", NULL, 0));
1008 }
1009 if (pci_status & PCI_STATUS_66MHZ) {
1010 _FDT(fdt_setprop(fdt, offset, "66mhz-capable", NULL, 0));
1011 }
1012 if (pci_status & PCI_STATUS_UDF) {
1013 _FDT(fdt_setprop(fdt, offset, "udf-supported", NULL, 0));
1014 }
1015
1016 /* NOTE: this is normally generated by firmware via path/unit name,
1017 * but in our case we must set it manually since it does not get
1018 * processed by OF beforehand
1019 */
1020 _FDT(fdt_setprop_string(fdt, offset, "name", "pci"));
16b0ea1d
ND
1021 buf = spapr_phb_get_loc_code(sphb, dev);
1022 if (!buf) {
1023 error_report("Failed setting the ibm,loc-code");
1024 return -1;
1025 }
1026
1027 err = fdt_setprop_string(fdt, offset, "ibm,loc-code", buf);
1028 g_free(buf);
1029 if (err < 0) {
1030 return err;
1031 }
1032
e634b89c
ND
1033 if (drc_index) {
1034 _FDT(fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index));
1035 }
7454c7af
MR
1036
1037 _FDT(fdt_setprop_cell(fdt, offset, "#address-cells",
1038 RESOURCE_CELLS_ADDRESS));
1039 _FDT(fdt_setprop_cell(fdt, offset, "#size-cells",
1040 RESOURCE_CELLS_SIZE));
a8ad731a
MR
1041
1042 max_msi = msi_nr_vectors_allocated(dev);
1043 if (max_msi) {
1044 _FDT(fdt_setprop_cell(fdt, offset, "ibm,req#msi", max_msi));
1045 }
1046 max_msix = dev->msix_entries_nr;
1047 if (max_msix) {
1048 _FDT(fdt_setprop_cell(fdt, offset, "ibm,req#msi-x", max_msix));
1049 }
7454c7af
MR
1050
1051 populate_resource_props(dev, &rp);
1052 _FDT(fdt_setprop(fdt, offset, "reg", (uint8_t *)rp.reg, rp.reg_len));
1053 _FDT(fdt_setprop(fdt, offset, "assigned-addresses",
1054 (uint8_t *)rp.assigned, rp.assigned_len));
1055
1056 return 0;
1057}
1058
1059/* create OF node for pci device and required OF DT properties */
1d2d9742 1060static int spapr_create_pci_child_dt(sPAPRPHBState *phb, PCIDevice *dev,
1d2d9742 1061 void *fdt, int node_offset)
7454c7af 1062{
1d2d9742 1063 int offset, ret;
7454c7af
MR
1064 int slot = PCI_SLOT(dev->devfn);
1065 int func = PCI_FUNC(dev->devfn);
9b7d9284 1066 char nodename[FDT_NAME_MAX];
7454c7af 1067
7454c7af 1068 if (func != 0) {
9b7d9284 1069 snprintf(nodename, FDT_NAME_MAX, "pci@%x,%x", slot, func);
7454c7af 1070 } else {
9b7d9284 1071 snprintf(nodename, FDT_NAME_MAX, "pci@%x", slot);
7454c7af 1072 }
1d2d9742 1073 offset = fdt_add_subnode(fdt, node_offset, nodename);
e634b89c
ND
1074 ret = spapr_populate_pci_child_dt(dev, fdt, offset, phb);
1075
7454c7af 1076 g_assert(!ret);
1d2d9742
ND
1077 if (ret) {
1078 return 0;
1079 }
1080 return offset;
7454c7af
MR
1081}
1082
1083static void spapr_phb_add_pci_device(sPAPRDRConnector *drc,
1084 sPAPRPHBState *phb,
1085 PCIDevice *pdev,
1086 Error **errp)
1087{
1088 sPAPRDRConnectorClass *drck = SPAPR_DR_CONNECTOR_GET_CLASS(drc);
1089 DeviceState *dev = DEVICE(pdev);
7454c7af 1090 void *fdt = NULL;
1d2d9742 1091 int fdt_start_offset = 0, fdt_size;
7454c7af 1092
5dd5238c
JD
1093 fdt = create_device_tree(&fdt_size);
1094 fdt_start_offset = spapr_create_pci_child_dt(phb, pdev, fdt, 0);
1095 if (!fdt_start_offset) {
1096 error_setg(errp, "Failed to create pci child device tree node");
1097 goto out;
7454c7af
MR
1098 }
1099
1100 drck->attach(drc, DEVICE(pdev),
1101 fdt, fdt_start_offset, !dev->hotplugged, errp);
1d2d9742 1102out:
7454c7af
MR
1103 if (*errp) {
1104 g_free(fdt);
1105 }
1106}
1107
1108static void spapr_phb_remove_pci_device_cb(DeviceState *dev, void *opaque)
1109{
1110 /* some version guests do not wait for completion of a device
1111 * cleanup (generally done asynchronously by the kernel) before
1112 * signaling to QEMU that the device is safe, but instead sleep
1113 * for some 'safe' period of time. unfortunately on a busy host
1114 * this sleep isn't guaranteed to be long enough, resulting in
1115 * bad things like IRQ lines being left asserted during final
1116 * device removal. to deal with this we call reset just prior
1117 * to finalizing the device, which will put the device back into
1118 * an 'idle' state, as the device cleanup code expects.
1119 */
1120 pci_device_reset(PCI_DEVICE(dev));
1121 object_unparent(OBJECT(dev));
1122}
1123
1124static void spapr_phb_remove_pci_device(sPAPRDRConnector *drc,
1125 sPAPRPHBState *phb,
1126 PCIDevice *pdev,
1127 Error **errp)
1128{
1129 sPAPRDRConnectorClass *drck = SPAPR_DR_CONNECTOR_GET_CLASS(drc);
1130
1131 drck->detach(drc, DEVICE(pdev), spapr_phb_remove_pci_device_cb, phb, errp);
1132}
1133
788d2599
MR
1134static sPAPRDRConnector *spapr_phb_get_pci_func_drc(sPAPRPHBState *phb,
1135 uint32_t busnr,
1136 int32_t devfn)
7454c7af 1137{
7454c7af
MR
1138 return spapr_dr_connector_by_id(SPAPR_DR_CONNECTOR_TYPE_PCI,
1139 (phb->index << 16) |
1140 (busnr << 8) |
788d2599
MR
1141 devfn);
1142}
1143
1144static sPAPRDRConnector *spapr_phb_get_pci_drc(sPAPRPHBState *phb,
1145 PCIDevice *pdev)
1146{
1147 uint32_t busnr = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(pdev))));
1148 return spapr_phb_get_pci_func_drc(phb, busnr, pdev->devfn);
7454c7af
MR
1149}
1150
1d2d9742
ND
1151static uint32_t spapr_phb_get_pci_drc_index(sPAPRPHBState *phb,
1152 PCIDevice *pdev)
1153{
1154 sPAPRDRConnector *drc = spapr_phb_get_pci_drc(phb, pdev);
1155 sPAPRDRConnectorClass *drck;
1156
1157 if (!drc) {
1158 return 0;
1159 }
1160
1161 drck = SPAPR_DR_CONNECTOR_GET_CLASS(drc);
1162 return drck->get_index(drc);
1163}
1164
7454c7af
MR
1165static void spapr_phb_hot_plug_child(HotplugHandler *plug_handler,
1166 DeviceState *plugged_dev, Error **errp)
1167{
1168 sPAPRPHBState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler));
1169 PCIDevice *pdev = PCI_DEVICE(plugged_dev);
1170 sPAPRDRConnector *drc = spapr_phb_get_pci_drc(phb, pdev);
1171 Error *local_err = NULL;
788d2599
MR
1172 PCIBus *bus = PCI_BUS(qdev_get_parent_bus(DEVICE(pdev)));
1173 uint32_t slotnr = PCI_SLOT(pdev->devfn);
7454c7af
MR
1174
1175 /* if DR is disabled we don't need to do anything in the case of
1176 * hotplug or coldplug callbacks
1177 */
1178 if (!phb->dr_enabled) {
1179 /* if this is a hotplug operation initiated by the user
1180 * we need to let them know it's not enabled
1181 */
1182 if (plugged_dev->hotplugged) {
c6bd8c70
MA
1183 error_setg(errp, QERR_BUS_NO_HOTPLUG,
1184 object_get_typename(OBJECT(phb)));
7454c7af
MR
1185 }
1186 return;
1187 }
1188
1189 g_assert(drc);
1190
788d2599
MR
1191 /* Following the QEMU convention used for PCIe multifunction
1192 * hotplug, we do not allow functions to be hotplugged to a
1193 * slot that already has function 0 present
1194 */
1195 if (plugged_dev->hotplugged && bus->devices[PCI_DEVFN(slotnr, 0)] &&
1196 PCI_FUNC(pdev->devfn) != 0) {
1197 error_setg(errp, "PCI: slot %d function 0 already ocuppied by %s,"
1198 " additional functions can no longer be exposed to guest.",
1199 slotnr, bus->devices[PCI_DEVFN(slotnr, 0)]->name);
1200 return;
1201 }
1202
7454c7af
MR
1203 spapr_phb_add_pci_device(drc, phb, pdev, &local_err);
1204 if (local_err) {
1205 error_propagate(errp, local_err);
1206 return;
1207 }
788d2599
MR
1208
1209 /* If this is function 0, signal hotplug for all the device functions.
1210 * Otherwise defer sending the hotplug event.
1211 */
1212 if (plugged_dev->hotplugged && PCI_FUNC(pdev->devfn) == 0) {
1213 int i;
1214
1215 for (i = 0; i < 8; i++) {
1216 sPAPRDRConnector *func_drc;
1217 sPAPRDRConnectorClass *func_drck;
1218 sPAPRDREntitySense state;
1219
1220 func_drc = spapr_phb_get_pci_func_drc(phb, pci_bus_num(bus),
1221 PCI_DEVFN(slotnr, i));
1222 func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
1223 func_drck->entity_sense(func_drc, &state);
1224
1225 if (state == SPAPR_DR_ENTITY_SENSE_PRESENT) {
1226 spapr_hotplug_req_add_by_index(func_drc);
1227 }
1228 }
c5bc152b 1229 }
7454c7af
MR
1230}
1231
1232static void spapr_phb_hot_unplug_child(HotplugHandler *plug_handler,
1233 DeviceState *plugged_dev, Error **errp)
1234{
1235 sPAPRPHBState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler));
1236 PCIDevice *pdev = PCI_DEVICE(plugged_dev);
1237 sPAPRDRConnectorClass *drck;
1238 sPAPRDRConnector *drc = spapr_phb_get_pci_drc(phb, pdev);
1239 Error *local_err = NULL;
1240
1241 if (!phb->dr_enabled) {
c6bd8c70
MA
1242 error_setg(errp, QERR_BUS_NO_HOTPLUG,
1243 object_get_typename(OBJECT(phb)));
7454c7af
MR
1244 return;
1245 }
1246
1247 g_assert(drc);
1248
1249 drck = SPAPR_DR_CONNECTOR_GET_CLASS(drc);
1250 if (!drck->release_pending(drc)) {
788d2599
MR
1251 PCIBus *bus = PCI_BUS(qdev_get_parent_bus(DEVICE(pdev)));
1252 uint32_t slotnr = PCI_SLOT(pdev->devfn);
1253 sPAPRDRConnector *func_drc;
1254 sPAPRDRConnectorClass *func_drck;
1255 sPAPRDREntitySense state;
1256 int i;
1257
1258 /* ensure any other present functions are pending unplug */
1259 if (PCI_FUNC(pdev->devfn) == 0) {
1260 for (i = 1; i < 8; i++) {
1261 func_drc = spapr_phb_get_pci_func_drc(phb, pci_bus_num(bus),
1262 PCI_DEVFN(slotnr, i));
1263 func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
1264 func_drck->entity_sense(func_drc, &state);
1265 if (state == SPAPR_DR_ENTITY_SENSE_PRESENT
1266 && !func_drck->release_pending(func_drc)) {
1267 error_setg(errp,
1268 "PCI: slot %d, function %d still present. "
1269 "Must unplug all non-0 functions first.",
1270 slotnr, i);
1271 return;
1272 }
1273 }
1274 }
1275
7454c7af
MR
1276 spapr_phb_remove_pci_device(drc, phb, pdev, &local_err);
1277 if (local_err) {
1278 error_propagate(errp, local_err);
1279 return;
1280 }
788d2599
MR
1281
1282 /* if this isn't func 0, defer unplug event. otherwise signal removal
1283 * for all present functions
1284 */
1285 if (PCI_FUNC(pdev->devfn) == 0) {
1286 for (i = 7; i >= 0; i--) {
1287 func_drc = spapr_phb_get_pci_func_drc(phb, pci_bus_num(bus),
1288 PCI_DEVFN(slotnr, i));
1289 func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
1290 func_drck->entity_sense(func_drc, &state);
1291 if (state == SPAPR_DR_ENTITY_SENSE_PRESENT) {
1292 spapr_hotplug_req_remove_by_index(func_drc);
1293 }
1294 }
1295 }
7454c7af
MR
1296 }
1297}
1298
c6ba42f6 1299static void spapr_phb_realize(DeviceState *dev, Error **errp)
3384f95c 1300{
28e02042 1301 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
c6ba42f6 1302 SysBusDevice *s = SYS_BUS_DEVICE(dev);
8c9f64df 1303 sPAPRPHBState *sphb = SPAPR_PCI_HOST_BRIDGE(s);
8558d942 1304 PCIHostState *phb = PCI_HOST_BRIDGE(s);
298a9710
DG
1305 char *namebuf;
1306 int i;
3384f95c 1307 PCIBus *bus;
8c46f7ec 1308 uint64_t msi_window_size = 4096;
a36304fd 1309 sPAPRTCETable *tcet;
ae4de14c
AK
1310 const unsigned windows_supported =
1311 sphb->ddw_enabled ? SPAPR_PCI_DMA_MAX_WINDOWS : 1;
3384f95c 1312
421b1b27 1313 if (sphb->index != (uint32_t)-1) {
caae58cb
DG
1314 hwaddr windows_base;
1315
ae4de14c
AK
1316 if ((sphb->buid != (uint64_t)-1) || (sphb->dma_liobn[0] != (uint32_t)-1)
1317 || (sphb->dma_liobn[1] != (uint32_t)-1 && windows_supported == 2)
421b1b27
DG
1318 || (sphb->mem_win_addr != (hwaddr)-1)
1319 || (sphb->io_win_addr != (hwaddr)-1)) {
c6ba42f6
AK
1320 error_setg(errp, "Either \"index\" or other parameters must"
1321 " be specified for PAPR PHB, not both");
1322 return;
caae58cb
DG
1323 }
1324
3e4ac968
DG
1325 if (sphb->index > SPAPR_PCI_MAX_INDEX) {
1326 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
1327 SPAPR_PCI_MAX_INDEX);
1328 return;
1329 }
1330
caae58cb 1331 sphb->buid = SPAPR_PCI_BASE_BUID + sphb->index;
ae4de14c
AK
1332 for (i = 0; i < windows_supported; ++i) {
1333 sphb->dma_liobn[i] = SPAPR_PCI_LIOBN(sphb->index, i);
1334 }
caae58cb
DG
1335
1336 windows_base = SPAPR_PCI_WINDOW_BASE
1337 + sphb->index * SPAPR_PCI_WINDOW_SPACING;
1338 sphb->mem_win_addr = windows_base + SPAPR_PCI_MMIO_WIN_OFF;
1339 sphb->io_win_addr = windows_base + SPAPR_PCI_IO_WIN_OFF;
caae58cb
DG
1340 }
1341
421b1b27 1342 if (sphb->buid == (uint64_t)-1) {
c6ba42f6
AK
1343 error_setg(errp, "BUID not specified for PHB");
1344 return;
caae58cb
DG
1345 }
1346
ae4de14c
AK
1347 if ((sphb->dma_liobn[0] == (uint32_t)-1) ||
1348 ((sphb->dma_liobn[1] == (uint32_t)-1) && (windows_supported > 1))) {
1349 error_setg(errp, "LIOBN(s) not specified for PHB");
c6ba42f6 1350 return;
caae58cb
DG
1351 }
1352
421b1b27 1353 if (sphb->mem_win_addr == (hwaddr)-1) {
c6ba42f6
AK
1354 error_setg(errp, "Memory window address not specified for PHB");
1355 return;
caae58cb
DG
1356 }
1357
421b1b27 1358 if (sphb->io_win_addr == (hwaddr)-1) {
c6ba42f6
AK
1359 error_setg(errp, "IO window address not specified for PHB");
1360 return;
caae58cb
DG
1361 }
1362
46c5874e 1363 if (spapr_pci_find_phb(spapr, sphb->buid)) {
c6ba42f6
AK
1364 error_setg(errp, "PCI host bridges must have unique BUIDs");
1365 return;
caae58cb
DG
1366 }
1367
8c9f64df 1368 sphb->dtbusname = g_strdup_printf("pci@%" PRIx64, sphb->buid);
caae58cb 1369
8c9f64df 1370 namebuf = alloca(strlen(sphb->dtbusname) + 32);
3384f95c 1371
298a9710 1372 /* Initialize memory regions */
8c9f64df 1373 sprintf(namebuf, "%s.mmio", sphb->dtbusname);
92b8e39c 1374 memory_region_init(&sphb->memspace, OBJECT(sphb), namebuf, UINT64_MAX);
3384f95c 1375
8c9f64df 1376 sprintf(namebuf, "%s.mmio-alias", sphb->dtbusname);
40c5dce9
PB
1377 memory_region_init_alias(&sphb->memwindow, OBJECT(sphb),
1378 namebuf, &sphb->memspace,
8c9f64df
AF
1379 SPAPR_PCI_MEM_WIN_BUS_OFFSET, sphb->mem_win_size);
1380 memory_region_add_subregion(get_system_memory(), sphb->mem_win_addr,
1381 &sphb->memwindow);
3384f95c 1382
fabe9ee1 1383 /* Initialize IO regions */
8c9f64df 1384 sprintf(namebuf, "%s.io", sphb->dtbusname);
40c5dce9
PB
1385 memory_region_init(&sphb->iospace, OBJECT(sphb),
1386 namebuf, SPAPR_PCI_IO_WIN_SIZE);
3384f95c 1387
a3cfa18e 1388 sprintf(namebuf, "%s.io-alias", sphb->dtbusname);
66aab867 1389 memory_region_init_alias(&sphb->iowindow, OBJECT(sphb), namebuf,
fabe9ee1 1390 &sphb->iospace, 0, SPAPR_PCI_IO_WIN_SIZE);
8c9f64df 1391 memory_region_add_subregion(get_system_memory(), sphb->io_win_addr,
a3cfa18e 1392 &sphb->iowindow);
1b8601b0
AK
1393
1394 bus = pci_register_bus(dev, NULL,
8c9f64df
AF
1395 pci_spapr_set_irq, pci_spapr_map_irq, sphb,
1396 &sphb->memspace, &sphb->iospace,
60a0e443 1397 PCI_DEVFN(0, 0), PCI_NUM_PINS, TYPE_PCI_BUS);
8c9f64df 1398 phb->bus = bus;
7454c7af 1399 qbus_set_hotplug_handler(BUS(phb->bus), DEVICE(sphb), NULL);
298a9710 1400
cca7fad5
AK
1401 /*
1402 * Initialize PHB address space.
1403 * By default there will be at least one subregion for default
1404 * 32bit DMA window.
1405 * Later the guest might want to create another DMA window
1406 * which will become another memory subregion.
1407 */
1408 sprintf(namebuf, "%s.iommu-root", sphb->dtbusname);
1409
1410 memory_region_init(&sphb->iommu_root, OBJECT(sphb),
1411 namebuf, UINT64_MAX);
1412 address_space_init(&sphb->iommu_as, &sphb->iommu_root,
1413 sphb->dtbusname);
1414
8c46f7ec
GK
1415 /*
1416 * As MSI/MSIX interrupts trigger by writing at MSI/MSIX vectors,
1417 * we need to allocate some memory to catch those writes coming
1418 * from msi_notify()/msix_notify().
1419 * As MSIMessage:addr is going to be the same and MSIMessage:data
1420 * is going to be a VIRQ number, 4 bytes of the MSI MR will only
1421 * be used.
1422 *
1423 * For KVM we want to ensure that this memory is a full page so that
1424 * our memory slot is of page size granularity.
1425 */
1426#ifdef CONFIG_KVM
1427 if (kvm_enabled()) {
1428 msi_window_size = getpagesize();
1429 }
1430#endif
1431
1432 memory_region_init_io(&sphb->msiwindow, NULL, &spapr_msi_ops, spapr,
1433 "msi", msi_window_size);
1434 memory_region_add_subregion(&sphb->iommu_root, SPAPR_PCI_MSI_WINDOW,
1435 &sphb->msiwindow);
1436
e00387d5 1437 pci_setup_iommu(bus, spapr_pci_dma_iommu, sphb);
edded454 1438
5cc7a967
AK
1439 pci_bus_set_route_irq_fn(bus, spapr_route_intx_pin_to_irq);
1440
8c9f64df 1441 QLIST_INSERT_HEAD(&spapr->phbs, sphb, list);
298a9710
DG
1442
1443 /* Initialize the LSI table */
7fb0bd34 1444 for (i = 0; i < PCI_NUM_PINS; i++) {
a307d594 1445 uint32_t irq;
a005b3ef 1446 Error *local_err = NULL;
298a9710 1447
cc706a53 1448 irq = xics_spapr_alloc_block(spapr->xics, 1, true, false, &local_err);
a005b3ef
GK
1449 if (local_err) {
1450 error_propagate(errp, local_err);
1451 error_prepend(errp, "can't allocate LSIs: ");
c6ba42f6 1452 return;
298a9710
DG
1453 }
1454
8c9f64df 1455 sphb->lsi_table[i].irq = irq;
298a9710 1456 }
da6ccee4 1457
62083979
MR
1458 /* allocate connectors for child PCI devices */
1459 if (sphb->dr_enabled) {
1460 for (i = 0; i < PCI_SLOT_MAX * 8; i++) {
1461 spapr_dr_connector_new(OBJECT(phb),
1462 SPAPR_DR_CONNECTOR_TYPE_PCI,
1463 (sphb->index << 16) | i);
1464 }
1465 }
1466
ae4de14c
AK
1467 /* DMA setup */
1468 for (i = 0; i < windows_supported; ++i) {
1469 tcet = spapr_tce_new_table(DEVICE(sphb), sphb->dma_liobn[i]);
1470 if (!tcet) {
1471 error_setg(errp, "Creating window#%d failed for %s",
1472 i, sphb->dtbusname);
1473 return;
1474 }
1475 memory_region_add_subregion_overlap(&sphb->iommu_root, 0,
1476 spapr_tce_get_iommu(tcet), 0);
da6ccee4 1477 }
cca7fad5 1478
a36304fd 1479 sphb->msi = g_hash_table_new_full(g_int_hash, g_int_equal, g_free, g_free);
298a9710
DG
1480}
1481
e28c16f6 1482static int spapr_phb_children_reset(Object *child, void *opaque)
eddeed26 1483{
e28c16f6
AK
1484 DeviceState *dev = (DeviceState *) object_dynamic_cast(child, TYPE_DEVICE);
1485
1486 if (dev) {
1487 device_reset(dev);
1488 }
eddeed26 1489
e28c16f6
AK
1490 return 0;
1491}
1492
b3162f22 1493void spapr_phb_dma_reset(sPAPRPHBState *sphb)
e28c16f6 1494{
ae4de14c
AK
1495 int i;
1496 sPAPRTCETable *tcet;
1497
1498 for (i = 0; i < SPAPR_PCI_DMA_MAX_WINDOWS; ++i) {
1499 tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[i]);
acf1b6dd 1500
ae4de14c
AK
1501 if (tcet && tcet->nb_table) {
1502 spapr_tce_table_disable(tcet);
1503 }
acf1b6dd
AK
1504 }
1505
1506 /* Register default 32bit DMA window */
ae4de14c 1507 tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[0]);
acf1b6dd
AK
1508 spapr_tce_table_enable(tcet, SPAPR_TCE_PAGE_SHIFT, sphb->dma_win_addr,
1509 sphb->dma_win_size >> SPAPR_TCE_PAGE_SHIFT);
b3162f22
AK
1510}
1511
1512static void spapr_phb_reset(DeviceState *qdev)
1513{
1514 sPAPRPHBState *sphb = SPAPR_PCI_HOST_BRIDGE(qdev);
1515
1516 spapr_phb_dma_reset(sphb);
acf1b6dd 1517
eddeed26 1518 /* Reset the IOMMU state */
e28c16f6 1519 object_child_foreach(OBJECT(qdev), spapr_phb_children_reset, NULL);
fbb4e983
DG
1520
1521 if (spapr_phb_eeh_available(SPAPR_PCI_HOST_BRIDGE(qdev))) {
1522 spapr_phb_vfio_reset(qdev);
1523 }
eddeed26
DG
1524}
1525
298a9710 1526static Property spapr_phb_properties[] = {
3e4ac968 1527 DEFINE_PROP_UINT32("index", sPAPRPHBState, index, -1),
c7bcc85d 1528 DEFINE_PROP_UINT64("buid", sPAPRPHBState, buid, -1),
ae4de14c
AK
1529 DEFINE_PROP_UINT32("liobn", sPAPRPHBState, dma_liobn[0], -1),
1530 DEFINE_PROP_UINT32("liobn64", sPAPRPHBState, dma_liobn[1], -1),
c7bcc85d
PB
1531 DEFINE_PROP_UINT64("mem_win_addr", sPAPRPHBState, mem_win_addr, -1),
1532 DEFINE_PROP_UINT64("mem_win_size", sPAPRPHBState, mem_win_size,
1533 SPAPR_PCI_MMIO_WIN_SIZE),
1534 DEFINE_PROP_UINT64("io_win_addr", sPAPRPHBState, io_win_addr, -1),
1535 DEFINE_PROP_UINT64("io_win_size", sPAPRPHBState, io_win_size,
1536 SPAPR_PCI_IO_WIN_SIZE),
7619c7b0
MR
1537 DEFINE_PROP_BOOL("dynamic-reconfiguration", sPAPRPHBState, dr_enabled,
1538 true),
f93caaac
DG
1539 /* Default DMA window is 0..1GB */
1540 DEFINE_PROP_UINT64("dma_win_addr", sPAPRPHBState, dma_win_addr, 0),
1541 DEFINE_PROP_UINT64("dma_win_size", sPAPRPHBState, dma_win_size, 0x40000000),
ae4de14c
AK
1542 DEFINE_PROP_UINT64("dma64_win_addr", sPAPRPHBState, dma64_win_addr,
1543 0x800000000000000ULL),
1544 DEFINE_PROP_BOOL("ddw", sPAPRPHBState, ddw_enabled, true),
1545 DEFINE_PROP_UINT64("pgsz", sPAPRPHBState, page_size_mask,
1546 (1ULL << 12) | (1ULL << 16)),
4814401f 1547 DEFINE_PROP_UINT32("numa_node", sPAPRPHBState, numa_node, -1),
298a9710
DG
1548 DEFINE_PROP_END_OF_LIST(),
1549};
1550
1112cf94
DG
1551static const VMStateDescription vmstate_spapr_pci_lsi = {
1552 .name = "spapr_pci/lsi",
1553 .version_id = 1,
1554 .minimum_version_id = 1,
3aff6c2f 1555 .fields = (VMStateField[]) {
1112cf94
DG
1556 VMSTATE_UINT32_EQUAL(irq, struct spapr_pci_lsi),
1557
1558 VMSTATE_END_OF_LIST()
1559 },
1560};
1561
1562static const VMStateDescription vmstate_spapr_pci_msi = {
9a321e92 1563 .name = "spapr_pci/msi",
1112cf94
DG
1564 .version_id = 1,
1565 .minimum_version_id = 1,
9a321e92
AK
1566 .fields = (VMStateField []) {
1567 VMSTATE_UINT32(key, spapr_pci_msi_mig),
1568 VMSTATE_UINT32(value.first_irq, spapr_pci_msi_mig),
1569 VMSTATE_UINT32(value.num, spapr_pci_msi_mig),
1112cf94
DG
1570 VMSTATE_END_OF_LIST()
1571 },
1572};
1573
9a321e92
AK
1574static void spapr_pci_pre_save(void *opaque)
1575{
1576 sPAPRPHBState *sphb = opaque;
708414f0
MA
1577 GHashTableIter iter;
1578 gpointer key, value;
1579 int i;
9a321e92 1580
012aef07
MA
1581 g_free(sphb->msi_devs);
1582 sphb->msi_devs = NULL;
708414f0
MA
1583 sphb->msi_devs_num = g_hash_table_size(sphb->msi);
1584 if (!sphb->msi_devs_num) {
9a321e92
AK
1585 return;
1586 }
708414f0 1587 sphb->msi_devs = g_malloc(sphb->msi_devs_num * sizeof(spapr_pci_msi_mig));
9a321e92 1588
708414f0
MA
1589 g_hash_table_iter_init(&iter, sphb->msi);
1590 for (i = 0; g_hash_table_iter_next(&iter, &key, &value); ++i) {
1591 sphb->msi_devs[i].key = *(uint32_t *) key;
1592 sphb->msi_devs[i].value = *(spapr_pci_msi *) value;
1593 }
9a321e92
AK
1594}
1595
1596static int spapr_pci_post_load(void *opaque, int version_id)
1597{
1598 sPAPRPHBState *sphb = opaque;
1599 gpointer key, value;
1600 int i;
1601
1602 for (i = 0; i < sphb->msi_devs_num; ++i) {
1603 key = g_memdup(&sphb->msi_devs[i].key,
1604 sizeof(sphb->msi_devs[i].key));
1605 value = g_memdup(&sphb->msi_devs[i].value,
1606 sizeof(sphb->msi_devs[i].value));
1607 g_hash_table_insert(sphb->msi, key, value);
1608 }
012aef07
MA
1609 g_free(sphb->msi_devs);
1610 sphb->msi_devs = NULL;
9a321e92
AK
1611 sphb->msi_devs_num = 0;
1612
1613 return 0;
1614}
1615
1112cf94
DG
1616static const VMStateDescription vmstate_spapr_pci = {
1617 .name = "spapr_pci",
9a321e92
AK
1618 .version_id = 2,
1619 .minimum_version_id = 2,
1620 .pre_save = spapr_pci_pre_save,
1621 .post_load = spapr_pci_post_load,
3aff6c2f 1622 .fields = (VMStateField[]) {
1112cf94 1623 VMSTATE_UINT64_EQUAL(buid, sPAPRPHBState),
ae4de14c 1624 VMSTATE_UINT32_EQUAL(dma_liobn[0], sPAPRPHBState),
1112cf94
DG
1625 VMSTATE_UINT64_EQUAL(mem_win_addr, sPAPRPHBState),
1626 VMSTATE_UINT64_EQUAL(mem_win_size, sPAPRPHBState),
1627 VMSTATE_UINT64_EQUAL(io_win_addr, sPAPRPHBState),
1628 VMSTATE_UINT64_EQUAL(io_win_size, sPAPRPHBState),
1112cf94
DG
1629 VMSTATE_STRUCT_ARRAY(lsi_table, sPAPRPHBState, PCI_NUM_PINS, 0,
1630 vmstate_spapr_pci_lsi, struct spapr_pci_lsi),
9a321e92
AK
1631 VMSTATE_INT32(msi_devs_num, sPAPRPHBState),
1632 VMSTATE_STRUCT_VARRAY_ALLOC(msi_devs, sPAPRPHBState, msi_devs_num, 0,
1633 vmstate_spapr_pci_msi, spapr_pci_msi_mig),
1112cf94
DG
1634 VMSTATE_END_OF_LIST()
1635 },
1636};
1637
568f0690
DG
1638static const char *spapr_phb_root_bus_path(PCIHostState *host_bridge,
1639 PCIBus *rootbus)
1640{
1641 sPAPRPHBState *sphb = SPAPR_PCI_HOST_BRIDGE(host_bridge);
1642
1643 return sphb->dtbusname;
1644}
1645
298a9710
DG
1646static void spapr_phb_class_init(ObjectClass *klass, void *data)
1647{
568f0690 1648 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
298a9710 1649 DeviceClass *dc = DEVICE_CLASS(klass);
7454c7af 1650 HotplugHandlerClass *hp = HOTPLUG_HANDLER_CLASS(klass);
298a9710 1651
568f0690 1652 hc->root_bus_path = spapr_phb_root_bus_path;
c6ba42f6 1653 dc->realize = spapr_phb_realize;
298a9710 1654 dc->props = spapr_phb_properties;
eddeed26 1655 dc->reset = spapr_phb_reset;
1112cf94 1656 dc->vmsd = &vmstate_spapr_pci;
09aa9a52 1657 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
7454c7af
MR
1658 hp->plug = spapr_phb_hot_plug_child;
1659 hp->unplug = spapr_phb_hot_unplug_child;
298a9710 1660}
3384f95c 1661
4240abff 1662static const TypeInfo spapr_phb_info = {
8c9f64df 1663 .name = TYPE_SPAPR_PCI_HOST_BRIDGE,
8558d942 1664 .parent = TYPE_PCI_HOST_BRIDGE,
298a9710
DG
1665 .instance_size = sizeof(sPAPRPHBState),
1666 .class_init = spapr_phb_class_init,
7454c7af
MR
1667 .interfaces = (InterfaceInfo[]) {
1668 { TYPE_HOTPLUG_HANDLER },
1669 { }
1670 }
298a9710
DG
1671};
1672
28e02042 1673PCIHostState *spapr_create_phb(sPAPRMachineState *spapr, int index)
298a9710
DG
1674{
1675 DeviceState *dev;
1676
8c9f64df 1677 dev = qdev_create(NULL, TYPE_SPAPR_PCI_HOST_BRIDGE);
caae58cb 1678 qdev_prop_set_uint32(dev, "index", index);
298a9710 1679 qdev_init_nofail(dev);
caae58cb
DG
1680
1681 return PCI_HOST_BRIDGE(dev);
3384f95c
DG
1682}
1683
1d2d9742
ND
1684typedef struct sPAPRFDT {
1685 void *fdt;
1686 int node_off;
1687 sPAPRPHBState *sphb;
1688} sPAPRFDT;
1689
1690static void spapr_populate_pci_devices_dt(PCIBus *bus, PCIDevice *pdev,
1691 void *opaque)
1692{
1693 PCIBus *sec_bus;
1694 sPAPRFDT *p = opaque;
1695 int offset;
1696 sPAPRFDT s_fdt;
1d2d9742 1697
e634b89c 1698 offset = spapr_create_pci_child_dt(p->sphb, pdev, p->fdt, p->node_off);
1d2d9742
ND
1699 if (!offset) {
1700 error_report("Failed to create pci child device tree node");
1701 return;
1702 }
1703
1704 if ((pci_default_read_config(pdev, PCI_HEADER_TYPE, 1) !=
1705 PCI_HEADER_TYPE_BRIDGE)) {
1706 return;
1707 }
1708
1709 sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev));
1710 if (!sec_bus) {
1711 return;
1712 }
1713
1714 s_fdt.fdt = p->fdt;
1715 s_fdt.node_off = offset;
1716 s_fdt.sphb = p->sphb;
1717 pci_for_each_device(sec_bus, pci_bus_num(sec_bus),
1718 spapr_populate_pci_devices_dt,
1719 &s_fdt);
1720}
1721
1722static void spapr_phb_pci_enumerate_bridge(PCIBus *bus, PCIDevice *pdev,
1723 void *opaque)
1724{
1725 unsigned int *bus_no = opaque;
1726 unsigned int primary = *bus_no;
1727 unsigned int subordinate = 0xff;
1728 PCIBus *sec_bus = NULL;
1729
1730 if ((pci_default_read_config(pdev, PCI_HEADER_TYPE, 1) !=
1731 PCI_HEADER_TYPE_BRIDGE)) {
1732 return;
1733 }
1734
1735 (*bus_no)++;
1736 pci_default_write_config(pdev, PCI_PRIMARY_BUS, primary, 1);
1737 pci_default_write_config(pdev, PCI_SECONDARY_BUS, *bus_no, 1);
1738 pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, *bus_no, 1);
1739
1740 sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev));
1741 if (!sec_bus) {
1742 return;
1743 }
1744
1745 pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, subordinate, 1);
1746 pci_for_each_device(sec_bus, pci_bus_num(sec_bus),
1747 spapr_phb_pci_enumerate_bridge, bus_no);
1748 pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, *bus_no, 1);
1749}
1750
1751static void spapr_phb_pci_enumerate(sPAPRPHBState *phb)
1752{
1753 PCIBus *bus = PCI_HOST_BRIDGE(phb)->bus;
1754 unsigned int bus_no = 0;
1755
1756 pci_for_each_device(bus, pci_bus_num(bus),
1757 spapr_phb_pci_enumerate_bridge,
1758 &bus_no);
1759
1760}
1761
e0fdbd7c
AK
1762int spapr_populate_pci_dt(sPAPRPHBState *phb,
1763 uint32_t xics_phandle,
1764 void *fdt)
3384f95c 1765{
62083979 1766 int bus_off, i, j, ret;
9b7d9284 1767 char nodename[FDT_NAME_MAX];
3384f95c 1768 uint32_t bus_range[] = { cpu_to_be32(0), cpu_to_be32(0xff) };
b194df47
AK
1769 const uint64_t mmiosize = memory_region_size(&phb->memwindow);
1770 const uint64_t w32max = (1ULL << 32) - SPAPR_PCI_MEM_WIN_BUS_OFFSET;
1771 const uint64_t w32size = MIN(w32max, mmiosize);
1772 const uint64_t w64size = (mmiosize > w32size) ? (mmiosize - w32size) : 0;
3384f95c
DG
1773 struct {
1774 uint32_t hi;
1775 uint64_t child;
1776 uint64_t parent;
1777 uint64_t size;
c4889f54 1778 } QEMU_PACKED ranges[] = {
3384f95c
DG
1779 {
1780 cpu_to_be32(b_ss(1)), cpu_to_be64(0),
1781 cpu_to_be64(phb->io_win_addr),
1782 cpu_to_be64(memory_region_size(&phb->iospace)),
1783 },
1784 {
1785 cpu_to_be32(b_ss(2)), cpu_to_be64(SPAPR_PCI_MEM_WIN_BUS_OFFSET),
1786 cpu_to_be64(phb->mem_win_addr),
b194df47
AK
1787 cpu_to_be64(w32size),
1788 },
1789 {
1790 cpu_to_be32(b_ss(3)), cpu_to_be64(1ULL << 32),
1791 cpu_to_be64(phb->mem_win_addr + w32size),
1792 cpu_to_be64(w64size)
3384f95c
DG
1793 },
1794 };
b194df47 1795 const unsigned sizeof_ranges = (w64size ? 3 : 2) * sizeof(ranges[0]);
3384f95c
DG
1796 uint64_t bus_reg[] = { cpu_to_be64(phb->buid), 0 };
1797 uint32_t interrupt_map_mask[] = {
7fb0bd34
DG
1798 cpu_to_be32(b_ddddd(-1)|b_fff(0)), 0x0, 0x0, cpu_to_be32(-1)};
1799 uint32_t interrupt_map[PCI_SLOT_MAX * PCI_NUM_PINS][7];
ae4de14c
AK
1800 uint32_t ddw_applicable[] = {
1801 cpu_to_be32(RTAS_IBM_QUERY_PE_DMA_WINDOW),
1802 cpu_to_be32(RTAS_IBM_CREATE_PE_DMA_WINDOW),
1803 cpu_to_be32(RTAS_IBM_REMOVE_PE_DMA_WINDOW)
1804 };
1805 uint32_t ddw_extensions[] = {
1806 cpu_to_be32(1),
1807 cpu_to_be32(RTAS_IBM_RESET_PE_DMA_WINDOW)
1808 };
4814401f
AK
1809 uint32_t associativity[] = {cpu_to_be32(0x4),
1810 cpu_to_be32(0x0),
1811 cpu_to_be32(0x0),
1812 cpu_to_be32(0x0),
1813 cpu_to_be32(phb->numa_node)};
ccf9ff85 1814 sPAPRTCETable *tcet;
1d2d9742
ND
1815 PCIBus *bus = PCI_HOST_BRIDGE(phb)->bus;
1816 sPAPRFDT s_fdt;
3384f95c
DG
1817
1818 /* Start populating the FDT */
9b7d9284 1819 snprintf(nodename, FDT_NAME_MAX, "pci@%" PRIx64, phb->buid);
3384f95c
DG
1820 bus_off = fdt_add_subnode(fdt, 0, nodename);
1821 if (bus_off < 0) {
1822 return bus_off;
1823 }
1824
3384f95c
DG
1825 /* Write PHB properties */
1826 _FDT(fdt_setprop_string(fdt, bus_off, "device_type", "pci"));
1827 _FDT(fdt_setprop_string(fdt, bus_off, "compatible", "IBM,Logical_PHB"));
1828 _FDT(fdt_setprop_cell(fdt, bus_off, "#address-cells", 0x3));
1829 _FDT(fdt_setprop_cell(fdt, bus_off, "#size-cells", 0x2));
1830 _FDT(fdt_setprop_cell(fdt, bus_off, "#interrupt-cells", 0x1));
1831 _FDT(fdt_setprop(fdt, bus_off, "used-by-rtas", NULL, 0));
1832 _FDT(fdt_setprop(fdt, bus_off, "bus-range", &bus_range, sizeof(bus_range)));
b194df47 1833 _FDT(fdt_setprop(fdt, bus_off, "ranges", &ranges, sizeof_ranges));
3384f95c 1834 _FDT(fdt_setprop(fdt, bus_off, "reg", &bus_reg, sizeof(bus_reg)));
3f7565c9 1835 _FDT(fdt_setprop_cell(fdt, bus_off, "ibm,pci-config-space-type", 0x1));
161deaf2 1836 _FDT(fdt_setprop_cell(fdt, bus_off, "ibm,pe-total-#msi", XICS_IRQS_SPAPR));
3384f95c 1837
ae4de14c
AK
1838 /* Dynamic DMA window */
1839 if (phb->ddw_enabled) {
1840 _FDT(fdt_setprop(fdt, bus_off, "ibm,ddw-applicable", &ddw_applicable,
1841 sizeof(ddw_applicable)));
1842 _FDT(fdt_setprop(fdt, bus_off, "ibm,ddw-extensions",
1843 &ddw_extensions, sizeof(ddw_extensions)));
1844 }
1845
4814401f
AK
1846 /* Advertise NUMA via ibm,associativity */
1847 if (nb_numa_nodes > 1) {
1848 _FDT(fdt_setprop(fdt, bus_off, "ibm,associativity", associativity,
1849 sizeof(associativity)));
1850 }
1851
4d8d5467
BH
1852 /* Build the interrupt-map, this must matches what is done
1853 * in pci_spapr_map_irq
1854 */
1855 _FDT(fdt_setprop(fdt, bus_off, "interrupt-map-mask",
1856 &interrupt_map_mask, sizeof(interrupt_map_mask)));
7fb0bd34
DG
1857 for (i = 0; i < PCI_SLOT_MAX; i++) {
1858 for (j = 0; j < PCI_NUM_PINS; j++) {
1859 uint32_t *irqmap = interrupt_map[i*PCI_NUM_PINS + j];
1860 int lsi_num = pci_spapr_swizzle(i, j);
1861
1862 irqmap[0] = cpu_to_be32(b_ddddd(i)|b_fff(0));
1863 irqmap[1] = 0;
1864 irqmap[2] = 0;
1865 irqmap[3] = cpu_to_be32(j+1);
1866 irqmap[4] = cpu_to_be32(xics_phandle);
a307d594 1867 irqmap[5] = cpu_to_be32(phb->lsi_table[lsi_num].irq);
7fb0bd34
DG
1868 irqmap[6] = cpu_to_be32(0x8);
1869 }
3384f95c 1870 }
3384f95c
DG
1871 /* Write interrupt map */
1872 _FDT(fdt_setprop(fdt, bus_off, "interrupt-map", &interrupt_map,
7fb0bd34 1873 sizeof(interrupt_map)));
3384f95c 1874
ae4de14c 1875 tcet = spapr_tce_find_by_liobn(phb->dma_liobn[0]);
da34fed7
TH
1876 if (!tcet) {
1877 return -1;
1878 }
ccf9ff85
AK
1879 spapr_dma_dt(fdt, bus_off, "ibm,dma-window",
1880 tcet->liobn, tcet->bus_offset,
1881 tcet->nb_table << tcet->page_shift);
edded454 1882
1d2d9742
ND
1883 /* Walk the bridges and program the bus numbers*/
1884 spapr_phb_pci_enumerate(phb);
1885 _FDT(fdt_setprop_cell(fdt, bus_off, "qemu,phb-enumerated", 0x1));
1886
1887 /* Populate tree nodes with PCI devices attached */
1888 s_fdt.fdt = fdt;
1889 s_fdt.node_off = bus_off;
1890 s_fdt.sphb = phb;
1891 pci_for_each_device(bus, pci_bus_num(bus),
1892 spapr_populate_pci_devices_dt,
1893 &s_fdt);
1894
62083979
MR
1895 ret = spapr_drc_populate_dt(fdt, bus_off, OBJECT(phb),
1896 SPAPR_DR_CONNECTOR_TYPE_PCI);
1897 if (ret) {
1898 return ret;
1899 }
1900
3384f95c
DG
1901 return 0;
1902}
298a9710 1903
fa28f71b
AK
1904void spapr_pci_rtas_init(void)
1905{
3a3b8502
AK
1906 spapr_rtas_register(RTAS_READ_PCI_CONFIG, "read-pci-config",
1907 rtas_read_pci_config);
1908 spapr_rtas_register(RTAS_WRITE_PCI_CONFIG, "write-pci-config",
1909 rtas_write_pci_config);
1910 spapr_rtas_register(RTAS_IBM_READ_PCI_CONFIG, "ibm,read-pci-config",
1911 rtas_ibm_read_pci_config);
1912 spapr_rtas_register(RTAS_IBM_WRITE_PCI_CONFIG, "ibm,write-pci-config",
1913 rtas_ibm_write_pci_config);
226419d6 1914 if (msi_nonbroken) {
3a3b8502
AK
1915 spapr_rtas_register(RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER,
1916 "ibm,query-interrupt-source-number",
0ee2c058 1917 rtas_ibm_query_interrupt_source_number);
3a3b8502
AK
1918 spapr_rtas_register(RTAS_IBM_CHANGE_MSI, "ibm,change-msi",
1919 rtas_ibm_change_msi);
0ee2c058 1920 }
ee954280
GS
1921
1922 spapr_rtas_register(RTAS_IBM_SET_EEH_OPTION,
1923 "ibm,set-eeh-option",
1924 rtas_ibm_set_eeh_option);
1925 spapr_rtas_register(RTAS_IBM_GET_CONFIG_ADDR_INFO2,
1926 "ibm,get-config-addr-info2",
1927 rtas_ibm_get_config_addr_info2);
1928 spapr_rtas_register(RTAS_IBM_READ_SLOT_RESET_STATE2,
1929 "ibm,read-slot-reset-state2",
1930 rtas_ibm_read_slot_reset_state2);
1931 spapr_rtas_register(RTAS_IBM_SET_SLOT_RESET,
1932 "ibm,set-slot-reset",
1933 rtas_ibm_set_slot_reset);
1934 spapr_rtas_register(RTAS_IBM_CONFIGURE_PE,
1935 "ibm,configure-pe",
1936 rtas_ibm_configure_pe);
1937 spapr_rtas_register(RTAS_IBM_SLOT_ERROR_DETAIL,
1938 "ibm,slot-error-detail",
1939 rtas_ibm_slot_error_detail);
fa28f71b
AK
1940}
1941
8c9f64df 1942static void spapr_pci_register_types(void)
298a9710
DG
1943{
1944 type_register_static(&spapr_phb_info);
1945}
8c9f64df
AF
1946
1947type_init(spapr_pci_register_types)
eefaccc0
DG
1948
1949static int spapr_switch_one_vga(DeviceState *dev, void *opaque)
1950{
1951 bool be = *(bool *)opaque;
1952
1953 if (object_dynamic_cast(OBJECT(dev), "VGA")
1954 || object_dynamic_cast(OBJECT(dev), "secondary-vga")) {
1955 object_property_set_bool(OBJECT(dev), be, "big-endian-framebuffer",
1956 &error_abort);
1957 }
1958 return 0;
1959}
1960
1961void spapr_pci_switch_vga(bool big_endian)
1962{
28e02042 1963 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
eefaccc0
DG
1964 sPAPRPHBState *sphb;
1965
1966 /*
1967 * For backward compatibility with existing guests, we switch
1968 * the endianness of the VGA controller when changing the guest
1969 * interrupt mode
1970 */
1971 QLIST_FOREACH(sphb, &spapr->phbs, list) {
1972 BusState *bus = &PCI_HOST_BRIDGE(sphb)->bus->qbus;
1973 qbus_walk_children(bus, spapr_switch_one_vga, NULL, NULL, NULL,
1974 &big_endian);
1975 }
1976}