]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr_pci.c
target/ppc: Style fixes for translate/spe-impl.inc.c
[mirror_qemu.git] / hw / ppc / spapr_pci.c
CommitLineData
3384f95c
DG
1/*
2 * QEMU sPAPR PCI host originated from Uninorth PCI host
3 *
4 * Copyright (c) 2011 Alexey Kardashevskiy, IBM Corporation.
5 * Copyright (C) 2011 David Gibson, IBM Corporation.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
0d75590d 25#include "qemu/osdep.h"
da34e65c 26#include "qapi/error.h"
4771d756
PB
27#include "qemu-common.h"
28#include "cpu.h"
83c9f4ca 29#include "hw/hw.h"
1d2d9742 30#include "hw/sysbus.h"
83c9f4ca
PB
31#include "hw/pci/pci.h"
32#include "hw/pci/msi.h"
33#include "hw/pci/msix.h"
34#include "hw/pci/pci_host.h"
0d09e41a
PB
35#include "hw/ppc/spapr.h"
36#include "hw/pci-host/spapr.h"
022c62cb 37#include "exec/address-spaces.h"
ae4de14c 38#include "exec/ram_addr.h"
3384f95c 39#include <libfdt.h>
a2950fb6 40#include "trace.h"
295d51aa 41#include "qemu/error-report.h"
7454c7af 42#include "qapi/qmp/qerror.h"
99372e78 43#include "hw/ppc/fdt.h"
1d2d9742 44#include "hw/pci/pci_bridge.h"
06aac7bd 45#include "hw/pci/pci_bus.h"
2530a1a5 46#include "hw/pci/pci_ids.h"
62083979 47#include "hw/ppc/spapr_drc.h"
7454c7af 48#include "sysemu/device_tree.h"
77ac58dd 49#include "sysemu/kvm.h"
ae4de14c 50#include "sysemu/hostmem.h"
4814401f 51#include "sysemu/numa.h"
3384f95c 52
0ee2c058
AK
53/* Copied from the kernel arch/powerpc/platforms/pseries/msi.c */
54#define RTAS_QUERY_FN 0
55#define RTAS_CHANGE_FN 1
56#define RTAS_RESET_FN 2
57#define RTAS_CHANGE_MSI_FN 3
58#define RTAS_CHANGE_MSIX_FN 4
59
60/* Interrupt types to return on RTAS_CHANGE_* */
61#define RTAS_TYPE_MSI 1
62#define RTAS_TYPE_MSIX 2
63
ce2918cb 64SpaprPhbState *spapr_pci_find_phb(SpaprMachineState *spapr, uint64_t buid)
3384f95c 65{
ce2918cb 66 SpaprPhbState *sphb;
3384f95c 67
8c9f64df
AF
68 QLIST_FOREACH(sphb, &spapr->phbs, list) {
69 if (sphb->buid != buid) {
3384f95c
DG
70 continue;
71 }
8c9f64df 72 return sphb;
9894c5d4
AK
73 }
74
75 return NULL;
76}
77
ce2918cb 78PCIDevice *spapr_pci_find_dev(SpaprMachineState *spapr, uint64_t buid,
46c5874e 79 uint32_t config_addr)
9894c5d4 80{
ce2918cb 81 SpaprPhbState *sphb = spapr_pci_find_phb(spapr, buid);
8558d942 82 PCIHostState *phb = PCI_HOST_BRIDGE(sphb);
5dac82ce 83 int bus_num = (config_addr >> 16) & 0xFF;
9894c5d4
AK
84 int devfn = (config_addr >> 8) & 0xFF;
85
86 if (!phb) {
87 return NULL;
88 }
3384f95c 89
5dac82ce 90 return pci_find_device(phb->bus, bus_num, devfn);
3384f95c
DG
91}
92
3f7565c9
BH
93static uint32_t rtas_pci_cfgaddr(uint32_t arg)
94{
92615a5a 95 /* This handles the encoding of extended config space addresses */
3f7565c9
BH
96 return ((arg >> 20) & 0xf00) | (arg & 0xff);
97}
98
ce2918cb 99static void finish_read_pci_config(SpaprMachineState *spapr, uint64_t buid,
92615a5a
DG
100 uint32_t addr, uint32_t size,
101 target_ulong rets)
88045ac5 102{
92615a5a
DG
103 PCIDevice *pci_dev;
104 uint32_t val;
105
106 if ((size != 1) && (size != 2) && (size != 4)) {
107 /* access must be 1, 2 or 4 bytes */
a64d325d 108 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
92615a5a 109 return;
88045ac5 110 }
88045ac5 111
46c5874e 112 pci_dev = spapr_pci_find_dev(spapr, buid, addr);
92615a5a
DG
113 addr = rtas_pci_cfgaddr(addr);
114
115 if (!pci_dev || (addr % size) || (addr >= pci_config_size(pci_dev))) {
116 /* Access must be to a valid device, within bounds and
117 * naturally aligned */
a64d325d 118 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
92615a5a 119 return;
88045ac5 120 }
92615a5a
DG
121
122 val = pci_host_config_read_common(pci_dev, addr,
123 pci_config_size(pci_dev), size);
124
a64d325d 125 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
92615a5a 126 rtas_st(rets, 1, val);
88045ac5
AG
127}
128
ce2918cb 129static void rtas_ibm_read_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr,
3384f95c
DG
130 uint32_t token, uint32_t nargs,
131 target_ulong args,
132 uint32_t nret, target_ulong rets)
133{
92615a5a
DG
134 uint64_t buid;
135 uint32_t size, addr;
3384f95c 136
92615a5a 137 if ((nargs != 4) || (nret != 2)) {
a64d325d 138 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
3384f95c
DG
139 return;
140 }
92615a5a 141
a14aa92b 142 buid = rtas_ldq(args, 1);
3384f95c 143 size = rtas_ld(args, 3);
92615a5a
DG
144 addr = rtas_ld(args, 0);
145
146 finish_read_pci_config(spapr, buid, addr, size, rets);
3384f95c
DG
147}
148
ce2918cb 149static void rtas_read_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr,
3384f95c
DG
150 uint32_t token, uint32_t nargs,
151 target_ulong args,
152 uint32_t nret, target_ulong rets)
153{
92615a5a 154 uint32_t size, addr;
3384f95c 155
92615a5a 156 if ((nargs != 2) || (nret != 2)) {
a64d325d 157 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
3384f95c
DG
158 return;
159 }
92615a5a 160
3384f95c 161 size = rtas_ld(args, 1);
92615a5a
DG
162 addr = rtas_ld(args, 0);
163
164 finish_read_pci_config(spapr, 0, addr, size, rets);
165}
166
ce2918cb 167static void finish_write_pci_config(SpaprMachineState *spapr, uint64_t buid,
92615a5a
DG
168 uint32_t addr, uint32_t size,
169 uint32_t val, target_ulong rets)
170{
171 PCIDevice *pci_dev;
172
173 if ((size != 1) && (size != 2) && (size != 4)) {
174 /* access must be 1, 2 or 4 bytes */
a64d325d 175 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
92615a5a
DG
176 return;
177 }
178
46c5874e 179 pci_dev = spapr_pci_find_dev(spapr, buid, addr);
92615a5a
DG
180 addr = rtas_pci_cfgaddr(addr);
181
182 if (!pci_dev || (addr % size) || (addr >= pci_config_size(pci_dev))) {
183 /* Access must be to a valid device, within bounds and
184 * naturally aligned */
a64d325d 185 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
92615a5a
DG
186 return;
187 }
188
189 pci_host_config_write_common(pci_dev, addr, pci_config_size(pci_dev),
190 val, size);
191
a64d325d 192 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
3384f95c
DG
193}
194
ce2918cb 195static void rtas_ibm_write_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr,
3384f95c
DG
196 uint32_t token, uint32_t nargs,
197 target_ulong args,
198 uint32_t nret, target_ulong rets)
199{
92615a5a 200 uint64_t buid;
3384f95c 201 uint32_t val, size, addr;
3384f95c 202
92615a5a 203 if ((nargs != 5) || (nret != 1)) {
a64d325d 204 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
3384f95c
DG
205 return;
206 }
92615a5a 207
a14aa92b 208 buid = rtas_ldq(args, 1);
3384f95c
DG
209 val = rtas_ld(args, 4);
210 size = rtas_ld(args, 3);
92615a5a
DG
211 addr = rtas_ld(args, 0);
212
213 finish_write_pci_config(spapr, buid, addr, size, val, rets);
3384f95c
DG
214}
215
ce2918cb 216static void rtas_write_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr,
3384f95c
DG
217 uint32_t token, uint32_t nargs,
218 target_ulong args,
219 uint32_t nret, target_ulong rets)
220{
221 uint32_t val, size, addr;
3384f95c 222
92615a5a 223 if ((nargs != 3) || (nret != 1)) {
a64d325d 224 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
3384f95c
DG
225 return;
226 }
92615a5a
DG
227
228
3384f95c
DG
229 val = rtas_ld(args, 2);
230 size = rtas_ld(args, 1);
92615a5a
DG
231 addr = rtas_ld(args, 0);
232
233 finish_write_pci_config(spapr, 0, addr, size, val, rets);
3384f95c
DG
234}
235
0ee2c058
AK
236/*
237 * Set MSI/MSIX message data.
238 * This is required for msi_notify()/msix_notify() which
239 * will write at the addresses via spapr_msi_write().
9a321e92
AK
240 *
241 * If hwaddr == 0, all entries will have .data == first_irq i.e.
242 * table will be reset.
0ee2c058 243 */
f1c2dc7c
AK
244static void spapr_msi_setmsg(PCIDevice *pdev, hwaddr addr, bool msix,
245 unsigned first_irq, unsigned req_num)
0ee2c058
AK
246{
247 unsigned i;
f1c2dc7c 248 MSIMessage msg = { .address = addr, .data = first_irq };
0ee2c058
AK
249
250 if (!msix) {
251 msi_set_message(pdev, msg);
252 trace_spapr_pci_msi_setup(pdev->name, 0, msg.address);
253 return;
254 }
255
9a321e92 256 for (i = 0; i < req_num; ++i) {
0ee2c058
AK
257 msix_set_message(pdev, i, msg);
258 trace_spapr_pci_msi_setup(pdev->name, i, msg.address);
9a321e92
AK
259 if (addr) {
260 ++msg.data;
261 }
0ee2c058
AK
262 }
263}
264
ce2918cb 265static void rtas_ibm_change_msi(PowerPCCPU *cpu, SpaprMachineState *spapr,
0ee2c058
AK
266 uint32_t token, uint32_t nargs,
267 target_ulong args, uint32_t nret,
268 target_ulong rets)
269{
ce2918cb 270 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
0ee2c058 271 uint32_t config_addr = rtas_ld(args, 0);
a14aa92b 272 uint64_t buid = rtas_ldq(args, 1);
0ee2c058
AK
273 unsigned int func = rtas_ld(args, 3);
274 unsigned int req_num = rtas_ld(args, 4); /* 0 == remove all */
275 unsigned int seq_num = rtas_ld(args, 5);
276 unsigned int ret_intr_type;
d4a63ac8 277 unsigned int irq, max_irqs = 0;
ce2918cb 278 SpaprPhbState *phb = NULL;
0ee2c058 279 PCIDevice *pdev = NULL;
9a321e92
AK
280 spapr_pci_msi *msi;
281 int *config_addr_key;
a005b3ef 282 Error *err = NULL;
4fe75a8c 283 int i;
0ee2c058 284
ce2918cb 285 /* Fins SpaprPhbState */
9cbe305b
GK
286 phb = spapr_pci_find_phb(spapr, buid);
287 if (phb) {
288 pdev = spapr_pci_find_dev(spapr, buid, config_addr);
289 }
290 if (!phb || !pdev) {
291 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
292 return;
293 }
294
0ee2c058 295 switch (func) {
0ee2c058 296 case RTAS_CHANGE_FN:
9cbe305b
GK
297 if (msi_present(pdev)) {
298 ret_intr_type = RTAS_TYPE_MSI;
299 } else if (msix_present(pdev)) {
300 ret_intr_type = RTAS_TYPE_MSIX;
301 } else {
302 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
303 return;
304 }
305 break;
306 case RTAS_CHANGE_MSI_FN:
307 if (msi_present(pdev)) {
308 ret_intr_type = RTAS_TYPE_MSI;
309 } else {
310 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
311 return;
312 }
0ee2c058
AK
313 break;
314 case RTAS_CHANGE_MSIX_FN:
9cbe305b
GK
315 if (msix_present(pdev)) {
316 ret_intr_type = RTAS_TYPE_MSIX;
317 } else {
318 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
319 return;
320 }
0ee2c058
AK
321 break;
322 default:
295d51aa 323 error_report("rtas_ibm_change_msi(%u) is not implemented", func);
a64d325d 324 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
0ee2c058
AK
325 return;
326 }
327
ce266b75
GK
328 msi = (spapr_pci_msi *) g_hash_table_lookup(phb->msi, &config_addr);
329
0ee2c058
AK
330 /* Releasing MSIs */
331 if (!req_num) {
9a321e92
AK
332 if (!msi) {
333 trace_spapr_pci_msi("Releasing wrong config", config_addr);
a64d325d 334 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
0ee2c058
AK
335 return;
336 }
9a321e92 337
2c88b098 338 if (!smc->legacy_irq_allocation) {
82cffa2e
CLG
339 spapr_irq_msi_free(spapr, msi->first_irq, msi->num);
340 }
60c6823b 341 spapr_irq_free(spapr, msi->first_irq, msi->num);
32420522 342 if (msi_present(pdev)) {
d4a63ac8 343 spapr_msi_setmsg(pdev, 0, false, 0, 0);
32420522
AK
344 }
345 if (msix_present(pdev)) {
d4a63ac8 346 spapr_msi_setmsg(pdev, 0, true, 0, 0);
32420522 347 }
9a321e92
AK
348 g_hash_table_remove(phb->msi, &config_addr);
349
350 trace_spapr_pci_msi("Released MSIs", config_addr);
a64d325d 351 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
0ee2c058
AK
352 rtas_st(rets, 1, 0);
353 return;
354 }
355
356 /* Enabling MSI */
357
28668b5f
AK
358 /* Check if the device supports as many IRQs as requested */
359 if (ret_intr_type == RTAS_TYPE_MSI) {
360 max_irqs = msi_nr_vectors_allocated(pdev);
361 } else if (ret_intr_type == RTAS_TYPE_MSIX) {
362 max_irqs = pdev->msix_entries_nr;
363 }
364 if (!max_irqs) {
9a321e92
AK
365 error_report("Requested interrupt type %d is not enabled for device %x",
366 ret_intr_type, config_addr);
28668b5f
AK
367 rtas_st(rets, 0, -1); /* Hardware error */
368 return;
369 }
370 /* Correct the number if the guest asked for too many */
371 if (req_num > max_irqs) {
9a321e92 372 trace_spapr_pci_msi_retry(config_addr, req_num, max_irqs);
28668b5f 373 req_num = max_irqs;
9a321e92
AK
374 irq = 0; /* to avoid misleading trace */
375 goto out;
28668b5f
AK
376 }
377
9a321e92 378 /* Allocate MSIs */
2c88b098 379 if (smc->legacy_irq_allocation) {
82cffa2e
CLG
380 irq = spapr_irq_find(spapr, req_num, ret_intr_type == RTAS_TYPE_MSI,
381 &err);
382 } else {
383 irq = spapr_irq_msi_alloc(spapr, req_num,
384 ret_intr_type == RTAS_TYPE_MSI, &err);
385 }
a005b3ef
GK
386 if (err) {
387 error_reportf_err(err, "Can't allocate MSIs for device %x: ",
388 config_addr);
a64d325d 389 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
0ee2c058
AK
390 return;
391 }
392
4fe75a8c
CLG
393 for (i = 0; i < req_num; i++) {
394 spapr_irq_claim(spapr, irq + i, false, &err);
395 if (err) {
925969c3
GK
396 if (i) {
397 spapr_irq_free(spapr, irq, i);
398 }
399 if (!smc->legacy_irq_allocation) {
400 spapr_irq_msi_free(spapr, irq, req_num);
401 }
4fe75a8c
CLG
402 error_reportf_err(err, "Can't allocate MSIs for device %x: ",
403 config_addr);
404 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
405 return;
406 }
407 }
408
ce266b75
GK
409 /* Release previous MSIs */
410 if (msi) {
2c88b098 411 if (!smc->legacy_irq_allocation) {
82cffa2e
CLG
412 spapr_irq_msi_free(spapr, msi->first_irq, msi->num);
413 }
60c6823b 414 spapr_irq_free(spapr, msi->first_irq, msi->num);
ce266b75
GK
415 g_hash_table_remove(phb->msi, &config_addr);
416 }
417
0ee2c058 418 /* Setup MSI/MSIX vectors in the device (via cfgspace or MSIX BAR) */
8c46f7ec 419 spapr_msi_setmsg(pdev, SPAPR_PCI_MSI_WINDOW, ret_intr_type == RTAS_TYPE_MSIX,
9a321e92 420 irq, req_num);
0ee2c058 421
9a321e92
AK
422 /* Add MSI device to cache */
423 msi = g_new(spapr_pci_msi, 1);
424 msi->first_irq = irq;
425 msi->num = req_num;
426 config_addr_key = g_new(int, 1);
427 *config_addr_key = config_addr;
428 g_hash_table_insert(phb->msi, config_addr_key, msi);
429
430out:
a64d325d 431 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
0ee2c058
AK
432 rtas_st(rets, 1, req_num);
433 rtas_st(rets, 2, ++seq_num);
b359bd6a
SB
434 if (nret > 3) {
435 rtas_st(rets, 3, ret_intr_type);
436 }
0ee2c058 437
9a321e92 438 trace_spapr_pci_rtas_ibm_change_msi(config_addr, func, req_num, irq);
0ee2c058
AK
439}
440
210b580b 441static void rtas_ibm_query_interrupt_source_number(PowerPCCPU *cpu,
ce2918cb 442 SpaprMachineState *spapr,
0ee2c058
AK
443 uint32_t token,
444 uint32_t nargs,
445 target_ulong args,
446 uint32_t nret,
447 target_ulong rets)
448{
449 uint32_t config_addr = rtas_ld(args, 0);
a14aa92b 450 uint64_t buid = rtas_ldq(args, 1);
0ee2c058 451 unsigned int intr_src_num = -1, ioa_intr_num = rtas_ld(args, 3);
ce2918cb 452 SpaprPhbState *phb = NULL;
9a321e92
AK
453 PCIDevice *pdev = NULL;
454 spapr_pci_msi *msi;
0ee2c058 455
ce2918cb 456 /* Find SpaprPhbState */
46c5874e 457 phb = spapr_pci_find_phb(spapr, buid);
9a321e92 458 if (phb) {
46c5874e 459 pdev = spapr_pci_find_dev(spapr, buid, config_addr);
9a321e92
AK
460 }
461 if (!phb || !pdev) {
a64d325d 462 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
0ee2c058
AK
463 return;
464 }
465
466 /* Find device descriptor and start IRQ */
9a321e92
AK
467 msi = (spapr_pci_msi *) g_hash_table_lookup(phb->msi, &config_addr);
468 if (!msi || !msi->first_irq || !msi->num || (ioa_intr_num >= msi->num)) {
469 trace_spapr_pci_msi("Failed to return vector", config_addr);
a64d325d 470 rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
0ee2c058
AK
471 return;
472 }
9a321e92 473 intr_src_num = msi->first_irq + ioa_intr_num;
0ee2c058
AK
474 trace_spapr_pci_rtas_ibm_query_interrupt_source_number(ioa_intr_num,
475 intr_src_num);
476
a64d325d 477 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
0ee2c058
AK
478 rtas_st(rets, 1, intr_src_num);
479 rtas_st(rets, 2, 1);/* 0 == level; 1 == edge */
480}
481
ee954280 482static void rtas_ibm_set_eeh_option(PowerPCCPU *cpu,
ce2918cb 483 SpaprMachineState *spapr,
ee954280
GS
484 uint32_t token, uint32_t nargs,
485 target_ulong args, uint32_t nret,
486 target_ulong rets)
487{
ce2918cb 488 SpaprPhbState *sphb;
ee954280
GS
489 uint32_t addr, option;
490 uint64_t buid;
491 int ret;
492
493 if ((nargs != 4) || (nret != 1)) {
494 goto param_error_exit;
495 }
496
a14aa92b 497 buid = rtas_ldq(args, 1);
ee954280
GS
498 addr = rtas_ld(args, 0);
499 option = rtas_ld(args, 3);
500
46c5874e 501 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
502 if (!sphb) {
503 goto param_error_exit;
504 }
505
fbb4e983 506 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
507 goto param_error_exit;
508 }
509
fbb4e983 510 ret = spapr_phb_vfio_eeh_set_option(sphb, addr, option);
ee954280
GS
511 rtas_st(rets, 0, ret);
512 return;
513
514param_error_exit:
515 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
516}
517
518static void rtas_ibm_get_config_addr_info2(PowerPCCPU *cpu,
ce2918cb 519 SpaprMachineState *spapr,
ee954280
GS
520 uint32_t token, uint32_t nargs,
521 target_ulong args, uint32_t nret,
522 target_ulong rets)
523{
ce2918cb 524 SpaprPhbState *sphb;
ee954280
GS
525 PCIDevice *pdev;
526 uint32_t addr, option;
527 uint64_t buid;
528
529 if ((nargs != 4) || (nret != 2)) {
530 goto param_error_exit;
531 }
532
a14aa92b 533 buid = rtas_ldq(args, 1);
46c5874e 534 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
535 if (!sphb) {
536 goto param_error_exit;
537 }
538
fbb4e983 539 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
540 goto param_error_exit;
541 }
542
543 /*
544 * We always have PE address of form "00BB0001". "BB"
545 * represents the bus number of PE's primary bus.
546 */
547 option = rtas_ld(args, 3);
548 switch (option) {
549 case RTAS_GET_PE_ADDR:
550 addr = rtas_ld(args, 0);
46c5874e 551 pdev = spapr_pci_find_dev(spapr, buid, addr);
ee954280
GS
552 if (!pdev) {
553 goto param_error_exit;
554 }
555
fd56e061 556 rtas_st(rets, 1, (pci_bus_num(pci_get_bus(pdev)) << 16) + 1);
ee954280
GS
557 break;
558 case RTAS_GET_PE_MODE:
559 rtas_st(rets, 1, RTAS_PE_MODE_SHARED);
560 break;
561 default:
562 goto param_error_exit;
563 }
564
565 rtas_st(rets, 0, RTAS_OUT_SUCCESS);
566 return;
567
568param_error_exit:
569 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
570}
571
572static void rtas_ibm_read_slot_reset_state2(PowerPCCPU *cpu,
ce2918cb 573 SpaprMachineState *spapr,
ee954280
GS
574 uint32_t token, uint32_t nargs,
575 target_ulong args, uint32_t nret,
576 target_ulong rets)
577{
ce2918cb 578 SpaprPhbState *sphb;
ee954280
GS
579 uint64_t buid;
580 int state, ret;
581
582 if ((nargs != 3) || (nret != 4 && nret != 5)) {
583 goto param_error_exit;
584 }
585
a14aa92b 586 buid = rtas_ldq(args, 1);
46c5874e 587 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
588 if (!sphb) {
589 goto param_error_exit;
590 }
591
fbb4e983 592 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
593 goto param_error_exit;
594 }
595
fbb4e983 596 ret = spapr_phb_vfio_eeh_get_state(sphb, &state);
ee954280
GS
597 rtas_st(rets, 0, ret);
598 if (ret != RTAS_OUT_SUCCESS) {
599 return;
600 }
601
602 rtas_st(rets, 1, state);
603 rtas_st(rets, 2, RTAS_EEH_SUPPORT);
604 rtas_st(rets, 3, RTAS_EEH_PE_UNAVAIL_INFO);
605 if (nret >= 5) {
606 rtas_st(rets, 4, RTAS_EEH_PE_RECOVER_INFO);
607 }
608 return;
609
610param_error_exit:
611 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
612}
613
614static void rtas_ibm_set_slot_reset(PowerPCCPU *cpu,
ce2918cb 615 SpaprMachineState *spapr,
ee954280
GS
616 uint32_t token, uint32_t nargs,
617 target_ulong args, uint32_t nret,
618 target_ulong rets)
619{
ce2918cb 620 SpaprPhbState *sphb;
ee954280
GS
621 uint32_t option;
622 uint64_t buid;
623 int ret;
624
625 if ((nargs != 4) || (nret != 1)) {
626 goto param_error_exit;
627 }
628
a14aa92b 629 buid = rtas_ldq(args, 1);
ee954280 630 option = rtas_ld(args, 3);
46c5874e 631 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
632 if (!sphb) {
633 goto param_error_exit;
634 }
635
fbb4e983 636 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
637 goto param_error_exit;
638 }
639
fbb4e983 640 ret = spapr_phb_vfio_eeh_reset(sphb, option);
ee954280
GS
641 rtas_st(rets, 0, ret);
642 return;
643
644param_error_exit:
645 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
646}
647
648static void rtas_ibm_configure_pe(PowerPCCPU *cpu,
ce2918cb 649 SpaprMachineState *spapr,
ee954280
GS
650 uint32_t token, uint32_t nargs,
651 target_ulong args, uint32_t nret,
652 target_ulong rets)
653{
ce2918cb 654 SpaprPhbState *sphb;
ee954280
GS
655 uint64_t buid;
656 int ret;
657
658 if ((nargs != 3) || (nret != 1)) {
659 goto param_error_exit;
660 }
661
a14aa92b 662 buid = rtas_ldq(args, 1);
46c5874e 663 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
664 if (!sphb) {
665 goto param_error_exit;
666 }
667
fbb4e983 668 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
669 goto param_error_exit;
670 }
671
fbb4e983 672 ret = spapr_phb_vfio_eeh_configure(sphb);
ee954280
GS
673 rtas_st(rets, 0, ret);
674 return;
675
676param_error_exit:
677 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
678}
679
680/* To support it later */
681static void rtas_ibm_slot_error_detail(PowerPCCPU *cpu,
ce2918cb 682 SpaprMachineState *spapr,
ee954280
GS
683 uint32_t token, uint32_t nargs,
684 target_ulong args, uint32_t nret,
685 target_ulong rets)
686{
ce2918cb 687 SpaprPhbState *sphb;
ee954280
GS
688 int option;
689 uint64_t buid;
690
691 if ((nargs != 8) || (nret != 1)) {
692 goto param_error_exit;
693 }
694
a14aa92b 695 buid = rtas_ldq(args, 1);
46c5874e 696 sphb = spapr_pci_find_phb(spapr, buid);
ee954280
GS
697 if (!sphb) {
698 goto param_error_exit;
699 }
700
fbb4e983 701 if (!spapr_phb_eeh_available(sphb)) {
ee954280
GS
702 goto param_error_exit;
703 }
704
705 option = rtas_ld(args, 7);
706 switch (option) {
707 case RTAS_SLOT_TEMP_ERR_LOG:
708 case RTAS_SLOT_PERM_ERR_LOG:
709 break;
710 default:
711 goto param_error_exit;
712 }
713
714 /* We don't have error log yet */
715 rtas_st(rets, 0, RTAS_OUT_NO_ERRORS_FOUND);
716 return;
717
718param_error_exit:
719 rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
720}
721
7fb0bd34
DG
722static int pci_spapr_swizzle(int slot, int pin)
723{
724 return (slot + pin) % PCI_NUM_PINS;
725}
726
3384f95c
DG
727static int pci_spapr_map_irq(PCIDevice *pci_dev, int irq_num)
728{
729 /*
730 * Here we need to convert pci_dev + irq_num to some unique value
7fb0bd34
DG
731 * which is less than number of IRQs on the specific bus (4). We
732 * use standard PCI swizzling, that is (slot number + pin number)
733 * % 4.
3384f95c 734 */
7fb0bd34 735 return pci_spapr_swizzle(PCI_SLOT(pci_dev->devfn), irq_num);
3384f95c
DG
736}
737
738static void pci_spapr_set_irq(void *opaque, int irq_num, int level)
739{
740 /*
741 * Here we use the number returned by pci_spapr_map_irq to find a
742 * corresponding qemu_irq.
743 */
ce2918cb 744 SpaprPhbState *phb = opaque;
3384f95c 745
caae58cb 746 trace_spapr_pci_lsi_set(phb->dtbusname, irq_num, phb->lsi_table[irq_num].irq);
a307d594 747 qemu_set_irq(spapr_phb_lsi_qirq(phb, irq_num), level);
3384f95c
DG
748}
749
5cc7a967
AK
750static PCIINTxRoute spapr_route_intx_pin_to_irq(void *opaque, int pin)
751{
ce2918cb 752 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(opaque);
5cc7a967
AK
753 PCIINTxRoute route;
754
755 route.mode = PCI_INTX_ENABLED;
756 route.irq = sphb->lsi_table[pin].irq;
757
758 return route;
759}
760
0ee2c058
AK
761/*
762 * MSI/MSIX memory region implementation.
763 * The handler handles both MSI and MSIX.
18f2330e 764 * The vector number is encoded in least bits in data.
0ee2c058 765 */
a8170e5e 766static void spapr_msi_write(void *opaque, hwaddr addr,
0ee2c058
AK
767 uint64_t data, unsigned size)
768{
ce2918cb 769 SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
f1c2dc7c 770 uint32_t irq = data;
0ee2c058
AK
771
772 trace_spapr_pci_msi_write(addr, data, irq);
773
77183755 774 qemu_irq_pulse(spapr_qirq(spapr, irq));
0ee2c058
AK
775}
776
777static const MemoryRegionOps spapr_msi_ops = {
778 /* There is no .read as the read result is undefined by PCI spec */
779 .read = NULL,
780 .write = spapr_msi_write,
781 .endianness = DEVICE_LITTLE_ENDIAN
782};
783
298a9710
DG
784/*
785 * PHB PCI device
786 */
e00387d5 787static AddressSpace *spapr_pci_dma_iommu(PCIBus *bus, void *opaque, int devfn)
edded454 788{
ce2918cb 789 SpaprPhbState *phb = opaque;
edded454 790
e00387d5 791 return &phb->iommu_as;
edded454
DG
792}
793
ce2918cb 794static char *spapr_phb_vfio_get_loc_code(SpaprPhbState *sphb, PCIDevice *pdev)
16b0ea1d
ND
795{
796 char *path = NULL, *buf = NULL, *host = NULL;
797
798 /* Get the PCI VFIO host id */
799 host = object_property_get_str(OBJECT(pdev), "host", NULL);
800 if (!host) {
801 goto err_out;
802 }
803
804 /* Construct the path of the file that will give us the DT location */
805 path = g_strdup_printf("/sys/bus/pci/devices/%s/devspec", host);
806 g_free(host);
8f687605 807 if (!g_file_get_contents(path, &buf, NULL, NULL)) {
16b0ea1d
ND
808 goto err_out;
809 }
810 g_free(path);
811
812 /* Construct and read from host device tree the loc-code */
813 path = g_strdup_printf("/proc/device-tree%s/ibm,loc-code", buf);
814 g_free(buf);
8f687605 815 if (!g_file_get_contents(path, &buf, NULL, NULL)) {
16b0ea1d
ND
816 goto err_out;
817 }
818 return buf;
819
820err_out:
821 g_free(path);
822 return NULL;
823}
824
ce2918cb 825static char *spapr_phb_get_loc_code(SpaprPhbState *sphb, PCIDevice *pdev)
16b0ea1d
ND
826{
827 char *buf;
828 const char *devtype = "qemu";
829 uint32_t busnr = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(pdev))));
830
831 if (object_dynamic_cast(OBJECT(pdev), "vfio-pci")) {
832 buf = spapr_phb_vfio_get_loc_code(sphb, pdev);
833 if (buf) {
834 return buf;
835 }
836 devtype = "vfio";
837 }
838 /*
839 * For emulated devices and VFIO-failure case, make up
840 * the loc-code.
841 */
842 buf = g_strdup_printf("%s_%s:%04x:%02x:%02x.%x",
843 devtype, pdev->name, sphb->index, busnr,
844 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
845 return buf;
846}
847
7454c7af
MR
848/* Macros to operate with address in OF binding to PCI */
849#define b_x(x, p, l) (((x) & ((1<<(l))-1)) << (p))
850#define b_n(x) b_x((x), 31, 1) /* 0 if relocatable */
851#define b_p(x) b_x((x), 30, 1) /* 1 if prefetchable */
852#define b_t(x) b_x((x), 29, 1) /* 1 if the address is aliased */
853#define b_ss(x) b_x((x), 24, 2) /* the space code */
854#define b_bbbbbbbb(x) b_x((x), 16, 8) /* bus number */
855#define b_ddddd(x) b_x((x), 11, 5) /* device number */
856#define b_fff(x) b_x((x), 8, 3) /* function number */
857#define b_rrrrrrrr(x) b_x((x), 0, 8) /* register number */
858
859/* for 'reg'/'assigned-addresses' OF properties */
860#define RESOURCE_CELLS_SIZE 2
861#define RESOURCE_CELLS_ADDRESS 3
862
863typedef struct ResourceFields {
864 uint32_t phys_hi;
865 uint32_t phys_mid;
866 uint32_t phys_lo;
867 uint32_t size_hi;
868 uint32_t size_lo;
869} QEMU_PACKED ResourceFields;
870
871typedef struct ResourceProps {
872 ResourceFields reg[8];
873 ResourceFields assigned[7];
874 uint32_t reg_len;
875 uint32_t assigned_len;
876} ResourceProps;
877
878/* fill in the 'reg'/'assigned-resources' OF properties for
879 * a PCI device. 'reg' describes resource requirements for a
880 * device's IO/MEM regions, 'assigned-addresses' describes the
881 * actual resource assignments.
882 *
883 * the properties are arrays of ('phys-addr', 'size') pairs describing
884 * the addressable regions of the PCI device, where 'phys-addr' is a
885 * RESOURCE_CELLS_ADDRESS-tuple of 32-bit integers corresponding to
886 * (phys.hi, phys.mid, phys.lo), and 'size' is a
887 * RESOURCE_CELLS_SIZE-tuple corresponding to (size.hi, size.lo).
888 *
889 * phys.hi = 0xYYXXXXZZ, where:
890 * 0xYY = npt000ss
891 * ||| |
72187935
ND
892 * ||| +-- space code
893 * ||| |
894 * ||| + 00 if configuration space
895 * ||| + 01 if IO region,
896 * ||| + 10 if 32-bit MEM region
897 * ||| + 11 if 64-bit MEM region
898 * |||
7454c7af
MR
899 * ||+------ for non-relocatable IO: 1 if aliased
900 * || for relocatable IO: 1 if below 64KB
901 * || for MEM: 1 if below 1MB
902 * |+------- 1 if region is prefetchable
903 * +-------- 1 if region is non-relocatable
904 * 0xXXXX = bbbbbbbb dddddfff, encoding bus, slot, and function
905 * bits respectively
906 * 0xZZ = rrrrrrrr, the register number of the BAR corresponding
907 * to the region
908 *
909 * phys.mid and phys.lo correspond respectively to the hi/lo portions
910 * of the actual address of the region.
911 *
912 * how the phys-addr/size values are used differ slightly between
913 * 'reg' and 'assigned-addresses' properties. namely, 'reg' has
914 * an additional description for the config space region of the
915 * device, and in the case of QEMU has n=0 and phys.mid=phys.lo=0
916 * to describe the region as relocatable, with an address-mapping
917 * that corresponds directly to the PHB's address space for the
918 * resource. 'assigned-addresses' always has n=1 set with an absolute
919 * address assigned for the resource. in general, 'assigned-addresses'
920 * won't be populated, since addresses for PCI devices are generally
921 * unmapped initially and left to the guest to assign.
922 *
923 * note also that addresses defined in these properties are, at least
924 * for PAPR guests, relative to the PHBs IO/MEM windows, and
925 * correspond directly to the addresses in the BARs.
926 *
927 * in accordance with PCI Bus Binding to Open Firmware,
928 * IEEE Std 1275-1994, section 4.1.1, as implemented by PAPR+ v2.7,
929 * Appendix C.
930 */
931static void populate_resource_props(PCIDevice *d, ResourceProps *rp)
932{
933 int bus_num = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(d))));
934 uint32_t dev_id = (b_bbbbbbbb(bus_num) |
935 b_ddddd(PCI_SLOT(d->devfn)) |
936 b_fff(PCI_FUNC(d->devfn)));
937 ResourceFields *reg, *assigned;
938 int i, reg_idx = 0, assigned_idx = 0;
939
940 /* config space region */
941 reg = &rp->reg[reg_idx++];
942 reg->phys_hi = cpu_to_be32(dev_id);
943 reg->phys_mid = 0;
944 reg->phys_lo = 0;
945 reg->size_hi = 0;
946 reg->size_lo = 0;
947
948 for (i = 0; i < PCI_NUM_REGIONS; i++) {
949 if (!d->io_regions[i].size) {
950 continue;
951 }
952
953 reg = &rp->reg[reg_idx++];
954
955 reg->phys_hi = cpu_to_be32(dev_id | b_rrrrrrrr(pci_bar(d, i)));
956 if (d->io_regions[i].type & PCI_BASE_ADDRESS_SPACE_IO) {
957 reg->phys_hi |= cpu_to_be32(b_ss(1));
72187935
ND
958 } else if (d->io_regions[i].type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
959 reg->phys_hi |= cpu_to_be32(b_ss(3));
7454c7af
MR
960 } else {
961 reg->phys_hi |= cpu_to_be32(b_ss(2));
962 }
963 reg->phys_mid = 0;
964 reg->phys_lo = 0;
965 reg->size_hi = cpu_to_be32(d->io_regions[i].size >> 32);
966 reg->size_lo = cpu_to_be32(d->io_regions[i].size);
967
968 if (d->io_regions[i].addr == PCI_BAR_UNMAPPED) {
969 continue;
970 }
971
972 assigned = &rp->assigned[assigned_idx++];
382b6f22 973 assigned->phys_hi = cpu_to_be32(be32_to_cpu(reg->phys_hi) | b_n(1));
7454c7af
MR
974 assigned->phys_mid = cpu_to_be32(d->io_regions[i].addr >> 32);
975 assigned->phys_lo = cpu_to_be32(d->io_regions[i].addr);
976 assigned->size_hi = reg->size_hi;
977 assigned->size_lo = reg->size_lo;
978 }
979
980 rp->reg_len = reg_idx * sizeof(ResourceFields);
981 rp->assigned_len = assigned_idx * sizeof(ResourceFields);
982}
983
2530a1a5
LV
984typedef struct PCIClass PCIClass;
985typedef struct PCISubClass PCISubClass;
986typedef struct PCIIFace PCIIFace;
987
988struct PCIIFace {
989 int iface;
990 const char *name;
991};
992
993struct PCISubClass {
994 int subclass;
995 const char *name;
996 const PCIIFace *iface;
997};
998
999struct PCIClass {
1000 const char *name;
1001 const PCISubClass *subc;
1002};
1003
1004static const PCISubClass undef_subclass[] = {
1005 { PCI_CLASS_NOT_DEFINED_VGA, "display", NULL },
1006 { 0xFF, NULL, NULL },
1007};
1008
1009static const PCISubClass mass_subclass[] = {
1010 { PCI_CLASS_STORAGE_SCSI, "scsi", NULL },
1011 { PCI_CLASS_STORAGE_IDE, "ide", NULL },
1012 { PCI_CLASS_STORAGE_FLOPPY, "fdc", NULL },
1013 { PCI_CLASS_STORAGE_IPI, "ipi", NULL },
1014 { PCI_CLASS_STORAGE_RAID, "raid", NULL },
1015 { PCI_CLASS_STORAGE_ATA, "ata", NULL },
1016 { PCI_CLASS_STORAGE_SATA, "sata", NULL },
1017 { PCI_CLASS_STORAGE_SAS, "sas", NULL },
1018 { 0xFF, NULL, NULL },
1019};
1020
1021static const PCISubClass net_subclass[] = {
1022 { PCI_CLASS_NETWORK_ETHERNET, "ethernet", NULL },
1023 { PCI_CLASS_NETWORK_TOKEN_RING, "token-ring", NULL },
1024 { PCI_CLASS_NETWORK_FDDI, "fddi", NULL },
1025 { PCI_CLASS_NETWORK_ATM, "atm", NULL },
1026 { PCI_CLASS_NETWORK_ISDN, "isdn", NULL },
1027 { PCI_CLASS_NETWORK_WORLDFIP, "worldfip", NULL },
1028 { PCI_CLASS_NETWORK_PICMG214, "picmg", NULL },
1029 { 0xFF, NULL, NULL },
1030};
1031
1032static const PCISubClass displ_subclass[] = {
1033 { PCI_CLASS_DISPLAY_VGA, "vga", NULL },
1034 { PCI_CLASS_DISPLAY_XGA, "xga", NULL },
1035 { PCI_CLASS_DISPLAY_3D, "3d-controller", NULL },
1036 { 0xFF, NULL, NULL },
1037};
1038
1039static const PCISubClass media_subclass[] = {
1040 { PCI_CLASS_MULTIMEDIA_VIDEO, "video", NULL },
1041 { PCI_CLASS_MULTIMEDIA_AUDIO, "sound", NULL },
1042 { PCI_CLASS_MULTIMEDIA_PHONE, "telephony", NULL },
1043 { 0xFF, NULL, NULL },
1044};
1045
1046static const PCISubClass mem_subclass[] = {
1047 { PCI_CLASS_MEMORY_RAM, "memory", NULL },
1048 { PCI_CLASS_MEMORY_FLASH, "flash", NULL },
1049 { 0xFF, NULL, NULL },
1050};
1051
1052static const PCISubClass bridg_subclass[] = {
1053 { PCI_CLASS_BRIDGE_HOST, "host", NULL },
1054 { PCI_CLASS_BRIDGE_ISA, "isa", NULL },
1055 { PCI_CLASS_BRIDGE_EISA, "eisa", NULL },
1056 { PCI_CLASS_BRIDGE_MC, "mca", NULL },
1057 { PCI_CLASS_BRIDGE_PCI, "pci", NULL },
1058 { PCI_CLASS_BRIDGE_PCMCIA, "pcmcia", NULL },
1059 { PCI_CLASS_BRIDGE_NUBUS, "nubus", NULL },
1060 { PCI_CLASS_BRIDGE_CARDBUS, "cardbus", NULL },
1061 { PCI_CLASS_BRIDGE_RACEWAY, "raceway", NULL },
1062 { PCI_CLASS_BRIDGE_PCI_SEMITP, "semi-transparent-pci", NULL },
1063 { PCI_CLASS_BRIDGE_IB_PCI, "infiniband", NULL },
1064 { 0xFF, NULL, NULL },
1065};
1066
1067static const PCISubClass comm_subclass[] = {
1068 { PCI_CLASS_COMMUNICATION_SERIAL, "serial", NULL },
1069 { PCI_CLASS_COMMUNICATION_PARALLEL, "parallel", NULL },
1070 { PCI_CLASS_COMMUNICATION_MULTISERIAL, "multiport-serial", NULL },
1071 { PCI_CLASS_COMMUNICATION_MODEM, "modem", NULL },
1072 { PCI_CLASS_COMMUNICATION_GPIB, "gpib", NULL },
1073 { PCI_CLASS_COMMUNICATION_SC, "smart-card", NULL },
1074 { 0xFF, NULL, NULL, },
1075};
1076
1077static const PCIIFace pic_iface[] = {
1078 { PCI_CLASS_SYSTEM_PIC_IOAPIC, "io-apic" },
1079 { PCI_CLASS_SYSTEM_PIC_IOXAPIC, "io-xapic" },
1080 { 0xFF, NULL },
1081};
1082
1083static const PCISubClass sys_subclass[] = {
1084 { PCI_CLASS_SYSTEM_PIC, "interrupt-controller", pic_iface },
1085 { PCI_CLASS_SYSTEM_DMA, "dma-controller", NULL },
1086 { PCI_CLASS_SYSTEM_TIMER, "timer", NULL },
1087 { PCI_CLASS_SYSTEM_RTC, "rtc", NULL },
1088 { PCI_CLASS_SYSTEM_PCI_HOTPLUG, "hot-plug-controller", NULL },
1089 { PCI_CLASS_SYSTEM_SDHCI, "sd-host-controller", NULL },
1090 { 0xFF, NULL, NULL },
1091};
1092
1093static const PCISubClass inp_subclass[] = {
1094 { PCI_CLASS_INPUT_KEYBOARD, "keyboard", NULL },
1095 { PCI_CLASS_INPUT_PEN, "pen", NULL },
1096 { PCI_CLASS_INPUT_MOUSE, "mouse", NULL },
1097 { PCI_CLASS_INPUT_SCANNER, "scanner", NULL },
1098 { PCI_CLASS_INPUT_GAMEPORT, "gameport", NULL },
1099 { 0xFF, NULL, NULL },
1100};
1101
1102static const PCISubClass dock_subclass[] = {
1103 { PCI_CLASS_DOCKING_GENERIC, "dock", NULL },
1104 { 0xFF, NULL, NULL },
1105};
1106
1107static const PCISubClass cpu_subclass[] = {
1108 { PCI_CLASS_PROCESSOR_PENTIUM, "pentium", NULL },
1109 { PCI_CLASS_PROCESSOR_POWERPC, "powerpc", NULL },
1110 { PCI_CLASS_PROCESSOR_MIPS, "mips", NULL },
1111 { PCI_CLASS_PROCESSOR_CO, "co-processor", NULL },
1112 { 0xFF, NULL, NULL },
1113};
1114
1115static const PCIIFace usb_iface[] = {
1116 { PCI_CLASS_SERIAL_USB_UHCI, "usb-uhci" },
1117 { PCI_CLASS_SERIAL_USB_OHCI, "usb-ohci", },
1118 { PCI_CLASS_SERIAL_USB_EHCI, "usb-ehci" },
1119 { PCI_CLASS_SERIAL_USB_XHCI, "usb-xhci" },
1120 { PCI_CLASS_SERIAL_USB_UNKNOWN, "usb-unknown" },
1121 { PCI_CLASS_SERIAL_USB_DEVICE, "usb-device" },
1122 { 0xFF, NULL },
1123};
1124
1125static const PCISubClass ser_subclass[] = {
1126 { PCI_CLASS_SERIAL_FIREWIRE, "firewire", NULL },
1127 { PCI_CLASS_SERIAL_ACCESS, "access-bus", NULL },
1128 { PCI_CLASS_SERIAL_SSA, "ssa", NULL },
1129 { PCI_CLASS_SERIAL_USB, "usb", usb_iface },
1130 { PCI_CLASS_SERIAL_FIBER, "fibre-channel", NULL },
1131 { PCI_CLASS_SERIAL_SMBUS, "smb", NULL },
1132 { PCI_CLASS_SERIAL_IB, "infiniband", NULL },
1133 { PCI_CLASS_SERIAL_IPMI, "ipmi", NULL },
1134 { PCI_CLASS_SERIAL_SERCOS, "sercos", NULL },
1135 { PCI_CLASS_SERIAL_CANBUS, "canbus", NULL },
1136 { 0xFF, NULL, NULL },
1137};
1138
1139static const PCISubClass wrl_subclass[] = {
1140 { PCI_CLASS_WIRELESS_IRDA, "irda", NULL },
1141 { PCI_CLASS_WIRELESS_CIR, "consumer-ir", NULL },
1142 { PCI_CLASS_WIRELESS_RF_CONTROLLER, "rf-controller", NULL },
1143 { PCI_CLASS_WIRELESS_BLUETOOTH, "bluetooth", NULL },
1144 { PCI_CLASS_WIRELESS_BROADBAND, "broadband", NULL },
1145 { 0xFF, NULL, NULL },
1146};
1147
1148static const PCISubClass sat_subclass[] = {
1149 { PCI_CLASS_SATELLITE_TV, "satellite-tv", NULL },
1150 { PCI_CLASS_SATELLITE_AUDIO, "satellite-audio", NULL },
1151 { PCI_CLASS_SATELLITE_VOICE, "satellite-voice", NULL },
1152 { PCI_CLASS_SATELLITE_DATA, "satellite-data", NULL },
1153 { 0xFF, NULL, NULL },
1154};
1155
1156static const PCISubClass crypt_subclass[] = {
1157 { PCI_CLASS_CRYPT_NETWORK, "network-encryption", NULL },
1158 { PCI_CLASS_CRYPT_ENTERTAINMENT,
1159 "entertainment-encryption", NULL },
1160 { 0xFF, NULL, NULL },
1161};
1162
1163static const PCISubClass spc_subclass[] = {
1164 { PCI_CLASS_SP_DPIO, "dpio", NULL },
1165 { PCI_CLASS_SP_PERF, "counter", NULL },
1166 { PCI_CLASS_SP_SYNCH, "measurement", NULL },
1167 { PCI_CLASS_SP_MANAGEMENT, "management-card", NULL },
1168 { 0xFF, NULL, NULL },
1169};
1170
1171static const PCIClass pci_classes[] = {
1172 { "legacy-device", undef_subclass },
1173 { "mass-storage", mass_subclass },
1174 { "network", net_subclass },
1175 { "display", displ_subclass, },
1176 { "multimedia-device", media_subclass },
1177 { "memory-controller", mem_subclass },
1178 { "unknown-bridge", bridg_subclass },
1179 { "communication-controller", comm_subclass},
1180 { "system-peripheral", sys_subclass },
1181 { "input-controller", inp_subclass },
1182 { "docking-station", dock_subclass },
1183 { "cpu", cpu_subclass },
1184 { "serial-bus", ser_subclass },
1185 { "wireless-controller", wrl_subclass },
1186 { "intelligent-io", NULL },
1187 { "satellite-device", sat_subclass },
1188 { "encryption", crypt_subclass },
1189 { "data-processing-controller", spc_subclass },
1190};
1191
1192static const char *pci_find_device_name(uint8_t class, uint8_t subclass,
1193 uint8_t iface)
1194{
1195 const PCIClass *pclass;
1196 const PCISubClass *psubclass;
1197 const PCIIFace *piface;
1198 const char *name;
1199
1200 if (class >= ARRAY_SIZE(pci_classes)) {
1201 return "pci";
1202 }
1203
1204 pclass = pci_classes + class;
1205 name = pclass->name;
1206
1207 if (pclass->subc == NULL) {
1208 return name;
1209 }
1210
1211 psubclass = pclass->subc;
1212 while ((psubclass->subclass & 0xff) != 0xff) {
1213 if ((psubclass->subclass & 0xff) == subclass) {
1214 name = psubclass->name;
1215 break;
1216 }
1217 psubclass++;
1218 }
1219
1220 piface = psubclass->iface;
1221 if (piface == NULL) {
1222 return name;
1223 }
1224 while ((piface->iface & 0xff) != 0xff) {
1225 if ((piface->iface & 0xff) == iface) {
1226 name = piface->name;
1227 break;
1228 }
1229 piface++;
1230 }
1231
1232 return name;
1233}
1234
549ce59e 1235static gchar *pci_get_node_name(PCIDevice *dev)
2530a1a5
LV
1236{
1237 int slot = PCI_SLOT(dev->devfn);
1238 int func = PCI_FUNC(dev->devfn);
1239 uint32_t ccode = pci_default_read_config(dev, PCI_CLASS_PROG, 3);
1240 const char *name;
1241
1242 name = pci_find_device_name((ccode >> 16) & 0xff, (ccode >> 8) & 0xff,
1243 ccode & 0xff);
1244
1245 if (func != 0) {
549ce59e 1246 return g_strdup_printf("%s@%x,%x", name, slot, func);
2530a1a5 1247 } else {
549ce59e 1248 return g_strdup_printf("%s@%x", name, slot);
2530a1a5
LV
1249 }
1250}
1251
ce2918cb 1252static uint32_t spapr_phb_get_pci_drc_index(SpaprPhbState *phb,
e634b89c
ND
1253 PCIDevice *pdev);
1254
9ba25536 1255static void spapr_populate_pci_child_dt(PCIDevice *dev, void *fdt, int offset,
ce2918cb 1256 SpaprPhbState *sphb)
7454c7af
MR
1257{
1258 ResourceProps rp;
1259 bool is_bridge = false;
9ba25536 1260 int pci_status;
16b0ea1d 1261 char *buf = NULL;
e634b89c 1262 uint32_t drc_index = spapr_phb_get_pci_drc_index(sphb, dev);
2530a1a5 1263 uint32_t ccode = pci_default_read_config(dev, PCI_CLASS_PROG, 3);
a8ad731a 1264 uint32_t max_msi, max_msix;
7454c7af
MR
1265
1266 if (pci_default_read_config(dev, PCI_HEADER_TYPE, 1) ==
1267 PCI_HEADER_TYPE_BRIDGE) {
1268 is_bridge = true;
1269 }
1270
1271 /* in accordance with PAPR+ v2.7 13.6.3, Table 181 */
1272 _FDT(fdt_setprop_cell(fdt, offset, "vendor-id",
1273 pci_default_read_config(dev, PCI_VENDOR_ID, 2)));
1274 _FDT(fdt_setprop_cell(fdt, offset, "device-id",
1275 pci_default_read_config(dev, PCI_DEVICE_ID, 2)));
1276 _FDT(fdt_setprop_cell(fdt, offset, "revision-id",
1277 pci_default_read_config(dev, PCI_REVISION_ID, 1)));
2530a1a5 1278 _FDT(fdt_setprop_cell(fdt, offset, "class-code", ccode));
7454c7af
MR
1279 if (pci_default_read_config(dev, PCI_INTERRUPT_PIN, 1)) {
1280 _FDT(fdt_setprop_cell(fdt, offset, "interrupts",
1281 pci_default_read_config(dev, PCI_INTERRUPT_PIN, 1)));
1282 }
1283
1284 if (!is_bridge) {
1285 _FDT(fdt_setprop_cell(fdt, offset, "min-grant",
1286 pci_default_read_config(dev, PCI_MIN_GNT, 1)));
1287 _FDT(fdt_setprop_cell(fdt, offset, "max-latency",
1288 pci_default_read_config(dev, PCI_MAX_LAT, 1)));
1289 }
1290
1291 if (pci_default_read_config(dev, PCI_SUBSYSTEM_ID, 2)) {
1292 _FDT(fdt_setprop_cell(fdt, offset, "subsystem-id",
1293 pci_default_read_config(dev, PCI_SUBSYSTEM_ID, 2)));
1294 }
1295
1296 if (pci_default_read_config(dev, PCI_SUBSYSTEM_VENDOR_ID, 2)) {
1297 _FDT(fdt_setprop_cell(fdt, offset, "subsystem-vendor-id",
1298 pci_default_read_config(dev, PCI_SUBSYSTEM_VENDOR_ID, 2)));
1299 }
1300
1301 _FDT(fdt_setprop_cell(fdt, offset, "cache-line-size",
1302 pci_default_read_config(dev, PCI_CACHE_LINE_SIZE, 1)));
1303
1304 /* the following fdt cells are masked off the pci status register */
1305 pci_status = pci_default_read_config(dev, PCI_STATUS, 2);
1306 _FDT(fdt_setprop_cell(fdt, offset, "devsel-speed",
1307 PCI_STATUS_DEVSEL_MASK & pci_status));
1308
1309 if (pci_status & PCI_STATUS_FAST_BACK) {
1310 _FDT(fdt_setprop(fdt, offset, "fast-back-to-back", NULL, 0));
1311 }
1312 if (pci_status & PCI_STATUS_66MHZ) {
1313 _FDT(fdt_setprop(fdt, offset, "66mhz-capable", NULL, 0));
1314 }
1315 if (pci_status & PCI_STATUS_UDF) {
1316 _FDT(fdt_setprop(fdt, offset, "udf-supported", NULL, 0));
1317 }
1318
2530a1a5
LV
1319 _FDT(fdt_setprop_string(fdt, offset, "name",
1320 pci_find_device_name((ccode >> 16) & 0xff,
1321 (ccode >> 8) & 0xff,
1322 ccode & 0xff)));
16b0ea1d 1323
d049bde6 1324 buf = spapr_phb_get_loc_code(sphb, dev);
9ba25536 1325 _FDT(fdt_setprop_string(fdt, offset, "ibm,loc-code", buf));
16b0ea1d 1326 g_free(buf);
16b0ea1d 1327
e634b89c
ND
1328 if (drc_index) {
1329 _FDT(fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index));
1330 }
7454c7af
MR
1331
1332 _FDT(fdt_setprop_cell(fdt, offset, "#address-cells",
1333 RESOURCE_CELLS_ADDRESS));
1334 _FDT(fdt_setprop_cell(fdt, offset, "#size-cells",
1335 RESOURCE_CELLS_SIZE));
a8ad731a 1336
9cbe305b
GK
1337 if (msi_present(dev)) {
1338 max_msi = msi_nr_vectors_allocated(dev);
1339 if (max_msi) {
1340 _FDT(fdt_setprop_cell(fdt, offset, "ibm,req#msi", max_msi));
1341 }
a8ad731a 1342 }
9cbe305b
GK
1343 if (msix_present(dev)) {
1344 max_msix = dev->msix_entries_nr;
1345 if (max_msix) {
1346 _FDT(fdt_setprop_cell(fdt, offset, "ibm,req#msi-x", max_msix));
1347 }
a8ad731a 1348 }
7454c7af
MR
1349
1350 populate_resource_props(dev, &rp);
1351 _FDT(fdt_setprop(fdt, offset, "reg", (uint8_t *)rp.reg, rp.reg_len));
1352 _FDT(fdt_setprop(fdt, offset, "assigned-addresses",
1353 (uint8_t *)rp.assigned, rp.assigned_len));
1354
82516263 1355 if (sphb->pcie_ecs && pci_is_express(dev)) {
bb998645
DG
1356 _FDT(fdt_setprop_cell(fdt, offset, "ibm,pci-config-space-type", 0x1));
1357 }
ec132efa
AK
1358
1359 spapr_phb_nvgpu_populate_pcidev_dt(dev, fdt, offset, sphb);
7454c7af
MR
1360}
1361
1362/* create OF node for pci device and required OF DT properties */
ce2918cb 1363static int spapr_create_pci_child_dt(SpaprPhbState *phb, PCIDevice *dev,
1d2d9742 1364 void *fdt, int node_offset)
7454c7af 1365{
9ba25536 1366 int offset;
549ce59e 1367 gchar *nodename;
7454c7af 1368
549ce59e 1369 nodename = pci_get_node_name(dev);
9ba25536 1370 _FDT(offset = fdt_add_subnode(fdt, node_offset, nodename));
549ce59e
GK
1371 g_free(nodename);
1372
9ba25536 1373 spapr_populate_pci_child_dt(dev, fdt, offset, phb);
e634b89c 1374
1d2d9742 1375 return offset;
7454c7af
MR
1376}
1377
31834723
DHB
1378/* Callback to be called during DRC release. */
1379void spapr_phb_remove_pci_device_cb(DeviceState *dev)
7454c7af 1380{
27c1da51
DH
1381 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
1382
1383 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
07578b0a 1384 object_unparent(OBJECT(dev));
7454c7af
MR
1385}
1386
ce2918cb 1387static SpaprDrc *spapr_phb_get_pci_func_drc(SpaprPhbState *phb,
788d2599
MR
1388 uint32_t busnr,
1389 int32_t devfn)
7454c7af 1390{
fbf55397
DG
1391 return spapr_drc_by_id(TYPE_SPAPR_DRC_PCI,
1392 (phb->index << 16) | (busnr << 8) | devfn);
788d2599
MR
1393}
1394
ce2918cb 1395static SpaprDrc *spapr_phb_get_pci_drc(SpaprPhbState *phb,
788d2599
MR
1396 PCIDevice *pdev)
1397{
1398 uint32_t busnr = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(pdev))));
1399 return spapr_phb_get_pci_func_drc(phb, busnr, pdev->devfn);
7454c7af
MR
1400}
1401
ce2918cb 1402static uint32_t spapr_phb_get_pci_drc_index(SpaprPhbState *phb,
1d2d9742
ND
1403 PCIDevice *pdev)
1404{
ce2918cb 1405 SpaprDrc *drc = spapr_phb_get_pci_drc(phb, pdev);
1d2d9742
ND
1406
1407 if (!drc) {
1408 return 0;
1409 }
1410
0b55aa91 1411 return spapr_drc_index(drc);
1d2d9742
ND
1412}
1413
ce2918cb 1414int spapr_pci_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
46fd0299
GK
1415 void *fdt, int *fdt_start_offset, Error **errp)
1416{
1417 HotplugHandler *plug_handler = qdev_get_hotplug_handler(drc->dev);
ce2918cb 1418 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(plug_handler);
46fd0299
GK
1419 PCIDevice *pdev = PCI_DEVICE(drc->dev);
1420
1421 *fdt_start_offset = spapr_create_pci_child_dt(sphb, pdev, fdt, 0);
1422 return 0;
1423}
1424
3340e5c4
DG
1425static void spapr_pci_plug(HotplugHandler *plug_handler,
1426 DeviceState *plugged_dev, Error **errp)
7454c7af 1427{
ce2918cb 1428 SpaprPhbState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler));
7454c7af 1429 PCIDevice *pdev = PCI_DEVICE(plugged_dev);
ce2918cb 1430 SpaprDrc *drc = spapr_phb_get_pci_drc(phb, pdev);
7454c7af 1431 Error *local_err = NULL;
788d2599
MR
1432 PCIBus *bus = PCI_BUS(qdev_get_parent_bus(DEVICE(pdev)));
1433 uint32_t slotnr = PCI_SLOT(pdev->devfn);
7454c7af
MR
1434
1435 /* if DR is disabled we don't need to do anything in the case of
1436 * hotplug or coldplug callbacks
1437 */
1438 if (!phb->dr_enabled) {
1439 /* if this is a hotplug operation initiated by the user
1440 * we need to let them know it's not enabled
1441 */
1442 if (plugged_dev->hotplugged) {
6304fd27 1443 error_setg(&local_err, QERR_BUS_NO_HOTPLUG,
c6bd8c70 1444 object_get_typename(OBJECT(phb)));
7454c7af 1445 }
6304fd27 1446 goto out;
7454c7af
MR
1447 }
1448
1449 g_assert(drc);
1450
788d2599
MR
1451 /* Following the QEMU convention used for PCIe multifunction
1452 * hotplug, we do not allow functions to be hotplugged to a
1453 * slot that already has function 0 present
1454 */
1455 if (plugged_dev->hotplugged && bus->devices[PCI_DEVFN(slotnr, 0)] &&
1456 PCI_FUNC(pdev->devfn) != 0) {
6304fd27 1457 error_setg(&local_err, "PCI: slot %d function 0 already ocuppied by %s,"
788d2599
MR
1458 " additional functions can no longer be exposed to guest.",
1459 slotnr, bus->devices[PCI_DEVFN(slotnr, 0)]->name);
6304fd27
DG
1460 goto out;
1461 }
1462
09d876ce 1463 spapr_drc_attach(drc, DEVICE(pdev), &local_err);
7454c7af 1464 if (local_err) {
6304fd27 1465 goto out;
7454c7af 1466 }
788d2599
MR
1467
1468 /* If this is function 0, signal hotplug for all the device functions.
1469 * Otherwise defer sending the hotplug event.
1470 */
94fd9cba
LV
1471 if (!spapr_drc_hotplugged(plugged_dev)) {
1472 spapr_drc_reset(drc);
1473 } else if (PCI_FUNC(pdev->devfn) == 0) {
788d2599
MR
1474 int i;
1475
1476 for (i = 0; i < 8; i++) {
ce2918cb
DG
1477 SpaprDrc *func_drc;
1478 SpaprDrcClass *func_drck;
1479 SpaprDREntitySense state;
788d2599
MR
1480
1481 func_drc = spapr_phb_get_pci_func_drc(phb, pci_bus_num(bus),
1482 PCI_DEVFN(slotnr, i));
1483 func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
f224d35b 1484 state = func_drck->dr_entity_sense(func_drc);
788d2599
MR
1485
1486 if (state == SPAPR_DR_ENTITY_SENSE_PRESENT) {
1487 spapr_hotplug_req_add_by_index(func_drc);
1488 }
1489 }
c5bc152b 1490 }
6304fd27
DG
1491
1492out:
e366d181 1493 error_propagate(errp, local_err);
7454c7af
MR
1494}
1495
27c1da51
DH
1496static void spapr_pci_unplug(HotplugHandler *plug_handler,
1497 DeviceState *plugged_dev, Error **errp)
1498{
1499 /* some version guests do not wait for completion of a device
1500 * cleanup (generally done asynchronously by the kernel) before
1501 * signaling to QEMU that the device is safe, but instead sleep
1502 * for some 'safe' period of time. unfortunately on a busy host
1503 * this sleep isn't guaranteed to be long enough, resulting in
1504 * bad things like IRQ lines being left asserted during final
1505 * device removal. to deal with this we call reset just prior
1506 * to finalizing the device, which will put the device back into
1507 * an 'idle' state, as the device cleanup code expects.
1508 */
1509 pci_device_reset(PCI_DEVICE(plugged_dev));
07578b0a 1510 object_property_set_bool(OBJECT(plugged_dev), false, "realized", NULL);
27c1da51
DH
1511}
1512
3340e5c4
DG
1513static void spapr_pci_unplug_request(HotplugHandler *plug_handler,
1514 DeviceState *plugged_dev, Error **errp)
7454c7af 1515{
ce2918cb 1516 SpaprPhbState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler));
7454c7af 1517 PCIDevice *pdev = PCI_DEVICE(plugged_dev);
ce2918cb 1518 SpaprDrc *drc = spapr_phb_get_pci_drc(phb, pdev);
7454c7af
MR
1519
1520 if (!phb->dr_enabled) {
c6bd8c70
MA
1521 error_setg(errp, QERR_BUS_NO_HOTPLUG,
1522 object_get_typename(OBJECT(phb)));
7454c7af
MR
1523 return;
1524 }
1525
1526 g_assert(drc);
3340e5c4 1527 g_assert(drc->dev == plugged_dev);
7454c7af 1528
f1c52354 1529 if (!spapr_drc_unplug_requested(drc)) {
788d2599
MR
1530 PCIBus *bus = PCI_BUS(qdev_get_parent_bus(DEVICE(pdev)));
1531 uint32_t slotnr = PCI_SLOT(pdev->devfn);
ce2918cb
DG
1532 SpaprDrc *func_drc;
1533 SpaprDrcClass *func_drck;
1534 SpaprDREntitySense state;
788d2599
MR
1535 int i;
1536
1537 /* ensure any other present functions are pending unplug */
1538 if (PCI_FUNC(pdev->devfn) == 0) {
1539 for (i = 1; i < 8; i++) {
1540 func_drc = spapr_phb_get_pci_func_drc(phb, pci_bus_num(bus),
1541 PCI_DEVFN(slotnr, i));
1542 func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
f224d35b 1543 state = func_drck->dr_entity_sense(func_drc);
788d2599 1544 if (state == SPAPR_DR_ENTITY_SENSE_PRESENT
f1c52354 1545 && !spapr_drc_unplug_requested(func_drc)) {
788d2599
MR
1546 error_setg(errp,
1547 "PCI: slot %d, function %d still present. "
1548 "Must unplug all non-0 functions first.",
1549 slotnr, i);
1550 return;
1551 }
1552 }
1553 }
1554
a8dc47fd 1555 spapr_drc_detach(drc);
788d2599
MR
1556
1557 /* if this isn't func 0, defer unplug event. otherwise signal removal
1558 * for all present functions
1559 */
1560 if (PCI_FUNC(pdev->devfn) == 0) {
1561 for (i = 7; i >= 0; i--) {
1562 func_drc = spapr_phb_get_pci_func_drc(phb, pci_bus_num(bus),
1563 PCI_DEVFN(slotnr, i));
1564 func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
f224d35b 1565 state = func_drck->dr_entity_sense(func_drc);
788d2599
MR
1566 if (state == SPAPR_DR_ENTITY_SENSE_PRESENT) {
1567 spapr_hotplug_req_remove_by_index(func_drc);
1568 }
1569 }
1570 }
7454c7af
MR
1571 }
1572}
1573
ef28b98d
GK
1574static void spapr_phb_finalizefn(Object *obj)
1575{
ce2918cb 1576 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(obj);
ef28b98d
GK
1577
1578 g_free(sphb->dtbusname);
1579 sphb->dtbusname = NULL;
1580}
1581
1582static void spapr_phb_unrealize(DeviceState *dev, Error **errp)
1583{
ce2918cb 1584 SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
ef28b98d
GK
1585 SysBusDevice *s = SYS_BUS_DEVICE(dev);
1586 PCIHostState *phb = PCI_HOST_BRIDGE(s);
ce2918cb
DG
1587 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(phb);
1588 SpaprTceTable *tcet;
ef28b98d
GK
1589 int i;
1590 const unsigned windows_supported = spapr_phb_windows_supported(sphb);
1591
ec132efa
AK
1592 spapr_phb_nvgpu_free(sphb);
1593
ef28b98d
GK
1594 if (sphb->msi) {
1595 g_hash_table_unref(sphb->msi);
1596 sphb->msi = NULL;
1597 }
1598
1599 /*
1600 * Remove IO/MMIO subregions and aliases, rest should get cleaned
1601 * via PHB's unrealize->object_finalize
1602 */
1603 for (i = windows_supported - 1; i >= 0; i--) {
1604 tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[i]);
1605 if (tcet) {
1606 memory_region_del_subregion(&sphb->iommu_root,
1607 spapr_tce_get_iommu(tcet));
1608 }
1609 }
1610
1611 if (sphb->dr_enabled) {
1612 for (i = PCI_SLOT_MAX * 8 - 1; i >= 0; i--) {
ce2918cb 1613 SpaprDrc *drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PCI,
ef28b98d
GK
1614 (sphb->index << 16) | i);
1615
1616 if (drc) {
1617 object_unparent(OBJECT(drc));
1618 }
1619 }
1620 }
1621
1622 for (i = PCI_NUM_PINS - 1; i >= 0; i--) {
1623 if (sphb->lsi_table[i].irq) {
1624 spapr_irq_free(spapr, sphb->lsi_table[i].irq, 1);
1625 sphb->lsi_table[i].irq = 0;
1626 }
1627 }
1628
1629 QLIST_REMOVE(sphb, list);
1630
1631 memory_region_del_subregion(&sphb->iommu_root, &sphb->msiwindow);
1632
1633 address_space_destroy(&sphb->iommu_as);
1634
1635 qbus_set_hotplug_handler(BUS(phb->bus), NULL, &error_abort);
1636 pci_unregister_root_bus(phb->bus);
1637
1638 memory_region_del_subregion(get_system_memory(), &sphb->iowindow);
1639 if (sphb->mem64_win_pciaddr != (hwaddr)-1) {
1640 memory_region_del_subregion(get_system_memory(), &sphb->mem64window);
1641 }
1642 memory_region_del_subregion(get_system_memory(), &sphb->mem32window);
1643}
1644
5cf0d326
GK
1645static bool spapr_phb_allows_extended_config_space(PCIBus *bus)
1646{
1647 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(BUS(bus)->parent);
1648
1649 return sphb->pcie_ecs;
1650}
1651
1652static void spapr_phb_root_bus_class_init(ObjectClass *klass, void *data)
1653{
1654 PCIBusClass *pbc = PCI_BUS_CLASS(klass);
1655
1656 pbc->allows_extended_config_space = spapr_phb_allows_extended_config_space;
1657}
1658
4560116e 1659#define TYPE_SPAPR_PHB_ROOT_BUS "pci"
5cf0d326
GK
1660
1661static const TypeInfo spapr_phb_root_bus_info = {
1662 .name = TYPE_SPAPR_PHB_ROOT_BUS,
1663 .parent = TYPE_PCI_BUS,
1664 .class_init = spapr_phb_root_bus_class_init,
1665};
1666
c6ba42f6 1667static void spapr_phb_realize(DeviceState *dev, Error **errp)
3384f95c 1668{
f7d6bfcd
GK
1669 /* We don't use SPAPR_MACHINE() in order to exit gracefully if the user
1670 * tries to add a sPAPR PHB to a non-pseries machine.
1671 */
ce2918cb
DG
1672 SpaprMachineState *spapr =
1673 (SpaprMachineState *) object_dynamic_cast(qdev_get_machine(),
f7d6bfcd 1674 TYPE_SPAPR_MACHINE);
ce2918cb 1675 SpaprMachineClass *smc = spapr ? SPAPR_MACHINE_GET_CLASS(spapr) : NULL;
c6ba42f6 1676 SysBusDevice *s = SYS_BUS_DEVICE(dev);
ce2918cb 1677 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(s);
8558d942 1678 PCIHostState *phb = PCI_HOST_BRIDGE(s);
298a9710
DG
1679 char *namebuf;
1680 int i;
3384f95c 1681 PCIBus *bus;
8c46f7ec 1682 uint64_t msi_window_size = 4096;
ce2918cb 1683 SpaprTceTable *tcet;
ef28b98d 1684 const unsigned windows_supported = spapr_phb_windows_supported(sphb);
3384f95c 1685
f7d6bfcd
GK
1686 if (!spapr) {
1687 error_setg(errp, TYPE_SPAPR_PCI_HOST_BRIDGE " needs a pseries machine");
1688 return;
1689 }
1690
bb2bdd81 1691 assert(sphb->index != (uint32_t)-1); /* checked in spapr_phb_pre_plug() */
caae58cb 1692
daa23699 1693 if (sphb->mem64_win_size != 0) {
daa23699
DG
1694 if (sphb->mem_win_size > SPAPR_PCI_MEM32_WIN_SIZE) {
1695 error_setg(errp, "32-bit memory window of size 0x%"HWADDR_PRIx
1696 " (max 2 GiB)", sphb->mem_win_size);
1697 return;
1698 }
1699
30b3bc5a
GK
1700 /* 64-bit window defaults to identity mapping */
1701 sphb->mem64_win_pciaddr = sphb->mem64_win_addr;
daa23699
DG
1702 } else if (sphb->mem_win_size > SPAPR_PCI_MEM32_WIN_SIZE) {
1703 /*
1704 * For compatibility with old configuration, if no 64-bit MMIO
1705 * window is specified, but the ordinary (32-bit) memory
1706 * window is specified as > 2GiB, we treat it as a 2GiB 32-bit
1707 * window, with a 64-bit MMIO window following on immediately
1708 * afterwards
1709 */
1710 sphb->mem64_win_size = sphb->mem_win_size - SPAPR_PCI_MEM32_WIN_SIZE;
1711 sphb->mem64_win_addr = sphb->mem_win_addr + SPAPR_PCI_MEM32_WIN_SIZE;
1712 sphb->mem64_win_pciaddr =
1713 SPAPR_PCI_MEM_WIN_BUS_OFFSET + SPAPR_PCI_MEM32_WIN_SIZE;
1714 sphb->mem_win_size = SPAPR_PCI_MEM32_WIN_SIZE;
1715 }
1716
46c5874e 1717 if (spapr_pci_find_phb(spapr, sphb->buid)) {
c6ba42f6
AK
1718 error_setg(errp, "PCI host bridges must have unique BUIDs");
1719 return;
caae58cb
DG
1720 }
1721
4bcfa56c
MR
1722 if (sphb->numa_node != -1 &&
1723 (sphb->numa_node >= MAX_NODES || !numa_info[sphb->numa_node].present)) {
1724 error_setg(errp, "Invalid NUMA node ID for PCI host bridge");
1725 return;
1726 }
1727
8c9f64df 1728 sphb->dtbusname = g_strdup_printf("pci@%" PRIx64, sphb->buid);
caae58cb 1729
298a9710 1730 /* Initialize memory regions */
1d36da76 1731 namebuf = g_strdup_printf("%s.mmio", sphb->dtbusname);
92b8e39c 1732 memory_region_init(&sphb->memspace, OBJECT(sphb), namebuf, UINT64_MAX);
1d36da76 1733 g_free(namebuf);
3384f95c 1734
1d36da76 1735 namebuf = g_strdup_printf("%s.mmio32-alias", sphb->dtbusname);
daa23699 1736 memory_region_init_alias(&sphb->mem32window, OBJECT(sphb),
40c5dce9 1737 namebuf, &sphb->memspace,
8c9f64df 1738 SPAPR_PCI_MEM_WIN_BUS_OFFSET, sphb->mem_win_size);
1d36da76 1739 g_free(namebuf);
8c9f64df 1740 memory_region_add_subregion(get_system_memory(), sphb->mem_win_addr,
daa23699
DG
1741 &sphb->mem32window);
1742
30b3bc5a 1743 if (sphb->mem64_win_size != 0) {
96dbc9af
GK
1744 namebuf = g_strdup_printf("%s.mmio64-alias", sphb->dtbusname);
1745 memory_region_init_alias(&sphb->mem64window, OBJECT(sphb),
1746 namebuf, &sphb->memspace,
1747 sphb->mem64_win_pciaddr, sphb->mem64_win_size);
1748 g_free(namebuf);
1749
30b3bc5a
GK
1750 memory_region_add_subregion(get_system_memory(),
1751 sphb->mem64_win_addr,
1752 &sphb->mem64window);
96dbc9af 1753 }
3384f95c 1754
fabe9ee1 1755 /* Initialize IO regions */
1d36da76 1756 namebuf = g_strdup_printf("%s.io", sphb->dtbusname);
40c5dce9
PB
1757 memory_region_init(&sphb->iospace, OBJECT(sphb),
1758 namebuf, SPAPR_PCI_IO_WIN_SIZE);
1d36da76 1759 g_free(namebuf);
3384f95c 1760
1d36da76 1761 namebuf = g_strdup_printf("%s.io-alias", sphb->dtbusname);
66aab867 1762 memory_region_init_alias(&sphb->iowindow, OBJECT(sphb), namebuf,
fabe9ee1 1763 &sphb->iospace, 0, SPAPR_PCI_IO_WIN_SIZE);
1d36da76 1764 g_free(namebuf);
8c9f64df 1765 memory_region_add_subregion(get_system_memory(), sphb->io_win_addr,
a3cfa18e 1766 &sphb->iowindow);
1b8601b0 1767
4560116e 1768 bus = pci_register_root_bus(dev, NULL,
1115ff6d
DG
1769 pci_spapr_set_irq, pci_spapr_map_irq, sphb,
1770 &sphb->memspace, &sphb->iospace,
5cf0d326
GK
1771 PCI_DEVFN(0, 0), PCI_NUM_PINS,
1772 TYPE_SPAPR_PHB_ROOT_BUS);
8c9f64df 1773 phb->bus = bus;
94d1cc5f 1774 qbus_set_hotplug_handler(BUS(phb->bus), OBJECT(sphb), NULL);
298a9710 1775
cca7fad5
AK
1776 /*
1777 * Initialize PHB address space.
1778 * By default there will be at least one subregion for default
1779 * 32bit DMA window.
1780 * Later the guest might want to create another DMA window
1781 * which will become another memory subregion.
1782 */
1d36da76 1783 namebuf = g_strdup_printf("%s.iommu-root", sphb->dtbusname);
cca7fad5
AK
1784 memory_region_init(&sphb->iommu_root, OBJECT(sphb),
1785 namebuf, UINT64_MAX);
1d36da76 1786 g_free(namebuf);
cca7fad5
AK
1787 address_space_init(&sphb->iommu_as, &sphb->iommu_root,
1788 sphb->dtbusname);
1789
8c46f7ec
GK
1790 /*
1791 * As MSI/MSIX interrupts trigger by writing at MSI/MSIX vectors,
1792 * we need to allocate some memory to catch those writes coming
1793 * from msi_notify()/msix_notify().
1794 * As MSIMessage:addr is going to be the same and MSIMessage:data
1795 * is going to be a VIRQ number, 4 bytes of the MSI MR will only
1796 * be used.
1797 *
1798 * For KVM we want to ensure that this memory is a full page so that
1799 * our memory slot is of page size granularity.
1800 */
1801#ifdef CONFIG_KVM
1802 if (kvm_enabled()) {
1803 msi_window_size = getpagesize();
1804 }
1805#endif
1806
dba95ebb 1807 memory_region_init_io(&sphb->msiwindow, OBJECT(sphb), &spapr_msi_ops, spapr,
8c46f7ec
GK
1808 "msi", msi_window_size);
1809 memory_region_add_subregion(&sphb->iommu_root, SPAPR_PCI_MSI_WINDOW,
1810 &sphb->msiwindow);
1811
e00387d5 1812 pci_setup_iommu(bus, spapr_pci_dma_iommu, sphb);
edded454 1813
5cc7a967
AK
1814 pci_bus_set_route_irq_fn(bus, spapr_route_intx_pin_to_irq);
1815
8c9f64df 1816 QLIST_INSERT_HEAD(&spapr->phbs, sphb, list);
298a9710
DG
1817
1818 /* Initialize the LSI table */
7fb0bd34 1819 for (i = 0; i < PCI_NUM_PINS; i++) {
82cffa2e 1820 uint32_t irq = SPAPR_IRQ_PCI_LSI + sphb->index * PCI_NUM_PINS + i;
a005b3ef 1821 Error *local_err = NULL;
298a9710 1822
2c88b098 1823 if (smc->legacy_irq_allocation) {
82cffa2e
CLG
1824 irq = spapr_irq_findone(spapr, &local_err);
1825 if (local_err) {
4b576648
MA
1826 error_propagate_prepend(errp, local_err,
1827 "can't allocate LSIs: ");
ef28b98d
GK
1828 /*
1829 * Older machines will never support PHB hotplug, ie, this is an
1830 * init only path and QEMU will terminate. No need to rollback.
1831 */
82cffa2e
CLG
1832 return;
1833 }
4fe75a8c
CLG
1834 }
1835
1836 spapr_irq_claim(spapr, irq, true, &local_err);
a005b3ef 1837 if (local_err) {
4b576648 1838 error_propagate_prepend(errp, local_err, "can't allocate LSIs: ");
ef28b98d 1839 goto unrealize;
298a9710
DG
1840 }
1841
8c9f64df 1842 sphb->lsi_table[i].irq = irq;
298a9710 1843 }
da6ccee4 1844
62083979
MR
1845 /* allocate connectors for child PCI devices */
1846 if (sphb->dr_enabled) {
1847 for (i = 0; i < PCI_SLOT_MAX * 8; i++) {
2d335818 1848 spapr_dr_connector_new(OBJECT(phb), TYPE_SPAPR_DRC_PCI,
62083979
MR
1849 (sphb->index << 16) | i);
1850 }
1851 }
1852
ae4de14c
AK
1853 /* DMA setup */
1854 for (i = 0; i < windows_supported; ++i) {
1855 tcet = spapr_tce_new_table(DEVICE(sphb), sphb->dma_liobn[i]);
1856 if (!tcet) {
1857 error_setg(errp, "Creating window#%d failed for %s",
1858 i, sphb->dtbusname);
ef28b98d 1859 goto unrealize;
ae4de14c 1860 }
5c3d70e9
GK
1861 memory_region_add_subregion(&sphb->iommu_root, 0,
1862 spapr_tce_get_iommu(tcet));
da6ccee4 1863 }
cca7fad5 1864
a36304fd 1865 sphb->msi = g_hash_table_new_full(g_int_hash, g_int_equal, g_free, g_free);
ef28b98d
GK
1866 return;
1867
1868unrealize:
1869 spapr_phb_unrealize(dev, NULL);
298a9710
DG
1870}
1871
e28c16f6 1872static int spapr_phb_children_reset(Object *child, void *opaque)
eddeed26 1873{
e28c16f6
AK
1874 DeviceState *dev = (DeviceState *) object_dynamic_cast(child, TYPE_DEVICE);
1875
1876 if (dev) {
1877 device_reset(dev);
1878 }
eddeed26 1879
e28c16f6
AK
1880 return 0;
1881}
1882
ce2918cb 1883void spapr_phb_dma_reset(SpaprPhbState *sphb)
e28c16f6 1884{
ae4de14c 1885 int i;
ce2918cb 1886 SpaprTceTable *tcet;
ae4de14c
AK
1887
1888 for (i = 0; i < SPAPR_PCI_DMA_MAX_WINDOWS; ++i) {
1889 tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[i]);
acf1b6dd 1890
ae4de14c
AK
1891 if (tcet && tcet->nb_table) {
1892 spapr_tce_table_disable(tcet);
1893 }
acf1b6dd
AK
1894 }
1895
1896 /* Register default 32bit DMA window */
ae4de14c 1897 tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[0]);
acf1b6dd
AK
1898 spapr_tce_table_enable(tcet, SPAPR_TCE_PAGE_SHIFT, sphb->dma_win_addr,
1899 sphb->dma_win_size >> SPAPR_TCE_PAGE_SHIFT);
b3162f22
AK
1900}
1901
1902static void spapr_phb_reset(DeviceState *qdev)
1903{
ce2918cb 1904 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(qdev);
ec132efa 1905 Error *errp = NULL;
b3162f22
AK
1906
1907 spapr_phb_dma_reset(sphb);
ec132efa
AK
1908 spapr_phb_nvgpu_free(sphb);
1909 spapr_phb_nvgpu_setup(sphb, &errp);
1910 if (errp) {
1911 error_report_err(errp);
1912 }
acf1b6dd 1913
eddeed26 1914 /* Reset the IOMMU state */
e28c16f6 1915 object_child_foreach(OBJECT(qdev), spapr_phb_children_reset, NULL);
fbb4e983
DG
1916
1917 if (spapr_phb_eeh_available(SPAPR_PCI_HOST_BRIDGE(qdev))) {
1918 spapr_phb_vfio_reset(qdev);
1919 }
eddeed26
DG
1920}
1921
298a9710 1922static Property spapr_phb_properties[] = {
ce2918cb
DG
1923 DEFINE_PROP_UINT32("index", SpaprPhbState, index, -1),
1924 DEFINE_PROP_UINT64("mem_win_size", SpaprPhbState, mem_win_size,
357d1e3b 1925 SPAPR_PCI_MEM32_WIN_SIZE),
ce2918cb 1926 DEFINE_PROP_UINT64("mem64_win_size", SpaprPhbState, mem64_win_size,
357d1e3b 1927 SPAPR_PCI_MEM64_WIN_SIZE),
ce2918cb 1928 DEFINE_PROP_UINT64("io_win_size", SpaprPhbState, io_win_size,
c7bcc85d 1929 SPAPR_PCI_IO_WIN_SIZE),
ce2918cb 1930 DEFINE_PROP_BOOL("dynamic-reconfiguration", SpaprPhbState, dr_enabled,
7619c7b0 1931 true),
f93caaac 1932 /* Default DMA window is 0..1GB */
ce2918cb
DG
1933 DEFINE_PROP_UINT64("dma_win_addr", SpaprPhbState, dma_win_addr, 0),
1934 DEFINE_PROP_UINT64("dma_win_size", SpaprPhbState, dma_win_size, 0x40000000),
1935 DEFINE_PROP_UINT64("dma64_win_addr", SpaprPhbState, dma64_win_addr,
ae4de14c 1936 0x800000000000000ULL),
ce2918cb
DG
1937 DEFINE_PROP_BOOL("ddw", SpaprPhbState, ddw_enabled, true),
1938 DEFINE_PROP_UINT64("pgsz", SpaprPhbState, page_size_mask,
ae4de14c 1939 (1ULL << 12) | (1ULL << 16)),
ce2918cb
DG
1940 DEFINE_PROP_UINT32("numa_node", SpaprPhbState, numa_node, -1),
1941 DEFINE_PROP_BOOL("pre-2.8-migration", SpaprPhbState,
5c4537bd 1942 pre_2_8_migration, false),
ce2918cb 1943 DEFINE_PROP_BOOL("pcie-extended-configuration-space", SpaprPhbState,
82516263 1944 pcie_ecs, true),
ec132efa
AK
1945 DEFINE_PROP_UINT64("gpa", SpaprPhbState, nv2_gpa_win_addr, 0),
1946 DEFINE_PROP_UINT64("atsd", SpaprPhbState, nv2_atsd_win_addr, 0),
298a9710
DG
1947 DEFINE_PROP_END_OF_LIST(),
1948};
1949
1112cf94
DG
1950static const VMStateDescription vmstate_spapr_pci_lsi = {
1951 .name = "spapr_pci/lsi",
1952 .version_id = 1,
1953 .minimum_version_id = 1,
3aff6c2f 1954 .fields = (VMStateField[]) {
d2164ad3 1955 VMSTATE_UINT32_EQUAL(irq, struct spapr_pci_lsi, NULL),
1112cf94
DG
1956
1957 VMSTATE_END_OF_LIST()
1958 },
1959};
1960
1961static const VMStateDescription vmstate_spapr_pci_msi = {
9a321e92 1962 .name = "spapr_pci/msi",
1112cf94
DG
1963 .version_id = 1,
1964 .minimum_version_id = 1,
9a321e92
AK
1965 .fields = (VMStateField []) {
1966 VMSTATE_UINT32(key, spapr_pci_msi_mig),
1967 VMSTATE_UINT32(value.first_irq, spapr_pci_msi_mig),
1968 VMSTATE_UINT32(value.num, spapr_pci_msi_mig),
1112cf94
DG
1969 VMSTATE_END_OF_LIST()
1970 },
1971};
1972
44b1ff31 1973static int spapr_pci_pre_save(void *opaque)
9a321e92 1974{
ce2918cb 1975 SpaprPhbState *sphb = opaque;
708414f0
MA
1976 GHashTableIter iter;
1977 gpointer key, value;
1978 int i;
9a321e92 1979
5c4537bd
DG
1980 if (sphb->pre_2_8_migration) {
1981 sphb->mig_liobn = sphb->dma_liobn[0];
1982 sphb->mig_mem_win_addr = sphb->mem_win_addr;
1983 sphb->mig_mem_win_size = sphb->mem_win_size;
1984 sphb->mig_io_win_addr = sphb->io_win_addr;
1985 sphb->mig_io_win_size = sphb->io_win_size;
1986
1987 if ((sphb->mem64_win_size != 0)
1988 && (sphb->mem64_win_addr
1989 == (sphb->mem_win_addr + sphb->mem_win_size))) {
1990 sphb->mig_mem_win_size += sphb->mem64_win_size;
1991 }
1992 }
e806b4db
LV
1993
1994 g_free(sphb->msi_devs);
1995 sphb->msi_devs = NULL;
1996 sphb->msi_devs_num = g_hash_table_size(sphb->msi);
1997 if (!sphb->msi_devs_num) {
44b1ff31 1998 return 0;
e806b4db 1999 }
4fc4c6a5 2000 sphb->msi_devs = g_new(spapr_pci_msi_mig, sphb->msi_devs_num);
e806b4db
LV
2001
2002 g_hash_table_iter_init(&iter, sphb->msi);
2003 for (i = 0; g_hash_table_iter_next(&iter, &key, &value); ++i) {
2004 sphb->msi_devs[i].key = *(uint32_t *) key;
2005 sphb->msi_devs[i].value = *(spapr_pci_msi *) value;
2006 }
44b1ff31
DDAG
2007
2008 return 0;
9a321e92
AK
2009}
2010
2011static int spapr_pci_post_load(void *opaque, int version_id)
2012{
ce2918cb 2013 SpaprPhbState *sphb = opaque;
9a321e92
AK
2014 gpointer key, value;
2015 int i;
2016
2017 for (i = 0; i < sphb->msi_devs_num; ++i) {
2018 key = g_memdup(&sphb->msi_devs[i].key,
2019 sizeof(sphb->msi_devs[i].key));
2020 value = g_memdup(&sphb->msi_devs[i].value,
2021 sizeof(sphb->msi_devs[i].value));
2022 g_hash_table_insert(sphb->msi, key, value);
2023 }
012aef07
MA
2024 g_free(sphb->msi_devs);
2025 sphb->msi_devs = NULL;
9a321e92
AK
2026 sphb->msi_devs_num = 0;
2027
2028 return 0;
2029}
2030
5c4537bd
DG
2031static bool pre_2_8_migration(void *opaque, int version_id)
2032{
ce2918cb 2033 SpaprPhbState *sphb = opaque;
5c4537bd
DG
2034
2035 return sphb->pre_2_8_migration;
2036}
2037
1112cf94
DG
2038static const VMStateDescription vmstate_spapr_pci = {
2039 .name = "spapr_pci",
5a78b821 2040 .version_id = 2,
9a321e92
AK
2041 .minimum_version_id = 2,
2042 .pre_save = spapr_pci_pre_save,
2043 .post_load = spapr_pci_post_load,
3aff6c2f 2044 .fields = (VMStateField[]) {
ce2918cb
DG
2045 VMSTATE_UINT64_EQUAL(buid, SpaprPhbState, NULL),
2046 VMSTATE_UINT32_TEST(mig_liobn, SpaprPhbState, pre_2_8_migration),
2047 VMSTATE_UINT64_TEST(mig_mem_win_addr, SpaprPhbState, pre_2_8_migration),
2048 VMSTATE_UINT64_TEST(mig_mem_win_size, SpaprPhbState, pre_2_8_migration),
2049 VMSTATE_UINT64_TEST(mig_io_win_addr, SpaprPhbState, pre_2_8_migration),
2050 VMSTATE_UINT64_TEST(mig_io_win_size, SpaprPhbState, pre_2_8_migration),
2051 VMSTATE_STRUCT_ARRAY(lsi_table, SpaprPhbState, PCI_NUM_PINS, 0,
1112cf94 2052 vmstate_spapr_pci_lsi, struct spapr_pci_lsi),
ce2918cb
DG
2053 VMSTATE_INT32(msi_devs_num, SpaprPhbState),
2054 VMSTATE_STRUCT_VARRAY_ALLOC(msi_devs, SpaprPhbState, msi_devs_num, 0,
9a321e92 2055 vmstate_spapr_pci_msi, spapr_pci_msi_mig),
1112cf94
DG
2056 VMSTATE_END_OF_LIST()
2057 },
2058};
2059
568f0690
DG
2060static const char *spapr_phb_root_bus_path(PCIHostState *host_bridge,
2061 PCIBus *rootbus)
2062{
ce2918cb 2063 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(host_bridge);
568f0690
DG
2064
2065 return sphb->dtbusname;
2066}
2067
298a9710
DG
2068static void spapr_phb_class_init(ObjectClass *klass, void *data)
2069{
568f0690 2070 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
298a9710 2071 DeviceClass *dc = DEVICE_CLASS(klass);
7454c7af 2072 HotplugHandlerClass *hp = HOTPLUG_HANDLER_CLASS(klass);
298a9710 2073
568f0690 2074 hc->root_bus_path = spapr_phb_root_bus_path;
c6ba42f6 2075 dc->realize = spapr_phb_realize;
ef28b98d 2076 dc->unrealize = spapr_phb_unrealize;
298a9710 2077 dc->props = spapr_phb_properties;
eddeed26 2078 dc->reset = spapr_phb_reset;
1112cf94 2079 dc->vmsd = &vmstate_spapr_pci;
e4f4fb1e
EH
2080 /* Supported by TYPE_SPAPR_MACHINE */
2081 dc->user_creatable = true;
09aa9a52 2082 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
3340e5c4 2083 hp->plug = spapr_pci_plug;
27c1da51 2084 hp->unplug = spapr_pci_unplug;
3340e5c4 2085 hp->unplug_request = spapr_pci_unplug_request;
298a9710 2086}
3384f95c 2087
4240abff 2088static const TypeInfo spapr_phb_info = {
8c9f64df 2089 .name = TYPE_SPAPR_PCI_HOST_BRIDGE,
8558d942 2090 .parent = TYPE_PCI_HOST_BRIDGE,
ce2918cb 2091 .instance_size = sizeof(SpaprPhbState),
ef28b98d 2092 .instance_finalize = spapr_phb_finalizefn,
298a9710 2093 .class_init = spapr_phb_class_init,
7454c7af
MR
2094 .interfaces = (InterfaceInfo[]) {
2095 { TYPE_HOTPLUG_HANDLER },
2096 { }
2097 }
298a9710
DG
2098};
2099
ce2918cb 2100typedef struct SpaprFdt {
1d2d9742
ND
2101 void *fdt;
2102 int node_off;
ce2918cb
DG
2103 SpaprPhbState *sphb;
2104} SpaprFdt;
1d2d9742
ND
2105
2106static void spapr_populate_pci_devices_dt(PCIBus *bus, PCIDevice *pdev,
2107 void *opaque)
2108{
2109 PCIBus *sec_bus;
ce2918cb 2110 SpaprFdt *p = opaque;
1d2d9742 2111 int offset;
ce2918cb 2112 SpaprFdt s_fdt;
1d2d9742 2113
e634b89c 2114 offset = spapr_create_pci_child_dt(p->sphb, pdev, p->fdt, p->node_off);
1d2d9742
ND
2115 if (!offset) {
2116 error_report("Failed to create pci child device tree node");
2117 return;
2118 }
2119
2120 if ((pci_default_read_config(pdev, PCI_HEADER_TYPE, 1) !=
2121 PCI_HEADER_TYPE_BRIDGE)) {
2122 return;
2123 }
2124
2125 sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev));
2126 if (!sec_bus) {
2127 return;
2128 }
2129
2130 s_fdt.fdt = p->fdt;
2131 s_fdt.node_off = offset;
2132 s_fdt.sphb = p->sphb;
a8eeafda
GK
2133 pci_for_each_device_reverse(sec_bus, pci_bus_num(sec_bus),
2134 spapr_populate_pci_devices_dt,
2135 &s_fdt);
1d2d9742
ND
2136}
2137
2138static void spapr_phb_pci_enumerate_bridge(PCIBus *bus, PCIDevice *pdev,
2139 void *opaque)
2140{
2141 unsigned int *bus_no = opaque;
1d2d9742
ND
2142 PCIBus *sec_bus = NULL;
2143
2144 if ((pci_default_read_config(pdev, PCI_HEADER_TYPE, 1) !=
2145 PCI_HEADER_TYPE_BRIDGE)) {
2146 return;
2147 }
2148
2149 (*bus_no)++;
d8e81d6e 2150 pci_default_write_config(pdev, PCI_PRIMARY_BUS, pci_dev_bus_num(pdev), 1);
1d2d9742
ND
2151 pci_default_write_config(pdev, PCI_SECONDARY_BUS, *bus_no, 1);
2152 pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, *bus_no, 1);
2153
2154 sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev));
2155 if (!sec_bus) {
2156 return;
2157 }
2158
1d2d9742
ND
2159 pci_for_each_device(sec_bus, pci_bus_num(sec_bus),
2160 spapr_phb_pci_enumerate_bridge, bus_no);
2161 pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, *bus_no, 1);
2162}
2163
ce2918cb 2164static void spapr_phb_pci_enumerate(SpaprPhbState *phb)
1d2d9742
ND
2165{
2166 PCIBus *bus = PCI_HOST_BRIDGE(phb)->bus;
2167 unsigned int bus_no = 0;
2168
2169 pci_for_each_device(bus, pci_bus_num(bus),
2170 spapr_phb_pci_enumerate_bridge,
2171 &bus_no);
2172
2173}
2174
ce2918cb 2175int spapr_populate_pci_dt(SpaprPhbState *phb, uint32_t intc_phandle, void *fdt,
0a0a66cd 2176 uint32_t nr_msis, int *node_offset)
3384f95c 2177{
62083979 2178 int bus_off, i, j, ret;
549ce59e 2179 gchar *nodename;
3384f95c
DG
2180 uint32_t bus_range[] = { cpu_to_be32(0), cpu_to_be32(0xff) };
2181 struct {
2182 uint32_t hi;
2183 uint64_t child;
2184 uint64_t parent;
2185 uint64_t size;
c4889f54 2186 } QEMU_PACKED ranges[] = {
3384f95c
DG
2187 {
2188 cpu_to_be32(b_ss(1)), cpu_to_be64(0),
2189 cpu_to_be64(phb->io_win_addr),
2190 cpu_to_be64(memory_region_size(&phb->iospace)),
2191 },
2192 {
2193 cpu_to_be32(b_ss(2)), cpu_to_be64(SPAPR_PCI_MEM_WIN_BUS_OFFSET),
2194 cpu_to_be64(phb->mem_win_addr),
daa23699 2195 cpu_to_be64(phb->mem_win_size),
b194df47
AK
2196 },
2197 {
daa23699
DG
2198 cpu_to_be32(b_ss(3)), cpu_to_be64(phb->mem64_win_pciaddr),
2199 cpu_to_be64(phb->mem64_win_addr),
2200 cpu_to_be64(phb->mem64_win_size),
3384f95c
DG
2201 },
2202 };
daa23699
DG
2203 const unsigned sizeof_ranges =
2204 (phb->mem64_win_size ? 3 : 2) * sizeof(ranges[0]);
3384f95c
DG
2205 uint64_t bus_reg[] = { cpu_to_be64(phb->buid), 0 };
2206 uint32_t interrupt_map_mask[] = {
7fb0bd34
DG
2207 cpu_to_be32(b_ddddd(-1)|b_fff(0)), 0x0, 0x0, cpu_to_be32(-1)};
2208 uint32_t interrupt_map[PCI_SLOT_MAX * PCI_NUM_PINS][7];
ae4de14c
AK
2209 uint32_t ddw_applicable[] = {
2210 cpu_to_be32(RTAS_IBM_QUERY_PE_DMA_WINDOW),
2211 cpu_to_be32(RTAS_IBM_CREATE_PE_DMA_WINDOW),
2212 cpu_to_be32(RTAS_IBM_REMOVE_PE_DMA_WINDOW)
2213 };
2214 uint32_t ddw_extensions[] = {
2215 cpu_to_be32(1),
2216 cpu_to_be32(RTAS_IBM_RESET_PE_DMA_WINDOW)
2217 };
4814401f
AK
2218 uint32_t associativity[] = {cpu_to_be32(0x4),
2219 cpu_to_be32(0x0),
2220 cpu_to_be32(0x0),
2221 cpu_to_be32(0x0),
2222 cpu_to_be32(phb->numa_node)};
ce2918cb 2223 SpaprTceTable *tcet;
1d2d9742 2224 PCIBus *bus = PCI_HOST_BRIDGE(phb)->bus;
ce2918cb
DG
2225 SpaprFdt s_fdt;
2226 SpaprDrc *drc;
ec132efa 2227 Error *errp = NULL;
3384f95c
DG
2228
2229 /* Start populating the FDT */
549ce59e 2230 nodename = g_strdup_printf("pci@%" PRIx64, phb->buid);
9ba25536 2231 _FDT(bus_off = fdt_add_subnode(fdt, 0, nodename));
549ce59e 2232 g_free(nodename);
0a0a66cd
MR
2233 if (node_offset) {
2234 *node_offset = bus_off;
2235 }
3384f95c 2236
3384f95c
DG
2237 /* Write PHB properties */
2238 _FDT(fdt_setprop_string(fdt, bus_off, "device_type", "pci"));
2239 _FDT(fdt_setprop_string(fdt, bus_off, "compatible", "IBM,Logical_PHB"));
2240 _FDT(fdt_setprop_cell(fdt, bus_off, "#address-cells", 0x3));
2241 _FDT(fdt_setprop_cell(fdt, bus_off, "#size-cells", 0x2));
2242 _FDT(fdt_setprop_cell(fdt, bus_off, "#interrupt-cells", 0x1));
2243 _FDT(fdt_setprop(fdt, bus_off, "used-by-rtas", NULL, 0));
2244 _FDT(fdt_setprop(fdt, bus_off, "bus-range", &bus_range, sizeof(bus_range)));
b194df47 2245 _FDT(fdt_setprop(fdt, bus_off, "ranges", &ranges, sizeof_ranges));
3384f95c 2246 _FDT(fdt_setprop(fdt, bus_off, "reg", &bus_reg, sizeof(bus_reg)));
3f7565c9 2247 _FDT(fdt_setprop_cell(fdt, bus_off, "ibm,pci-config-space-type", 0x1));
0976efd5 2248 _FDT(fdt_setprop_cell(fdt, bus_off, "ibm,pe-total-#msi", nr_msis));
3384f95c 2249
ae4de14c
AK
2250 /* Dynamic DMA window */
2251 if (phb->ddw_enabled) {
2252 _FDT(fdt_setprop(fdt, bus_off, "ibm,ddw-applicable", &ddw_applicable,
2253 sizeof(ddw_applicable)));
2254 _FDT(fdt_setprop(fdt, bus_off, "ibm,ddw-extensions",
2255 &ddw_extensions, sizeof(ddw_extensions)));
2256 }
2257
4814401f 2258 /* Advertise NUMA via ibm,associativity */
4bcfa56c 2259 if (phb->numa_node != -1) {
4814401f
AK
2260 _FDT(fdt_setprop(fdt, bus_off, "ibm,associativity", associativity,
2261 sizeof(associativity)));
2262 }
2263
4d8d5467
BH
2264 /* Build the interrupt-map, this must matches what is done
2265 * in pci_spapr_map_irq
2266 */
2267 _FDT(fdt_setprop(fdt, bus_off, "interrupt-map-mask",
2268 &interrupt_map_mask, sizeof(interrupt_map_mask)));
7fb0bd34
DG
2269 for (i = 0; i < PCI_SLOT_MAX; i++) {
2270 for (j = 0; j < PCI_NUM_PINS; j++) {
2271 uint32_t *irqmap = interrupt_map[i*PCI_NUM_PINS + j];
2272 int lsi_num = pci_spapr_swizzle(i, j);
2273
2274 irqmap[0] = cpu_to_be32(b_ddddd(i)|b_fff(0));
2275 irqmap[1] = 0;
2276 irqmap[2] = 0;
2277 irqmap[3] = cpu_to_be32(j+1);
5c7adcf4
GK
2278 irqmap[4] = cpu_to_be32(intc_phandle);
2279 spapr_dt_irq(&irqmap[5], phb->lsi_table[lsi_num].irq, true);
7fb0bd34 2280 }
3384f95c 2281 }
3384f95c
DG
2282 /* Write interrupt map */
2283 _FDT(fdt_setprop(fdt, bus_off, "interrupt-map", &interrupt_map,
7fb0bd34 2284 sizeof(interrupt_map)));
3384f95c 2285
ae4de14c 2286 tcet = spapr_tce_find_by_liobn(phb->dma_liobn[0]);
da34fed7
TH
2287 if (!tcet) {
2288 return -1;
2289 }
ccf9ff85
AK
2290 spapr_dma_dt(fdt, bus_off, "ibm,dma-window",
2291 tcet->liobn, tcet->bus_offset,
2292 tcet->nb_table << tcet->page_shift);
edded454 2293
f130928d
MR
2294 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, phb->index);
2295 if (drc) {
2296 uint32_t drc_index = cpu_to_be32(spapr_drc_index(drc));
2297
2298 _FDT(fdt_setprop(fdt, bus_off, "ibm,my-drc-index", &drc_index,
2299 sizeof(drc_index)));
2300 }
2301
1d2d9742
ND
2302 /* Walk the bridges and program the bus numbers*/
2303 spapr_phb_pci_enumerate(phb);
2304 _FDT(fdt_setprop_cell(fdt, bus_off, "qemu,phb-enumerated", 0x1));
2305
2306 /* Populate tree nodes with PCI devices attached */
2307 s_fdt.fdt = fdt;
2308 s_fdt.node_off = bus_off;
2309 s_fdt.sphb = phb;
a8eeafda
GK
2310 pci_for_each_device_reverse(bus, pci_bus_num(bus),
2311 spapr_populate_pci_devices_dt,
2312 &s_fdt);
1d2d9742 2313
62083979
MR
2314 ret = spapr_drc_populate_dt(fdt, bus_off, OBJECT(phb),
2315 SPAPR_DR_CONNECTOR_TYPE_PCI);
2316 if (ret) {
2317 return ret;
2318 }
2319
ec132efa
AK
2320 spapr_phb_nvgpu_populate_dt(phb, fdt, bus_off, &errp);
2321 if (errp) {
2322 error_report_err(errp);
2323 }
2324 spapr_phb_nvgpu_ram_populate_dt(phb, fdt);
2325
3384f95c
DG
2326 return 0;
2327}
298a9710 2328
fa28f71b
AK
2329void spapr_pci_rtas_init(void)
2330{
3a3b8502
AK
2331 spapr_rtas_register(RTAS_READ_PCI_CONFIG, "read-pci-config",
2332 rtas_read_pci_config);
2333 spapr_rtas_register(RTAS_WRITE_PCI_CONFIG, "write-pci-config",
2334 rtas_write_pci_config);
2335 spapr_rtas_register(RTAS_IBM_READ_PCI_CONFIG, "ibm,read-pci-config",
2336 rtas_ibm_read_pci_config);
2337 spapr_rtas_register(RTAS_IBM_WRITE_PCI_CONFIG, "ibm,write-pci-config",
2338 rtas_ibm_write_pci_config);
226419d6 2339 if (msi_nonbroken) {
3a3b8502
AK
2340 spapr_rtas_register(RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER,
2341 "ibm,query-interrupt-source-number",
0ee2c058 2342 rtas_ibm_query_interrupt_source_number);
3a3b8502
AK
2343 spapr_rtas_register(RTAS_IBM_CHANGE_MSI, "ibm,change-msi",
2344 rtas_ibm_change_msi);
0ee2c058 2345 }
ee954280
GS
2346
2347 spapr_rtas_register(RTAS_IBM_SET_EEH_OPTION,
2348 "ibm,set-eeh-option",
2349 rtas_ibm_set_eeh_option);
2350 spapr_rtas_register(RTAS_IBM_GET_CONFIG_ADDR_INFO2,
2351 "ibm,get-config-addr-info2",
2352 rtas_ibm_get_config_addr_info2);
2353 spapr_rtas_register(RTAS_IBM_READ_SLOT_RESET_STATE2,
2354 "ibm,read-slot-reset-state2",
2355 rtas_ibm_read_slot_reset_state2);
2356 spapr_rtas_register(RTAS_IBM_SET_SLOT_RESET,
2357 "ibm,set-slot-reset",
2358 rtas_ibm_set_slot_reset);
2359 spapr_rtas_register(RTAS_IBM_CONFIGURE_PE,
2360 "ibm,configure-pe",
2361 rtas_ibm_configure_pe);
2362 spapr_rtas_register(RTAS_IBM_SLOT_ERROR_DETAIL,
2363 "ibm,slot-error-detail",
2364 rtas_ibm_slot_error_detail);
fa28f71b
AK
2365}
2366
8c9f64df 2367static void spapr_pci_register_types(void)
298a9710
DG
2368{
2369 type_register_static(&spapr_phb_info);
5cf0d326 2370 type_register_static(&spapr_phb_root_bus_info);
298a9710 2371}
8c9f64df
AF
2372
2373type_init(spapr_pci_register_types)
eefaccc0
DG
2374
2375static int spapr_switch_one_vga(DeviceState *dev, void *opaque)
2376{
2377 bool be = *(bool *)opaque;
2378
2379 if (object_dynamic_cast(OBJECT(dev), "VGA")
2380 || object_dynamic_cast(OBJECT(dev), "secondary-vga")) {
2381 object_property_set_bool(OBJECT(dev), be, "big-endian-framebuffer",
2382 &error_abort);
2383 }
2384 return 0;
2385}
2386
2387void spapr_pci_switch_vga(bool big_endian)
2388{
ce2918cb
DG
2389 SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
2390 SpaprPhbState *sphb;
eefaccc0
DG
2391
2392 /*
2393 * For backward compatibility with existing guests, we switch
2394 * the endianness of the VGA controller when changing the guest
2395 * interrupt mode
2396 */
2397 QLIST_FOREACH(sphb, &spapr->phbs, list) {
2398 BusState *bus = &PCI_HOST_BRIDGE(sphb)->bus->qbus;
2399 qbus_walk_children(bus, spapr_switch_one_vga, NULL, NULL, NULL,
2400 &big_endian);
2401 }
2402}