]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc405_boards.c
qom: Unify type registration
[mirror_qemu.git] / hw / ppc405_boards.c
CommitLineData
1a6c0886
JM
1/*
2 * QEMU PowerPC 405 evaluation boards emulation
5fafdf24 3 *
1a6c0886 4 * Copyright (c) 2007 Jocelyn Mayer
5fafdf24 5 *
1a6c0886
JM
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "ppc.h"
1a6c0886 26#include "ppc405.h"
87ecb68b
PB
27#include "nvram.h"
28#include "flash.h"
29#include "sysemu.h"
30#include "block.h"
31#include "boards.h"
3b3fb322 32#include "qemu-log.h"
ca20cf32 33#include "loader.h"
2446333c 34#include "blockdev.h"
cfe5f011 35#include "exec-memory.h"
1a6c0886
JM
36
37#define BIOS_FILENAME "ppc405_rom.bin"
1a6c0886
JM
38#define BIOS_SIZE (2048 * 1024)
39
40#define KERNEL_LOAD_ADDR 0x00000000
41#define INITRD_LOAD_ADDR 0x01800000
42
43#define USE_FLASH_BIOS
44
45#define DEBUG_BOARD_INIT
46
47/*****************************************************************************/
48/* PPC405EP reference board (IBM) */
49/* Standalone board with:
50 * - PowerPC 405EP CPU
51 * - SDRAM (0x00000000)
52 * - Flash (0xFFF80000)
53 * - SRAM (0xFFF00000)
54 * - NVRAM (0xF0000000)
55 * - FPGA (0xF0300000)
56 */
c227f099
AL
57typedef struct ref405ep_fpga_t ref405ep_fpga_t;
58struct ref405ep_fpga_t {
1a6c0886
JM
59 uint8_t reg0;
60 uint8_t reg1;
61};
62
c227f099 63static uint32_t ref405ep_fpga_readb (void *opaque, target_phys_addr_t addr)
1a6c0886 64{
c227f099 65 ref405ep_fpga_t *fpga;
1a6c0886
JM
66 uint32_t ret;
67
68 fpga = opaque;
1a6c0886
JM
69 switch (addr) {
70 case 0x0:
71 ret = fpga->reg0;
72 break;
73 case 0x1:
74 ret = fpga->reg1;
75 break;
76 default:
77 ret = 0;
78 break;
79 }
80
81 return ret;
82}
83
84static void ref405ep_fpga_writeb (void *opaque,
c227f099 85 target_phys_addr_t addr, uint32_t value)
1a6c0886 86{
c227f099 87 ref405ep_fpga_t *fpga;
1a6c0886
JM
88
89 fpga = opaque;
1a6c0886
JM
90 switch (addr) {
91 case 0x0:
92 /* Read only */
93 break;
94 case 0x1:
95 fpga->reg1 = value;
96 break;
97 default:
98 break;
99 }
100}
101
c227f099 102static uint32_t ref405ep_fpga_readw (void *opaque, target_phys_addr_t addr)
1a6c0886
JM
103{
104 uint32_t ret;
105
106 ret = ref405ep_fpga_readb(opaque, addr) << 8;
107 ret |= ref405ep_fpga_readb(opaque, addr + 1);
108
109 return ret;
110}
111
112static void ref405ep_fpga_writew (void *opaque,
c227f099 113 target_phys_addr_t addr, uint32_t value)
1a6c0886
JM
114{
115 ref405ep_fpga_writeb(opaque, addr, (value >> 8) & 0xFF);
116 ref405ep_fpga_writeb(opaque, addr + 1, value & 0xFF);
117}
118
c227f099 119static uint32_t ref405ep_fpga_readl (void *opaque, target_phys_addr_t addr)
1a6c0886
JM
120{
121 uint32_t ret;
122
123 ret = ref405ep_fpga_readb(opaque, addr) << 24;
124 ret |= ref405ep_fpga_readb(opaque, addr + 1) << 16;
125 ret |= ref405ep_fpga_readb(opaque, addr + 2) << 8;
126 ret |= ref405ep_fpga_readb(opaque, addr + 3);
127
128 return ret;
129}
130
131static void ref405ep_fpga_writel (void *opaque,
c227f099 132 target_phys_addr_t addr, uint32_t value)
1a6c0886 133{
8de24106
AJ
134 ref405ep_fpga_writeb(opaque, addr, (value >> 24) & 0xFF);
135 ref405ep_fpga_writeb(opaque, addr + 1, (value >> 16) & 0xFF);
136 ref405ep_fpga_writeb(opaque, addr + 2, (value >> 8) & 0xFF);
1a6c0886
JM
137 ref405ep_fpga_writeb(opaque, addr + 3, value & 0xFF);
138}
139
a682fd5c
AK
140static const MemoryRegionOps ref405ep_fpga_ops = {
141 .old_mmio = {
142 .read = {
143 ref405ep_fpga_readb, ref405ep_fpga_readw, ref405ep_fpga_readl,
144 },
145 .write = {
146 ref405ep_fpga_writeb, ref405ep_fpga_writew, ref405ep_fpga_writel,
147 },
148 },
149 .endianness = DEVICE_NATIVE_ENDIAN,
1a6c0886
JM
150};
151
152static void ref405ep_fpga_reset (void *opaque)
153{
c227f099 154 ref405ep_fpga_t *fpga;
1a6c0886
JM
155
156 fpga = opaque;
157 fpga->reg0 = 0x00;
158 fpga->reg1 = 0x0F;
159}
160
a682fd5c 161static void ref405ep_fpga_init (MemoryRegion *sysmem, uint32_t base)
1a6c0886 162{
c227f099 163 ref405ep_fpga_t *fpga;
a682fd5c 164 MemoryRegion *fpga_memory = g_new(MemoryRegion, 1);
1a6c0886 165
7267c094 166 fpga = g_malloc0(sizeof(ref405ep_fpga_t));
a682fd5c
AK
167 memory_region_init_io(fpga_memory, &ref405ep_fpga_ops, fpga,
168 "fpga", 0x00000100);
169 memory_region_add_subregion(sysmem, base, fpga_memory);
a08d4367 170 qemu_register_reset(&ref405ep_fpga_reset, fpga);
1a6c0886
JM
171}
172
c227f099 173static void ref405ep_init (ram_addr_t ram_size,
3023f332 174 const char *boot_device,
5fafdf24 175 const char *kernel_filename,
1a6c0886
JM
176 const char *kernel_cmdline,
177 const char *initrd_filename,
178 const char *cpu_model)
179{
5cea8590 180 char *filename;
c227f099 181 ppc4xx_bd_info_t bd;
1a6c0886
JM
182 CPUPPCState *env;
183 qemu_irq *pic;
cfe5f011 184 MemoryRegion *bios;
a682fd5c
AK
185 MemoryRegion *sram = g_new(MemoryRegion, 1);
186 ram_addr_t bdloc;
b6dcbe08 187 MemoryRegion *ram_memories = g_malloc(2 * sizeof(*ram_memories));
c227f099 188 target_phys_addr_t ram_bases[2], ram_sizes[2];
093209cd
BS
189 target_ulong sram_size;
190 long bios_size;
1a6c0886
JM
191 //int phy_addr = 0;
192 //static int phy_addr = 1;
093209cd
BS
193 target_ulong kernel_base, initrd_base;
194 long kernel_size, initrd_size;
1a6c0886
JM
195 int linux_boot;
196 int fl_idx, fl_sectors, len;
751c6a17 197 DriveInfo *dinfo;
a682fd5c 198 MemoryRegion *sysmem = get_system_memory();
1a6c0886
JM
199
200 /* XXX: fix this */
c5705a77
AK
201 memory_region_init_ram(&ram_memories[0], "ef405ep.ram", 0x08000000);
202 vmstate_register_ram_global(&ram_memories[0]);
b6dcbe08 203 ram_bases[0] = 0;
1a6c0886 204 ram_sizes[0] = 0x08000000;
b6dcbe08 205 memory_region_init(&ram_memories[1], "ef405ep.ram1", 0);
1a6c0886
JM
206 ram_bases[1] = 0x00000000;
207 ram_sizes[1] = 0x00000000;
208 ram_size = 128 * 1024 * 1024;
209#ifdef DEBUG_BOARD_INIT
210 printf("%s: register cpu\n", __func__);
211#endif
a682fd5c 212 env = ppc405ep_init(sysmem, ram_memories, ram_bases, ram_sizes,
52ce55a1 213 33333333, &pic, kernel_filename == NULL ? 0 : 1);
1a6c0886 214 /* allocate SRAM */
5c130f65 215 sram_size = 512 * 1024;
c5705a77
AK
216 memory_region_init_ram(sram, "ef405ep.sram", sram_size);
217 vmstate_register_ram_global(sram);
a682fd5c 218 memory_region_add_subregion(sysmem, 0xFFF00000, sram);
1a6c0886
JM
219 /* allocate and load BIOS */
220#ifdef DEBUG_BOARD_INIT
221 printf("%s: register BIOS\n", __func__);
222#endif
1a6c0886
JM
223 fl_idx = 0;
224#ifdef USE_FLASH_BIOS
751c6a17
GH
225 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
226 if (dinfo) {
227 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
228 fl_sectors = (bios_size + 65535) >> 16;
229#ifdef DEBUG_BOARD_INIT
093209cd 230 printf("Register parallel flash %d size %lx"
cfe5f011
AK
231 " at addr %lx '%s' %d\n",
232 fl_idx, bios_size, -bios_size,
751c6a17 233 bdrv_get_device_name(dinfo->bdrv), fl_sectors);
1a6c0886 234#endif
cfe5f011
AK
235 pflash_cfi02_register((uint32_t)(-bios_size),
236 NULL, "ef405ep.bios", bios_size,
751c6a17 237 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
238 2, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
239 1);
1a6c0886
JM
240 fl_idx++;
241 } else
242#endif
243 {
244#ifdef DEBUG_BOARD_INIT
245 printf("Load BIOS from file\n");
246#endif
cfe5f011 247 bios = g_new(MemoryRegion, 1);
c5705a77
AK
248 memory_region_init_ram(bios, "ef405ep.bios", BIOS_SIZE);
249 vmstate_register_ram_global(bios);
1192dad8
JM
250 if (bios_name == NULL)
251 bios_name = BIOS_FILENAME;
5cea8590
PB
252 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
253 if (filename) {
cfe5f011 254 bios_size = load_image(filename, memory_region_get_ram_ptr(bios));
7267c094 255 g_free(filename);
5cea8590
PB
256 } else {
257 bios_size = -1;
258 }
1a6c0886 259 if (bios_size < 0 || bios_size > BIOS_SIZE) {
5cea8590
PB
260 fprintf(stderr, "qemu: could not load PowerPC bios '%s'\n",
261 bios_name);
1a6c0886
JM
262 exit(1);
263 }
264 bios_size = (bios_size + 0xfff) & ~0xfff;
cfe5f011 265 memory_region_set_readonly(bios, true);
a682fd5c 266 memory_region_add_subregion(sysmem, (uint32_t)(-bios_size), bios);
1a6c0886 267 }
1a6c0886
JM
268 /* Register FPGA */
269#ifdef DEBUG_BOARD_INIT
270 printf("%s: register FPGA\n", __func__);
271#endif
a682fd5c 272 ref405ep_fpga_init(sysmem, 0xF0300000);
1a6c0886
JM
273 /* Register NVRAM */
274#ifdef DEBUG_BOARD_INIT
275 printf("%s: register NVRAM\n", __func__);
276#endif
277 m48t59_init(NULL, 0xF0000000, 0, 8192, 8);
278 /* Load kernel */
279 linux_boot = (kernel_filename != NULL);
280 if (linux_boot) {
281#ifdef DEBUG_BOARD_INIT
282 printf("%s: load kernel\n", __func__);
283#endif
284 memset(&bd, 0, sizeof(bd));
285 bd.bi_memstart = 0x00000000;
286 bd.bi_memsize = ram_size;
217fae2d 287 bd.bi_flashstart = -bios_size;
1a6c0886
JM
288 bd.bi_flashsize = -bios_size;
289 bd.bi_flashoffset = 0;
290 bd.bi_sramstart = 0xFFF00000;
291 bd.bi_sramsize = sram_size;
292 bd.bi_bootflags = 0;
293 bd.bi_intfreq = 133333333;
294 bd.bi_busfreq = 33333333;
295 bd.bi_baudrate = 115200;
296 bd.bi_s_version[0] = 'Q';
297 bd.bi_s_version[1] = 'M';
298 bd.bi_s_version[2] = 'U';
299 bd.bi_s_version[3] = '\0';
300 bd.bi_r_version[0] = 'Q';
301 bd.bi_r_version[1] = 'E';
302 bd.bi_r_version[2] = 'M';
303 bd.bi_r_version[3] = 'U';
304 bd.bi_r_version[4] = '\0';
305 bd.bi_procfreq = 133333333;
306 bd.bi_plb_busfreq = 33333333;
307 bd.bi_pci_busfreq = 33333333;
308 bd.bi_opbfreq = 33333333;
b8d3f5d1 309 bdloc = ppc405_set_bootinfo(env, &bd, 0x00000001);
1a6c0886
JM
310 env->gpr[3] = bdloc;
311 kernel_base = KERNEL_LOAD_ADDR;
312 /* now we can load the kernel */
5c130f65
PB
313 kernel_size = load_image_targphys(kernel_filename, kernel_base,
314 ram_size - kernel_base);
1a6c0886 315 if (kernel_size < 0) {
5fafdf24 316 fprintf(stderr, "qemu: could not load kernel '%s'\n",
1a6c0886
JM
317 kernel_filename);
318 exit(1);
319 }
093209cd 320 printf("Load kernel size %ld at " TARGET_FMT_lx,
5c130f65 321 kernel_size, kernel_base);
1a6c0886
JM
322 /* load initrd */
323 if (initrd_filename) {
324 initrd_base = INITRD_LOAD_ADDR;
5c130f65
PB
325 initrd_size = load_image_targphys(initrd_filename, initrd_base,
326 ram_size - initrd_base);
1a6c0886 327 if (initrd_size < 0) {
5fafdf24 328 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
1a6c0886
JM
329 initrd_filename);
330 exit(1);
331 }
332 } else {
333 initrd_base = 0;
334 initrd_size = 0;
335 }
336 env->gpr[4] = initrd_base;
337 env->gpr[5] = initrd_size;
1a6c0886
JM
338 if (kernel_cmdline != NULL) {
339 len = strlen(kernel_cmdline);
340 bdloc -= ((len + 255) & ~255);
5c130f65 341 cpu_physical_memory_write(bdloc, (void *)kernel_cmdline, len + 1);
1a6c0886
JM
342 env->gpr[6] = bdloc;
343 env->gpr[7] = bdloc + len;
344 } else {
345 env->gpr[6] = 0;
346 env->gpr[7] = 0;
347 }
348 env->nip = KERNEL_LOAD_ADDR;
349 } else {
350 kernel_base = 0;
351 kernel_size = 0;
352 initrd_base = 0;
353 initrd_size = 0;
354 bdloc = 0;
355 }
356#ifdef DEBUG_BOARD_INIT
357 printf("%s: Done\n", __func__);
358#endif
e5697f20 359 printf("bdloc " RAM_ADDR_FMT "\n", bdloc);
1a6c0886
JM
360}
361
f80f9ec9 362static QEMUMachine ref405ep_machine = {
4b32e168
AL
363 .name = "ref405ep",
364 .desc = "ref405ep",
365 .init = ref405ep_init,
1a6c0886
JM
366};
367
368/*****************************************************************************/
369/* AMCC Taihu evaluation board */
370/* - PowerPC 405EP processor
371 * - SDRAM 128 MB at 0x00000000
372 * - Boot flash 2 MB at 0xFFE00000
373 * - Application flash 32 MB at 0xFC000000
374 * - 2 serial ports
375 * - 2 ethernet PHY
376 * - 1 USB 1.1 device 0x50000000
377 * - 1 LCD display 0x50100000
378 * - 1 CPLD 0x50100000
379 * - 1 I2C EEPROM
380 * - 1 I2C thermal sensor
381 * - a set of LEDs
382 * - bit-bang SPI port using GPIOs
383 * - 1 EBC interface connector 0 0x50200000
384 * - 1 cardbus controller + expansion slot.
385 * - 1 PCI expansion slot.
386 */
387typedef struct taihu_cpld_t taihu_cpld_t;
388struct taihu_cpld_t {
1a6c0886
JM
389 uint8_t reg0;
390 uint8_t reg1;
391};
392
c227f099 393static uint32_t taihu_cpld_readb (void *opaque, target_phys_addr_t addr)
1a6c0886
JM
394{
395 taihu_cpld_t *cpld;
396 uint32_t ret;
397
398 cpld = opaque;
1a6c0886
JM
399 switch (addr) {
400 case 0x0:
401 ret = cpld->reg0;
402 break;
403 case 0x1:
404 ret = cpld->reg1;
405 break;
406 default:
407 ret = 0;
408 break;
409 }
410
411 return ret;
412}
413
414static void taihu_cpld_writeb (void *opaque,
c227f099 415 target_phys_addr_t addr, uint32_t value)
1a6c0886
JM
416{
417 taihu_cpld_t *cpld;
418
419 cpld = opaque;
1a6c0886
JM
420 switch (addr) {
421 case 0x0:
422 /* Read only */
423 break;
424 case 0x1:
425 cpld->reg1 = value;
426 break;
427 default:
428 break;
429 }
430}
431
c227f099 432static uint32_t taihu_cpld_readw (void *opaque, target_phys_addr_t addr)
1a6c0886
JM
433{
434 uint32_t ret;
435
436 ret = taihu_cpld_readb(opaque, addr) << 8;
437 ret |= taihu_cpld_readb(opaque, addr + 1);
438
439 return ret;
440}
441
442static void taihu_cpld_writew (void *opaque,
c227f099 443 target_phys_addr_t addr, uint32_t value)
1a6c0886
JM
444{
445 taihu_cpld_writeb(opaque, addr, (value >> 8) & 0xFF);
446 taihu_cpld_writeb(opaque, addr + 1, value & 0xFF);
447}
448
c227f099 449static uint32_t taihu_cpld_readl (void *opaque, target_phys_addr_t addr)
1a6c0886
JM
450{
451 uint32_t ret;
452
453 ret = taihu_cpld_readb(opaque, addr) << 24;
454 ret |= taihu_cpld_readb(opaque, addr + 1) << 16;
455 ret |= taihu_cpld_readb(opaque, addr + 2) << 8;
456 ret |= taihu_cpld_readb(opaque, addr + 3);
457
458 return ret;
459}
460
461static void taihu_cpld_writel (void *opaque,
c227f099 462 target_phys_addr_t addr, uint32_t value)
1a6c0886
JM
463{
464 taihu_cpld_writel(opaque, addr, (value >> 24) & 0xFF);
465 taihu_cpld_writel(opaque, addr + 1, (value >> 16) & 0xFF);
466 taihu_cpld_writel(opaque, addr + 2, (value >> 8) & 0xFF);
467 taihu_cpld_writeb(opaque, addr + 3, value & 0xFF);
468}
469
a682fd5c
AK
470static const MemoryRegionOps taihu_cpld_ops = {
471 .old_mmio = {
472 .read = { taihu_cpld_readb, taihu_cpld_readw, taihu_cpld_readl, },
473 .write = { taihu_cpld_writeb, taihu_cpld_writew, taihu_cpld_writel, },
474 },
475 .endianness = DEVICE_NATIVE_ENDIAN,
1a6c0886
JM
476};
477
478static void taihu_cpld_reset (void *opaque)
479{
480 taihu_cpld_t *cpld;
481
482 cpld = opaque;
483 cpld->reg0 = 0x01;
484 cpld->reg1 = 0x80;
485}
486
a682fd5c 487static void taihu_cpld_init (MemoryRegion *sysmem, uint32_t base)
1a6c0886
JM
488{
489 taihu_cpld_t *cpld;
a682fd5c 490 MemoryRegion *cpld_memory = g_new(MemoryRegion, 1);
1a6c0886 491
7267c094 492 cpld = g_malloc0(sizeof(taihu_cpld_t));
a682fd5c
AK
493 memory_region_init_io(cpld_memory, &taihu_cpld_ops, cpld, "cpld", 0x100);
494 memory_region_add_subregion(sysmem, base, cpld_memory);
a08d4367 495 qemu_register_reset(&taihu_cpld_reset, cpld);
1a6c0886
JM
496}
497
c227f099 498static void taihu_405ep_init(ram_addr_t ram_size,
3023f332 499 const char *boot_device,
5fafdf24 500 const char *kernel_filename,
1a6c0886
JM
501 const char *kernel_cmdline,
502 const char *initrd_filename,
503 const char *cpu_model)
504{
5cea8590 505 char *filename;
1a6c0886 506 qemu_irq *pic;
a682fd5c 507 MemoryRegion *sysmem = get_system_memory();
cfe5f011 508 MemoryRegion *bios;
b6dcbe08 509 MemoryRegion *ram_memories = g_malloc(2 * sizeof(*ram_memories));
c227f099 510 target_phys_addr_t ram_bases[2], ram_sizes[2];
093209cd
BS
511 long bios_size;
512 target_ulong kernel_base, initrd_base;
513 long kernel_size, initrd_size;
1a6c0886
JM
514 int linux_boot;
515 int fl_idx, fl_sectors;
751c6a17 516 DriveInfo *dinfo;
3b46e624 517
1a6c0886 518 /* RAM is soldered to the board so the size cannot be changed */
c5705a77 519 memory_region_init_ram(&ram_memories[0],
b6dcbe08 520 "taihu_405ep.ram-0", 0x04000000);
c5705a77 521 vmstate_register_ram_global(&ram_memories[0]);
b6dcbe08 522 ram_bases[0] = 0;
1a6c0886 523 ram_sizes[0] = 0x04000000;
c5705a77 524 memory_region_init_ram(&ram_memories[1],
b6dcbe08 525 "taihu_405ep.ram-1", 0x04000000);
c5705a77 526 vmstate_register_ram_global(&ram_memories[1]);
b6dcbe08 527 ram_bases[1] = 0x04000000;
1a6c0886 528 ram_sizes[1] = 0x04000000;
a0b753df 529 ram_size = 0x08000000;
1a6c0886
JM
530#ifdef DEBUG_BOARD_INIT
531 printf("%s: register cpu\n", __func__);
532#endif
a682fd5c 533 ppc405ep_init(sysmem, ram_memories, ram_bases, ram_sizes,
52ce55a1 534 33333333, &pic, kernel_filename == NULL ? 0 : 1);
1a6c0886
JM
535 /* allocate and load BIOS */
536#ifdef DEBUG_BOARD_INIT
537 printf("%s: register BIOS\n", __func__);
538#endif
539 fl_idx = 0;
540#if defined(USE_FLASH_BIOS)
751c6a17
GH
541 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
542 if (dinfo) {
543 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
544 /* XXX: should check that size is 2MB */
545 // bios_size = 2 * 1024 * 1024;
546 fl_sectors = (bios_size + 65535) >> 16;
547#ifdef DEBUG_BOARD_INIT
093209cd 548 printf("Register parallel flash %d size %lx"
cfe5f011
AK
549 " at addr %lx '%s' %d\n",
550 fl_idx, bios_size, -bios_size,
751c6a17 551 bdrv_get_device_name(dinfo->bdrv), fl_sectors);
1a6c0886 552#endif
cfe5f011
AK
553 pflash_cfi02_register((uint32_t)(-bios_size),
554 NULL, "taihu_405ep.bios", bios_size,
751c6a17 555 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
556 4, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
557 1);
1a6c0886
JM
558 fl_idx++;
559 } else
560#endif
561 {
562#ifdef DEBUG_BOARD_INIT
563 printf("Load BIOS from file\n");
564#endif
1192dad8
JM
565 if (bios_name == NULL)
566 bios_name = BIOS_FILENAME;
cfe5f011 567 bios = g_new(MemoryRegion, 1);
c5705a77
AK
568 memory_region_init_ram(bios, "taihu_405ep.bios", BIOS_SIZE);
569 vmstate_register_ram_global(bios);
5cea8590
PB
570 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
571 if (filename) {
cfe5f011 572 bios_size = load_image(filename, memory_region_get_ram_ptr(bios));
7267c094 573 g_free(filename);
5cea8590
PB
574 } else {
575 bios_size = -1;
576 }
1a6c0886 577 if (bios_size < 0 || bios_size > BIOS_SIZE) {
5cea8590
PB
578 fprintf(stderr, "qemu: could not load PowerPC bios '%s'\n",
579 bios_name);
1a6c0886
JM
580 exit(1);
581 }
582 bios_size = (bios_size + 0xfff) & ~0xfff;
cfe5f011 583 memory_region_set_readonly(bios, true);
a682fd5c 584 memory_region_add_subregion(sysmem, (uint32_t)(-bios_size), bios);
1a6c0886 585 }
1a6c0886 586 /* Register Linux flash */
751c6a17
GH
587 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
588 if (dinfo) {
589 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
590 /* XXX: should check that size is 32MB */
591 bios_size = 32 * 1024 * 1024;
592 fl_sectors = (bios_size + 65535) >> 16;
593#ifdef DEBUG_BOARD_INIT
093209cd 594 printf("Register parallel flash %d size %lx"
cfe5f011
AK
595 " at addr " TARGET_FMT_lx " '%s'\n",
596 fl_idx, bios_size, (target_ulong)0xfc000000,
751c6a17 597 bdrv_get_device_name(dinfo->bdrv));
1a6c0886 598#endif
cfe5f011 599 pflash_cfi02_register(0xfc000000, NULL, "taihu_405ep.flash", bios_size,
751c6a17 600 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
601 4, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
602 1);
1a6c0886
JM
603 fl_idx++;
604 }
605 /* Register CLPD & LCD display */
606#ifdef DEBUG_BOARD_INIT
607 printf("%s: register CPLD\n", __func__);
608#endif
a682fd5c 609 taihu_cpld_init(sysmem, 0x50100000);
1a6c0886
JM
610 /* Load kernel */
611 linux_boot = (kernel_filename != NULL);
612 if (linux_boot) {
613#ifdef DEBUG_BOARD_INIT
614 printf("%s: load kernel\n", __func__);
615#endif
616 kernel_base = KERNEL_LOAD_ADDR;
617 /* now we can load the kernel */
5c130f65
PB
618 kernel_size = load_image_targphys(kernel_filename, kernel_base,
619 ram_size - kernel_base);
1a6c0886 620 if (kernel_size < 0) {
5fafdf24 621 fprintf(stderr, "qemu: could not load kernel '%s'\n",
1a6c0886
JM
622 kernel_filename);
623 exit(1);
624 }
625 /* load initrd */
626 if (initrd_filename) {
627 initrd_base = INITRD_LOAD_ADDR;
5c130f65
PB
628 initrd_size = load_image_targphys(initrd_filename, initrd_base,
629 ram_size - initrd_base);
1a6c0886
JM
630 if (initrd_size < 0) {
631 fprintf(stderr,
5fafdf24 632 "qemu: could not load initial ram disk '%s'\n",
1a6c0886
JM
633 initrd_filename);
634 exit(1);
635 }
636 } else {
637 initrd_base = 0;
638 initrd_size = 0;
639 }
1a6c0886
JM
640 } else {
641 kernel_base = 0;
642 kernel_size = 0;
643 initrd_base = 0;
644 initrd_size = 0;
645 }
646#ifdef DEBUG_BOARD_INIT
647 printf("%s: Done\n", __func__);
648#endif
649}
650
f80f9ec9 651static QEMUMachine taihu_machine = {
b2ee0ce2
PB
652 .name = "taihu",
653 .desc = "taihu",
654 .init = taihu_405ep_init,
1a6c0886 655};
f80f9ec9
AL
656
657static void ppc405_machine_init(void)
658{
659 qemu_register_machine(&ref405ep_machine);
660 qemu_register_machine(&taihu_machine);
661}
662
663machine_init(ppc405_machine_init);