]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc405_boards.c
exec: move include files to include/exec/
[mirror_qemu.git] / hw / ppc405_boards.c
CommitLineData
1a6c0886
JM
1/*
2 * QEMU PowerPC 405 evaluation boards emulation
5fafdf24 3 *
1a6c0886 4 * Copyright (c) 2007 Jocelyn Mayer
5fafdf24 5 *
1a6c0886
JM
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "ppc.h"
1a6c0886 26#include "ppc405.h"
87ecb68b
PB
27#include "nvram.h"
28#include "flash.h"
29#include "sysemu.h"
737e150e 30#include "block/block.h"
87ecb68b 31#include "boards.h"
3b3fb322 32#include "qemu-log.h"
ca20cf32 33#include "loader.h"
2446333c 34#include "blockdev.h"
022c62cb 35#include "exec/address-spaces.h"
1a6c0886
JM
36
37#define BIOS_FILENAME "ppc405_rom.bin"
1a6c0886
JM
38#define BIOS_SIZE (2048 * 1024)
39
40#define KERNEL_LOAD_ADDR 0x00000000
41#define INITRD_LOAD_ADDR 0x01800000
42
43#define USE_FLASH_BIOS
44
45#define DEBUG_BOARD_INIT
46
47/*****************************************************************************/
48/* PPC405EP reference board (IBM) */
49/* Standalone board with:
50 * - PowerPC 405EP CPU
51 * - SDRAM (0x00000000)
52 * - Flash (0xFFF80000)
53 * - SRAM (0xFFF00000)
54 * - NVRAM (0xF0000000)
55 * - FPGA (0xF0300000)
56 */
c227f099
AL
57typedef struct ref405ep_fpga_t ref405ep_fpga_t;
58struct ref405ep_fpga_t {
1a6c0886
JM
59 uint8_t reg0;
60 uint8_t reg1;
61};
62
a8170e5e 63static uint32_t ref405ep_fpga_readb (void *opaque, hwaddr addr)
1a6c0886 64{
c227f099 65 ref405ep_fpga_t *fpga;
1a6c0886
JM
66 uint32_t ret;
67
68 fpga = opaque;
1a6c0886
JM
69 switch (addr) {
70 case 0x0:
71 ret = fpga->reg0;
72 break;
73 case 0x1:
74 ret = fpga->reg1;
75 break;
76 default:
77 ret = 0;
78 break;
79 }
80
81 return ret;
82}
83
84static void ref405ep_fpga_writeb (void *opaque,
a8170e5e 85 hwaddr addr, uint32_t value)
1a6c0886 86{
c227f099 87 ref405ep_fpga_t *fpga;
1a6c0886
JM
88
89 fpga = opaque;
1a6c0886
JM
90 switch (addr) {
91 case 0x0:
92 /* Read only */
93 break;
94 case 0x1:
95 fpga->reg1 = value;
96 break;
97 default:
98 break;
99 }
100}
101
a8170e5e 102static uint32_t ref405ep_fpga_readw (void *opaque, hwaddr addr)
1a6c0886
JM
103{
104 uint32_t ret;
105
106 ret = ref405ep_fpga_readb(opaque, addr) << 8;
107 ret |= ref405ep_fpga_readb(opaque, addr + 1);
108
109 return ret;
110}
111
112static void ref405ep_fpga_writew (void *opaque,
a8170e5e 113 hwaddr addr, uint32_t value)
1a6c0886
JM
114{
115 ref405ep_fpga_writeb(opaque, addr, (value >> 8) & 0xFF);
116 ref405ep_fpga_writeb(opaque, addr + 1, value & 0xFF);
117}
118
a8170e5e 119static uint32_t ref405ep_fpga_readl (void *opaque, hwaddr addr)
1a6c0886
JM
120{
121 uint32_t ret;
122
123 ret = ref405ep_fpga_readb(opaque, addr) << 24;
124 ret |= ref405ep_fpga_readb(opaque, addr + 1) << 16;
125 ret |= ref405ep_fpga_readb(opaque, addr + 2) << 8;
126 ret |= ref405ep_fpga_readb(opaque, addr + 3);
127
128 return ret;
129}
130
131static void ref405ep_fpga_writel (void *opaque,
a8170e5e 132 hwaddr addr, uint32_t value)
1a6c0886 133{
8de24106
AJ
134 ref405ep_fpga_writeb(opaque, addr, (value >> 24) & 0xFF);
135 ref405ep_fpga_writeb(opaque, addr + 1, (value >> 16) & 0xFF);
136 ref405ep_fpga_writeb(opaque, addr + 2, (value >> 8) & 0xFF);
1a6c0886
JM
137 ref405ep_fpga_writeb(opaque, addr + 3, value & 0xFF);
138}
139
a682fd5c
AK
140static const MemoryRegionOps ref405ep_fpga_ops = {
141 .old_mmio = {
142 .read = {
143 ref405ep_fpga_readb, ref405ep_fpga_readw, ref405ep_fpga_readl,
144 },
145 .write = {
146 ref405ep_fpga_writeb, ref405ep_fpga_writew, ref405ep_fpga_writel,
147 },
148 },
149 .endianness = DEVICE_NATIVE_ENDIAN,
1a6c0886
JM
150};
151
152static void ref405ep_fpga_reset (void *opaque)
153{
c227f099 154 ref405ep_fpga_t *fpga;
1a6c0886
JM
155
156 fpga = opaque;
157 fpga->reg0 = 0x00;
158 fpga->reg1 = 0x0F;
159}
160
5f072e1f 161static void ref405ep_fpga_init(MemoryRegion *sysmem, uint32_t base)
1a6c0886 162{
c227f099 163 ref405ep_fpga_t *fpga;
a682fd5c 164 MemoryRegion *fpga_memory = g_new(MemoryRegion, 1);
1a6c0886 165
7267c094 166 fpga = g_malloc0(sizeof(ref405ep_fpga_t));
a682fd5c
AK
167 memory_region_init_io(fpga_memory, &ref405ep_fpga_ops, fpga,
168 "fpga", 0x00000100);
169 memory_region_add_subregion(sysmem, base, fpga_memory);
a08d4367 170 qemu_register_reset(&ref405ep_fpga_reset, fpga);
1a6c0886
JM
171}
172
5f072e1f 173static void ref405ep_init(QEMUMachineInitArgs *args)
1a6c0886 174{
5f072e1f
EH
175 ram_addr_t ram_size = args->ram_size;
176 const char *kernel_filename = args->kernel_filename;
177 const char *kernel_cmdline = args->kernel_cmdline;
178 const char *initrd_filename = args->initrd_filename;
5cea8590 179 char *filename;
c227f099 180 ppc4xx_bd_info_t bd;
1a6c0886
JM
181 CPUPPCState *env;
182 qemu_irq *pic;
cfe5f011 183 MemoryRegion *bios;
a682fd5c
AK
184 MemoryRegion *sram = g_new(MemoryRegion, 1);
185 ram_addr_t bdloc;
b6dcbe08 186 MemoryRegion *ram_memories = g_malloc(2 * sizeof(*ram_memories));
a8170e5e 187 hwaddr ram_bases[2], ram_sizes[2];
093209cd
BS
188 target_ulong sram_size;
189 long bios_size;
1a6c0886
JM
190 //int phy_addr = 0;
191 //static int phy_addr = 1;
093209cd
BS
192 target_ulong kernel_base, initrd_base;
193 long kernel_size, initrd_size;
1a6c0886
JM
194 int linux_boot;
195 int fl_idx, fl_sectors, len;
751c6a17 196 DriveInfo *dinfo;
a682fd5c 197 MemoryRegion *sysmem = get_system_memory();
1a6c0886
JM
198
199 /* XXX: fix this */
c5705a77
AK
200 memory_region_init_ram(&ram_memories[0], "ef405ep.ram", 0x08000000);
201 vmstate_register_ram_global(&ram_memories[0]);
b6dcbe08 202 ram_bases[0] = 0;
1a6c0886 203 ram_sizes[0] = 0x08000000;
b6dcbe08 204 memory_region_init(&ram_memories[1], "ef405ep.ram1", 0);
1a6c0886
JM
205 ram_bases[1] = 0x00000000;
206 ram_sizes[1] = 0x00000000;
207 ram_size = 128 * 1024 * 1024;
208#ifdef DEBUG_BOARD_INIT
209 printf("%s: register cpu\n", __func__);
210#endif
a682fd5c 211 env = ppc405ep_init(sysmem, ram_memories, ram_bases, ram_sizes,
52ce55a1 212 33333333, &pic, kernel_filename == NULL ? 0 : 1);
1a6c0886 213 /* allocate SRAM */
5c130f65 214 sram_size = 512 * 1024;
c5705a77
AK
215 memory_region_init_ram(sram, "ef405ep.sram", sram_size);
216 vmstate_register_ram_global(sram);
a682fd5c 217 memory_region_add_subregion(sysmem, 0xFFF00000, sram);
1a6c0886
JM
218 /* allocate and load BIOS */
219#ifdef DEBUG_BOARD_INIT
220 printf("%s: register BIOS\n", __func__);
221#endif
1a6c0886
JM
222 fl_idx = 0;
223#ifdef USE_FLASH_BIOS
751c6a17
GH
224 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
225 if (dinfo) {
226 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
227 fl_sectors = (bios_size + 65535) >> 16;
228#ifdef DEBUG_BOARD_INIT
093209cd 229 printf("Register parallel flash %d size %lx"
cfe5f011
AK
230 " at addr %lx '%s' %d\n",
231 fl_idx, bios_size, -bios_size,
751c6a17 232 bdrv_get_device_name(dinfo->bdrv), fl_sectors);
1a6c0886 233#endif
cfe5f011
AK
234 pflash_cfi02_register((uint32_t)(-bios_size),
235 NULL, "ef405ep.bios", bios_size,
751c6a17 236 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
237 2, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
238 1);
1a6c0886
JM
239 fl_idx++;
240 } else
241#endif
242 {
243#ifdef DEBUG_BOARD_INIT
244 printf("Load BIOS from file\n");
245#endif
cfe5f011 246 bios = g_new(MemoryRegion, 1);
c5705a77
AK
247 memory_region_init_ram(bios, "ef405ep.bios", BIOS_SIZE);
248 vmstate_register_ram_global(bios);
1192dad8
JM
249 if (bios_name == NULL)
250 bios_name = BIOS_FILENAME;
5cea8590
PB
251 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
252 if (filename) {
cfe5f011 253 bios_size = load_image(filename, memory_region_get_ram_ptr(bios));
7267c094 254 g_free(filename);
5cea8590
PB
255 } else {
256 bios_size = -1;
257 }
1a6c0886 258 if (bios_size < 0 || bios_size > BIOS_SIZE) {
5cea8590
PB
259 fprintf(stderr, "qemu: could not load PowerPC bios '%s'\n",
260 bios_name);
1a6c0886
JM
261 exit(1);
262 }
263 bios_size = (bios_size + 0xfff) & ~0xfff;
cfe5f011 264 memory_region_set_readonly(bios, true);
a682fd5c 265 memory_region_add_subregion(sysmem, (uint32_t)(-bios_size), bios);
1a6c0886 266 }
1a6c0886
JM
267 /* Register FPGA */
268#ifdef DEBUG_BOARD_INIT
269 printf("%s: register FPGA\n", __func__);
270#endif
a682fd5c 271 ref405ep_fpga_init(sysmem, 0xF0300000);
1a6c0886
JM
272 /* Register NVRAM */
273#ifdef DEBUG_BOARD_INIT
274 printf("%s: register NVRAM\n", __func__);
275#endif
276 m48t59_init(NULL, 0xF0000000, 0, 8192, 8);
277 /* Load kernel */
278 linux_boot = (kernel_filename != NULL);
279 if (linux_boot) {
280#ifdef DEBUG_BOARD_INIT
281 printf("%s: load kernel\n", __func__);
282#endif
283 memset(&bd, 0, sizeof(bd));
284 bd.bi_memstart = 0x00000000;
285 bd.bi_memsize = ram_size;
217fae2d 286 bd.bi_flashstart = -bios_size;
1a6c0886
JM
287 bd.bi_flashsize = -bios_size;
288 bd.bi_flashoffset = 0;
289 bd.bi_sramstart = 0xFFF00000;
290 bd.bi_sramsize = sram_size;
291 bd.bi_bootflags = 0;
292 bd.bi_intfreq = 133333333;
293 bd.bi_busfreq = 33333333;
294 bd.bi_baudrate = 115200;
295 bd.bi_s_version[0] = 'Q';
296 bd.bi_s_version[1] = 'M';
297 bd.bi_s_version[2] = 'U';
298 bd.bi_s_version[3] = '\0';
299 bd.bi_r_version[0] = 'Q';
300 bd.bi_r_version[1] = 'E';
301 bd.bi_r_version[2] = 'M';
302 bd.bi_r_version[3] = 'U';
303 bd.bi_r_version[4] = '\0';
304 bd.bi_procfreq = 133333333;
305 bd.bi_plb_busfreq = 33333333;
306 bd.bi_pci_busfreq = 33333333;
307 bd.bi_opbfreq = 33333333;
b8d3f5d1 308 bdloc = ppc405_set_bootinfo(env, &bd, 0x00000001);
1a6c0886
JM
309 env->gpr[3] = bdloc;
310 kernel_base = KERNEL_LOAD_ADDR;
311 /* now we can load the kernel */
5c130f65
PB
312 kernel_size = load_image_targphys(kernel_filename, kernel_base,
313 ram_size - kernel_base);
1a6c0886 314 if (kernel_size < 0) {
5fafdf24 315 fprintf(stderr, "qemu: could not load kernel '%s'\n",
1a6c0886
JM
316 kernel_filename);
317 exit(1);
318 }
093209cd 319 printf("Load kernel size %ld at " TARGET_FMT_lx,
5c130f65 320 kernel_size, kernel_base);
1a6c0886
JM
321 /* load initrd */
322 if (initrd_filename) {
323 initrd_base = INITRD_LOAD_ADDR;
5c130f65
PB
324 initrd_size = load_image_targphys(initrd_filename, initrd_base,
325 ram_size - initrd_base);
1a6c0886 326 if (initrd_size < 0) {
5fafdf24 327 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
1a6c0886
JM
328 initrd_filename);
329 exit(1);
330 }
331 } else {
332 initrd_base = 0;
333 initrd_size = 0;
334 }
335 env->gpr[4] = initrd_base;
336 env->gpr[5] = initrd_size;
1a6c0886
JM
337 if (kernel_cmdline != NULL) {
338 len = strlen(kernel_cmdline);
339 bdloc -= ((len + 255) & ~255);
5c130f65 340 cpu_physical_memory_write(bdloc, (void *)kernel_cmdline, len + 1);
1a6c0886
JM
341 env->gpr[6] = bdloc;
342 env->gpr[7] = bdloc + len;
343 } else {
344 env->gpr[6] = 0;
345 env->gpr[7] = 0;
346 }
347 env->nip = KERNEL_LOAD_ADDR;
348 } else {
349 kernel_base = 0;
350 kernel_size = 0;
351 initrd_base = 0;
352 initrd_size = 0;
353 bdloc = 0;
354 }
355#ifdef DEBUG_BOARD_INIT
356 printf("%s: Done\n", __func__);
357#endif
e5697f20 358 printf("bdloc " RAM_ADDR_FMT "\n", bdloc);
1a6c0886
JM
359}
360
f80f9ec9 361static QEMUMachine ref405ep_machine = {
4b32e168
AL
362 .name = "ref405ep",
363 .desc = "ref405ep",
364 .init = ref405ep_init,
1a6c0886
JM
365};
366
367/*****************************************************************************/
368/* AMCC Taihu evaluation board */
369/* - PowerPC 405EP processor
370 * - SDRAM 128 MB at 0x00000000
371 * - Boot flash 2 MB at 0xFFE00000
372 * - Application flash 32 MB at 0xFC000000
373 * - 2 serial ports
374 * - 2 ethernet PHY
375 * - 1 USB 1.1 device 0x50000000
376 * - 1 LCD display 0x50100000
377 * - 1 CPLD 0x50100000
378 * - 1 I2C EEPROM
379 * - 1 I2C thermal sensor
380 * - a set of LEDs
381 * - bit-bang SPI port using GPIOs
382 * - 1 EBC interface connector 0 0x50200000
383 * - 1 cardbus controller + expansion slot.
384 * - 1 PCI expansion slot.
385 */
386typedef struct taihu_cpld_t taihu_cpld_t;
387struct taihu_cpld_t {
1a6c0886
JM
388 uint8_t reg0;
389 uint8_t reg1;
390};
391
a8170e5e 392static uint32_t taihu_cpld_readb (void *opaque, hwaddr addr)
1a6c0886
JM
393{
394 taihu_cpld_t *cpld;
395 uint32_t ret;
396
397 cpld = opaque;
1a6c0886
JM
398 switch (addr) {
399 case 0x0:
400 ret = cpld->reg0;
401 break;
402 case 0x1:
403 ret = cpld->reg1;
404 break;
405 default:
406 ret = 0;
407 break;
408 }
409
410 return ret;
411}
412
413static void taihu_cpld_writeb (void *opaque,
a8170e5e 414 hwaddr addr, uint32_t value)
1a6c0886
JM
415{
416 taihu_cpld_t *cpld;
417
418 cpld = opaque;
1a6c0886
JM
419 switch (addr) {
420 case 0x0:
421 /* Read only */
422 break;
423 case 0x1:
424 cpld->reg1 = value;
425 break;
426 default:
427 break;
428 }
429}
430
a8170e5e 431static uint32_t taihu_cpld_readw (void *opaque, hwaddr addr)
1a6c0886
JM
432{
433 uint32_t ret;
434
435 ret = taihu_cpld_readb(opaque, addr) << 8;
436 ret |= taihu_cpld_readb(opaque, addr + 1);
437
438 return ret;
439}
440
441static void taihu_cpld_writew (void *opaque,
a8170e5e 442 hwaddr addr, uint32_t value)
1a6c0886
JM
443{
444 taihu_cpld_writeb(opaque, addr, (value >> 8) & 0xFF);
445 taihu_cpld_writeb(opaque, addr + 1, value & 0xFF);
446}
447
a8170e5e 448static uint32_t taihu_cpld_readl (void *opaque, hwaddr addr)
1a6c0886
JM
449{
450 uint32_t ret;
451
452 ret = taihu_cpld_readb(opaque, addr) << 24;
453 ret |= taihu_cpld_readb(opaque, addr + 1) << 16;
454 ret |= taihu_cpld_readb(opaque, addr + 2) << 8;
455 ret |= taihu_cpld_readb(opaque, addr + 3);
456
457 return ret;
458}
459
460static void taihu_cpld_writel (void *opaque,
a8170e5e 461 hwaddr addr, uint32_t value)
1a6c0886
JM
462{
463 taihu_cpld_writel(opaque, addr, (value >> 24) & 0xFF);
464 taihu_cpld_writel(opaque, addr + 1, (value >> 16) & 0xFF);
465 taihu_cpld_writel(opaque, addr + 2, (value >> 8) & 0xFF);
466 taihu_cpld_writeb(opaque, addr + 3, value & 0xFF);
467}
468
a682fd5c
AK
469static const MemoryRegionOps taihu_cpld_ops = {
470 .old_mmio = {
471 .read = { taihu_cpld_readb, taihu_cpld_readw, taihu_cpld_readl, },
472 .write = { taihu_cpld_writeb, taihu_cpld_writew, taihu_cpld_writel, },
473 },
474 .endianness = DEVICE_NATIVE_ENDIAN,
1a6c0886
JM
475};
476
477static void taihu_cpld_reset (void *opaque)
478{
479 taihu_cpld_t *cpld;
480
481 cpld = opaque;
482 cpld->reg0 = 0x01;
483 cpld->reg1 = 0x80;
484}
485
5f072e1f 486static void taihu_cpld_init(MemoryRegion *sysmem, uint32_t base)
1a6c0886
JM
487{
488 taihu_cpld_t *cpld;
a682fd5c 489 MemoryRegion *cpld_memory = g_new(MemoryRegion, 1);
1a6c0886 490
7267c094 491 cpld = g_malloc0(sizeof(taihu_cpld_t));
a682fd5c
AK
492 memory_region_init_io(cpld_memory, &taihu_cpld_ops, cpld, "cpld", 0x100);
493 memory_region_add_subregion(sysmem, base, cpld_memory);
a08d4367 494 qemu_register_reset(&taihu_cpld_reset, cpld);
1a6c0886
JM
495}
496
5f072e1f 497static void taihu_405ep_init(QEMUMachineInitArgs *args)
1a6c0886 498{
5f072e1f
EH
499 ram_addr_t ram_size = args->ram_size;
500 const char *kernel_filename = args->kernel_filename;
501 const char *initrd_filename = args->initrd_filename;
5cea8590 502 char *filename;
1a6c0886 503 qemu_irq *pic;
a682fd5c 504 MemoryRegion *sysmem = get_system_memory();
cfe5f011 505 MemoryRegion *bios;
b6dcbe08 506 MemoryRegion *ram_memories = g_malloc(2 * sizeof(*ram_memories));
a8170e5e 507 hwaddr ram_bases[2], ram_sizes[2];
093209cd
BS
508 long bios_size;
509 target_ulong kernel_base, initrd_base;
510 long kernel_size, initrd_size;
1a6c0886
JM
511 int linux_boot;
512 int fl_idx, fl_sectors;
751c6a17 513 DriveInfo *dinfo;
3b46e624 514
1a6c0886 515 /* RAM is soldered to the board so the size cannot be changed */
c5705a77 516 memory_region_init_ram(&ram_memories[0],
b6dcbe08 517 "taihu_405ep.ram-0", 0x04000000);
c5705a77 518 vmstate_register_ram_global(&ram_memories[0]);
b6dcbe08 519 ram_bases[0] = 0;
1a6c0886 520 ram_sizes[0] = 0x04000000;
c5705a77 521 memory_region_init_ram(&ram_memories[1],
b6dcbe08 522 "taihu_405ep.ram-1", 0x04000000);
c5705a77 523 vmstate_register_ram_global(&ram_memories[1]);
b6dcbe08 524 ram_bases[1] = 0x04000000;
1a6c0886 525 ram_sizes[1] = 0x04000000;
a0b753df 526 ram_size = 0x08000000;
1a6c0886
JM
527#ifdef DEBUG_BOARD_INIT
528 printf("%s: register cpu\n", __func__);
529#endif
a682fd5c 530 ppc405ep_init(sysmem, ram_memories, ram_bases, ram_sizes,
52ce55a1 531 33333333, &pic, kernel_filename == NULL ? 0 : 1);
1a6c0886
JM
532 /* allocate and load BIOS */
533#ifdef DEBUG_BOARD_INIT
534 printf("%s: register BIOS\n", __func__);
535#endif
536 fl_idx = 0;
537#if defined(USE_FLASH_BIOS)
751c6a17
GH
538 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
539 if (dinfo) {
540 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
541 /* XXX: should check that size is 2MB */
542 // bios_size = 2 * 1024 * 1024;
543 fl_sectors = (bios_size + 65535) >> 16;
544#ifdef DEBUG_BOARD_INIT
093209cd 545 printf("Register parallel flash %d size %lx"
cfe5f011
AK
546 " at addr %lx '%s' %d\n",
547 fl_idx, bios_size, -bios_size,
751c6a17 548 bdrv_get_device_name(dinfo->bdrv), fl_sectors);
1a6c0886 549#endif
cfe5f011
AK
550 pflash_cfi02_register((uint32_t)(-bios_size),
551 NULL, "taihu_405ep.bios", bios_size,
751c6a17 552 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
553 4, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
554 1);
1a6c0886
JM
555 fl_idx++;
556 } else
557#endif
558 {
559#ifdef DEBUG_BOARD_INIT
560 printf("Load BIOS from file\n");
561#endif
1192dad8
JM
562 if (bios_name == NULL)
563 bios_name = BIOS_FILENAME;
cfe5f011 564 bios = g_new(MemoryRegion, 1);
c5705a77
AK
565 memory_region_init_ram(bios, "taihu_405ep.bios", BIOS_SIZE);
566 vmstate_register_ram_global(bios);
5cea8590
PB
567 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
568 if (filename) {
cfe5f011 569 bios_size = load_image(filename, memory_region_get_ram_ptr(bios));
7267c094 570 g_free(filename);
5cea8590
PB
571 } else {
572 bios_size = -1;
573 }
1a6c0886 574 if (bios_size < 0 || bios_size > BIOS_SIZE) {
5cea8590
PB
575 fprintf(stderr, "qemu: could not load PowerPC bios '%s'\n",
576 bios_name);
1a6c0886
JM
577 exit(1);
578 }
579 bios_size = (bios_size + 0xfff) & ~0xfff;
cfe5f011 580 memory_region_set_readonly(bios, true);
a682fd5c 581 memory_region_add_subregion(sysmem, (uint32_t)(-bios_size), bios);
1a6c0886 582 }
1a6c0886 583 /* Register Linux flash */
751c6a17
GH
584 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
585 if (dinfo) {
586 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
587 /* XXX: should check that size is 32MB */
588 bios_size = 32 * 1024 * 1024;
589 fl_sectors = (bios_size + 65535) >> 16;
590#ifdef DEBUG_BOARD_INIT
093209cd 591 printf("Register parallel flash %d size %lx"
cfe5f011
AK
592 " at addr " TARGET_FMT_lx " '%s'\n",
593 fl_idx, bios_size, (target_ulong)0xfc000000,
751c6a17 594 bdrv_get_device_name(dinfo->bdrv));
1a6c0886 595#endif
cfe5f011 596 pflash_cfi02_register(0xfc000000, NULL, "taihu_405ep.flash", bios_size,
751c6a17 597 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
598 4, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
599 1);
1a6c0886
JM
600 fl_idx++;
601 }
602 /* Register CLPD & LCD display */
603#ifdef DEBUG_BOARD_INIT
604 printf("%s: register CPLD\n", __func__);
605#endif
a682fd5c 606 taihu_cpld_init(sysmem, 0x50100000);
1a6c0886
JM
607 /* Load kernel */
608 linux_boot = (kernel_filename != NULL);
609 if (linux_boot) {
610#ifdef DEBUG_BOARD_INIT
611 printf("%s: load kernel\n", __func__);
612#endif
613 kernel_base = KERNEL_LOAD_ADDR;
614 /* now we can load the kernel */
5c130f65
PB
615 kernel_size = load_image_targphys(kernel_filename, kernel_base,
616 ram_size - kernel_base);
1a6c0886 617 if (kernel_size < 0) {
5fafdf24 618 fprintf(stderr, "qemu: could not load kernel '%s'\n",
1a6c0886
JM
619 kernel_filename);
620 exit(1);
621 }
622 /* load initrd */
623 if (initrd_filename) {
624 initrd_base = INITRD_LOAD_ADDR;
5c130f65
PB
625 initrd_size = load_image_targphys(initrd_filename, initrd_base,
626 ram_size - initrd_base);
1a6c0886
JM
627 if (initrd_size < 0) {
628 fprintf(stderr,
5fafdf24 629 "qemu: could not load initial ram disk '%s'\n",
1a6c0886
JM
630 initrd_filename);
631 exit(1);
632 }
633 } else {
634 initrd_base = 0;
635 initrd_size = 0;
636 }
1a6c0886
JM
637 } else {
638 kernel_base = 0;
639 kernel_size = 0;
640 initrd_base = 0;
641 initrd_size = 0;
642 }
643#ifdef DEBUG_BOARD_INIT
644 printf("%s: Done\n", __func__);
645#endif
646}
647
f80f9ec9 648static QEMUMachine taihu_machine = {
b2ee0ce2
PB
649 .name = "taihu",
650 .desc = "taihu",
651 .init = taihu_405ep_init,
1a6c0886 652};
f80f9ec9
AL
653
654static void ppc405_machine_init(void)
655{
656 qemu_register_machine(&ref405ep_machine);
657 qemu_register_machine(&taihu_machine);
658}
659
660machine_init(ppc405_machine_init);