]> git.proxmox.com Git - mirror_qemu.git/blame - hw/scsi/esp.c
esp: move handle_ti_cmd() cleanup code to esp_do_dma().
[mirror_qemu.git] / hw / scsi / esp.c
CommitLineData
6f7e9aec 1/*
67e999be 2 * QEMU ESP/NCR53C9x emulation
5fafdf24 3 *
4e9aec74 4 * Copyright (c) 2005-2006 Fabrice Bellard
fabaaf1d 5 * Copyright (c) 2012 Herve Poussineau
5fafdf24 6 *
6f7e9aec
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
5d20fa6b 25
a4ab4792 26#include "qemu/osdep.h"
83c9f4ca 27#include "hw/sysbus.h"
d6454270 28#include "migration/vmstate.h"
64552b6b 29#include "hw/irq.h"
0d09e41a 30#include "hw/scsi/esp.h"
bf4b9889 31#include "trace.h"
1de7afc9 32#include "qemu/log.h"
0b8fa32f 33#include "qemu/module.h"
6f7e9aec 34
67e999be 35/*
5ad6bb97
BS
36 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
37 * also produced as NCR89C100. See
67e999be
FB
38 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
39 * and
40 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
41 */
42
c73f96fd
BS
43static void esp_raise_irq(ESPState *s)
44{
45 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
46 s->rregs[ESP_RSTAT] |= STAT_INT;
47 qemu_irq_raise(s->irq);
bf4b9889 48 trace_esp_raise_irq();
c73f96fd
BS
49 }
50}
51
52static void esp_lower_irq(ESPState *s)
53{
54 if (s->rregs[ESP_RSTAT] & STAT_INT) {
55 s->rregs[ESP_RSTAT] &= ~STAT_INT;
56 qemu_irq_lower(s->irq);
bf4b9889 57 trace_esp_lower_irq();
c73f96fd
BS
58 }
59}
60
9c7e23fc 61void esp_dma_enable(ESPState *s, int irq, int level)
73d74342 62{
73d74342
BS
63 if (level) {
64 s->dma_enabled = 1;
bf4b9889 65 trace_esp_dma_enable();
73d74342
BS
66 if (s->dma_cb) {
67 s->dma_cb(s);
68 s->dma_cb = NULL;
69 }
70 } else {
bf4b9889 71 trace_esp_dma_disable();
73d74342
BS
72 s->dma_enabled = 0;
73 }
74}
75
9c7e23fc 76void esp_request_cancelled(SCSIRequest *req)
94d3f98a 77{
e6810db8 78 ESPState *s = req->hba_private;
94d3f98a
PB
79
80 if (req == s->current_req) {
81 scsi_req_unref(s->current_req);
82 s->current_req = NULL;
83 s->current_dev = NULL;
84 }
85}
86
6c1fef6b 87static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen)
2f275b8f 88{
a917d384 89 uint32_t dmalen;
2f275b8f
FB
90 int target;
91
8dea1dd4 92 target = s->wregs[ESP_WBUSID] & BUSID_DID;
4f6200f0 93 if (s->dma) {
9ea73f8b
PB
94 dmalen = s->rregs[ESP_TCLO];
95 dmalen |= s->rregs[ESP_TCMID] << 8;
96 dmalen |= s->rregs[ESP_TCHI] << 16;
6c1fef6b
PP
97 if (dmalen > buflen) {
98 return 0;
99 }
8b17de88 100 s->dma_memory_read(s->dma_opaque, buf, dmalen);
4f6200f0 101 } else {
fc4d65da 102 dmalen = s->ti_size;
d3cdc491
PP
103 if (dmalen > TI_BUFSZ) {
104 return 0;
105 }
fc4d65da 106 memcpy(buf, s->ti_buf, dmalen);
75ef8496 107 buf[0] = buf[2] >> 5;
4f6200f0 108 }
bf4b9889 109 trace_esp_get_cmd(dmalen, target);
2e5d83bb 110
2f275b8f 111 s->ti_size = 0;
4f6200f0
FB
112 s->ti_rptr = 0;
113 s->ti_wptr = 0;
2f275b8f 114
429bef69 115 if (s->current_req) {
a917d384 116 /* Started a new command before the old one finished. Cancel it. */
94d3f98a 117 scsi_req_cancel(s->current_req);
a917d384
PB
118 s->async_len = 0;
119 }
120
0d3545e7 121 s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
f48a7a6e 122 if (!s->current_dev) {
2e5d83bb 123 // No such drive
c73f96fd 124 s->rregs[ESP_RSTAT] = 0;
5ad6bb97
BS
125 s->rregs[ESP_RINTR] = INTR_DC;
126 s->rregs[ESP_RSEQ] = SEQ_0;
c73f96fd 127 esp_raise_irq(s);
f930d07e 128 return 0;
2f275b8f 129 }
9f149aa9
PB
130 return dmalen;
131}
132
f2818f22 133static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
9f149aa9
PB
134{
135 int32_t datalen;
136 int lun;
f48a7a6e 137 SCSIDevice *current_lun;
9f149aa9 138
bf4b9889 139 trace_esp_do_busid_cmd(busid);
f2818f22 140 lun = busid & 7;
0d3545e7 141 current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
e6810db8 142 s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
c39ce112 143 datalen = scsi_req_enqueue(s->current_req);
67e999be
FB
144 s->ti_size = datalen;
145 if (datalen != 0) {
c73f96fd 146 s->rregs[ESP_RSTAT] = STAT_TC;
a917d384 147 s->dma_left = 0;
6787f5fa 148 s->dma_counter = 0;
2e5d83bb 149 if (datalen > 0) {
5ad6bb97 150 s->rregs[ESP_RSTAT] |= STAT_DI;
2e5d83bb 151 } else {
5ad6bb97 152 s->rregs[ESP_RSTAT] |= STAT_DO;
b9788fc4 153 }
ad3376cc 154 scsi_req_continue(s->current_req);
2f275b8f 155 }
5ad6bb97
BS
156 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
157 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 158 esp_raise_irq(s);
2f275b8f
FB
159}
160
f2818f22
AT
161static void do_cmd(ESPState *s, uint8_t *buf)
162{
163 uint8_t busid = buf[0];
164
165 do_busid_cmd(s, &buf[1], busid);
166}
167
9f149aa9
PB
168static void handle_satn(ESPState *s)
169{
170 uint8_t buf[32];
171 int len;
172
1b26eaa1 173 if (s->dma && !s->dma_enabled) {
73d74342
BS
174 s->dma_cb = handle_satn;
175 return;
176 }
6c1fef6b 177 len = get_cmd(s, buf, sizeof(buf));
9f149aa9
PB
178 if (len)
179 do_cmd(s, buf);
180}
181
f2818f22
AT
182static void handle_s_without_atn(ESPState *s)
183{
184 uint8_t buf[32];
185 int len;
186
1b26eaa1 187 if (s->dma && !s->dma_enabled) {
73d74342
BS
188 s->dma_cb = handle_s_without_atn;
189 return;
190 }
6c1fef6b 191 len = get_cmd(s, buf, sizeof(buf));
f2818f22
AT
192 if (len) {
193 do_busid_cmd(s, buf, 0);
194 }
195}
196
9f149aa9
PB
197static void handle_satn_stop(ESPState *s)
198{
1b26eaa1 199 if (s->dma && !s->dma_enabled) {
73d74342
BS
200 s->dma_cb = handle_satn_stop;
201 return;
202 }
6c1fef6b 203 s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf));
9f149aa9 204 if (s->cmdlen) {
bf4b9889 205 trace_esp_handle_satn_stop(s->cmdlen);
9f149aa9 206 s->do_cmd = 1;
c73f96fd 207 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
5ad6bb97
BS
208 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
209 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 210 esp_raise_irq(s);
9f149aa9
PB
211 }
212}
213
0fc5c15a 214static void write_response(ESPState *s)
2f275b8f 215{
bf4b9889 216 trace_esp_write_response(s->status);
3944966d 217 s->ti_buf[0] = s->status;
0fc5c15a 218 s->ti_buf[1] = 0;
4f6200f0 219 if (s->dma) {
8b17de88 220 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
c73f96fd 221 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
5ad6bb97
BS
222 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
223 s->rregs[ESP_RSEQ] = SEQ_CD;
4f6200f0 224 } else {
f930d07e
BS
225 s->ti_size = 2;
226 s->ti_rptr = 0;
d020aa50 227 s->ti_wptr = 2;
5ad6bb97 228 s->rregs[ESP_RFLAGS] = 2;
4f6200f0 229 }
c73f96fd 230 esp_raise_irq(s);
2f275b8f 231}
4f6200f0 232
a917d384
PB
233static void esp_dma_done(ESPState *s)
234{
c73f96fd 235 s->rregs[ESP_RSTAT] |= STAT_TC;
5ad6bb97
BS
236 s->rregs[ESP_RINTR] = INTR_BS;
237 s->rregs[ESP_RSEQ] = 0;
238 s->rregs[ESP_RFLAGS] = 0;
239 s->rregs[ESP_TCLO] = 0;
240 s->rregs[ESP_TCMID] = 0;
9ea73f8b 241 s->rregs[ESP_TCHI] = 0;
c73f96fd 242 esp_raise_irq(s);
a917d384
PB
243}
244
4d611c9a
PB
245static void esp_do_dma(ESPState *s)
246{
67e999be 247 uint32_t len;
4d611c9a 248 int to_device;
a917d384 249
a917d384 250 len = s->dma_left;
4d611c9a 251 if (s->do_cmd) {
15407433
LV
252 /*
253 * handle_ti_cmd() case: esp_do_dma() is called only from
254 * handle_ti_cmd() with do_cmd != NULL (see the assert())
255 */
bf4b9889 256 trace_esp_do_dma(s->cmdlen, len);
926cde5f
PP
257 assert (s->cmdlen <= sizeof(s->cmdbuf) &&
258 len <= sizeof(s->cmdbuf) - s->cmdlen);
8b17de88 259 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
15407433
LV
260 trace_esp_handle_ti_cmd(s->cmdlen);
261 s->ti_size = 0;
262 s->cmdlen = 0;
263 s->do_cmd = 0;
264 do_cmd(s, s->cmdbuf);
4d611c9a 265 return;
a917d384
PB
266 }
267 if (s->async_len == 0) {
268 /* Defer until data is available. */
269 return;
270 }
271 if (len > s->async_len) {
272 len = s->async_len;
273 }
7f0b6e11 274 to_device = (s->ti_size < 0);
a917d384 275 if (to_device) {
8b17de88 276 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
4d611c9a 277 } else {
8b17de88 278 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
a917d384 279 }
a917d384
PB
280 s->dma_left -= len;
281 s->async_buf += len;
282 s->async_len -= len;
6787f5fa
PB
283 if (to_device)
284 s->ti_size += len;
285 else
286 s->ti_size -= len;
a917d384 287 if (s->async_len == 0) {
ad3376cc
PB
288 scsi_req_continue(s->current_req);
289 /* If there is still data to be read from the device then
290 complete the DMA operation immediately. Otherwise defer
291 until the scsi layer has completed. */
292 if (to_device || s->dma_left != 0 || s->ti_size == 0) {
293 return;
4d611c9a 294 }
a917d384 295 }
ad3376cc
PB
296
297 /* Partially filled a scsi buffer. Complete immediately. */
298 esp_dma_done(s);
4d611c9a
PB
299}
300
ea84a442 301static void esp_report_command_complete(ESPState *s, uint32_t status)
2e5d83bb 302{
bf4b9889 303 trace_esp_command_complete();
c6df7102 304 if (s->ti_size != 0) {
bf4b9889 305 trace_esp_command_complete_unexpected();
c6df7102
PB
306 }
307 s->ti_size = 0;
308 s->dma_left = 0;
309 s->async_len = 0;
aba1f023 310 if (status) {
bf4b9889 311 trace_esp_command_complete_fail();
c6df7102 312 }
aba1f023 313 s->status = status;
c6df7102
PB
314 s->rregs[ESP_RSTAT] = STAT_ST;
315 esp_dma_done(s);
316 if (s->current_req) {
317 scsi_req_unref(s->current_req);
318 s->current_req = NULL;
319 s->current_dev = NULL;
320 }
321}
322
ea84a442
GR
323void esp_command_complete(SCSIRequest *req, uint32_t status,
324 size_t resid)
325{
326 ESPState *s = req->hba_private;
327
328 if (s->rregs[ESP_RSTAT] & STAT_INT) {
329 /* Defer handling command complete until the previous
330 * interrupt has been handled.
331 */
332 trace_esp_command_complete_deferred();
333 s->deferred_status = status;
334 s->deferred_complete = true;
335 return;
336 }
337 esp_report_command_complete(s, status);
338}
339
9c7e23fc 340void esp_transfer_data(SCSIRequest *req, uint32_t len)
c6df7102 341{
e6810db8 342 ESPState *s = req->hba_private;
c6df7102 343
7f0b6e11 344 assert(!s->do_cmd);
bf4b9889 345 trace_esp_transfer_data(s->dma_left, s->ti_size);
aba1f023 346 s->async_len = len;
c6df7102
PB
347 s->async_buf = scsi_req_get_buf(req);
348 if (s->dma_left) {
349 esp_do_dma(s);
350 } else if (s->dma_counter != 0 && s->ti_size <= 0) {
351 /* If this was the last part of a DMA transfer then the
352 completion interrupt is deferred to here. */
a917d384 353 esp_dma_done(s);
4d611c9a 354 }
2e5d83bb
PB
355}
356
2f275b8f
FB
357static void handle_ti(ESPState *s)
358{
4d611c9a 359 uint32_t dmalen, minlen;
2f275b8f 360
7246e160
HP
361 if (s->dma && !s->dma_enabled) {
362 s->dma_cb = handle_ti;
363 return;
364 }
365
9ea73f8b
PB
366 dmalen = s->rregs[ESP_TCLO];
367 dmalen |= s->rregs[ESP_TCMID] << 8;
368 dmalen |= s->rregs[ESP_TCHI] << 16;
db59203d
PB
369 if (dmalen==0) {
370 dmalen=0x10000;
371 }
6787f5fa 372 s->dma_counter = dmalen;
db59203d 373
9f149aa9 374 if (s->do_cmd)
926cde5f 375 minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ;
67e999be
FB
376 else if (s->ti_size < 0)
377 minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
9f149aa9
PB
378 else
379 minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
bf4b9889 380 trace_esp_handle_ti(minlen);
4f6200f0 381 if (s->dma) {
4d611c9a 382 s->dma_left = minlen;
5ad6bb97 383 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4d611c9a 384 esp_do_dma(s);
15407433 385 } else if (s->do_cmd) {
bf4b9889 386 trace_esp_handle_ti_cmd(s->cmdlen);
9f149aa9
PB
387 s->ti_size = 0;
388 s->cmdlen = 0;
389 s->do_cmd = 0;
390 do_cmd(s, s->cmdbuf);
9f149aa9 391 }
2f275b8f
FB
392}
393
9c7e23fc 394void esp_hard_reset(ESPState *s)
6f7e9aec 395{
5aca8c3b
BS
396 memset(s->rregs, 0, ESP_REGS);
397 memset(s->wregs, 0, ESP_REGS);
c9cf45c1 398 s->tchi_written = 0;
4e9aec74
PB
399 s->ti_size = 0;
400 s->ti_rptr = 0;
401 s->ti_wptr = 0;
4e9aec74 402 s->dma = 0;
9f149aa9 403 s->do_cmd = 0;
73d74342 404 s->dma_cb = NULL;
8dea1dd4
BS
405
406 s->rregs[ESP_CFG1] = 7;
6f7e9aec
FB
407}
408
a391fdbc 409static void esp_soft_reset(ESPState *s)
85948643 410{
85948643 411 qemu_irq_lower(s->irq);
a391fdbc 412 esp_hard_reset(s);
85948643
BS
413}
414
a391fdbc 415static void parent_esp_reset(ESPState *s, int irq, int level)
2d069bab 416{
85948643 417 if (level) {
a391fdbc 418 esp_soft_reset(s);
85948643 419 }
2d069bab
BS
420}
421
9c7e23fc 422uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
73d74342 423{
a391fdbc 424 uint32_t old_val;
73d74342 425
bf4b9889 426 trace_esp_mem_readb(saddr, s->rregs[saddr]);
6f7e9aec 427 switch (saddr) {
5ad6bb97 428 case ESP_FIFO:
ff589551
PP
429 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
430 /* Data out. */
431 qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
432 s->rregs[ESP_FIFO] = 0;
ff589551 433 } else if (s->ti_rptr < s->ti_wptr) {
f930d07e 434 s->ti_size--;
ff589551 435 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
f930d07e 436 }
ff589551 437 if (s->ti_rptr == s->ti_wptr) {
4f6200f0
FB
438 s->ti_rptr = 0;
439 s->ti_wptr = 0;
440 }
f930d07e 441 break;
5ad6bb97 442 case ESP_RINTR:
2814df28
BS
443 /* Clear sequence step, interrupt register and all status bits
444 except TC */
445 old_val = s->rregs[ESP_RINTR];
446 s->rregs[ESP_RINTR] = 0;
447 s->rregs[ESP_RSTAT] &= ~STAT_TC;
448 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 449 esp_lower_irq(s);
ea84a442
GR
450 if (s->deferred_complete) {
451 esp_report_command_complete(s, s->deferred_status);
452 s->deferred_complete = false;
453 }
2814df28 454 return old_val;
c9cf45c1
HR
455 case ESP_TCHI:
456 /* Return the unique id if the value has never been written */
457 if (!s->tchi_written) {
458 return s->chip_id;
459 }
6f7e9aec 460 default:
f930d07e 461 break;
6f7e9aec 462 }
2f275b8f 463 return s->rregs[saddr];
6f7e9aec
FB
464}
465
9c7e23fc 466void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
6f7e9aec 467{
bf4b9889 468 trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
6f7e9aec 469 switch (saddr) {
c9cf45c1
HR
470 case ESP_TCHI:
471 s->tchi_written = true;
472 /* fall through */
5ad6bb97
BS
473 case ESP_TCLO:
474 case ESP_TCMID:
475 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4f6200f0 476 break;
5ad6bb97 477 case ESP_FIFO:
9f149aa9 478 if (s->do_cmd) {
926cde5f 479 if (s->cmdlen < ESP_CMDBUF_SZ) {
c98c6c10
PP
480 s->cmdbuf[s->cmdlen++] = val & 0xff;
481 } else {
482 trace_esp_error_fifo_overrun();
483 }
ff589551 484 } else if (s->ti_wptr == TI_BUFSZ - 1) {
3af4e9aa 485 trace_esp_error_fifo_overrun();
2e5d83bb
PB
486 } else {
487 s->ti_size++;
488 s->ti_buf[s->ti_wptr++] = val & 0xff;
489 }
f930d07e 490 break;
5ad6bb97 491 case ESP_CMD:
4f6200f0 492 s->rregs[saddr] = val;
5ad6bb97 493 if (val & CMD_DMA) {
f930d07e 494 s->dma = 1;
6787f5fa 495 /* Reload DMA counter. */
5ad6bb97
BS
496 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
497 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
9ea73f8b 498 s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI];
f930d07e
BS
499 } else {
500 s->dma = 0;
501 }
5ad6bb97
BS
502 switch(val & CMD_CMD) {
503 case CMD_NOP:
bf4b9889 504 trace_esp_mem_writeb_cmd_nop(val);
f930d07e 505 break;
5ad6bb97 506 case CMD_FLUSH:
bf4b9889 507 trace_esp_mem_writeb_cmd_flush(val);
9e61bde5 508 //s->ti_size = 0;
5ad6bb97
BS
509 s->rregs[ESP_RINTR] = INTR_FC;
510 s->rregs[ESP_RSEQ] = 0;
a214c598 511 s->rregs[ESP_RFLAGS] = 0;
f930d07e 512 break;
5ad6bb97 513 case CMD_RESET:
bf4b9889 514 trace_esp_mem_writeb_cmd_reset(val);
a391fdbc 515 esp_soft_reset(s);
f930d07e 516 break;
5ad6bb97 517 case CMD_BUSRESET:
bf4b9889 518 trace_esp_mem_writeb_cmd_bus_reset(val);
5ad6bb97
BS
519 s->rregs[ESP_RINTR] = INTR_RST;
520 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
c73f96fd 521 esp_raise_irq(s);
9e61bde5 522 }
f930d07e 523 break;
5ad6bb97 524 case CMD_TI:
f930d07e
BS
525 handle_ti(s);
526 break;
5ad6bb97 527 case CMD_ICCS:
bf4b9889 528 trace_esp_mem_writeb_cmd_iccs(val);
f930d07e 529 write_response(s);
4bf5801d
BS
530 s->rregs[ESP_RINTR] = INTR_FC;
531 s->rregs[ESP_RSTAT] |= STAT_MI;
f930d07e 532 break;
5ad6bb97 533 case CMD_MSGACC:
bf4b9889 534 trace_esp_mem_writeb_cmd_msgacc(val);
5ad6bb97
BS
535 s->rregs[ESP_RINTR] = INTR_DC;
536 s->rregs[ESP_RSEQ] = 0;
4e2a68c1
AT
537 s->rregs[ESP_RFLAGS] = 0;
538 esp_raise_irq(s);
f930d07e 539 break;
0fd0eb21 540 case CMD_PAD:
bf4b9889 541 trace_esp_mem_writeb_cmd_pad(val);
0fd0eb21
BS
542 s->rregs[ESP_RSTAT] = STAT_TC;
543 s->rregs[ESP_RINTR] = INTR_FC;
544 s->rregs[ESP_RSEQ] = 0;
545 break;
5ad6bb97 546 case CMD_SATN:
bf4b9889 547 trace_esp_mem_writeb_cmd_satn(val);
f930d07e 548 break;
6915bff1
HP
549 case CMD_RSTATN:
550 trace_esp_mem_writeb_cmd_rstatn(val);
551 break;
5e1e0a3b 552 case CMD_SEL:
bf4b9889 553 trace_esp_mem_writeb_cmd_sel(val);
f2818f22 554 handle_s_without_atn(s);
5e1e0a3b 555 break;
5ad6bb97 556 case CMD_SELATN:
bf4b9889 557 trace_esp_mem_writeb_cmd_selatn(val);
f930d07e
BS
558 handle_satn(s);
559 break;
5ad6bb97 560 case CMD_SELATNS:
bf4b9889 561 trace_esp_mem_writeb_cmd_selatns(val);
f930d07e
BS
562 handle_satn_stop(s);
563 break;
5ad6bb97 564 case CMD_ENSEL:
bf4b9889 565 trace_esp_mem_writeb_cmd_ensel(val);
e3926838 566 s->rregs[ESP_RINTR] = 0;
74ec6048 567 break;
6fe84c18
HP
568 case CMD_DISSEL:
569 trace_esp_mem_writeb_cmd_dissel(val);
570 s->rregs[ESP_RINTR] = 0;
571 esp_raise_irq(s);
572 break;
f930d07e 573 default:
3af4e9aa 574 trace_esp_error_unhandled_command(val);
f930d07e
BS
575 break;
576 }
577 break;
5ad6bb97 578 case ESP_WBUSID ... ESP_WSYNO:
f930d07e 579 break;
5ad6bb97 580 case ESP_CFG1:
9ea73f8b
PB
581 case ESP_CFG2: case ESP_CFG3:
582 case ESP_RES3: case ESP_RES4:
4f6200f0
FB
583 s->rregs[saddr] = val;
584 break;
5ad6bb97 585 case ESP_WCCF ... ESP_WTEST:
4f6200f0 586 break;
6f7e9aec 587 default:
3af4e9aa 588 trace_esp_error_invalid_write(val, saddr);
8dea1dd4 589 return;
6f7e9aec 590 }
2f275b8f 591 s->wregs[saddr] = val;
6f7e9aec
FB
592}
593
a8170e5e 594static bool esp_mem_accepts(void *opaque, hwaddr addr,
8372d383
PM
595 unsigned size, bool is_write,
596 MemTxAttrs attrs)
67bb5314
AK
597{
598 return (size == 1) || (is_write && size == 4);
599}
6f7e9aec 600
9c7e23fc 601const VMStateDescription vmstate_esp = {
cc9952f3 602 .name ="esp",
cc966774 603 .version_id = 4,
cc9952f3 604 .minimum_version_id = 3,
35d08458 605 .fields = (VMStateField[]) {
cc9952f3
BS
606 VMSTATE_BUFFER(rregs, ESPState),
607 VMSTATE_BUFFER(wregs, ESPState),
608 VMSTATE_INT32(ti_size, ESPState),
609 VMSTATE_UINT32(ti_rptr, ESPState),
610 VMSTATE_UINT32(ti_wptr, ESPState),
611 VMSTATE_BUFFER(ti_buf, ESPState),
3944966d 612 VMSTATE_UINT32(status, ESPState),
ea84a442
GR
613 VMSTATE_UINT32(deferred_status, ESPState),
614 VMSTATE_BOOL(deferred_complete, ESPState),
cc9952f3 615 VMSTATE_UINT32(dma, ESPState),
cc966774
PB
616 VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16),
617 VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4),
cc9952f3
BS
618 VMSTATE_UINT32(cmdlen, ESPState),
619 VMSTATE_UINT32(do_cmd, ESPState),
620 VMSTATE_UINT32(dma_left, ESPState),
621 VMSTATE_END_OF_LIST()
622 }
623};
6f7e9aec 624
a8170e5e 625static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
a391fdbc
HP
626 uint64_t val, unsigned int size)
627{
628 SysBusESPState *sysbus = opaque;
629 uint32_t saddr;
630
631 saddr = addr >> sysbus->it_shift;
632 esp_reg_write(&sysbus->esp, saddr, val);
633}
634
a8170e5e 635static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
a391fdbc
HP
636 unsigned int size)
637{
638 SysBusESPState *sysbus = opaque;
639 uint32_t saddr;
640
641 saddr = addr >> sysbus->it_shift;
642 return esp_reg_read(&sysbus->esp, saddr);
643}
644
645static const MemoryRegionOps sysbus_esp_mem_ops = {
646 .read = sysbus_esp_mem_read,
647 .write = sysbus_esp_mem_write,
648 .endianness = DEVICE_NATIVE_ENDIAN,
649 .valid.accepts = esp_mem_accepts,
650};
651
afd4030c
PB
652static const struct SCSIBusInfo esp_scsi_info = {
653 .tcq = false,
7e0380b9
PB
654 .max_target = ESP_MAX_DEVS,
655 .max_lun = 7,
afd4030c 656
c6df7102 657 .transfer_data = esp_transfer_data,
94d3f98a
PB
658 .complete = esp_command_complete,
659 .cancel = esp_request_cancelled
cfdc1bb0
PB
660};
661
a391fdbc 662static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
cfb9de9c 663{
80cac47e 664 SysBusESPState *sysbus = ESP_STATE(opaque);
a391fdbc
HP
665 ESPState *s = &sysbus->esp;
666
667 switch (irq) {
668 case 0:
669 parent_esp_reset(s, irq, level);
670 break;
671 case 1:
672 esp_dma_enable(opaque, irq, level);
673 break;
674 }
675}
676
b09318ca 677static void sysbus_esp_realize(DeviceState *dev, Error **errp)
a391fdbc 678{
b09318ca 679 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
80cac47e 680 SysBusESPState *sysbus = ESP_STATE(dev);
a391fdbc 681 ESPState *s = &sysbus->esp;
6f7e9aec 682
b09318ca 683 sysbus_init_irq(sbd, &s->irq);
a391fdbc 684 assert(sysbus->it_shift != -1);
6f7e9aec 685
d32e4b3d 686 s->chip_id = TCHI_FAS100A;
29776739
PB
687 memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
688 sysbus, "esp", ESP_REGS << sysbus->it_shift);
b09318ca 689 sysbus_init_mmio(sbd, &sysbus->iomem);
6f7e9aec 690
b09318ca 691 qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
2d069bab 692
b1187b51 693 scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
67e999be 694}
cfb9de9c 695
a391fdbc
HP
696static void sysbus_esp_hard_reset(DeviceState *dev)
697{
80cac47e 698 SysBusESPState *sysbus = ESP_STATE(dev);
a391fdbc
HP
699 esp_hard_reset(&sysbus->esp);
700}
701
702static const VMStateDescription vmstate_sysbus_esp_scsi = {
703 .name = "sysbusespscsi",
ea84a442
GR
704 .version_id = 1,
705 .minimum_version_id = 1,
a391fdbc
HP
706 .fields = (VMStateField[]) {
707 VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
708 VMSTATE_END_OF_LIST()
709 }
999e12bb
AL
710};
711
a391fdbc 712static void sysbus_esp_class_init(ObjectClass *klass, void *data)
999e12bb 713{
39bffca2 714 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 715
b09318ca 716 dc->realize = sysbus_esp_realize;
a391fdbc
HP
717 dc->reset = sysbus_esp_hard_reset;
718 dc->vmsd = &vmstate_sysbus_esp_scsi;
125ee0ed 719 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
999e12bb
AL
720}
721
1f077308 722static const TypeInfo sysbus_esp_info = {
a71c7ec5 723 .name = TYPE_ESP,
39bffca2 724 .parent = TYPE_SYS_BUS_DEVICE,
a391fdbc
HP
725 .instance_size = sizeof(SysBusESPState),
726 .class_init = sysbus_esp_class_init,
63235df8
BS
727};
728
83f7d43a 729static void esp_register_types(void)
cfb9de9c 730{
a391fdbc 731 type_register_static(&sysbus_esp_info);
cfb9de9c
PB
732}
733
83f7d43a 734type_init(esp_register_types)