]> git.proxmox.com Git - mirror_qemu.git/blame - hw/scsi/esp.c
esp: remove the buf and buflen parameters from get_cmd()
[mirror_qemu.git] / hw / scsi / esp.c
CommitLineData
6f7e9aec 1/*
67e999be 2 * QEMU ESP/NCR53C9x emulation
5fafdf24 3 *
4e9aec74 4 * Copyright (c) 2005-2006 Fabrice Bellard
fabaaf1d 5 * Copyright (c) 2012 Herve Poussineau
5fafdf24 6 *
6f7e9aec
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
5d20fa6b 25
a4ab4792 26#include "qemu/osdep.h"
83c9f4ca 27#include "hw/sysbus.h"
d6454270 28#include "migration/vmstate.h"
64552b6b 29#include "hw/irq.h"
0d09e41a 30#include "hw/scsi/esp.h"
bf4b9889 31#include "trace.h"
1de7afc9 32#include "qemu/log.h"
0b8fa32f 33#include "qemu/module.h"
6f7e9aec 34
67e999be 35/*
5ad6bb97
BS
36 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
37 * also produced as NCR89C100. See
67e999be
FB
38 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
39 * and
40 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
74d71ea1
LV
41 *
42 * On Macintosh Quadra it is a NCR53C96.
67e999be
FB
43 */
44
c73f96fd
BS
45static void esp_raise_irq(ESPState *s)
46{
47 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48 s->rregs[ESP_RSTAT] |= STAT_INT;
49 qemu_irq_raise(s->irq);
bf4b9889 50 trace_esp_raise_irq();
c73f96fd
BS
51 }
52}
53
54static void esp_lower_irq(ESPState *s)
55{
56 if (s->rregs[ESP_RSTAT] & STAT_INT) {
57 s->rregs[ESP_RSTAT] &= ~STAT_INT;
58 qemu_irq_lower(s->irq);
bf4b9889 59 trace_esp_lower_irq();
c73f96fd
BS
60 }
61}
62
74d71ea1
LV
63static void esp_raise_drq(ESPState *s)
64{
65 qemu_irq_raise(s->irq_data);
960ebfd9 66 trace_esp_raise_drq();
74d71ea1
LV
67}
68
69static void esp_lower_drq(ESPState *s)
70{
71 qemu_irq_lower(s->irq_data);
960ebfd9 72 trace_esp_lower_drq();
74d71ea1
LV
73}
74
9c7e23fc 75void esp_dma_enable(ESPState *s, int irq, int level)
73d74342 76{
73d74342
BS
77 if (level) {
78 s->dma_enabled = 1;
bf4b9889 79 trace_esp_dma_enable();
73d74342
BS
80 if (s->dma_cb) {
81 s->dma_cb(s);
82 s->dma_cb = NULL;
83 }
84 } else {
bf4b9889 85 trace_esp_dma_disable();
73d74342
BS
86 s->dma_enabled = 0;
87 }
88}
89
9c7e23fc 90void esp_request_cancelled(SCSIRequest *req)
94d3f98a 91{
e6810db8 92 ESPState *s = req->hba_private;
94d3f98a
PB
93
94 if (req == s->current_req) {
95 scsi_req_unref(s->current_req);
96 s->current_req = NULL;
97 s->current_dev = NULL;
98 }
99}
100
c47b5835
MCA
101static uint32_t esp_get_tc(ESPState *s)
102{
103 uint32_t dmalen;
104
105 dmalen = s->rregs[ESP_TCLO];
106 dmalen |= s->rregs[ESP_TCMID] << 8;
107 dmalen |= s->rregs[ESP_TCHI] << 16;
108
109 return dmalen;
110}
111
112static void esp_set_tc(ESPState *s, uint32_t dmalen)
113{
114 s->rregs[ESP_TCLO] = dmalen;
115 s->rregs[ESP_TCMID] = dmalen >> 8;
116 s->rregs[ESP_TCHI] = dmalen >> 16;
117}
118
c04ed569
MCA
119static uint32_t esp_get_stc(ESPState *s)
120{
121 uint32_t dmalen;
122
123 dmalen = s->wregs[ESP_TCLO];
124 dmalen |= s->wregs[ESP_TCMID] << 8;
125 dmalen |= s->wregs[ESP_TCHI] << 16;
126
127 return dmalen;
128}
129
74d71ea1
LV
130static void set_pdma(ESPState *s, enum pdma_origin_id origin,
131 uint32_t index, uint32_t len)
132{
133 s->pdma_origin = origin;
134 s->pdma_start = index;
135 s->pdma_cur = index;
136 s->pdma_len = len;
137}
138
139static uint8_t *get_pdma_buf(ESPState *s)
140{
141 switch (s->pdma_origin) {
74d71ea1
LV
142 case TI:
143 return s->ti_buf;
144 case CMD:
145 return s->cmdbuf;
146 case ASYNC:
147 return s->async_buf;
148 }
149 return NULL;
150}
151
761bef75
MCA
152static uint8_t esp_pdma_read(ESPState *s)
153{
8da90e81
MCA
154 uint32_t dmalen = esp_get_tc(s);
155 uint8_t val;
156
157 if (dmalen == 0 || s->pdma_len == 0) {
158 return 0;
159 }
160
6e3fafa8 161 switch (s->pdma_origin) {
6e3fafa8 162 case TI:
8da90e81
MCA
163 val = s->ti_buf[s->pdma_cur++];
164 break;
6e3fafa8 165 case CMD:
bb0bc7bb
MCA
166 val = s->cmdbuf[s->cmdlen++];
167 s->pdma_cur++;
8da90e81 168 break;
6e3fafa8 169 case ASYNC:
8da90e81
MCA
170 val = s->async_buf[s->pdma_cur++];
171 break;
6e3fafa8
MCA
172 default:
173 g_assert_not_reached();
174 }
8da90e81
MCA
175
176 s->pdma_len--;
177 dmalen--;
178 esp_set_tc(s, dmalen);
179
180 return val;
761bef75
MCA
181}
182
183static void esp_pdma_write(ESPState *s, uint8_t val)
184{
8da90e81
MCA
185 uint32_t dmalen = esp_get_tc(s);
186
187 if (dmalen == 0 || s->pdma_len == 0) {
188 return;
189 }
190
6e3fafa8 191 switch (s->pdma_origin) {
6e3fafa8
MCA
192 case TI:
193 s->ti_buf[s->pdma_cur++] = val;
194 break;
195 case CMD:
bb0bc7bb
MCA
196 s->cmdbuf[s->cmdlen++] = val;
197 s->pdma_cur++;
6e3fafa8
MCA
198 break;
199 case ASYNC:
200 s->async_buf[s->pdma_cur++] = val;
201 break;
202 default:
203 g_assert_not_reached();
204 }
8da90e81
MCA
205
206 s->pdma_len--;
207 dmalen--;
208 esp_set_tc(s, dmalen);
761bef75
MCA
209}
210
6130b188
LV
211static int get_cmd_cb(ESPState *s)
212{
213 int target;
214
215 target = s->wregs[ESP_WBUSID] & BUSID_DID;
216
217 s->ti_size = 0;
218 s->ti_rptr = 0;
219 s->ti_wptr = 0;
220
221 if (s->current_req) {
222 /* Started a new command before the old one finished. Cancel it. */
223 scsi_req_cancel(s->current_req);
224 s->async_len = 0;
225 }
226
227 s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
228 if (!s->current_dev) {
229 /* No such drive */
230 s->rregs[ESP_RSTAT] = 0;
231 s->rregs[ESP_RINTR] = INTR_DC;
232 s->rregs[ESP_RSEQ] = SEQ_0;
233 esp_raise_irq(s);
234 return -1;
235 }
236 return 0;
237}
238
cfcea0f9 239static uint32_t get_cmd(ESPState *s)
2f275b8f 240{
cfcea0f9 241 uint8_t *buf = s->cmdbuf;
a917d384 242 uint32_t dmalen;
2f275b8f
FB
243 int target;
244
8dea1dd4 245 target = s->wregs[ESP_WBUSID] & BUSID_DID;
4f6200f0 246 if (s->dma) {
c47b5835 247 dmalen = esp_get_tc(s);
cfcea0f9 248 if (dmalen > ESP_CMDBUF_SZ) {
6c1fef6b
PP
249 return 0;
250 }
74d71ea1
LV
251 if (s->dma_memory_read) {
252 s->dma_memory_read(s->dma_opaque, buf, dmalen);
253 } else {
bb0bc7bb 254 set_pdma(s, CMD, 0, dmalen);
74d71ea1
LV
255 esp_raise_drq(s);
256 return 0;
257 }
4f6200f0 258 } else {
fc4d65da 259 dmalen = s->ti_size;
d3cdc491
PP
260 if (dmalen > TI_BUFSZ) {
261 return 0;
262 }
fc4d65da 263 memcpy(buf, s->ti_buf, dmalen);
75ef8496 264 buf[0] = buf[2] >> 5;
4f6200f0 265 }
bf4b9889 266 trace_esp_get_cmd(dmalen, target);
2e5d83bb 267
6130b188 268 if (get_cmd_cb(s) < 0) {
f930d07e 269 return 0;
2f275b8f 270 }
9f149aa9
PB
271 return dmalen;
272}
273
f2818f22 274static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
9f149aa9
PB
275{
276 int32_t datalen;
277 int lun;
f48a7a6e 278 SCSIDevice *current_lun;
9f149aa9 279
bf4b9889 280 trace_esp_do_busid_cmd(busid);
f2818f22 281 lun = busid & 7;
0d3545e7 282 current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
e6810db8 283 s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
c39ce112 284 datalen = scsi_req_enqueue(s->current_req);
67e999be
FB
285 s->ti_size = datalen;
286 if (datalen != 0) {
c73f96fd 287 s->rregs[ESP_RSTAT] = STAT_TC;
6cc88d6b 288 esp_set_tc(s, 0);
2e5d83bb 289 if (datalen > 0) {
5ad6bb97 290 s->rregs[ESP_RSTAT] |= STAT_DI;
2e5d83bb 291 } else {
5ad6bb97 292 s->rregs[ESP_RSTAT] |= STAT_DO;
b9788fc4 293 }
ad3376cc 294 scsi_req_continue(s->current_req);
2f275b8f 295 }
5ad6bb97
BS
296 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
297 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 298 esp_raise_irq(s);
2f275b8f
FB
299}
300
c959f218 301static void do_cmd(ESPState *s)
f2818f22 302{
c959f218 303 uint8_t *buf = s->cmdbuf;
f2818f22
AT
304 uint8_t busid = buf[0];
305
306 do_busid_cmd(s, &buf[1], busid);
307}
308
74d71ea1
LV
309static void satn_pdma_cb(ESPState *s)
310{
311 if (get_cmd_cb(s) < 0) {
312 return;
313 }
bb0bc7bb
MCA
314 s->do_cmd = 0;
315 if (s->cmdlen) {
c959f218 316 do_cmd(s);
74d71ea1
LV
317 }
318}
319
9f149aa9
PB
320static void handle_satn(ESPState *s)
321{
1b26eaa1 322 if (s->dma && !s->dma_enabled) {
73d74342
BS
323 s->dma_cb = handle_satn;
324 return;
325 }
74d71ea1 326 s->pdma_cb = satn_pdma_cb;
cfcea0f9 327 s->cmdlen = get_cmd(s);
bb0bc7bb 328 if (s->cmdlen) {
c959f218 329 do_cmd(s);
bb0bc7bb
MCA
330 } else {
331 s->do_cmd = 1;
94d5c79d 332 }
9f149aa9
PB
333}
334
74d71ea1
LV
335static void s_without_satn_pdma_cb(ESPState *s)
336{
337 if (get_cmd_cb(s) < 0) {
338 return;
339 }
bb0bc7bb
MCA
340 s->do_cmd = 0;
341 if (s->cmdlen) {
74d71ea1
LV
342 do_busid_cmd(s, get_pdma_buf(s) + s->pdma_start, 0);
343 }
344}
345
f2818f22
AT
346static void handle_s_without_atn(ESPState *s)
347{
1b26eaa1 348 if (s->dma && !s->dma_enabled) {
73d74342
BS
349 s->dma_cb = handle_s_without_atn;
350 return;
351 }
74d71ea1 352 s->pdma_cb = s_without_satn_pdma_cb;
cfcea0f9 353 s->cmdlen = get_cmd(s);
bb0bc7bb
MCA
354 if (s->cmdlen) {
355 do_busid_cmd(s, s->cmdbuf, 0);
356 } else {
357 s->do_cmd = 1;
f2818f22
AT
358 }
359}
360
74d71ea1
LV
361static void satn_stop_pdma_cb(ESPState *s)
362{
363 if (get_cmd_cb(s) < 0) {
364 return;
365 }
bb0bc7bb 366 s->do_cmd = 0;
74d71ea1
LV
367 if (s->cmdlen) {
368 trace_esp_handle_satn_stop(s->cmdlen);
369 s->do_cmd = 1;
370 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
371 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
372 s->rregs[ESP_RSEQ] = SEQ_CD;
373 esp_raise_irq(s);
374 }
375}
376
9f149aa9
PB
377static void handle_satn_stop(ESPState *s)
378{
1b26eaa1 379 if (s->dma && !s->dma_enabled) {
73d74342
BS
380 s->dma_cb = handle_satn_stop;
381 return;
382 }
c62c1fa0 383 s->pdma_cb = satn_stop_pdma_cb;
cfcea0f9 384 s->cmdlen = get_cmd(s);
9f149aa9 385 if (s->cmdlen) {
bf4b9889 386 trace_esp_handle_satn_stop(s->cmdlen);
9f149aa9 387 s->do_cmd = 1;
c73f96fd 388 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
5ad6bb97
BS
389 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
390 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 391 esp_raise_irq(s);
bb0bc7bb
MCA
392 } else {
393 s->do_cmd = 1;
9f149aa9
PB
394 }
395}
396
74d71ea1
LV
397static void write_response_pdma_cb(ESPState *s)
398{
399 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
400 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
401 s->rregs[ESP_RSEQ] = SEQ_CD;
402 esp_raise_irq(s);
403}
404
0fc5c15a 405static void write_response(ESPState *s)
2f275b8f 406{
bf4b9889 407 trace_esp_write_response(s->status);
3944966d 408 s->ti_buf[0] = s->status;
0fc5c15a 409 s->ti_buf[1] = 0;
4f6200f0 410 if (s->dma) {
74d71ea1
LV
411 if (s->dma_memory_write) {
412 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
413 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
414 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
415 s->rregs[ESP_RSEQ] = SEQ_CD;
416 } else {
417 set_pdma(s, TI, 0, 2);
418 s->pdma_cb = write_response_pdma_cb;
419 esp_raise_drq(s);
420 return;
421 }
4f6200f0 422 } else {
f930d07e
BS
423 s->ti_size = 2;
424 s->ti_rptr = 0;
d020aa50 425 s->ti_wptr = 2;
5ad6bb97 426 s->rregs[ESP_RFLAGS] = 2;
4f6200f0 427 }
c73f96fd 428 esp_raise_irq(s);
2f275b8f 429}
4f6200f0 430
a917d384
PB
431static void esp_dma_done(ESPState *s)
432{
c73f96fd 433 s->rregs[ESP_RSTAT] |= STAT_TC;
5ad6bb97
BS
434 s->rregs[ESP_RINTR] = INTR_BS;
435 s->rregs[ESP_RSEQ] = 0;
436 s->rregs[ESP_RFLAGS] = 0;
c47b5835 437 esp_set_tc(s, 0);
c73f96fd 438 esp_raise_irq(s);
a917d384
PB
439}
440
74d71ea1
LV
441static void do_dma_pdma_cb(ESPState *s)
442{
4ca2ba6f 443 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
74d71ea1 444 int len = s->pdma_cur - s->pdma_start;
6cc88d6b 445
74d71ea1
LV
446 if (s->do_cmd) {
447 s->ti_size = 0;
448 s->cmdlen = 0;
449 s->do_cmd = 0;
c959f218 450 do_cmd(s);
74d71ea1
LV
451 return;
452 }
74d71ea1
LV
453 s->async_buf += len;
454 s->async_len -= len;
455 if (to_device) {
456 s->ti_size += len;
457 } else {
458 s->ti_size -= len;
459 }
460 if (s->async_len == 0) {
461 scsi_req_continue(s->current_req);
462 /*
463 * If there is still data to be read from the device then
464 * complete the DMA operation immediately. Otherwise defer
465 * until the scsi layer has completed.
466 */
6cc88d6b 467 if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) {
74d71ea1
LV
468 return;
469 }
470 }
471
472 /* Partially filled a scsi buffer. Complete immediately. */
473 esp_dma_done(s);
474}
475
4d611c9a
PB
476static void esp_do_dma(ESPState *s)
477{
67e999be 478 uint32_t len;
4ca2ba6f 479 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
a917d384 480
6cc88d6b 481 len = esp_get_tc(s);
4d611c9a 482 if (s->do_cmd) {
15407433
LV
483 /*
484 * handle_ti_cmd() case: esp_do_dma() is called only from
485 * handle_ti_cmd() with do_cmd != NULL (see the assert())
486 */
bf4b9889 487 trace_esp_do_dma(s->cmdlen, len);
94d5c79d
MCA
488 assert(s->cmdlen <= sizeof(s->cmdbuf) &&
489 len <= sizeof(s->cmdbuf) - s->cmdlen);
74d71ea1
LV
490 if (s->dma_memory_read) {
491 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
492 } else {
493 set_pdma(s, CMD, s->cmdlen, len);
494 s->pdma_cb = do_dma_pdma_cb;
495 esp_raise_drq(s);
496 return;
497 }
15407433
LV
498 trace_esp_handle_ti_cmd(s->cmdlen);
499 s->ti_size = 0;
500 s->cmdlen = 0;
501 s->do_cmd = 0;
c959f218 502 do_cmd(s);
4d611c9a 503 return;
a917d384
PB
504 }
505 if (s->async_len == 0) {
506 /* Defer until data is available. */
507 return;
508 }
509 if (len > s->async_len) {
510 len = s->async_len;
511 }
512 if (to_device) {
74d71ea1
LV
513 if (s->dma_memory_read) {
514 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
515 } else {
516 set_pdma(s, ASYNC, 0, len);
517 s->pdma_cb = do_dma_pdma_cb;
518 esp_raise_drq(s);
519 return;
520 }
4d611c9a 521 } else {
74d71ea1
LV
522 if (s->dma_memory_write) {
523 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
524 } else {
525 set_pdma(s, ASYNC, 0, len);
526 s->pdma_cb = do_dma_pdma_cb;
527 esp_raise_drq(s);
528 return;
529 }
a917d384 530 }
6cc88d6b 531 esp_set_tc(s, esp_get_tc(s) - len);
a917d384
PB
532 s->async_buf += len;
533 s->async_len -= len;
94d5c79d 534 if (to_device) {
6787f5fa 535 s->ti_size += len;
94d5c79d 536 } else {
6787f5fa 537 s->ti_size -= len;
94d5c79d 538 }
a917d384 539 if (s->async_len == 0) {
ad3376cc 540 scsi_req_continue(s->current_req);
94d5c79d
MCA
541 /*
542 * If there is still data to be read from the device then
543 * complete the DMA operation immediately. Otherwise defer
544 * until the scsi layer has completed.
545 */
6cc88d6b 546 if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) {
ad3376cc 547 return;
4d611c9a 548 }
a917d384 549 }
ad3376cc
PB
550
551 /* Partially filled a scsi buffer. Complete immediately. */
552 esp_dma_done(s);
4d611c9a
PB
553}
554
ea84a442 555static void esp_report_command_complete(ESPState *s, uint32_t status)
2e5d83bb 556{
bf4b9889 557 trace_esp_command_complete();
c6df7102 558 if (s->ti_size != 0) {
bf4b9889 559 trace_esp_command_complete_unexpected();
c6df7102
PB
560 }
561 s->ti_size = 0;
c6df7102 562 s->async_len = 0;
aba1f023 563 if (status) {
bf4b9889 564 trace_esp_command_complete_fail();
c6df7102 565 }
aba1f023 566 s->status = status;
c6df7102
PB
567 s->rregs[ESP_RSTAT] = STAT_ST;
568 esp_dma_done(s);
569 if (s->current_req) {
570 scsi_req_unref(s->current_req);
571 s->current_req = NULL;
572 s->current_dev = NULL;
573 }
574}
575
17ea26c2 576void esp_command_complete(SCSIRequest *req, size_t resid)
ea84a442
GR
577{
578 ESPState *s = req->hba_private;
579
580 if (s->rregs[ESP_RSTAT] & STAT_INT) {
94d5c79d
MCA
581 /*
582 * Defer handling command complete until the previous
ea84a442
GR
583 * interrupt has been handled.
584 */
585 trace_esp_command_complete_deferred();
17ea26c2 586 s->deferred_status = req->status;
ea84a442
GR
587 s->deferred_complete = true;
588 return;
589 }
17ea26c2 590 esp_report_command_complete(s, req->status);
ea84a442
GR
591}
592
9c7e23fc 593void esp_transfer_data(SCSIRequest *req, uint32_t len)
c6df7102 594{
e6810db8 595 ESPState *s = req->hba_private;
6cc88d6b 596 uint32_t dmalen = esp_get_tc(s);
c6df7102 597
7f0b6e11 598 assert(!s->do_cmd);
6cc88d6b 599 trace_esp_transfer_data(dmalen, s->ti_size);
aba1f023 600 s->async_len = len;
c6df7102 601 s->async_buf = scsi_req_get_buf(req);
6cc88d6b 602 if (dmalen) {
c6df7102 603 esp_do_dma(s);
5eb7a23f 604 } else if (s->ti_size <= 0) {
94d5c79d
MCA
605 /*
606 * If this was the last part of a DMA transfer then the
607 * completion interrupt is deferred to here.
608 */
a917d384 609 esp_dma_done(s);
4d611c9a 610 }
2e5d83bb
PB
611}
612
2f275b8f
FB
613static void handle_ti(ESPState *s)
614{
b76624de 615 uint32_t dmalen;
2f275b8f 616
7246e160
HP
617 if (s->dma && !s->dma_enabled) {
618 s->dma_cb = handle_ti;
619 return;
620 }
621
c47b5835 622 dmalen = esp_get_tc(s);
4f6200f0 623 if (s->dma) {
b76624de 624 trace_esp_handle_ti(dmalen);
5ad6bb97 625 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4d611c9a 626 esp_do_dma(s);
15407433 627 } else if (s->do_cmd) {
bf4b9889 628 trace_esp_handle_ti_cmd(s->cmdlen);
9f149aa9
PB
629 s->ti_size = 0;
630 s->cmdlen = 0;
631 s->do_cmd = 0;
c959f218 632 do_cmd(s);
9f149aa9 633 }
2f275b8f
FB
634}
635
9c7e23fc 636void esp_hard_reset(ESPState *s)
6f7e9aec 637{
5aca8c3b
BS
638 memset(s->rregs, 0, ESP_REGS);
639 memset(s->wregs, 0, ESP_REGS);
c9cf45c1 640 s->tchi_written = 0;
4e9aec74
PB
641 s->ti_size = 0;
642 s->ti_rptr = 0;
643 s->ti_wptr = 0;
4e9aec74 644 s->dma = 0;
9f149aa9 645 s->do_cmd = 0;
73d74342 646 s->dma_cb = NULL;
8dea1dd4
BS
647
648 s->rregs[ESP_CFG1] = 7;
6f7e9aec
FB
649}
650
a391fdbc 651static void esp_soft_reset(ESPState *s)
85948643 652{
85948643 653 qemu_irq_lower(s->irq);
74d71ea1 654 qemu_irq_lower(s->irq_data);
a391fdbc 655 esp_hard_reset(s);
85948643
BS
656}
657
a391fdbc 658static void parent_esp_reset(ESPState *s, int irq, int level)
2d069bab 659{
85948643 660 if (level) {
a391fdbc 661 esp_soft_reset(s);
85948643 662 }
2d069bab
BS
663}
664
9c7e23fc 665uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
73d74342 666{
b630c075 667 uint32_t val;
73d74342 668
6f7e9aec 669 switch (saddr) {
5ad6bb97 670 case ESP_FIFO:
ff589551
PP
671 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
672 /* Data out. */
673 qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
674 s->rregs[ESP_FIFO] = 0;
ff589551 675 } else if (s->ti_rptr < s->ti_wptr) {
f930d07e 676 s->ti_size--;
ff589551 677 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
f930d07e 678 }
ff589551 679 if (s->ti_rptr == s->ti_wptr) {
4f6200f0
FB
680 s->ti_rptr = 0;
681 s->ti_wptr = 0;
682 }
b630c075 683 val = s->rregs[ESP_FIFO];
f930d07e 684 break;
5ad6bb97 685 case ESP_RINTR:
94d5c79d
MCA
686 /*
687 * Clear sequence step, interrupt register and all status bits
688 * except TC
689 */
b630c075 690 val = s->rregs[ESP_RINTR];
2814df28
BS
691 s->rregs[ESP_RINTR] = 0;
692 s->rregs[ESP_RSTAT] &= ~STAT_TC;
693 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 694 esp_lower_irq(s);
ea84a442
GR
695 if (s->deferred_complete) {
696 esp_report_command_complete(s, s->deferred_status);
697 s->deferred_complete = false;
698 }
b630c075 699 break;
c9cf45c1
HR
700 case ESP_TCHI:
701 /* Return the unique id if the value has never been written */
702 if (!s->tchi_written) {
b630c075
MCA
703 val = s->chip_id;
704 } else {
705 val = s->rregs[saddr];
c9cf45c1 706 }
b630c075 707 break;
6f7e9aec 708 default:
b630c075 709 val = s->rregs[saddr];
f930d07e 710 break;
6f7e9aec 711 }
b630c075
MCA
712
713 trace_esp_mem_readb(saddr, val);
714 return val;
6f7e9aec
FB
715}
716
9c7e23fc 717void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
6f7e9aec 718{
bf4b9889 719 trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
6f7e9aec 720 switch (saddr) {
c9cf45c1
HR
721 case ESP_TCHI:
722 s->tchi_written = true;
723 /* fall through */
5ad6bb97
BS
724 case ESP_TCLO:
725 case ESP_TCMID:
726 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4f6200f0 727 break;
5ad6bb97 728 case ESP_FIFO:
9f149aa9 729 if (s->do_cmd) {
926cde5f 730 if (s->cmdlen < ESP_CMDBUF_SZ) {
c98c6c10
PP
731 s->cmdbuf[s->cmdlen++] = val & 0xff;
732 } else {
733 trace_esp_error_fifo_overrun();
734 }
ff589551 735 } else if (s->ti_wptr == TI_BUFSZ - 1) {
3af4e9aa 736 trace_esp_error_fifo_overrun();
2e5d83bb
PB
737 } else {
738 s->ti_size++;
739 s->ti_buf[s->ti_wptr++] = val & 0xff;
740 }
f930d07e 741 break;
5ad6bb97 742 case ESP_CMD:
4f6200f0 743 s->rregs[saddr] = val;
5ad6bb97 744 if (val & CMD_DMA) {
f930d07e 745 s->dma = 1;
6787f5fa 746 /* Reload DMA counter. */
96676c2f
MCA
747 if (esp_get_stc(s) == 0) {
748 esp_set_tc(s, 0x10000);
749 } else {
750 esp_set_tc(s, esp_get_stc(s));
751 }
f930d07e
BS
752 } else {
753 s->dma = 0;
754 }
94d5c79d 755 switch (val & CMD_CMD) {
5ad6bb97 756 case CMD_NOP:
bf4b9889 757 trace_esp_mem_writeb_cmd_nop(val);
f930d07e 758 break;
5ad6bb97 759 case CMD_FLUSH:
bf4b9889 760 trace_esp_mem_writeb_cmd_flush(val);
94d5c79d 761 /*s->ti_size = 0;*/
5ad6bb97
BS
762 s->rregs[ESP_RINTR] = INTR_FC;
763 s->rregs[ESP_RSEQ] = 0;
a214c598 764 s->rregs[ESP_RFLAGS] = 0;
f930d07e 765 break;
5ad6bb97 766 case CMD_RESET:
bf4b9889 767 trace_esp_mem_writeb_cmd_reset(val);
a391fdbc 768 esp_soft_reset(s);
f930d07e 769 break;
5ad6bb97 770 case CMD_BUSRESET:
bf4b9889 771 trace_esp_mem_writeb_cmd_bus_reset(val);
5ad6bb97
BS
772 s->rregs[ESP_RINTR] = INTR_RST;
773 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
c73f96fd 774 esp_raise_irq(s);
9e61bde5 775 }
f930d07e 776 break;
5ad6bb97 777 case CMD_TI:
0097d3ec 778 trace_esp_mem_writeb_cmd_ti(val);
f930d07e
BS
779 handle_ti(s);
780 break;
5ad6bb97 781 case CMD_ICCS:
bf4b9889 782 trace_esp_mem_writeb_cmd_iccs(val);
f930d07e 783 write_response(s);
4bf5801d
BS
784 s->rregs[ESP_RINTR] = INTR_FC;
785 s->rregs[ESP_RSTAT] |= STAT_MI;
f930d07e 786 break;
5ad6bb97 787 case CMD_MSGACC:
bf4b9889 788 trace_esp_mem_writeb_cmd_msgacc(val);
5ad6bb97
BS
789 s->rregs[ESP_RINTR] = INTR_DC;
790 s->rregs[ESP_RSEQ] = 0;
4e2a68c1
AT
791 s->rregs[ESP_RFLAGS] = 0;
792 esp_raise_irq(s);
f930d07e 793 break;
0fd0eb21 794 case CMD_PAD:
bf4b9889 795 trace_esp_mem_writeb_cmd_pad(val);
0fd0eb21
BS
796 s->rregs[ESP_RSTAT] = STAT_TC;
797 s->rregs[ESP_RINTR] = INTR_FC;
798 s->rregs[ESP_RSEQ] = 0;
799 break;
5ad6bb97 800 case CMD_SATN:
bf4b9889 801 trace_esp_mem_writeb_cmd_satn(val);
f930d07e 802 break;
6915bff1
HP
803 case CMD_RSTATN:
804 trace_esp_mem_writeb_cmd_rstatn(val);
805 break;
5e1e0a3b 806 case CMD_SEL:
bf4b9889 807 trace_esp_mem_writeb_cmd_sel(val);
f2818f22 808 handle_s_without_atn(s);
5e1e0a3b 809 break;
5ad6bb97 810 case CMD_SELATN:
bf4b9889 811 trace_esp_mem_writeb_cmd_selatn(val);
f930d07e
BS
812 handle_satn(s);
813 break;
5ad6bb97 814 case CMD_SELATNS:
bf4b9889 815 trace_esp_mem_writeb_cmd_selatns(val);
f930d07e
BS
816 handle_satn_stop(s);
817 break;
5ad6bb97 818 case CMD_ENSEL:
bf4b9889 819 trace_esp_mem_writeb_cmd_ensel(val);
e3926838 820 s->rregs[ESP_RINTR] = 0;
74ec6048 821 break;
6fe84c18
HP
822 case CMD_DISSEL:
823 trace_esp_mem_writeb_cmd_dissel(val);
824 s->rregs[ESP_RINTR] = 0;
825 esp_raise_irq(s);
826 break;
f930d07e 827 default:
3af4e9aa 828 trace_esp_error_unhandled_command(val);
f930d07e
BS
829 break;
830 }
831 break;
5ad6bb97 832 case ESP_WBUSID ... ESP_WSYNO:
f930d07e 833 break;
5ad6bb97 834 case ESP_CFG1:
9ea73f8b
PB
835 case ESP_CFG2: case ESP_CFG3:
836 case ESP_RES3: case ESP_RES4:
4f6200f0
FB
837 s->rregs[saddr] = val;
838 break;
5ad6bb97 839 case ESP_WCCF ... ESP_WTEST:
4f6200f0 840 break;
6f7e9aec 841 default:
3af4e9aa 842 trace_esp_error_invalid_write(val, saddr);
8dea1dd4 843 return;
6f7e9aec 844 }
2f275b8f 845 s->wregs[saddr] = val;
6f7e9aec
FB
846}
847
a8170e5e 848static bool esp_mem_accepts(void *opaque, hwaddr addr,
8372d383
PM
849 unsigned size, bool is_write,
850 MemTxAttrs attrs)
67bb5314
AK
851{
852 return (size == 1) || (is_write && size == 4);
853}
6f7e9aec 854
74d71ea1
LV
855static bool esp_pdma_needed(void *opaque)
856{
857 ESPState *s = opaque;
858 return s->dma_memory_read == NULL && s->dma_memory_write == NULL &&
859 s->dma_enabled;
860}
861
862static const VMStateDescription vmstate_esp_pdma = {
863 .name = "esp/pdma",
bb0bc7bb
MCA
864 .version_id = 2,
865 .minimum_version_id = 2,
74d71ea1
LV
866 .needed = esp_pdma_needed,
867 .fields = (VMStateField[]) {
74d71ea1
LV
868 VMSTATE_INT32(pdma_origin, ESPState),
869 VMSTATE_UINT32(pdma_len, ESPState),
870 VMSTATE_UINT32(pdma_start, ESPState),
871 VMSTATE_UINT32(pdma_cur, ESPState),
872 VMSTATE_END_OF_LIST()
873 }
874};
875
6cc88d6b
MCA
876static bool esp_is_before_version_5(void *opaque, int version_id)
877{
878 ESPState *s = ESP(opaque);
879
880 version_id = MIN(version_id, s->mig_version_id);
881 return version_id < 5;
882}
883
0bd005be
MCA
884static int esp_pre_save(void *opaque)
885{
886 ESPState *s = ESP(opaque);
887
888 s->mig_version_id = vmstate_esp.version_id;
889 return 0;
890}
891
892static int esp_post_load(void *opaque, int version_id)
893{
894 ESPState *s = ESP(opaque);
895
6cc88d6b
MCA
896 version_id = MIN(version_id, s->mig_version_id);
897
898 if (version_id < 5) {
899 esp_set_tc(s, s->mig_dma_left);
900 }
901
0bd005be
MCA
902 s->mig_version_id = vmstate_esp.version_id;
903 return 0;
904}
905
9c7e23fc 906const VMStateDescription vmstate_esp = {
94d5c79d 907 .name = "esp",
0bd005be 908 .version_id = 5,
cc9952f3 909 .minimum_version_id = 3,
0bd005be
MCA
910 .pre_save = esp_pre_save,
911 .post_load = esp_post_load,
35d08458 912 .fields = (VMStateField[]) {
cc9952f3
BS
913 VMSTATE_BUFFER(rregs, ESPState),
914 VMSTATE_BUFFER(wregs, ESPState),
915 VMSTATE_INT32(ti_size, ESPState),
916 VMSTATE_UINT32(ti_rptr, ESPState),
917 VMSTATE_UINT32(ti_wptr, ESPState),
918 VMSTATE_BUFFER(ti_buf, ESPState),
3944966d 919 VMSTATE_UINT32(status, ESPState),
ea84a442
GR
920 VMSTATE_UINT32(deferred_status, ESPState),
921 VMSTATE_BOOL(deferred_complete, ESPState),
cc9952f3 922 VMSTATE_UINT32(dma, ESPState),
cc966774
PB
923 VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16),
924 VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4),
cc9952f3
BS
925 VMSTATE_UINT32(cmdlen, ESPState),
926 VMSTATE_UINT32(do_cmd, ESPState),
6cc88d6b 927 VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
cc9952f3 928 VMSTATE_END_OF_LIST()
74d71ea1
LV
929 },
930 .subsections = (const VMStateDescription * []) {
931 &vmstate_esp_pdma,
932 NULL
cc9952f3
BS
933 }
934};
6f7e9aec 935
a8170e5e 936static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
a391fdbc
HP
937 uint64_t val, unsigned int size)
938{
939 SysBusESPState *sysbus = opaque;
eb169c76 940 ESPState *s = ESP(&sysbus->esp);
a391fdbc
HP
941 uint32_t saddr;
942
943 saddr = addr >> sysbus->it_shift;
eb169c76 944 esp_reg_write(s, saddr, val);
a391fdbc
HP
945}
946
a8170e5e 947static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
a391fdbc
HP
948 unsigned int size)
949{
950 SysBusESPState *sysbus = opaque;
eb169c76 951 ESPState *s = ESP(&sysbus->esp);
a391fdbc
HP
952 uint32_t saddr;
953
954 saddr = addr >> sysbus->it_shift;
eb169c76 955 return esp_reg_read(s, saddr);
a391fdbc
HP
956}
957
958static const MemoryRegionOps sysbus_esp_mem_ops = {
959 .read = sysbus_esp_mem_read,
960 .write = sysbus_esp_mem_write,
961 .endianness = DEVICE_NATIVE_ENDIAN,
962 .valid.accepts = esp_mem_accepts,
963};
964
74d71ea1
LV
965static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
966 uint64_t val, unsigned int size)
967{
968 SysBusESPState *sysbus = opaque;
eb169c76 969 ESPState *s = ESP(&sysbus->esp);
74d71ea1 970
960ebfd9
MCA
971 trace_esp_pdma_write(size);
972
74d71ea1
LV
973 switch (size) {
974 case 1:
761bef75 975 esp_pdma_write(s, val);
74d71ea1
LV
976 break;
977 case 2:
761bef75
MCA
978 esp_pdma_write(s, val >> 8);
979 esp_pdma_write(s, val);
74d71ea1
LV
980 break;
981 }
74d71ea1
LV
982 if (s->pdma_len == 0 && s->pdma_cb) {
983 esp_lower_drq(s);
984 s->pdma_cb(s);
985 s->pdma_cb = NULL;
986 }
987}
988
989static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
990 unsigned int size)
991{
992 SysBusESPState *sysbus = opaque;
eb169c76 993 ESPState *s = ESP(&sysbus->esp);
6cc88d6b 994 uint32_t dmalen = esp_get_tc(s);
74d71ea1
LV
995 uint64_t val = 0;
996
960ebfd9
MCA
997 trace_esp_pdma_read(size);
998
6cc88d6b 999 if (dmalen == 0 || s->pdma_len == 0) {
74d71ea1
LV
1000 return 0;
1001 }
1002 switch (size) {
1003 case 1:
761bef75 1004 val = esp_pdma_read(s);
74d71ea1
LV
1005 break;
1006 case 2:
761bef75
MCA
1007 val = esp_pdma_read(s);
1008 val = (val << 8) | esp_pdma_read(s);
74d71ea1
LV
1009 break;
1010 }
8da90e81 1011 dmalen = esp_get_tc(s);
6cc88d6b 1012 if (dmalen == 0 || (s->pdma_len == 0 && s->pdma_cb)) {
74d71ea1
LV
1013 esp_lower_drq(s);
1014 s->pdma_cb(s);
1015 s->pdma_cb = NULL;
1016 }
1017 return val;
1018}
1019
1020static const MemoryRegionOps sysbus_esp_pdma_ops = {
1021 .read = sysbus_esp_pdma_read,
1022 .write = sysbus_esp_pdma_write,
1023 .endianness = DEVICE_NATIVE_ENDIAN,
1024 .valid.min_access_size = 1,
1025 .valid.max_access_size = 2,
1026};
1027
afd4030c
PB
1028static const struct SCSIBusInfo esp_scsi_info = {
1029 .tcq = false,
7e0380b9
PB
1030 .max_target = ESP_MAX_DEVS,
1031 .max_lun = 7,
afd4030c 1032
c6df7102 1033 .transfer_data = esp_transfer_data,
94d3f98a
PB
1034 .complete = esp_command_complete,
1035 .cancel = esp_request_cancelled
cfdc1bb0
PB
1036};
1037
a391fdbc 1038static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
cfb9de9c 1039{
84fbefed 1040 SysBusESPState *sysbus = SYSBUS_ESP(opaque);
eb169c76 1041 ESPState *s = ESP(&sysbus->esp);
a391fdbc
HP
1042
1043 switch (irq) {
1044 case 0:
1045 parent_esp_reset(s, irq, level);
1046 break;
1047 case 1:
1048 esp_dma_enable(opaque, irq, level);
1049 break;
1050 }
1051}
1052
b09318ca 1053static void sysbus_esp_realize(DeviceState *dev, Error **errp)
a391fdbc 1054{
b09318ca 1055 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
84fbefed 1056 SysBusESPState *sysbus = SYSBUS_ESP(dev);
eb169c76
MCA
1057 ESPState *s = ESP(&sysbus->esp);
1058
1059 if (!qdev_realize(DEVICE(s), NULL, errp)) {
1060 return;
1061 }
6f7e9aec 1062
b09318ca 1063 sysbus_init_irq(sbd, &s->irq);
74d71ea1 1064 sysbus_init_irq(sbd, &s->irq_data);
a391fdbc 1065 assert(sysbus->it_shift != -1);
6f7e9aec 1066
d32e4b3d 1067 s->chip_id = TCHI_FAS100A;
29776739 1068 memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
74d71ea1 1069 sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
b09318ca 1070 sysbus_init_mmio(sbd, &sysbus->iomem);
74d71ea1
LV
1071 memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1072 sysbus, "esp-pdma", 2);
1073 sysbus_init_mmio(sbd, &sysbus->pdma);
6f7e9aec 1074
b09318ca 1075 qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
2d069bab 1076
b1187b51 1077 scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
67e999be 1078}
cfb9de9c 1079
a391fdbc
HP
1080static void sysbus_esp_hard_reset(DeviceState *dev)
1081{
84fbefed 1082 SysBusESPState *sysbus = SYSBUS_ESP(dev);
eb169c76
MCA
1083 ESPState *s = ESP(&sysbus->esp);
1084
1085 esp_hard_reset(s);
1086}
1087
1088static void sysbus_esp_init(Object *obj)
1089{
1090 SysBusESPState *sysbus = SYSBUS_ESP(obj);
1091
1092 object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
a391fdbc
HP
1093}
1094
1095static const VMStateDescription vmstate_sysbus_esp_scsi = {
1096 .name = "sysbusespscsi",
0bd005be 1097 .version_id = 2,
ea84a442 1098 .minimum_version_id = 1,
a391fdbc 1099 .fields = (VMStateField[]) {
0bd005be 1100 VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
a391fdbc
HP
1101 VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1102 VMSTATE_END_OF_LIST()
1103 }
999e12bb
AL
1104};
1105
a391fdbc 1106static void sysbus_esp_class_init(ObjectClass *klass, void *data)
999e12bb 1107{
39bffca2 1108 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1109
b09318ca 1110 dc->realize = sysbus_esp_realize;
a391fdbc
HP
1111 dc->reset = sysbus_esp_hard_reset;
1112 dc->vmsd = &vmstate_sysbus_esp_scsi;
125ee0ed 1113 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
999e12bb
AL
1114}
1115
1f077308 1116static const TypeInfo sysbus_esp_info = {
84fbefed 1117 .name = TYPE_SYSBUS_ESP,
39bffca2 1118 .parent = TYPE_SYS_BUS_DEVICE,
eb169c76 1119 .instance_init = sysbus_esp_init,
a391fdbc
HP
1120 .instance_size = sizeof(SysBusESPState),
1121 .class_init = sysbus_esp_class_init,
63235df8
BS
1122};
1123
eb169c76
MCA
1124static void esp_class_init(ObjectClass *klass, void *data)
1125{
1126 DeviceClass *dc = DEVICE_CLASS(klass);
1127
1128 /* internal device for sysbusesp/pciespscsi, not user-creatable */
1129 dc->user_creatable = false;
1130 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1131}
1132
1133static const TypeInfo esp_info = {
1134 .name = TYPE_ESP,
1135 .parent = TYPE_DEVICE,
1136 .instance_size = sizeof(ESPState),
1137 .class_init = esp_class_init,
1138};
1139
83f7d43a 1140static void esp_register_types(void)
cfb9de9c 1141{
a391fdbc 1142 type_register_static(&sysbus_esp_info);
eb169c76 1143 type_register_static(&esp_info);
cfb9de9c
PB
1144}
1145
83f7d43a 1146type_init(esp_register_types)