]>
Commit | Line | Data |
---|---|---|
1e5459a3 AZ |
1 | /* |
2 | * SuperH on-chip PCIC emulation. | |
3 | * | |
4 | * Copyright (c) 2008 Takashi YOSHII | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
0b8fa32f | 24 | |
9d4c9946 | 25 | #include "qemu/osdep.h" |
83c9f4ca | 26 | #include "hw/sysbus.h" |
0d09e41a | 27 | #include "hw/sh4/sh.h" |
64552b6b | 28 | #include "hw/irq.h" |
83c9f4ca PB |
29 | #include "hw/pci/pci.h" |
30 | #include "hw/pci/pci_host.h" | |
1de7afc9 | 31 | #include "qemu/bswap.h" |
0b8fa32f | 32 | #include "qemu/module.h" |
022c62cb | 33 | #include "exec/address-spaces.h" |
1e5459a3 | 34 | |
b23ea25f PB |
35 | #define TYPE_SH_PCI_HOST_BRIDGE "sh_pci" |
36 | ||
37 | #define SH_PCI_HOST_BRIDGE(obj) \ | |
38 | OBJECT_CHECK(SHPCIState, (obj), TYPE_SH_PCI_HOST_BRIDGE) | |
39 | ||
cf154394 | 40 | typedef struct SHPCIState { |
b23ea25f PB |
41 | PCIHostState parent_obj; |
42 | ||
1e5459a3 | 43 | PCIDevice *dev; |
cf154394 | 44 | qemu_irq irq[4]; |
fb57117a AK |
45 | MemoryRegion memconfig_p4; |
46 | MemoryRegion memconfig_a7; | |
47 | MemoryRegion isa; | |
1e5459a3 AZ |
48 | uint32_t par; |
49 | uint32_t mbr; | |
50 | uint32_t iobr; | |
cf154394 | 51 | } SHPCIState; |
1e5459a3 | 52 | |
a8170e5e | 53 | static void sh_pci_reg_write (void *p, hwaddr addr, uint64_t val, |
fb57117a | 54 | unsigned size) |
1e5459a3 | 55 | { |
cf154394 | 56 | SHPCIState *pcic = p; |
b23ea25f PB |
57 | PCIHostState *phb = PCI_HOST_BRIDGE(pcic); |
58 | ||
1e5459a3 AZ |
59 | switch(addr) { |
60 | case 0 ... 0xfc: | |
b7a51124 | 61 | stl_le_p(pcic->dev->config + addr, val); |
1e5459a3 AZ |
62 | break; |
63 | case 0x1c0: | |
64 | pcic->par = val; | |
65 | break; | |
66 | case 0x1c4: | |
5ba9e952 | 67 | pcic->mbr = val & 0xff000001; |
1e5459a3 AZ |
68 | break; |
69 | case 0x1c8: | |
47d2d36c GR |
70 | pcic->iobr = val & 0xfffc0001; |
71 | memory_region_set_alias_offset(&pcic->isa, val & 0xfffc0000); | |
1e5459a3 AZ |
72 | break; |
73 | case 0x220: | |
b23ea25f | 74 | pci_data_write(phb->bus, pcic->par, val, 4); |
1e5459a3 AZ |
75 | break; |
76 | } | |
77 | } | |
78 | ||
a8170e5e | 79 | static uint64_t sh_pci_reg_read (void *p, hwaddr addr, |
fb57117a | 80 | unsigned size) |
1e5459a3 | 81 | { |
cf154394 | 82 | SHPCIState *pcic = p; |
b23ea25f PB |
83 | PCIHostState *phb = PCI_HOST_BRIDGE(pcic); |
84 | ||
1e5459a3 AZ |
85 | switch(addr) { |
86 | case 0 ... 0xfc: | |
b7a51124 | 87 | return ldl_le_p(pcic->dev->config + addr); |
1e5459a3 AZ |
88 | case 0x1c0: |
89 | return pcic->par; | |
5ba9e952 AJ |
90 | case 0x1c4: |
91 | return pcic->mbr; | |
92 | case 0x1c8: | |
93 | return pcic->iobr; | |
1e5459a3 | 94 | case 0x220: |
b23ea25f | 95 | return pci_data_read(phb->bus, pcic->par, 4); |
1e5459a3 AZ |
96 | } |
97 | return 0; | |
98 | } | |
99 | ||
fb57117a AK |
100 | static const MemoryRegionOps sh_pci_reg_ops = { |
101 | .read = sh_pci_reg_read, | |
102 | .write = sh_pci_reg_write, | |
103 | .endianness = DEVICE_NATIVE_ENDIAN, | |
104 | .valid = { | |
105 | .min_access_size = 4, | |
106 | .max_access_size = 4, | |
107 | }, | |
1e5459a3 AZ |
108 | }; |
109 | ||
cf154394 AJ |
110 | static int sh_pci_map_irq(PCIDevice *d, int irq_num) |
111 | { | |
112 | return (d->devfn >> 3); | |
113 | } | |
114 | ||
115 | static void sh_pci_set_irq(void *opaque, int irq_num, int level) | |
116 | { | |
117 | qemu_irq *pic = opaque; | |
118 | ||
119 | qemu_set_irq(pic[irq_num], level); | |
120 | } | |
121 | ||
0e372e58 | 122 | static void sh_pci_device_realize(DeviceState *dev, Error **errp) |
cf154394 | 123 | { |
0e372e58 PMD |
124 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
125 | SHPCIState *s = SH_PCI_HOST_BRIDGE(dev); | |
126 | PCIHostState *phb = PCI_HOST_BRIDGE(s); | |
cf154394 AJ |
127 | int i; |
128 | ||
cf154394 | 129 | for (i = 0; i < 4; i++) { |
0e372e58 | 130 | sysbus_init_irq(sbd, &s->irq[i]); |
cf154394 | 131 | } |
8e5c952b | 132 | phb->bus = pci_register_root_bus(dev, "pci", |
1115ff6d DG |
133 | sh_pci_set_irq, sh_pci_map_irq, |
134 | s->irq, | |
135 | get_system_memory(), | |
136 | get_system_io(), | |
137 | PCI_DEVFN(0, 0), 4, TYPE_PCI_BUS); | |
29776739 | 138 | memory_region_init_io(&s->memconfig_p4, OBJECT(s), &sh_pci_reg_ops, s, |
fb57117a | 139 | "sh_pci", 0x224); |
29776739 PB |
140 | memory_region_init_alias(&s->memconfig_a7, OBJECT(s), "sh_pci.2", |
141 | &s->memconfig_p4, 0, 0x224); | |
4759ab6b PB |
142 | memory_region_init_alias(&s->isa, OBJECT(s), "sh_pci.isa", |
143 | get_system_io(), 0, 0x40000); | |
0e372e58 PMD |
144 | sysbus_init_mmio(sbd, &s->memconfig_p4); |
145 | sysbus_init_mmio(sbd, &s->memconfig_a7); | |
47d2d36c | 146 | memory_region_add_subregion(get_system_memory(), 0xfe240000, &s->isa); |
8c106233 | 147 | |
b23ea25f | 148 | s->dev = pci_create_simple(phb->bus, PCI_DEVFN(0, 0), "sh_pci_host"); |
cf154394 AJ |
149 | } |
150 | ||
9f23b27d | 151 | static void sh_pci_host_realize(PCIDevice *d, Error **errp) |
cf154394 | 152 | { |
cf154394 AJ |
153 | pci_set_word(d->config + PCI_COMMAND, PCI_COMMAND_WAIT); |
154 | pci_set_word(d->config + PCI_STATUS, PCI_STATUS_CAP_LIST | | |
155 | PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM); | |
cf154394 AJ |
156 | } |
157 | ||
40021f08 AL |
158 | static void sh_pci_host_class_init(ObjectClass *klass, void *data) |
159 | { | |
160 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
08c58f92 | 161 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 | 162 | |
9f23b27d | 163 | k->realize = sh_pci_host_realize; |
40021f08 AL |
164 | k->vendor_id = PCI_VENDOR_ID_HITACHI; |
165 | k->device_id = PCI_DEVICE_ID_HITACHI_SH7751R; | |
08c58f92 MA |
166 | /* |
167 | * PCI-facing part of the host bridge, not usable without the | |
168 | * host-facing part, which can't be device_add'ed, yet. | |
169 | */ | |
e90f2a8c | 170 | dc->user_creatable = false; |
40021f08 AL |
171 | } |
172 | ||
8c43a6f0 | 173 | static const TypeInfo sh_pci_host_info = { |
39bffca2 AL |
174 | .name = "sh_pci_host", |
175 | .parent = TYPE_PCI_DEVICE, | |
176 | .instance_size = sizeof(PCIDevice), | |
177 | .class_init = sh_pci_host_class_init, | |
fd3b02c8 EH |
178 | .interfaces = (InterfaceInfo[]) { |
179 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
180 | { }, | |
181 | }, | |
cf154394 AJ |
182 | }; |
183 | ||
999e12bb AL |
184 | static void sh_pci_device_class_init(ObjectClass *klass, void *data) |
185 | { | |
0e372e58 | 186 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 187 | |
0e372e58 | 188 | dc->realize = sh_pci_device_realize; |
999e12bb AL |
189 | } |
190 | ||
8c43a6f0 | 191 | static const TypeInfo sh_pci_device_info = { |
b23ea25f PB |
192 | .name = TYPE_SH_PCI_HOST_BRIDGE, |
193 | .parent = TYPE_PCI_HOST_BRIDGE, | |
39bffca2 AL |
194 | .instance_size = sizeof(SHPCIState), |
195 | .class_init = sh_pci_device_class_init, | |
999e12bb AL |
196 | }; |
197 | ||
83f7d43a | 198 | static void sh_pci_register_types(void) |
1e5459a3 | 199 | { |
39bffca2 AL |
200 | type_register_static(&sh_pci_device_info); |
201 | type_register_static(&sh_pci_host_info); | |
1e5459a3 | 202 | } |
cf154394 | 203 | |
83f7d43a | 204 | type_init(sh_pci_register_types) |