]> git.proxmox.com Git - mirror_qemu.git/blame - hw/spapr.h
target-ppc: Rework storage of VPA registration state
[mirror_qemu.git] / hw / spapr.h
CommitLineData
9fdf0c29
DG
1#if !defined(__HW_SPAPR_H__)
2#define __HW_SPAPR_H__
3
ad0ebb91 4#include "dma.h"
277f9acf
PB
5#include "hw/xics.h"
6
4040ab72 7struct VIOsPAPRBus;
3384f95c 8struct sPAPRPHBState;
b5cec4c5 9struct icp_state;
4040ab72 10
9fdf0c29 11typedef struct sPAPREnvironment {
4040ab72 12 struct VIOsPAPRBus *vio_bus;
3384f95c 13 QLIST_HEAD(, sPAPRPHBState) phbs;
b5cec4c5 14 struct icp_state *icp;
a3467baa 15
a8170e5e 16 hwaddr ram_limit;
a3467baa 17 void *htab;
7f763a5d 18 long htab_shift;
a8170e5e 19 hwaddr rma_size;
7f763a5d 20 int vrma_adjust;
a8170e5e 21 hwaddr fdt_addr, rtas_addr;
a3467baa
DG
22 long rtas_size;
23 void *fdt_skel;
24 target_ulong entry_point;
e6c866d4 25 int next_irq;
ac26f8c3 26 int rtc_offset;
6e806cc3 27 char *cpu_model;
3fc5acde 28 bool has_graphics;
9fdf0c29
DG
29} sPAPREnvironment;
30
31#define H_SUCCESS 0
32#define H_BUSY 1 /* Hardware busy -- retry later */
33#define H_CLOSED 2 /* Resource closed */
34#define H_NOT_AVAILABLE 3
35#define H_CONSTRAINED 4 /* Resource request constrained to max allowed */
36#define H_PARTIAL 5
37#define H_IN_PROGRESS 14 /* Kind of like busy */
38#define H_PAGE_REGISTERED 15
39#define H_PARTIAL_STORE 16
40#define H_PENDING 17 /* returned from H_POLL_PENDING */
41#define H_CONTINUE 18 /* Returned from H_Join on success */
42#define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */
43#define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \
44 is a good time to retry */
45#define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \
46 is a good time to retry */
47#define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \
48 is a good time to retry */
49#define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \
50 is a good time to retry */
51#define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \
52 is a good time to retry */
53#define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \
54 is a good time to retry */
55#define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */
56#define H_HARDWARE -1 /* Hardware error */
57#define H_FUNCTION -2 /* Function not supported */
58#define H_PRIVILEGE -3 /* Caller not privileged */
59#define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */
60#define H_BAD_MODE -5 /* Illegal msr value */
61#define H_PTEG_FULL -6 /* PTEG is full */
62#define H_NOT_FOUND -7 /* PTE was not found" */
63#define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */
64#define H_NO_MEM -9
65#define H_AUTHORITY -10
66#define H_PERMISSION -11
67#define H_DROPPED -12
68#define H_SOURCE_PARM -13
69#define H_DEST_PARM -14
70#define H_REMOTE_PARM -15
71#define H_RESOURCE -16
72#define H_ADAPTER_PARM -17
73#define H_RH_PARM -18
74#define H_RCQ_PARM -19
75#define H_SCQ_PARM -20
76#define H_EQ_PARM -21
77#define H_RT_PARM -22
78#define H_ST_PARM -23
79#define H_SIGT_PARM -24
80#define H_TOKEN_PARM -25
81#define H_MLENGTH_PARM -27
82#define H_MEM_PARM -28
83#define H_MEM_ACCESS_PARM -29
84#define H_ATTR_PARM -30
85#define H_PORT_PARM -31
86#define H_MCG_PARM -32
87#define H_VL_PARM -33
88#define H_TSIZE_PARM -34
89#define H_TRACE_PARM -35
90
91#define H_MASK_PARM -37
92#define H_MCG_FULL -38
93#define H_ALIAS_EXIST -39
94#define H_P_COUNTER -40
95#define H_TABLE_FULL -41
96#define H_ALT_TABLE -42
97#define H_MR_CONDITION -43
98#define H_NOT_ENOUGH_RESOURCES -44
99#define H_R_STATE -45
100#define H_RESCINDEND -46
101#define H_MULTI_THREADS_ACTIVE -9005
102
103
104/* Long Busy is a condition that can be returned by the firmware
105 * when a call cannot be completed now, but the identical call
106 * should be retried later. This prevents calls blocking in the
107 * firmware for long periods of time. Annoyingly the firmware can return
108 * a range of return codes, hinting at how long we should wait before
109 * retrying. If you don't care for the hint, the macro below is a good
110 * way to check for the long_busy return codes
111 */
112#define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \
113 && (x <= H_LONG_BUSY_END_RANGE))
114
115/* Flags */
116#define H_LARGE_PAGE (1ULL<<(63-16))
117#define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */
118#define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */
119#define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */
120#define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
121#define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30)))
122#define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
123#define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
124#define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
125#define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */
126#define H_ANDCOND (1ULL<<(63-33))
127#define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */
128#define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */
129#define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */
130#define H_COPY_PAGE (1ULL<<(63-49))
131#define H_N (1ULL<<(63-61))
132#define H_PP1 (1ULL<<(63-62))
133#define H_PP2 (1ULL<<(63-63))
134
135/* VASI States */
136#define H_VASI_INVALID 0
137#define H_VASI_ENABLED 1
138#define H_VASI_ABORTED 2
139#define H_VASI_SUSPENDING 3
140#define H_VASI_SUSPENDED 4
141#define H_VASI_RESUMED 5
142#define H_VASI_COMPLETED 6
143
144/* DABRX flags */
145#define H_DABRX_HYPERVISOR (1ULL<<(63-61))
146#define H_DABRX_KERNEL (1ULL<<(63-62))
147#define H_DABRX_USER (1ULL<<(63-63))
148
66a0a2cb 149/* Each control block has to be on a 4K boundary */
9fdf0c29
DG
150#define H_CB_ALIGNMENT 4096
151
152/* pSeries hypervisor opcodes */
153#define H_REMOVE 0x04
154#define H_ENTER 0x08
155#define H_READ 0x0c
156#define H_CLEAR_MOD 0x10
157#define H_CLEAR_REF 0x14
158#define H_PROTECT 0x18
159#define H_GET_TCE 0x1c
160#define H_PUT_TCE 0x20
161#define H_SET_SPRG0 0x24
162#define H_SET_DABR 0x28
163#define H_PAGE_INIT 0x2c
164#define H_SET_ASR 0x30
165#define H_ASR_ON 0x34
166#define H_ASR_OFF 0x38
167#define H_LOGICAL_CI_LOAD 0x3c
168#define H_LOGICAL_CI_STORE 0x40
169#define H_LOGICAL_CACHE_LOAD 0x44
170#define H_LOGICAL_CACHE_STORE 0x48
171#define H_LOGICAL_ICBI 0x4c
172#define H_LOGICAL_DCBF 0x50
173#define H_GET_TERM_CHAR 0x54
174#define H_PUT_TERM_CHAR 0x58
175#define H_REAL_TO_LOGICAL 0x5c
176#define H_HYPERVISOR_DATA 0x60
177#define H_EOI 0x64
178#define H_CPPR 0x68
179#define H_IPI 0x6c
180#define H_IPOLL 0x70
181#define H_XIRR 0x74
182#define H_PERFMON 0x7c
183#define H_MIGRATE_DMA 0x78
184#define H_REGISTER_VPA 0xDC
185#define H_CEDE 0xE0
186#define H_CONFER 0xE4
187#define H_PROD 0xE8
188#define H_GET_PPP 0xEC
189#define H_SET_PPP 0xF0
190#define H_PURR 0xF4
191#define H_PIC 0xF8
192#define H_REG_CRQ 0xFC
193#define H_FREE_CRQ 0x100
194#define H_VIO_SIGNAL 0x104
195#define H_SEND_CRQ 0x108
196#define H_COPY_RDMA 0x110
197#define H_REGISTER_LOGICAL_LAN 0x114
198#define H_FREE_LOGICAL_LAN 0x118
199#define H_ADD_LOGICAL_LAN_BUFFER 0x11C
200#define H_SEND_LOGICAL_LAN 0x120
201#define H_BULK_REMOVE 0x124
202#define H_MULTICAST_CTRL 0x130
203#define H_SET_XDABR 0x134
204#define H_STUFF_TCE 0x138
205#define H_PUT_TCE_INDIRECT 0x13C
206#define H_CHANGE_LOGICAL_LAN_MAC 0x14C
207#define H_VTERM_PARTNER_INFO 0x150
208#define H_REGISTER_VTERM 0x154
209#define H_FREE_VTERM 0x158
210#define H_RESET_EVENTS 0x15C
211#define H_ALLOC_RESOURCE 0x160
212#define H_FREE_RESOURCE 0x164
213#define H_MODIFY_QP 0x168
214#define H_QUERY_QP 0x16C
215#define H_REREGISTER_PMR 0x170
216#define H_REGISTER_SMR 0x174
217#define H_QUERY_MR 0x178
218#define H_QUERY_MW 0x17C
219#define H_QUERY_HCA 0x180
220#define H_QUERY_PORT 0x184
221#define H_MODIFY_PORT 0x188
222#define H_DEFINE_AQP1 0x18C
223#define H_GET_TRACE_BUFFER 0x190
224#define H_DEFINE_AQP0 0x194
225#define H_RESIZE_MR 0x198
226#define H_ATTACH_MCQP 0x19C
227#define H_DETACH_MCQP 0x1A0
228#define H_CREATE_RPT 0x1A4
229#define H_REMOVE_RPT 0x1A8
230#define H_REGISTER_RPAGES 0x1AC
231#define H_DISABLE_AND_GETC 0x1B0
232#define H_ERROR_DATA 0x1B4
233#define H_GET_HCA_INFO 0x1B8
234#define H_GET_PERF_COUNT 0x1BC
235#define H_MANAGE_TRACE 0x1C0
236#define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
237#define H_QUERY_INT_STATE 0x1E4
238#define H_POLL_PENDING 0x1D8
239#define H_ILLAN_ATTRIBUTES 0x244
240#define H_MODIFY_HEA_QP 0x250
241#define H_QUERY_HEA_QP 0x254
242#define H_QUERY_HEA 0x258
243#define H_QUERY_HEA_PORT 0x25C
244#define H_MODIFY_HEA_PORT 0x260
245#define H_REG_BCMC 0x264
246#define H_DEREG_BCMC 0x268
247#define H_REGISTER_HEA_RPAGES 0x26C
248#define H_DISABLE_AND_GET_HEA 0x270
249#define H_GET_HEA_INFO 0x274
250#define H_ALLOC_HEA_RESOURCE 0x278
251#define H_ADD_CONN 0x284
252#define H_DEL_CONN 0x288
253#define H_JOIN 0x298
254#define H_VASI_STATE 0x2A4
255#define H_ENABLE_CRQ 0x2B0
256#define H_GET_EM_PARMS 0x2B8
257#define H_SET_MPP 0x2D0
258#define H_GET_MPP 0x2D4
259#define MAX_HCALL_OPCODE H_GET_MPP
260
39ac8455
DG
261/* The hcalls above are standardized in PAPR and implemented by pHyp
262 * as well.
263 *
264 * We also need some hcalls which are specific to qemu / KVM-on-POWER.
265 * So far we just need one for H_RTAS, but in future we'll need more
266 * for extensions like virtio. We put those into the 0xf000-0xfffc
267 * range which is reserved by PAPR for "platform-specific" hcalls.
268 */
269#define KVMPPC_HCALL_BASE 0xf000
270#define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0)
c73e3771
BH
271#define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1)
272#define KVMPPC_HCALL_MAX KVMPPC_H_LOGICAL_MEMOP
39ac8455 273
9fdf0c29
DG
274extern sPAPREnvironment *spapr;
275
276/*#define DEBUG_SPAPR_HCALLS*/
277
278#ifdef DEBUG_SPAPR_HCALLS
279#define hcall_dprintf(fmt, ...) \
d9599c92 280 do { fprintf(stderr, "%s: " fmt, __func__, ## __VA_ARGS__); } while (0)
9fdf0c29
DG
281#else
282#define hcall_dprintf(fmt, ...) \
283 do { } while (0)
284#endif
285
e2684c0b 286typedef target_ulong (*spapr_hcall_fn)(CPUPPCState *env, sPAPREnvironment *spapr,
9fdf0c29
DG
287 target_ulong opcode,
288 target_ulong *args);
289
290void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
e2684c0b 291target_ulong spapr_hypercall(CPUPPCState *env, target_ulong opcode,
9fdf0c29
DG
292 target_ulong *args);
293
ff9d2afa
DG
294int spapr_allocate_irq(int hint, bool lsi);
295int spapr_allocate_irq_block(int num, bool lsi);
d07fee7e 296
a307d594 297static inline int spapr_allocate_msi(int hint)
d07fee7e 298{
ff9d2afa 299 return spapr_allocate_irq(hint, false);
d07fee7e
DG
300}
301
a307d594 302static inline int spapr_allocate_lsi(int hint)
d07fee7e 303{
ff9d2afa 304 return spapr_allocate_irq(hint, true);
d07fee7e 305}
277f9acf 306
39ac8455
DG
307static inline uint32_t rtas_ld(target_ulong phys, int n)
308{
06c46bba 309 return ldl_be_phys(phys + 4*n);
39ac8455
DG
310}
311
312static inline void rtas_st(target_ulong phys, int n, uint32_t val)
313{
06c46bba 314 stl_be_phys(phys + 4*n, val);
39ac8455
DG
315}
316
317typedef void (*spapr_rtas_fn)(sPAPREnvironment *spapr, uint32_t token,
318 uint32_t nargs, target_ulong args,
319 uint32_t nret, target_ulong rets);
320void spapr_rtas_register(const char *name, spapr_rtas_fn fn);
321target_ulong spapr_rtas_call(sPAPREnvironment *spapr,
322 uint32_t token, uint32_t nargs, target_ulong args,
323 uint32_t nret, target_ulong rets);
a8170e5e
AK
324int spapr_rtas_device_tree_setup(void *fdt, hwaddr rtas_addr,
325 hwaddr rtas_size);
39ac8455 326
ad0ebb91
DG
327#define SPAPR_TCE_PAGE_SHIFT 12
328#define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT)
329#define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1)
330
331typedef struct sPAPRTCE {
332 uint64_t tce;
333} sPAPRTCE;
334
335#define SPAPR_VIO_BASE_LIOBN 0x00000000
edded454 336#define SPAPR_PCI_BASE_LIOBN 0x80000000
ad0ebb91
DG
337
338void spapr_iommu_init(void);
339DMAContext *spapr_tce_new_dma_context(uint32_t liobn, size_t window_size);
340void spapr_tce_free(DMAContext *dma);
eddeed26 341void spapr_tce_reset(DMAContext *dma);
53724ee5 342void spapr_tce_set_bypass(DMAContext *dma, bool bypass);
ad0ebb91 343int spapr_dma_dt(void *fdt, int node_off, const char *propname,
5c4cbcf2
AK
344 uint32_t liobn, uint64_t window, uint32_t size);
345int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
346 DMAContext *dma);
ad0ebb91 347
9fdf0c29 348#endif /* !defined (__HW_SPAPR_H__) */