]> git.proxmox.com Git - mirror_qemu.git/blame - hw/sparc/sun4m.c
Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging
[mirror_qemu.git] / hw / sparc / sun4m.c
CommitLineData
420557e8 1/*
ee76f82e 2 * QEMU Sun4m & Sun4d & Sun4c System Emulator
5fafdf24 3 *
b81b3b10 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
db5ebe5f 24#include "qemu/osdep.h"
da34e65c 25#include "qapi/error.h"
4771d756
PB
26#include "qemu-common.h"
27#include "cpu.h"
83c9f4ca 28#include "hw/sysbus.h"
af87bf29 29#include "qemu/error-report.h"
1de7afc9 30#include "qemu/timer.h"
1527f488 31#include "hw/sparc/sun4m_iommu.h"
0d09e41a
PB
32#include "hw/timer/m48t59.h"
33#include "hw/sparc/sparc32_dma.h"
34#include "hw/block/fdc.h"
9c17d615 35#include "sysemu/sysemu.h"
1422e32d 36#include "net/net.h"
83c9f4ca 37#include "hw/boards.h"
0d09e41a 38#include "hw/scsi/esp.h"
0d09e41a 39#include "hw/isa/isa.h"
c6363bae 40#include "hw/nvram/sun_nvram.h"
2024c014 41#include "hw/nvram/chrp_nvram.h"
0d09e41a
PB
42#include "hw/nvram/fw_cfg.h"
43#include "hw/char/escc.h"
83c9f4ca 44#include "hw/empty_slot.h"
83c9f4ca 45#include "hw/loader.h"
ca20cf32 46#include "elf.h"
97bf4851 47#include "trace.h"
f348b6d1 48#include "qemu/cutils.h"
420557e8 49
36cd9210
BS
50/*
51 * Sun4m architecture was used in the following machines:
52 *
53 * SPARCserver 6xxMP/xx
77f193da
BS
54 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
55 * SPARCclassic X (4/10)
36cd9210
BS
56 * SPARCstation LX/ZX (4/30)
57 * SPARCstation Voyager
58 * SPARCstation 10/xx, SPARCserver 10/xx
59 * SPARCstation 5, SPARCserver 5
60 * SPARCstation 20/xx, SPARCserver 20
61 * SPARCstation 4
62 *
63 * See for example: http://www.sunhelp.org/faq/sunref1.html
64 */
65
420557e8 66#define KERNEL_LOAD_ADDR 0x00004000
b6f479d3 67#define CMDLINE_ADDR 0x007ff000
713c45fa 68#define INITRD_LOAD_ADDR 0x00800000
a7227727 69#define PROM_SIZE_MAX (1024 * 1024)
40ce0a9a 70#define PROM_VADDR 0xffd00000
f930d07e 71#define PROM_FILENAME "openbios-sparc32"
3cce6243 72#define CFG_ADDR 0xd00000510ULL
fbfcf955 73#define FW_CFG_SUN4M_DEPTH (FW_CFG_ARCH_LOCAL + 0x00)
b96919e0
MCA
74#define FW_CFG_SUN4M_WIDTH (FW_CFG_ARCH_LOCAL + 0x01)
75#define FW_CFG_SUN4M_HEIGHT (FW_CFG_ARCH_LOCAL + 0x02)
b8174937 76
ba3c64fb 77#define MAX_CPUS 16
b3a23197 78#define MAX_PILS 16
9a62fb24 79#define MAX_VSIMMS 4
420557e8 80
b4ed08e0
BS
81#define ESCC_CLOCK 4915200
82
8137cde8 83struct sun4m_hwdef {
a8170e5e
AK
84 hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
85 hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
86 hwaddr serial_base, fd_base;
87 hwaddr afx_base, idreg_base, dma_base, esp_base, le_base;
88 hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base;
89 hwaddr bpp_base, dbri_base, sx_base;
9a62fb24 90 struct {
a8170e5e 91 hwaddr reg_base, vram_base;
9a62fb24 92 } vsimm[MAX_VSIMMS];
a8170e5e 93 hwaddr ecc_base;
3ebf5aaf 94 uint64_t max_mem;
61999750
BS
95 uint32_t ecc_version;
96 uint32_t iommu_version;
97 uint16_t machine_id;
98 uint8_t nvram_machine_id;
36cd9210
BS
99};
100
ddcd5531
GA
101static void fw_cfg_boot_set(void *opaque, const char *boot_device,
102 Error **errp)
81864572 103{
48779e50 104 fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
105}
106
31688246 107static void nvram_init(Nvram *nvram, uint8_t *macaddr,
43a34704
BS
108 const char *cmdline, const char *boot_devices,
109 ram_addr_t RAM_size, uint32_t kernel_size,
f930d07e 110 int width, int height, int depth,
905fdcb5 111 int nvram_machine_id, const char *arch)
e80cfcfc 112{
d2c63fc1 113 unsigned int i;
2024c014 114 int sysp_end;
d2c63fc1 115 uint8_t image[0x1ff0];
31688246 116 NvramClass *k = NVRAM_GET_CLASS(nvram);
d2c63fc1
BS
117
118 memset(image, '\0', sizeof(image));
e80cfcfc 119
2024c014
TH
120 /* OpenBIOS nvram variables partition */
121 sysp_end = chrp_nvram_create_system_partition(image, 0);
b6f479d3 122
2024c014
TH
123 /* Free space partition */
124 chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
d2c63fc1 125
905fdcb5
BS
126 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
127 nvram_machine_id);
d2c63fc1 128
31688246
HP
129 for (i = 0; i < sizeof(image); i++) {
130 (k->write)(nvram, i, image[i]);
131 }
e80cfcfc
FB
132}
133
98cec4a2 134void cpu_check_irqs(CPUSPARCState *env)
327ac2e7 135{
d8ed887b
AF
136 CPUState *cs;
137
5ee59930
AB
138 /* We should be holding the BQL before we mess with IRQs */
139 g_assert(qemu_mutex_iothread_locked());
140
327ac2e7
BS
141 if (env->pil_in && (env->interrupt_index == 0 ||
142 (env->interrupt_index & ~15) == TT_EXTINT)) {
143 unsigned int i;
144
145 for (i = 15; i > 0; i--) {
146 if (env->pil_in & (1 << i)) {
147 int old_interrupt = env->interrupt_index;
148
149 env->interrupt_index = TT_EXTINT | i;
f32d7ec5 150 if (old_interrupt != env->interrupt_index) {
c3affe56 151 cs = CPU(sparc_env_get_cpu(env));
97bf4851 152 trace_sun4m_cpu_interrupt(i);
c3affe56 153 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
f32d7ec5 154 }
327ac2e7
BS
155 break;
156 }
157 }
158 } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
d8ed887b 159 cs = CPU(sparc_env_get_cpu(env));
97bf4851 160 trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15);
327ac2e7 161 env->interrupt_index = 0;
d8ed887b 162 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
327ac2e7
BS
163 }
164}
165
38c66cf2 166static void cpu_kick_irq(SPARCCPU *cpu)
94ad5b00 167{
38c66cf2 168 CPUSPARCState *env = &cpu->env;
259186a7 169 CPUState *cs = CPU(cpu);
38c66cf2 170
259186a7 171 cs->halted = 0;
94ad5b00 172 cpu_check_irqs(env);
259186a7 173 qemu_cpu_kick(cs);
94ad5b00
PB
174}
175
b3a23197
BS
176static void cpu_set_irq(void *opaque, int irq, int level)
177{
e0bbf9b5
AF
178 SPARCCPU *cpu = opaque;
179 CPUSPARCState *env = &cpu->env;
b3a23197
BS
180
181 if (level) {
97bf4851 182 trace_sun4m_cpu_set_irq_raise(irq);
327ac2e7 183 env->pil_in |= 1 << irq;
38c66cf2 184 cpu_kick_irq(cpu);
b3a23197 185 } else {
97bf4851 186 trace_sun4m_cpu_set_irq_lower(irq);
327ac2e7
BS
187 env->pil_in &= ~(1 << irq);
188 cpu_check_irqs(env);
b3a23197
BS
189 }
190}
191
192static void dummy_cpu_set_irq(void *opaque, int irq, int level)
193{
194}
195
c68ea704
FB
196static void main_cpu_reset(void *opaque)
197{
5414dec6 198 SPARCCPU *cpu = opaque;
259186a7 199 CPUState *cs = CPU(cpu);
3d29fbef 200
259186a7
AF
201 cpu_reset(cs);
202 cs->halted = 0;
3d29fbef
BS
203}
204
205static void secondary_cpu_reset(void *opaque)
206{
5414dec6 207 SPARCCPU *cpu = opaque;
259186a7 208 CPUState *cs = CPU(cpu);
3d29fbef 209
259186a7
AF
210 cpu_reset(cs);
211 cs->halted = 1;
c68ea704
FB
212}
213
6d0c293d
BS
214static void cpu_halt_signal(void *opaque, int irq, int level)
215{
4917cf44
AF
216 if (level && current_cpu) {
217 cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
c3affe56 218 }
6d0c293d
BS
219}
220
409dbce5
AJ
221static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
222{
223 return addr - 0xf0000000ULL;
224}
225
3ebf5aaf 226static unsigned long sun4m_load_kernel(const char *kernel_filename,
293f78bc 227 const char *initrd_filename,
c227f099 228 ram_addr_t RAM_size)
3ebf5aaf
BS
229{
230 int linux_boot;
231 unsigned int i;
232 long initrd_size, kernel_size;
3c178e72 233 uint8_t *ptr;
3ebf5aaf
BS
234
235 linux_boot = (kernel_filename != NULL);
236
237 kernel_size = 0;
238 if (linux_boot) {
ca20cf32
BS
239 int bswap_needed;
240
241#ifdef BSWAP_NEEDED
242 bswap_needed = 1;
243#else
244 bswap_needed = 0;
245#endif
409dbce5 246 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
7ef295ea 247 NULL, NULL, NULL, 1, EM_SPARC, 0, 0);
3ebf5aaf 248 if (kernel_size < 0)
293f78bc 249 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
250 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
251 TARGET_PAGE_SIZE);
3ebf5aaf 252 if (kernel_size < 0)
293f78bc
BS
253 kernel_size = load_image_targphys(kernel_filename,
254 KERNEL_LOAD_ADDR,
255 RAM_size - KERNEL_LOAD_ADDR);
3ebf5aaf 256 if (kernel_size < 0) {
29bd7231 257 error_report("could not load kernel '%s'", kernel_filename);
3ebf5aaf
BS
258 exit(1);
259 }
260
261 /* load initrd */
262 initrd_size = 0;
263 if (initrd_filename) {
293f78bc
BS
264 initrd_size = load_image_targphys(initrd_filename,
265 INITRD_LOAD_ADDR,
266 RAM_size - INITRD_LOAD_ADDR);
3ebf5aaf 267 if (initrd_size < 0) {
29bd7231
AF
268 error_report("could not load initial ram disk '%s'",
269 initrd_filename);
3ebf5aaf
BS
270 exit(1);
271 }
272 }
273 if (initrd_size > 0) {
274 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
3c178e72
GH
275 ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
276 if (ldl_p(ptr) == 0x48647253) { // HdrS
277 stl_p(ptr + 16, INITRD_LOAD_ADDR);
278 stl_p(ptr + 20, initrd_size);
3ebf5aaf
BS
279 break;
280 }
281 }
282 }
283 }
284 return kernel_size;
285}
286
a8170e5e 287static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq)
4b48bf05
BS
288{
289 DeviceState *dev;
290 SysBusDevice *s;
291
f542ad03 292 dev = qdev_create(NULL, TYPE_SUN4M_IOMMU);
4b48bf05 293 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 294 qdev_init_nofail(dev);
1356b98d 295 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
296 sysbus_connect_irq(s, 0, irq);
297 sysbus_mmio_map(s, 0, addr);
298
299 return s;
300}
301
6aa62ed6
MCA
302static void *sparc32_dma_init(hwaddr dma_base,
303 hwaddr esp_base, qemu_irq espdma_irq,
304 hwaddr le_base, qemu_irq ledma_irq)
74ff8d90 305{
6aa62ed6
MCA
306 DeviceState *dma;
307 ESPDMADeviceState *espdma;
308 LEDMADeviceState *ledma;
309 SysBusESPState *esp;
310 SysBusPCNetState *lance;
74ff8d90 311
6aa62ed6
MCA
312 dma = qdev_create(NULL, TYPE_SPARC32_DMA);
313 qdev_init_nofail(dma);
314 sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, dma_base);
74ff8d90 315
6aa62ed6
MCA
316 espdma = SPARC32_ESPDMA_DEVICE(object_resolve_path_component(
317 OBJECT(dma), "espdma"));
318 sysbus_connect_irq(SYS_BUS_DEVICE(espdma), 0, espdma_irq);
319
320 esp = ESP_STATE(object_resolve_path_component(OBJECT(espdma), "esp"));
321 sysbus_mmio_map(SYS_BUS_DEVICE(esp), 0, esp_base);
12850b1b 322 scsi_bus_legacy_handle_cmdline(&esp->esp.bus);
6aa62ed6
MCA
323
324 ledma = SPARC32_LEDMA_DEVICE(object_resolve_path_component(
325 OBJECT(dma), "ledma"));
326 sysbus_connect_irq(SYS_BUS_DEVICE(ledma), 0, ledma_irq);
327
328 lance = SYSBUS_PCNET(object_resolve_path_component(
329 OBJECT(ledma), "lance"));
330 sysbus_mmio_map(SYS_BUS_DEVICE(lance), 0, le_base);
331
332 return dma;
74ff8d90
BS
333}
334
a8170e5e
AK
335static DeviceState *slavio_intctl_init(hwaddr addr,
336 hwaddr addrg,
462eda24 337 qemu_irq **parent_irq)
4b48bf05
BS
338{
339 DeviceState *dev;
340 SysBusDevice *s;
341 unsigned int i, j;
342
343 dev = qdev_create(NULL, "slavio_intctl");
e23a1b33 344 qdev_init_nofail(dev);
4b48bf05 345
1356b98d 346 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
347
348 for (i = 0; i < MAX_CPUS; i++) {
349 for (j = 0; j < MAX_PILS; j++) {
350 sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
351 }
352 }
353 sysbus_mmio_map(s, 0, addrg);
354 for (i = 0; i < MAX_CPUS; i++) {
355 sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
356 }
357
358 return dev;
359}
360
361#define SYS_TIMER_OFFSET 0x10000ULL
362#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)
363
a8170e5e 364static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq,
4b48bf05
BS
365 qemu_irq *cpu_irqs, unsigned int num_cpus)
366{
367 DeviceState *dev;
368 SysBusDevice *s;
369 unsigned int i;
370
371 dev = qdev_create(NULL, "slavio_timer");
372 qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
e23a1b33 373 qdev_init_nofail(dev);
1356b98d 374 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
375 sysbus_connect_irq(s, 0, master_irq);
376 sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);
377
378 for (i = 0; i < MAX_CPUS; i++) {
a8170e5e 379 sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i));
4b48bf05
BS
380 sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
381 }
382}
383
bea42280
IM
384static qemu_irq slavio_system_powerdown;
385
386static void slavio_powerdown_req(Notifier *n, void *opaque)
387{
388 qemu_irq_raise(slavio_system_powerdown);
389}
390
391static Notifier slavio_system_powerdown_notifier = {
392 .notify = slavio_powerdown_req
393};
394
4b48bf05
BS
395#define MISC_LEDS 0x01600000
396#define MISC_CFG 0x01800000
397#define MISC_DIAG 0x01a00000
398#define MISC_MDM 0x01b00000
399#define MISC_SYS 0x01f00000
400
a8170e5e
AK
401static void slavio_misc_init(hwaddr base,
402 hwaddr aux1_base,
403 hwaddr aux2_base, qemu_irq irq,
b2b6f6ec 404 qemu_irq fdc_tc)
4b48bf05
BS
405{
406 DeviceState *dev;
407 SysBusDevice *s;
408
409 dev = qdev_create(NULL, "slavio_misc");
e23a1b33 410 qdev_init_nofail(dev);
1356b98d 411 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
412 if (base) {
413 /* 8 bit registers */
414 /* Slavio control */
415 sysbus_mmio_map(s, 0, base + MISC_CFG);
416 /* Diagnostics */
417 sysbus_mmio_map(s, 1, base + MISC_DIAG);
418 /* Modem control */
419 sysbus_mmio_map(s, 2, base + MISC_MDM);
420 /* 16 bit registers */
421 /* ss600mp diag LEDs */
422 sysbus_mmio_map(s, 3, base + MISC_LEDS);
423 /* 32 bit registers */
424 /* System control */
425 sysbus_mmio_map(s, 4, base + MISC_SYS);
426 }
427 if (aux1_base) {
428 /* AUX 1 (Misc System Functions) */
429 sysbus_mmio_map(s, 5, aux1_base);
430 }
431 if (aux2_base) {
432 /* AUX 2 (Software Powerdown Control) */
433 sysbus_mmio_map(s, 6, aux2_base);
434 }
435 sysbus_connect_irq(s, 0, irq);
436 sysbus_connect_irq(s, 1, fdc_tc);
bea42280
IM
437 slavio_system_powerdown = qdev_get_gpio_in(dev, 0);
438 qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier);
4b48bf05
BS
439}
440
a8170e5e 441static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version)
4b48bf05
BS
442{
443 DeviceState *dev;
444 SysBusDevice *s;
445
446 dev = qdev_create(NULL, "eccmemctl");
447 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 448 qdev_init_nofail(dev);
1356b98d 449 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
450 sysbus_connect_irq(s, 0, irq);
451 sysbus_mmio_map(s, 0, base);
452 if (version == 0) { // SS-600MP only
453 sysbus_mmio_map(s, 1, base + 0x1000);
454 }
455}
456
a8170e5e 457static void apc_init(hwaddr power_base, qemu_irq cpu_halt)
4b48bf05
BS
458{
459 DeviceState *dev;
460 SysBusDevice *s;
461
462 dev = qdev_create(NULL, "apc");
e23a1b33 463 qdev_init_nofail(dev);
1356b98d 464 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
465 /* Power management (APC) XXX: not a Slavio device */
466 sysbus_mmio_map(s, 0, power_base);
467 sysbus_connect_irq(s, 0, cpu_halt);
468}
469
55d7bfe2 470static void tcx_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
4b48bf05
BS
471 int height, int depth)
472{
473 DeviceState *dev;
474 SysBusDevice *s;
475
476 dev = qdev_create(NULL, "SUNW,tcx");
4b48bf05
BS
477 qdev_prop_set_uint32(dev, "vram_size", vram_size);
478 qdev_prop_set_uint16(dev, "width", width);
479 qdev_prop_set_uint16(dev, "height", height);
480 qdev_prop_set_uint16(dev, "depth", depth);
e23a1b33 481 qdev_init_nofail(dev);
1356b98d 482 s = SYS_BUS_DEVICE(dev);
55d7bfe2
MCA
483
484 /* 10/ROM : FCode ROM */
da87dd7b 485 sysbus_mmio_map(s, 0, addr);
55d7bfe2
MCA
486 /* 2/STIP : Stipple */
487 sysbus_mmio_map(s, 1, addr + 0x04000000ULL);
488 /* 3/BLIT : Blitter */
489 sysbus_mmio_map(s, 2, addr + 0x06000000ULL);
490 /* 5/RSTIP : Raw Stipple */
491 sysbus_mmio_map(s, 3, addr + 0x0c000000ULL);
492 /* 6/RBLIT : Raw Blitter */
493 sysbus_mmio_map(s, 4, addr + 0x0e000000ULL);
494 /* 7/TEC : Transform Engine */
495 sysbus_mmio_map(s, 5, addr + 0x00700000ULL);
496 /* 8/CMAP : DAC */
497 sysbus_mmio_map(s, 6, addr + 0x00200000ULL);
498 /* 9/THC : */
499 if (depth == 8) {
500 sysbus_mmio_map(s, 7, addr + 0x00300000ULL);
4b48bf05 501 } else {
55d7bfe2 502 sysbus_mmio_map(s, 7, addr + 0x00301000ULL);
4b48bf05 503 }
55d7bfe2
MCA
504 /* 11/DHC : */
505 sysbus_mmio_map(s, 8, addr + 0x00240000ULL);
506 /* 12/ALT : */
507 sysbus_mmio_map(s, 9, addr + 0x00280000ULL);
508 /* 0/DFB8 : 8-bit plane */
509 sysbus_mmio_map(s, 10, addr + 0x00800000ULL);
510 /* 1/DFB24 : 24bit plane */
511 sysbus_mmio_map(s, 11, addr + 0x02000000ULL);
512 /* 4/RDFB32: Raw framebuffer. Control plane */
513 sysbus_mmio_map(s, 12, addr + 0x0a000000ULL);
514 /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
515 if (depth == 8) {
516 sysbus_mmio_map(s, 13, addr + 0x00301000ULL);
517 }
518
519 sysbus_connect_irq(s, 0, irq);
4b48bf05
BS
520}
521
af87bf29
MCA
522static void cg3_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
523 int height, int depth)
524{
525 DeviceState *dev;
526 SysBusDevice *s;
527
528 dev = qdev_create(NULL, "cgthree");
529 qdev_prop_set_uint32(dev, "vram-size", vram_size);
530 qdev_prop_set_uint16(dev, "width", width);
531 qdev_prop_set_uint16(dev, "height", height);
532 qdev_prop_set_uint16(dev, "depth", depth);
af87bf29
MCA
533 qdev_init_nofail(dev);
534 s = SYS_BUS_DEVICE(dev);
535
536 /* FCode ROM */
537 sysbus_mmio_map(s, 0, addr);
538 /* DAC */
539 sysbus_mmio_map(s, 1, addr + 0x400000ULL);
540 /* 8-bit plane */
541 sysbus_mmio_map(s, 2, addr + 0x800000ULL);
542
543 sysbus_connect_irq(s, 0, irq);
544}
545
325f2747 546/* NCR89C100/MACIO Internal ID register */
ef9dfa4c
AF
547
548#define TYPE_MACIO_ID_REGISTER "macio_idreg"
549
325f2747
BS
550static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
551
a8170e5e 552static void idreg_init(hwaddr addr)
325f2747
BS
553{
554 DeviceState *dev;
555 SysBusDevice *s;
556
ef9dfa4c 557 dev = qdev_create(NULL, TYPE_MACIO_ID_REGISTER);
e23a1b33 558 qdev_init_nofail(dev);
1356b98d 559 s = SYS_BUS_DEVICE(dev);
325f2747
BS
560
561 sysbus_mmio_map(s, 0, addr);
2a221651
EI
562 cpu_physical_memory_write_rom(&address_space_memory,
563 addr, idreg_data, sizeof(idreg_data));
325f2747
BS
564}
565
ef9dfa4c
AF
566#define MACIO_ID_REGISTER(obj) \
567 OBJECT_CHECK(IDRegState, (obj), TYPE_MACIO_ID_REGISTER)
568
3150fa50 569typedef struct IDRegState {
ef9dfa4c
AF
570 SysBusDevice parent_obj;
571
3150fa50
AK
572 MemoryRegion mem;
573} IDRegState;
574
dc8b6dd9 575static void idreg_init1(Object *obj)
325f2747 576{
dc8b6dd9
XZ
577 IDRegState *s = MACIO_ID_REGISTER(obj);
578 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
325f2747 579
1cfe48c1 580 memory_region_init_ram_nomigrate(&s->mem, obj,
f8ed85ac 581 "sun4m.idreg", sizeof(idreg_data), &error_fatal);
c5705a77 582 vmstate_register_ram_global(&s->mem);
3150fa50 583 memory_region_set_readonly(&s->mem, true);
750ecd44 584 sysbus_init_mmio(dev, &s->mem);
999e12bb
AL
585}
586
8c43a6f0 587static const TypeInfo idreg_info = {
ef9dfa4c 588 .name = TYPE_MACIO_ID_REGISTER,
39bffca2
AL
589 .parent = TYPE_SYS_BUS_DEVICE,
590 .instance_size = sizeof(IDRegState),
dc8b6dd9 591 .instance_init = idreg_init1,
325f2747
BS
592};
593
b3a49965
AF
594#define TYPE_TCX_AFX "tcx_afx"
595#define TCX_AFX(obj) OBJECT_CHECK(AFXState, (obj), TYPE_TCX_AFX)
596
3150fa50 597typedef struct AFXState {
b3a49965
AF
598 SysBusDevice parent_obj;
599
3150fa50
AK
600 MemoryRegion mem;
601} AFXState;
602
c5de386a 603/* SS-5 TCX AFX register */
a8170e5e 604static void afx_init(hwaddr addr)
c5de386a
AT
605{
606 DeviceState *dev;
607 SysBusDevice *s;
608
b3a49965 609 dev = qdev_create(NULL, TYPE_TCX_AFX);
c5de386a 610 qdev_init_nofail(dev);
1356b98d 611 s = SYS_BUS_DEVICE(dev);
c5de386a
AT
612
613 sysbus_mmio_map(s, 0, addr);
614}
615
dc8b6dd9 616static void afx_init1(Object *obj)
c5de386a 617{
dc8b6dd9
XZ
618 AFXState *s = TCX_AFX(obj);
619 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
c5de386a 620
1cfe48c1 621 memory_region_init_ram_nomigrate(&s->mem, obj, "sun4m.afx", 4, &error_fatal);
c5705a77 622 vmstate_register_ram_global(&s->mem);
750ecd44 623 sysbus_init_mmio(dev, &s->mem);
999e12bb
AL
624}
625
8c43a6f0 626static const TypeInfo afx_info = {
b3a49965 627 .name = TYPE_TCX_AFX,
39bffca2
AL
628 .parent = TYPE_SYS_BUS_DEVICE,
629 .instance_size = sizeof(AFXState),
dc8b6dd9 630 .instance_init = afx_init1,
c5de386a
AT
631};
632
e6f54c91
AF
633#define TYPE_OPENPROM "openprom"
634#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
635
3150fa50 636typedef struct PROMState {
e6f54c91
AF
637 SysBusDevice parent_obj;
638
3150fa50
AK
639 MemoryRegion prom;
640} PROMState;
641
f48f6569 642/* Boot PROM (OpenBIOS) */
409dbce5
AJ
643static uint64_t translate_prom_address(void *opaque, uint64_t addr)
644{
a8170e5e 645 hwaddr *base_addr = (hwaddr *)opaque;
409dbce5
AJ
646 return addr + *base_addr - PROM_VADDR;
647}
648
a8170e5e 649static void prom_init(hwaddr addr, const char *bios_name)
f48f6569
BS
650{
651 DeviceState *dev;
652 SysBusDevice *s;
653 char *filename;
654 int ret;
655
e6f54c91 656 dev = qdev_create(NULL, TYPE_OPENPROM);
e23a1b33 657 qdev_init_nofail(dev);
1356b98d 658 s = SYS_BUS_DEVICE(dev);
f48f6569
BS
659
660 sysbus_mmio_map(s, 0, addr);
661
662 /* load boot prom */
663 if (bios_name == NULL) {
664 bios_name = PROM_FILENAME;
665 }
666 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
667 if (filename) {
409dbce5 668 ret = load_elf(filename, translate_prom_address, &addr, NULL,
7ef295ea 669 NULL, NULL, 1, EM_SPARC, 0, 0);
f48f6569
BS
670 if (ret < 0 || ret > PROM_SIZE_MAX) {
671 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
672 }
7267c094 673 g_free(filename);
f48f6569
BS
674 } else {
675 ret = -1;
676 }
677 if (ret < 0 || ret > PROM_SIZE_MAX) {
29bd7231 678 error_report("could not load prom '%s'", bios_name);
f48f6569
BS
679 exit(1);
680 }
681}
682
dc8b6dd9 683static void prom_init1(Object *obj)
f48f6569 684{
dc8b6dd9
XZ
685 PROMState *s = OPENPROM(obj);
686 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
f48f6569 687
1cfe48c1 688 memory_region_init_ram_nomigrate(&s->prom, obj, "sun4m.prom", PROM_SIZE_MAX,
f8ed85ac 689 &error_fatal);
c5705a77 690 vmstate_register_ram_global(&s->prom);
3150fa50 691 memory_region_set_readonly(&s->prom, true);
750ecd44 692 sysbus_init_mmio(dev, &s->prom);
f48f6569
BS
693}
694
999e12bb
AL
695static Property prom_properties[] = {
696 {/* end of property list */},
697};
698
699static void prom_class_init(ObjectClass *klass, void *data)
700{
39bffca2 701 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 702
39bffca2 703 dc->props = prom_properties;
999e12bb
AL
704}
705
8c43a6f0 706static const TypeInfo prom_info = {
e6f54c91 707 .name = TYPE_OPENPROM,
39bffca2
AL
708 .parent = TYPE_SYS_BUS_DEVICE,
709 .instance_size = sizeof(PROMState),
710 .class_init = prom_class_init,
dc8b6dd9 711 .instance_init = prom_init1,
f48f6569
BS
712};
713
5ab6b4c6
AF
714#define TYPE_SUN4M_MEMORY "memory"
715#define SUN4M_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4M_MEMORY)
716
717typedef struct RamDevice {
718 SysBusDevice parent_obj;
719
3150fa50 720 MemoryRegion ram;
04843626 721 uint64_t size;
ee6847d1
GH
722} RamDevice;
723
a350db85 724/* System RAM */
dc8b6dd9 725static void ram_realize(DeviceState *dev, Error **errp)
a350db85 726{
5ab6b4c6 727 RamDevice *d = SUN4M_RAM(dev);
dc8b6dd9 728 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
a350db85 729
8e7ba4ed
DM
730 memory_region_allocate_system_memory(&d->ram, OBJECT(d), "sun4m.ram",
731 d->size);
dc8b6dd9 732 sysbus_init_mmio(sbd, &d->ram);
a350db85
BS
733}
734
a8170e5e 735static void ram_init(hwaddr addr, ram_addr_t RAM_size,
a350db85
BS
736 uint64_t max_mem)
737{
738 DeviceState *dev;
739 SysBusDevice *s;
ee6847d1 740 RamDevice *d;
a350db85
BS
741
742 /* allocate RAM */
743 if ((uint64_t)RAM_size > max_mem) {
29bd7231
AF
744 error_report("Too much memory for this machine: %d, maximum %d",
745 (unsigned int)(RAM_size / (1024 * 1024)),
746 (unsigned int)(max_mem / (1024 * 1024)));
a350db85
BS
747 exit(1);
748 }
749 dev = qdev_create(NULL, "memory");
1356b98d 750 s = SYS_BUS_DEVICE(dev);
a350db85 751
5ab6b4c6 752 d = SUN4M_RAM(dev);
ee6847d1 753 d->size = RAM_size;
e23a1b33 754 qdev_init_nofail(dev);
ee6847d1 755
a350db85
BS
756 sysbus_mmio_map(s, 0, addr);
757}
758
999e12bb
AL
759static Property ram_properties[] = {
760 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
761 DEFINE_PROP_END_OF_LIST(),
762};
763
764static void ram_class_init(ObjectClass *klass, void *data)
765{
39bffca2 766 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 767
dc8b6dd9 768 dc->realize = ram_realize;
39bffca2 769 dc->props = ram_properties;
999e12bb
AL
770}
771
8c43a6f0 772static const TypeInfo ram_info = {
5ab6b4c6 773 .name = TYPE_SUN4M_MEMORY,
39bffca2
AL
774 .parent = TYPE_SYS_BUS_DEVICE,
775 .instance_size = sizeof(RamDevice),
776 .class_init = ram_class_init,
a350db85
BS
777};
778
49cbd887 779static void cpu_devinit(const char *cpu_type, unsigned int id,
89835363 780 uint64_t prom_addr, qemu_irq **cpu_irqs)
666713c0 781{
259186a7 782 CPUState *cs;
8968f588 783 SPARCCPU *cpu;
98cec4a2 784 CPUSPARCState *env;
666713c0 785
49cbd887 786 cpu = SPARC_CPU(cpu_create(cpu_type));
8968f588 787 env = &cpu->env;
666713c0
BS
788
789 cpu_sparc_set_id(env, id);
790 if (id == 0) {
5414dec6 791 qemu_register_reset(main_cpu_reset, cpu);
666713c0 792 } else {
5414dec6 793 qemu_register_reset(secondary_cpu_reset, cpu);
259186a7
AF
794 cs = CPU(cpu);
795 cs->halted = 1;
666713c0 796 }
e0bbf9b5 797 *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS);
666713c0 798 env->prom_addr = prom_addr;
666713c0
BS
799}
800
acfbe712
BS
801static void dummy_fdc_tc(void *opaque, int irq, int level)
802{
803}
804
6b63ef4d 805static void sun4m_hw_init(const struct sun4m_hwdef *hwdef,
3ef96221 806 MachineState *machine)
420557e8 807{
61b97833 808 DeviceState *slavio_intctl;
713c45fa 809 unsigned int i;
6aa62ed6 810 void *nvram;
9540619d 811 qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS];
2582cfa0 812 qemu_irq fdc_tc;
5c6602c5 813 unsigned long kernel_size;
fd8014e1 814 DriveInfo *fd[MAX_FD];
a88b362c 815 FWCfgState *fw_cfg;
9a62fb24 816 unsigned int num_vsimms;
2cc75c32
LV
817 DeviceState *dev;
818 SysBusDevice *s;
420557e8 819
ba3c64fb
FB
820 /* init CPUs */
821 for(i = 0; i < smp_cpus; i++) {
49cbd887 822 cpu_devinit(machine->cpu_type, i, hwdef->slavio_base, &cpu_irqs[i]);
ba3c64fb 823 }
b3a23197
BS
824
825 for (i = smp_cpus; i < MAX_CPUS; i++)
826 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
827
3ebf5aaf 828
3ebf5aaf 829 /* set up devices */
3ef96221 830 ram_init(0, machine->ram_size, hwdef->max_mem);
676d9b9b
AT
831 /* models without ECC don't trap when missing ram is accessed */
832 if (!hwdef->ecc_base) {
3ef96221 833 empty_slot_init(machine->ram_size, hwdef->max_mem - machine->ram_size);
676d9b9b 834 }
a350db85 835
f48f6569
BS
836 prom_init(hwdef->slavio_base, bios_name);
837
d453c2c3
BS
838 slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
839 hwdef->intctl_base + 0x10000ULL,
462eda24 840 cpu_irqs);
a1961a4b
BS
841
842 for (i = 0; i < 32; i++) {
d453c2c3 843 slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
a1961a4b
BS
844 }
845 for (i = 0; i < MAX_CPUS; i++) {
d453c2c3 846 slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
a1961a4b 847 }
b3a23197 848
fe096129 849 if (hwdef->idreg_base) {
325f2747 850 idreg_init(hwdef->idreg_base);
4c2485de
BS
851 }
852
c5de386a
AT
853 if (hwdef->afx_base) {
854 afx_init(hwdef->afx_base);
855 }
856
6aa62ed6 857 iommu_init(hwdef->iommu_base, hwdef->iommu_version, slavio_irq[30]);
ff403da6 858
3386376c
AT
859 if (hwdef->iommu_pad_base) {
860 /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
861 Software shouldn't use aliased addresses, neither should it crash
862 when does. Using empty_slot instead of aliasing can help with
863 debugging such accesses */
864 empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
865 }
866
6aa62ed6
MCA
867 sparc32_dma_init(hwdef->dma_base,
868 hwdef->esp_base, slavio_irq[18],
869 hwdef->le_base, slavio_irq[16]);
e6ca02a4 870
eee0b836 871 if (graphic_depth != 8 && graphic_depth != 24) {
af87bf29 872 error_report("Unsupported depth: %d", graphic_depth);
eee0b836
BS
873 exit (1);
874 }
9a62fb24
BB
875 num_vsimms = 0;
876 if (num_vsimms == 0) {
af87bf29
MCA
877 if (vga_interface_type == VGA_CG3) {
878 if (graphic_depth != 8) {
879 error_report("Unsupported depth: %d", graphic_depth);
880 exit(1);
881 }
882
883 if (!(graphic_width == 1024 && graphic_height == 768) &&
884 !(graphic_width == 1152 && graphic_height == 900)) {
885 error_report("Unsupported resolution: %d x %d", graphic_width,
886 graphic_height);
887 exit(1);
888 }
889
890 /* sbus irq 5 */
891 cg3_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
892 graphic_width, graphic_height, graphic_depth);
893 } else {
894 /* If no display specified, default to TCX */
895 if (graphic_depth != 8 && graphic_depth != 24) {
896 error_report("Unsupported depth: %d", graphic_depth);
897 exit(1);
898 }
899
900 if (!(graphic_width == 1024 && graphic_height == 768)) {
901 error_report("Unsupported resolution: %d x %d",
902 graphic_width, graphic_height);
903 exit(1);
904 }
905
55d7bfe2
MCA
906 tcx_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
907 graphic_width, graphic_height, graphic_depth);
af87bf29 908 }
9a62fb24
BB
909 }
910
911 for (i = num_vsimms; i < MAX_VSIMMS; i++) {
912 /* vsimm registers probed by OBP */
913 if (hwdef->vsimm[i].reg_base) {
914 empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
915 }
916 }
917
918 if (hwdef->sx_base) {
919 empty_slot_init(hwdef->sx_base, 0x2000);
920 }
dbe06e18 921
6de04973 922 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 1968, 8);
81732d19 923
c533e0b3 924 slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
81732d19 925
5cbdb3a3
SW
926 /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
927 Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
2cc75c32
LV
928 dev = qdev_create(NULL, TYPE_ESCC);
929 qdev_prop_set_uint32(dev, "disabled", !machine->enable_graphics);
930 qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK);
931 qdev_prop_set_uint32(dev, "it_shift", 1);
932 qdev_prop_set_chr(dev, "chrB", NULL);
933 qdev_prop_set_chr(dev, "chrA", NULL);
934 qdev_prop_set_uint32(dev, "chnBtype", escc_mouse);
935 qdev_prop_set_uint32(dev, "chnAtype", escc_kbd);
936 qdev_init_nofail(dev);
937 s = SYS_BUS_DEVICE(dev);
938 sysbus_connect_irq(s, 0, slavio_irq[14]);
939 sysbus_connect_irq(s, 1, slavio_irq[14]);
940 sysbus_mmio_map(s, 0, hwdef->ms_kb_base);
941
942 dev = qdev_create(NULL, TYPE_ESCC);
943 qdev_prop_set_uint32(dev, "disabled", 0);
944 qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK);
945 qdev_prop_set_uint32(dev, "it_shift", 1);
946 qdev_prop_set_chr(dev, "chrB", serial_hds[1]);
947 qdev_prop_set_chr(dev, "chrA", serial_hds[0]);
948 qdev_prop_set_uint32(dev, "chnBtype", escc_serial);
949 qdev_prop_set_uint32(dev, "chnAtype", escc_serial);
950 qdev_init_nofail(dev);
951
952 s = SYS_BUS_DEVICE(dev);
953 sysbus_connect_irq(s, 0, slavio_irq[15]);
954 sysbus_connect_irq(s, 1, slavio_irq[15]);
955 sysbus_mmio_map(s, 0, hwdef->serial_base);
741402f9 956
2582cfa0 957 if (hwdef->apc_base) {
ca43b97b 958 apc_init(hwdef->apc_base, qemu_allocate_irq(cpu_halt_signal, NULL, 0));
2582cfa0 959 }
2be17ebd 960
fe096129 961 if (hwdef->fd_base) {
e4bcb14c 962 /* there is zero or one floppy drive */
309e60bd 963 memset(fd, 0, sizeof(fd));
fd8014e1 964 fd[0] = drive_get(IF_FLOPPY, 0, 0);
c533e0b3 965 sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
2582cfa0 966 &fdc_tc);
acfbe712 967 } else {
ca43b97b 968 fdc_tc = qemu_allocate_irq(dummy_fdc_tc, NULL, 0);
e4bcb14c
TS
969 }
970
acfbe712
BS
971 slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
972 slavio_irq[30], fdc_tc);
973
fa28ec52
BS
974 if (hwdef->cs_base) {
975 sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
c533e0b3 976 slavio_irq[5]);
fa28ec52 977 }
b3ceef24 978
9a62fb24
BB
979 if (hwdef->dbri_base) {
980 /* ISDN chip with attached CS4215 audio codec */
981 /* prom space */
982 empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
983 /* reg space */
984 empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
985 }
986
987 if (hwdef->bpp_base) {
988 /* parallel port */
989 empty_slot_init(hwdef->bpp_base, 0x20);
990 }
991
3ef96221
MA
992 kernel_size = sun4m_load_kernel(machine->kernel_filename,
993 machine->initrd_filename,
994 machine->ram_size);
36cd9210 995
3ef96221
MA
996 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, machine->kernel_cmdline,
997 machine->boot_order, machine->ram_size, kernel_size,
998 graphic_width, graphic_height, graphic_depth,
999 hwdef->nvram_machine_id, "Sun4m");
7eb0c8e8 1000
fe096129 1001 if (hwdef->ecc_base)
c533e0b3 1002 ecc_init(hwdef->ecc_base, slavio_irq[28],
e42c20b4 1003 hwdef->ecc_version);
3cce6243 1004
66708822 1005 fw_cfg = fw_cfg_init_mem(CFG_ADDR, CFG_ADDR + 2);
5836d168 1006 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
70db9222 1007 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
905fdcb5
BS
1008 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1009 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
fbfcf955 1010 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
b96919e0
MCA
1011 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_WIDTH, graphic_width);
1012 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_HEIGHT, graphic_height);
513f789f
BS
1013 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1014 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
3ef96221 1015 if (machine->kernel_cmdline) {
513f789f 1016 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
6b63ef4d 1017 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
3ef96221
MA
1018 machine->kernel_cmdline);
1019 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
748a4ee3 1020 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
3ef96221 1021 strlen(machine->kernel_cmdline) + 1);
513f789f
BS
1022 } else {
1023 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
748a4ee3 1024 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f
BS
1025 }
1026 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1027 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
3ef96221 1028 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
513f789f 1029 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
36cd9210
BS
1030}
1031
905fdcb5 1032enum {
905fdcb5
BS
1033 ss5_id = 32,
1034 vger_id,
1035 lx_id,
1036 ss4_id,
1037 scls_id,
1038 sbook_id,
1039 ss10_id = 64,
1040 ss20_id,
1041 ss600mp_id,
905fdcb5
BS
1042};
1043
8137cde8 1044static const struct sun4m_hwdef sun4m_hwdefs[] = {
36cd9210
BS
1045 /* SS-5 */
1046 {
1047 .iommu_base = 0x10000000,
3386376c
AT
1048 .iommu_pad_base = 0x10004000,
1049 .iommu_pad_len = 0x0fffb000,
36cd9210
BS
1050 .tcx_base = 0x50000000,
1051 .cs_base = 0x6c000000,
384ccb5d 1052 .slavio_base = 0x70000000,
36cd9210
BS
1053 .ms_kb_base = 0x71000000,
1054 .serial_base = 0x71100000,
1055 .nvram_base = 0x71200000,
1056 .fd_base = 0x71400000,
1057 .counter_base = 0x71d00000,
1058 .intctl_base = 0x71e00000,
4c2485de 1059 .idreg_base = 0x78000000,
36cd9210
BS
1060 .dma_base = 0x78400000,
1061 .esp_base = 0x78800000,
1062 .le_base = 0x78c00000,
127fc407 1063 .apc_base = 0x6a000000,
c5de386a 1064 .afx_base = 0x6e000000,
0019ad53
BS
1065 .aux1_base = 0x71900000,
1066 .aux2_base = 0x71910000,
905fdcb5
BS
1067 .nvram_machine_id = 0x80,
1068 .machine_id = ss5_id,
cf3102ac 1069 .iommu_version = 0x05000000,
3ebf5aaf 1070 .max_mem = 0x10000000,
e0353fe2
BS
1071 },
1072 /* SS-10 */
e0353fe2 1073 {
5dcb6b91
BS
1074 .iommu_base = 0xfe0000000ULL,
1075 .tcx_base = 0xe20000000ULL,
5dcb6b91
BS
1076 .slavio_base = 0xff0000000ULL,
1077 .ms_kb_base = 0xff1000000ULL,
1078 .serial_base = 0xff1100000ULL,
1079 .nvram_base = 0xff1200000ULL,
1080 .fd_base = 0xff1700000ULL,
1081 .counter_base = 0xff1300000ULL,
1082 .intctl_base = 0xff1400000ULL,
4c2485de 1083 .idreg_base = 0xef0000000ULL,
5dcb6b91
BS
1084 .dma_base = 0xef0400000ULL,
1085 .esp_base = 0xef0800000ULL,
1086 .le_base = 0xef0c00000ULL,
0019ad53 1087 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1088 .aux1_base = 0xff1800000ULL,
1089 .aux2_base = 0xff1a01000ULL,
7eb0c8e8
BS
1090 .ecc_base = 0xf00000000ULL,
1091 .ecc_version = 0x10000000, // version 0, implementation 1
905fdcb5
BS
1092 .nvram_machine_id = 0x72,
1093 .machine_id = ss10_id,
7fbfb139 1094 .iommu_version = 0x03000000,
6ef05b95 1095 .max_mem = 0xf00000000ULL,
36cd9210 1096 },
6a3b9cc9
BS
1097 /* SS-600MP */
1098 {
1099 .iommu_base = 0xfe0000000ULL,
1100 .tcx_base = 0xe20000000ULL,
6a3b9cc9
BS
1101 .slavio_base = 0xff0000000ULL,
1102 .ms_kb_base = 0xff1000000ULL,
1103 .serial_base = 0xff1100000ULL,
1104 .nvram_base = 0xff1200000ULL,
6a3b9cc9
BS
1105 .counter_base = 0xff1300000ULL,
1106 .intctl_base = 0xff1400000ULL,
1107 .dma_base = 0xef0081000ULL,
1108 .esp_base = 0xef0080000ULL,
1109 .le_base = 0xef0060000ULL,
0019ad53 1110 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1111 .aux1_base = 0xff1800000ULL,
1112 .aux2_base = 0xff1a01000ULL, // XXX should not exist
7eb0c8e8
BS
1113 .ecc_base = 0xf00000000ULL,
1114 .ecc_version = 0x00000000, // version 0, implementation 0
905fdcb5
BS
1115 .nvram_machine_id = 0x71,
1116 .machine_id = ss600mp_id,
7fbfb139 1117 .iommu_version = 0x01000000,
6ef05b95 1118 .max_mem = 0xf00000000ULL,
6a3b9cc9 1119 },
ae40972f
BS
1120 /* SS-20 */
1121 {
1122 .iommu_base = 0xfe0000000ULL,
1123 .tcx_base = 0xe20000000ULL,
ae40972f
BS
1124 .slavio_base = 0xff0000000ULL,
1125 .ms_kb_base = 0xff1000000ULL,
1126 .serial_base = 0xff1100000ULL,
1127 .nvram_base = 0xff1200000ULL,
1128 .fd_base = 0xff1700000ULL,
1129 .counter_base = 0xff1300000ULL,
1130 .intctl_base = 0xff1400000ULL,
4c2485de 1131 .idreg_base = 0xef0000000ULL,
ae40972f
BS
1132 .dma_base = 0xef0400000ULL,
1133 .esp_base = 0xef0800000ULL,
1134 .le_base = 0xef0c00000ULL,
9a62fb24 1135 .bpp_base = 0xef4800000ULL,
0019ad53 1136 .apc_base = 0xefa000000ULL, // XXX should not exist
577d8dd4
BS
1137 .aux1_base = 0xff1800000ULL,
1138 .aux2_base = 0xff1a01000ULL,
9a62fb24
BB
1139 .dbri_base = 0xee0000000ULL,
1140 .sx_base = 0xf80000000ULL,
1141 .vsimm = {
1142 {
1143 .reg_base = 0x9c000000ULL,
1144 .vram_base = 0xfc000000ULL
1145 }, {
1146 .reg_base = 0x90000000ULL,
1147 .vram_base = 0xf0000000ULL
1148 }, {
1149 .reg_base = 0x94000000ULL
1150 }, {
1151 .reg_base = 0x98000000ULL
1152 }
1153 },
ae40972f
BS
1154 .ecc_base = 0xf00000000ULL,
1155 .ecc_version = 0x20000000, // version 0, implementation 2
905fdcb5
BS
1156 .nvram_machine_id = 0x72,
1157 .machine_id = ss20_id,
ae40972f 1158 .iommu_version = 0x13000000,
6ef05b95 1159 .max_mem = 0xf00000000ULL,
ae40972f 1160 },
a526a31c
BS
1161 /* Voyager */
1162 {
1163 .iommu_base = 0x10000000,
1164 .tcx_base = 0x50000000,
a526a31c
BS
1165 .slavio_base = 0x70000000,
1166 .ms_kb_base = 0x71000000,
1167 .serial_base = 0x71100000,
1168 .nvram_base = 0x71200000,
1169 .fd_base = 0x71400000,
1170 .counter_base = 0x71d00000,
1171 .intctl_base = 0x71e00000,
1172 .idreg_base = 0x78000000,
1173 .dma_base = 0x78400000,
1174 .esp_base = 0x78800000,
1175 .le_base = 0x78c00000,
1176 .apc_base = 0x71300000, // pmc
1177 .aux1_base = 0x71900000,
1178 .aux2_base = 0x71910000,
905fdcb5
BS
1179 .nvram_machine_id = 0x80,
1180 .machine_id = vger_id,
a526a31c 1181 .iommu_version = 0x05000000,
a526a31c 1182 .max_mem = 0x10000000,
a526a31c
BS
1183 },
1184 /* LX */
1185 {
1186 .iommu_base = 0x10000000,
3386376c
AT
1187 .iommu_pad_base = 0x10004000,
1188 .iommu_pad_len = 0x0fffb000,
a526a31c 1189 .tcx_base = 0x50000000,
a526a31c
BS
1190 .slavio_base = 0x70000000,
1191 .ms_kb_base = 0x71000000,
1192 .serial_base = 0x71100000,
1193 .nvram_base = 0x71200000,
1194 .fd_base = 0x71400000,
1195 .counter_base = 0x71d00000,
1196 .intctl_base = 0x71e00000,
1197 .idreg_base = 0x78000000,
1198 .dma_base = 0x78400000,
1199 .esp_base = 0x78800000,
1200 .le_base = 0x78c00000,
a526a31c
BS
1201 .aux1_base = 0x71900000,
1202 .aux2_base = 0x71910000,
905fdcb5
BS
1203 .nvram_machine_id = 0x80,
1204 .machine_id = lx_id,
a526a31c 1205 .iommu_version = 0x04000000,
a526a31c 1206 .max_mem = 0x10000000,
a526a31c
BS
1207 },
1208 /* SS-4 */
1209 {
1210 .iommu_base = 0x10000000,
1211 .tcx_base = 0x50000000,
1212 .cs_base = 0x6c000000,
1213 .slavio_base = 0x70000000,
1214 .ms_kb_base = 0x71000000,
1215 .serial_base = 0x71100000,
1216 .nvram_base = 0x71200000,
1217 .fd_base = 0x71400000,
1218 .counter_base = 0x71d00000,
1219 .intctl_base = 0x71e00000,
1220 .idreg_base = 0x78000000,
1221 .dma_base = 0x78400000,
1222 .esp_base = 0x78800000,
1223 .le_base = 0x78c00000,
1224 .apc_base = 0x6a000000,
1225 .aux1_base = 0x71900000,
1226 .aux2_base = 0x71910000,
905fdcb5
BS
1227 .nvram_machine_id = 0x80,
1228 .machine_id = ss4_id,
a526a31c 1229 .iommu_version = 0x05000000,
a526a31c 1230 .max_mem = 0x10000000,
a526a31c
BS
1231 },
1232 /* SPARCClassic */
1233 {
1234 .iommu_base = 0x10000000,
1235 .tcx_base = 0x50000000,
a526a31c
BS
1236 .slavio_base = 0x70000000,
1237 .ms_kb_base = 0x71000000,
1238 .serial_base = 0x71100000,
1239 .nvram_base = 0x71200000,
1240 .fd_base = 0x71400000,
1241 .counter_base = 0x71d00000,
1242 .intctl_base = 0x71e00000,
1243 .idreg_base = 0x78000000,
1244 .dma_base = 0x78400000,
1245 .esp_base = 0x78800000,
1246 .le_base = 0x78c00000,
1247 .apc_base = 0x6a000000,
1248 .aux1_base = 0x71900000,
1249 .aux2_base = 0x71910000,
905fdcb5
BS
1250 .nvram_machine_id = 0x80,
1251 .machine_id = scls_id,
a526a31c 1252 .iommu_version = 0x05000000,
a526a31c 1253 .max_mem = 0x10000000,
a526a31c
BS
1254 },
1255 /* SPARCbook */
1256 {
1257 .iommu_base = 0x10000000,
1258 .tcx_base = 0x50000000, // XXX
a526a31c
BS
1259 .slavio_base = 0x70000000,
1260 .ms_kb_base = 0x71000000,
1261 .serial_base = 0x71100000,
1262 .nvram_base = 0x71200000,
1263 .fd_base = 0x71400000,
1264 .counter_base = 0x71d00000,
1265 .intctl_base = 0x71e00000,
1266 .idreg_base = 0x78000000,
1267 .dma_base = 0x78400000,
1268 .esp_base = 0x78800000,
1269 .le_base = 0x78c00000,
1270 .apc_base = 0x6a000000,
1271 .aux1_base = 0x71900000,
1272 .aux2_base = 0x71910000,
905fdcb5
BS
1273 .nvram_machine_id = 0x80,
1274 .machine_id = sbook_id,
a526a31c 1275 .iommu_version = 0x05000000,
a526a31c 1276 .max_mem = 0x10000000,
a526a31c 1277 },
36cd9210
BS
1278};
1279
36cd9210 1280/* SPARCstation 5 hardware initialisation */
3ef96221 1281static void ss5_init(MachineState *machine)
36cd9210 1282{
3ef96221 1283 sun4m_hw_init(&sun4m_hwdefs[0], machine);
420557e8 1284}
c0e564d5 1285
e0353fe2 1286/* SPARCstation 10 hardware initialisation */
3ef96221 1287static void ss10_init(MachineState *machine)
e0353fe2 1288{
3ef96221 1289 sun4m_hw_init(&sun4m_hwdefs[1], machine);
e0353fe2
BS
1290}
1291
6a3b9cc9 1292/* SPARCserver 600MP hardware initialisation */
3ef96221 1293static void ss600mp_init(MachineState *machine)
6a3b9cc9 1294{
3ef96221 1295 sun4m_hw_init(&sun4m_hwdefs[2], machine);
6a3b9cc9
BS
1296}
1297
ae40972f 1298/* SPARCstation 20 hardware initialisation */
3ef96221 1299static void ss20_init(MachineState *machine)
ae40972f 1300{
3ef96221 1301 sun4m_hw_init(&sun4m_hwdefs[3], machine);
ee76f82e
BS
1302}
1303
a526a31c 1304/* SPARCstation Voyager hardware initialisation */
3ef96221 1305static void vger_init(MachineState *machine)
a526a31c 1306{
3ef96221 1307 sun4m_hw_init(&sun4m_hwdefs[4], machine);
a526a31c
BS
1308}
1309
1310/* SPARCstation LX hardware initialisation */
3ef96221 1311static void ss_lx_init(MachineState *machine)
a526a31c 1312{
3ef96221 1313 sun4m_hw_init(&sun4m_hwdefs[5], machine);
a526a31c
BS
1314}
1315
1316/* SPARCstation 4 hardware initialisation */
3ef96221 1317static void ss4_init(MachineState *machine)
a526a31c 1318{
3ef96221 1319 sun4m_hw_init(&sun4m_hwdefs[6], machine);
a526a31c
BS
1320}
1321
1322/* SPARCClassic hardware initialisation */
3ef96221 1323static void scls_init(MachineState *machine)
a526a31c 1324{
3ef96221 1325 sun4m_hw_init(&sun4m_hwdefs[7], machine);
a526a31c
BS
1326}
1327
1328/* SPARCbook hardware initialisation */
3ef96221 1329static void sbook_init(MachineState *machine)
a526a31c 1330{
3ef96221 1331 sun4m_hw_init(&sun4m_hwdefs[8], machine);
a526a31c
BS
1332}
1333
8a661aea 1334static void ss5_class_init(ObjectClass *oc, void *data)
e264d29d 1335{
8a661aea
AF
1336 MachineClass *mc = MACHINE_CLASS(oc);
1337
e264d29d
EH
1338 mc->desc = "Sun4m platform, SPARCstation 5";
1339 mc->init = ss5_init;
1340 mc->block_default_type = IF_SCSI;
1341 mc->is_default = 1;
1342 mc->default_boot_order = "c";
49cbd887 1343 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
e264d29d 1344}
e0353fe2 1345
8a661aea
AF
1346static const TypeInfo ss5_type = {
1347 .name = MACHINE_TYPE_NAME("SS-5"),
1348 .parent = TYPE_MACHINE,
1349 .class_init = ss5_class_init,
1350};
6a3b9cc9 1351
8a661aea 1352static void ss10_class_init(ObjectClass *oc, void *data)
e264d29d 1353{
8a661aea
AF
1354 MachineClass *mc = MACHINE_CLASS(oc);
1355
e264d29d
EH
1356 mc->desc = "Sun4m platform, SPARCstation 10";
1357 mc->init = ss10_init;
1358 mc->block_default_type = IF_SCSI;
1359 mc->max_cpus = 4;
1360 mc->default_boot_order = "c";
49cbd887 1361 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
e264d29d 1362}
ae40972f 1363
8a661aea
AF
1364static const TypeInfo ss10_type = {
1365 .name = MACHINE_TYPE_NAME("SS-10"),
1366 .parent = TYPE_MACHINE,
1367 .class_init = ss10_class_init,
1368};
ae40972f 1369
8a661aea 1370static void ss600mp_class_init(ObjectClass *oc, void *data)
e264d29d 1371{
8a661aea
AF
1372 MachineClass *mc = MACHINE_CLASS(oc);
1373
e264d29d
EH
1374 mc->desc = "Sun4m platform, SPARCserver 600MP";
1375 mc->init = ss600mp_init;
1376 mc->block_default_type = IF_SCSI;
1377 mc->max_cpus = 4;
1378 mc->default_boot_order = "c";
49cbd887 1379 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
e264d29d 1380}
a526a31c 1381
8a661aea
AF
1382static const TypeInfo ss600mp_type = {
1383 .name = MACHINE_TYPE_NAME("SS-600MP"),
1384 .parent = TYPE_MACHINE,
1385 .class_init = ss600mp_class_init,
1386};
a526a31c 1387
8a661aea 1388static void ss20_class_init(ObjectClass *oc, void *data)
e264d29d 1389{
8a661aea
AF
1390 MachineClass *mc = MACHINE_CLASS(oc);
1391
e264d29d
EH
1392 mc->desc = "Sun4m platform, SPARCstation 20";
1393 mc->init = ss20_init;
1394 mc->block_default_type = IF_SCSI;
1395 mc->max_cpus = 4;
1396 mc->default_boot_order = "c";
49cbd887 1397 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
e264d29d 1398}
a526a31c 1399
8a661aea
AF
1400static const TypeInfo ss20_type = {
1401 .name = MACHINE_TYPE_NAME("SS-20"),
1402 .parent = TYPE_MACHINE,
1403 .class_init = ss20_class_init,
1404};
a526a31c 1405
8a661aea 1406static void voyager_class_init(ObjectClass *oc, void *data)
e264d29d 1407{
8a661aea
AF
1408 MachineClass *mc = MACHINE_CLASS(oc);
1409
e264d29d
EH
1410 mc->desc = "Sun4m platform, SPARCstation Voyager";
1411 mc->init = vger_init;
1412 mc->block_default_type = IF_SCSI;
1413 mc->default_boot_order = "c";
49cbd887 1414 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
e264d29d
EH
1415}
1416
8a661aea
AF
1417static const TypeInfo voyager_type = {
1418 .name = MACHINE_TYPE_NAME("Voyager"),
1419 .parent = TYPE_MACHINE,
1420 .class_init = voyager_class_init,
1421};
e264d29d 1422
8a661aea 1423static void ss_lx_class_init(ObjectClass *oc, void *data)
e264d29d 1424{
8a661aea
AF
1425 MachineClass *mc = MACHINE_CLASS(oc);
1426
e264d29d
EH
1427 mc->desc = "Sun4m platform, SPARCstation LX";
1428 mc->init = ss_lx_init;
1429 mc->block_default_type = IF_SCSI;
1430 mc->default_boot_order = "c";
49cbd887 1431 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
e264d29d
EH
1432}
1433
8a661aea
AF
1434static const TypeInfo ss_lx_type = {
1435 .name = MACHINE_TYPE_NAME("LX"),
1436 .parent = TYPE_MACHINE,
1437 .class_init = ss_lx_class_init,
1438};
e264d29d 1439
8a661aea 1440static void ss4_class_init(ObjectClass *oc, void *data)
e264d29d 1441{
8a661aea
AF
1442 MachineClass *mc = MACHINE_CLASS(oc);
1443
e264d29d
EH
1444 mc->desc = "Sun4m platform, SPARCstation 4";
1445 mc->init = ss4_init;
1446 mc->block_default_type = IF_SCSI;
1447 mc->default_boot_order = "c";
49cbd887 1448 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
e264d29d
EH
1449}
1450
8a661aea
AF
1451static const TypeInfo ss4_type = {
1452 .name = MACHINE_TYPE_NAME("SS-4"),
1453 .parent = TYPE_MACHINE,
1454 .class_init = ss4_class_init,
1455};
e264d29d 1456
8a661aea 1457static void scls_class_init(ObjectClass *oc, void *data)
e264d29d 1458{
8a661aea
AF
1459 MachineClass *mc = MACHINE_CLASS(oc);
1460
e264d29d
EH
1461 mc->desc = "Sun4m platform, SPARCClassic";
1462 mc->init = scls_init;
1463 mc->block_default_type = IF_SCSI;
1464 mc->default_boot_order = "c";
49cbd887 1465 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
e264d29d
EH
1466}
1467
8a661aea
AF
1468static const TypeInfo scls_type = {
1469 .name = MACHINE_TYPE_NAME("SPARCClassic"),
1470 .parent = TYPE_MACHINE,
1471 .class_init = scls_class_init,
1472};
e264d29d 1473
8a661aea 1474static void sbook_class_init(ObjectClass *oc, void *data)
e264d29d 1475{
8a661aea
AF
1476 MachineClass *mc = MACHINE_CLASS(oc);
1477
e264d29d
EH
1478 mc->desc = "Sun4m platform, SPARCbook";
1479 mc->init = sbook_init;
1480 mc->block_default_type = IF_SCSI;
1481 mc->default_boot_order = "c";
49cbd887 1482 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
e264d29d
EH
1483}
1484
8a661aea
AF
1485static const TypeInfo sbook_type = {
1486 .name = MACHINE_TYPE_NAME("SPARCbook"),
1487 .parent = TYPE_MACHINE,
1488 .class_init = sbook_class_init,
1489};
a526a31c 1490
83f7d43a
AF
1491static void sun4m_register_types(void)
1492{
1493 type_register_static(&idreg_info);
1494 type_register_static(&afx_info);
1495 type_register_static(&prom_info);
1496 type_register_static(&ram_info);
83f7d43a 1497
8a661aea
AF
1498 type_register_static(&ss5_type);
1499 type_register_static(&ss10_type);
1500 type_register_static(&ss600mp_type);
1501 type_register_static(&ss20_type);
1502 type_register_static(&voyager_type);
1503 type_register_static(&ss_lx_type);
1504 type_register_static(&ss4_type);
1505 type_register_static(&scls_type);
1506 type_register_static(&sbook_type);
1507}
1508
83f7d43a 1509type_init(sun4m_register_types)