]> git.proxmox.com Git - mirror_qemu.git/blame - hw/sun4m.c
Remove unncessary includes
[mirror_qemu.git] / hw / sun4m.c
CommitLineData
420557e8 1/*
ee76f82e 2 * QEMU Sun4m & Sun4d & Sun4c System Emulator
5fafdf24 3 *
b81b3b10 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
9d07d757 24#include "sysbus.h"
87ecb68b
PB
25#include "qemu-timer.h"
26#include "sun4m.h"
27#include "nvram.h"
28#include "sparc32_dma.h"
29#include "fdc.h"
30#include "sysemu.h"
31#include "net.h"
32#include "boards.h"
d2c63fc1 33#include "firmware_abi.h"
1cd3af54 34#include "esp.h"
22548760
BS
35#include "pc.h"
36#include "isa.h"
3cce6243 37#include "fw_cfg.h"
b4ed08e0 38#include "escc.h"
676d9b9b 39#include "empty_slot.h"
4b48bf05 40#include "qdev-addr.h"
ca20cf32
BS
41#include "loader.h"
42#include "elf.h"
2446333c 43#include "blockdev.h"
d2c63fc1 44
b3a23197 45//#define DEBUG_IRQ
420557e8 46
36cd9210
BS
47/*
48 * Sun4m architecture was used in the following machines:
49 *
50 * SPARCserver 6xxMP/xx
77f193da
BS
51 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
52 * SPARCclassic X (4/10)
36cd9210
BS
53 * SPARCstation LX/ZX (4/30)
54 * SPARCstation Voyager
55 * SPARCstation 10/xx, SPARCserver 10/xx
56 * SPARCstation 5, SPARCserver 5
57 * SPARCstation 20/xx, SPARCserver 20
58 * SPARCstation 4
59 *
7d85892b
BS
60 * Sun4d architecture was used in the following machines:
61 *
62 * SPARCcenter 2000
63 * SPARCserver 1000
64 *
ee76f82e
BS
65 * Sun4c architecture was used in the following machines:
66 * SPARCstation 1/1+, SPARCserver 1/1+
67 * SPARCstation SLC
68 * SPARCstation IPC
69 * SPARCstation ELC
70 * SPARCstation IPX
71 *
36cd9210
BS
72 * See for example: http://www.sunhelp.org/faq/sunref1.html
73 */
74
b3a23197 75#ifdef DEBUG_IRQ
001faf32
BS
76#define DPRINTF(fmt, ...) \
77 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
b3a23197 78#else
001faf32 79#define DPRINTF(fmt, ...)
b3a23197
BS
80#endif
81
420557e8 82#define KERNEL_LOAD_ADDR 0x00004000
b6f479d3 83#define CMDLINE_ADDR 0x007ff000
713c45fa 84#define INITRD_LOAD_ADDR 0x00800000
a7227727 85#define PROM_SIZE_MAX (1024 * 1024)
40ce0a9a 86#define PROM_VADDR 0xffd00000
f930d07e 87#define PROM_FILENAME "openbios-sparc32"
3cce6243 88#define CFG_ADDR 0xd00000510ULL
fbfcf955 89#define FW_CFG_SUN4M_DEPTH (FW_CFG_ARCH_LOCAL + 0x00)
b8174937 90
ba3c64fb 91#define MAX_CPUS 16
b3a23197 92#define MAX_PILS 16
9a62fb24 93#define MAX_VSIMMS 4
420557e8 94
b4ed08e0
BS
95#define ESCC_CLOCK 4915200
96
8137cde8 97struct sun4m_hwdef {
3386376c 98 target_phys_addr_t iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
c227f099
AL
99 target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
100 target_phys_addr_t serial_base, fd_base;
c5de386a 101 target_phys_addr_t afx_base, idreg_base, dma_base, esp_base, le_base;
c227f099 102 target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
9a62fb24
BB
103 target_phys_addr_t bpp_base, dbri_base, sx_base;
104 struct {
105 target_phys_addr_t reg_base, vram_base;
106 } vsimm[MAX_VSIMMS];
c227f099 107 target_phys_addr_t ecc_base;
7eb0c8e8 108 uint32_t ecc_version;
905fdcb5
BS
109 uint8_t nvram_machine_id;
110 uint16_t machine_id;
7fbfb139 111 uint32_t iommu_version;
3ebf5aaf
BS
112 uint64_t max_mem;
113 const char * const default_cpu_model;
36cd9210
BS
114};
115
7d85892b
BS
116#define MAX_IOUNITS 5
117
118struct sun4d_hwdef {
c227f099
AL
119 target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
120 target_phys_addr_t counter_base, nvram_base, ms_kb_base;
121 target_phys_addr_t serial_base;
122 target_phys_addr_t espdma_base, esp_base;
123 target_phys_addr_t ledma_base, le_base;
124 target_phys_addr_t tcx_base;
125 target_phys_addr_t sbi_base;
905fdcb5
BS
126 uint8_t nvram_machine_id;
127 uint16_t machine_id;
7d85892b
BS
128 uint32_t iounit_version;
129 uint64_t max_mem;
130 const char * const default_cpu_model;
131};
132
8137cde8 133struct sun4c_hwdef {
c227f099
AL
134 target_phys_addr_t iommu_base, slavio_base;
135 target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
136 target_phys_addr_t serial_base, fd_base;
137 target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
138 target_phys_addr_t tcx_base, aux1_base;
8137cde8
BS
139 uint8_t nvram_machine_id;
140 uint16_t machine_id;
141 uint32_t iommu_version;
8137cde8
BS
142 uint64_t max_mem;
143 const char * const default_cpu_model;
144};
145
6f7e9aec
FB
146int DMA_get_channel_mode (int nchan)
147{
148 return 0;
149}
150int DMA_read_memory (int nchan, void *buf, int pos, int size)
151{
152 return 0;
153}
154int DMA_write_memory (int nchan, void *buf, int pos, int size)
155{
156 return 0;
157}
158void DMA_hold_DREQ (int nchan) {}
159void DMA_release_DREQ (int nchan) {}
160void DMA_schedule(int nchan) {}
4556bd8b
BS
161
162void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
163{
164}
165
6f7e9aec
FB
166void DMA_register_channel (int nchan,
167 DMA_transfer_handler transfer_handler,
168 void *opaque)
169{
170}
171
513f789f 172static int fw_cfg_boot_set(void *opaque, const char *boot_device)
81864572 173{
513f789f 174 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
175 return 0;
176}
177
43a34704
BS
178static void nvram_init(M48t59State *nvram, uint8_t *macaddr,
179 const char *cmdline, const char *boot_devices,
180 ram_addr_t RAM_size, uint32_t kernel_size,
f930d07e 181 int width, int height, int depth,
905fdcb5 182 int nvram_machine_id, const char *arch)
e80cfcfc 183{
d2c63fc1 184 unsigned int i;
66508601 185 uint32_t start, end;
d2c63fc1 186 uint8_t image[0x1ff0];
d2c63fc1
BS
187 struct OpenBIOS_nvpart_v1 *part_header;
188
189 memset(image, '\0', sizeof(image));
e80cfcfc 190
513f789f 191 start = 0;
b6f479d3 192
66508601
BS
193 // OpenBIOS nvram variables
194 // Variable partition
d2c63fc1
BS
195 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
196 part_header->signature = OPENBIOS_PART_SYSTEM;
363a37d5 197 pstrcpy(part_header->name, sizeof(part_header->name), "system");
66508601 198
d2c63fc1 199 end = start + sizeof(struct OpenBIOS_nvpart_v1);
66508601 200 for (i = 0; i < nb_prom_envs; i++)
d2c63fc1
BS
201 end = OpenBIOS_set_var(image, end, prom_envs[i]);
202
203 // End marker
204 image[end++] = '\0';
66508601 205
66508601 206 end = start + ((end - start + 15) & ~15);
d2c63fc1 207 OpenBIOS_finish_partition(part_header, end - start);
66508601
BS
208
209 // free partition
210 start = end;
d2c63fc1
BS
211 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
212 part_header->signature = OPENBIOS_PART_FREE;
363a37d5 213 pstrcpy(part_header->name, sizeof(part_header->name), "free");
66508601
BS
214
215 end = 0x1fd0;
d2c63fc1
BS
216 OpenBIOS_finish_partition(part_header, end - start);
217
905fdcb5
BS
218 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
219 nvram_machine_id);
d2c63fc1
BS
220
221 for (i = 0; i < sizeof(image); i++)
222 m48t59_write(nvram, i, image[i]);
e80cfcfc
FB
223}
224
d453c2c3 225static DeviceState *slavio_intctl;
e80cfcfc 226
376253ec 227void pic_info(Monitor *mon)
e80cfcfc 228{
7d85892b 229 if (slavio_intctl)
376253ec 230 slavio_pic_info(mon, slavio_intctl);
e80cfcfc
FB
231}
232
376253ec 233void irq_info(Monitor *mon)
e80cfcfc 234{
7d85892b 235 if (slavio_intctl)
376253ec 236 slavio_irq_info(mon, slavio_intctl);
e80cfcfc
FB
237}
238
327ac2e7
BS
239void cpu_check_irqs(CPUState *env)
240{
241 if (env->pil_in && (env->interrupt_index == 0 ||
242 (env->interrupt_index & ~15) == TT_EXTINT)) {
243 unsigned int i;
244
245 for (i = 15; i > 0; i--) {
246 if (env->pil_in & (1 << i)) {
247 int old_interrupt = env->interrupt_index;
248
249 env->interrupt_index = TT_EXTINT | i;
f32d7ec5
BS
250 if (old_interrupt != env->interrupt_index) {
251 DPRINTF("Set CPU IRQ %d\n", i);
327ac2e7 252 cpu_interrupt(env, CPU_INTERRUPT_HARD);
f32d7ec5 253 }
327ac2e7
BS
254 break;
255 }
256 }
257 } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
f32d7ec5 258 DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
327ac2e7
BS
259 env->interrupt_index = 0;
260 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
261 }
262}
263
b3a23197
BS
264static void cpu_set_irq(void *opaque, int irq, int level)
265{
266 CPUState *env = opaque;
267
268 if (level) {
269 DPRINTF("Raise CPU IRQ %d\n", irq);
b3a23197 270 env->halted = 0;
327ac2e7
BS
271 env->pil_in |= 1 << irq;
272 cpu_check_irqs(env);
b3a23197
BS
273 } else {
274 DPRINTF("Lower CPU IRQ %d\n", irq);
327ac2e7
BS
275 env->pil_in &= ~(1 << irq);
276 cpu_check_irqs(env);
b3a23197
BS
277 }
278}
279
280static void dummy_cpu_set_irq(void *opaque, int irq, int level)
281{
282}
283
c68ea704
FB
284static void main_cpu_reset(void *opaque)
285{
286 CPUState *env = opaque;
3d29fbef
BS
287
288 cpu_reset(env);
289 env->halted = 0;
290}
291
292static void secondary_cpu_reset(void *opaque)
293{
294 CPUState *env = opaque;
295
c68ea704 296 cpu_reset(env);
3d29fbef 297 env->halted = 1;
c68ea704
FB
298}
299
6d0c293d
BS
300static void cpu_halt_signal(void *opaque, int irq, int level)
301{
302 if (level && cpu_single_env)
303 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
304}
305
409dbce5
AJ
306static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
307{
308 return addr - 0xf0000000ULL;
309}
310
3ebf5aaf 311static unsigned long sun4m_load_kernel(const char *kernel_filename,
293f78bc 312 const char *initrd_filename,
c227f099 313 ram_addr_t RAM_size)
3ebf5aaf
BS
314{
315 int linux_boot;
316 unsigned int i;
317 long initrd_size, kernel_size;
3c178e72 318 uint8_t *ptr;
3ebf5aaf
BS
319
320 linux_boot = (kernel_filename != NULL);
321
322 kernel_size = 0;
323 if (linux_boot) {
ca20cf32
BS
324 int bswap_needed;
325
326#ifdef BSWAP_NEEDED
327 bswap_needed = 1;
328#else
329 bswap_needed = 0;
330#endif
409dbce5
AJ
331 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
332 NULL, NULL, NULL, 1, ELF_MACHINE, 0);
3ebf5aaf 333 if (kernel_size < 0)
293f78bc 334 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
335 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
336 TARGET_PAGE_SIZE);
3ebf5aaf 337 if (kernel_size < 0)
293f78bc
BS
338 kernel_size = load_image_targphys(kernel_filename,
339 KERNEL_LOAD_ADDR,
340 RAM_size - KERNEL_LOAD_ADDR);
3ebf5aaf
BS
341 if (kernel_size < 0) {
342 fprintf(stderr, "qemu: could not load kernel '%s'\n",
343 kernel_filename);
344 exit(1);
345 }
346
347 /* load initrd */
348 initrd_size = 0;
349 if (initrd_filename) {
293f78bc
BS
350 initrd_size = load_image_targphys(initrd_filename,
351 INITRD_LOAD_ADDR,
352 RAM_size - INITRD_LOAD_ADDR);
3ebf5aaf
BS
353 if (initrd_size < 0) {
354 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
355 initrd_filename);
356 exit(1);
357 }
358 }
359 if (initrd_size > 0) {
360 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
3c178e72
GH
361 ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
362 if (ldl_p(ptr) == 0x48647253) { // HdrS
363 stl_p(ptr + 16, INITRD_LOAD_ADDR);
364 stl_p(ptr + 20, initrd_size);
3ebf5aaf
BS
365 break;
366 }
367 }
368 }
369 }
370 return kernel_size;
371}
372
c227f099 373static void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
4b48bf05
BS
374{
375 DeviceState *dev;
376 SysBusDevice *s;
377
378 dev = qdev_create(NULL, "iommu");
379 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 380 qdev_init_nofail(dev);
4b48bf05
BS
381 s = sysbus_from_qdev(dev);
382 sysbus_connect_irq(s, 0, irq);
383 sysbus_mmio_map(s, 0, addr);
384
385 return s;
386}
387
c227f099 388static void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
74ff8d90
BS
389 void *iommu, qemu_irq *dev_irq)
390{
391 DeviceState *dev;
392 SysBusDevice *s;
393
394 dev = qdev_create(NULL, "sparc32_dma");
395 qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
e23a1b33 396 qdev_init_nofail(dev);
74ff8d90
BS
397 s = sysbus_from_qdev(dev);
398 sysbus_connect_irq(s, 0, parent_irq);
399 *dev_irq = qdev_get_gpio_in(dev, 0);
400 sysbus_mmio_map(s, 0, daddr);
401
402 return s;
403}
404
c227f099 405static void lance_init(NICInfo *nd, target_phys_addr_t leaddr,
74ff8d90 406 void *dma_opaque, qemu_irq irq)
9d07d757
PB
407{
408 DeviceState *dev;
409 SysBusDevice *s;
74ff8d90 410 qemu_irq reset;
9d07d757
PB
411
412 qemu_check_nic_model(&nd_table[0], "lance");
413
414 dev = qdev_create(NULL, "lance");
76224833 415 qdev_set_nic_properties(dev, nd);
daa65491 416 qdev_prop_set_ptr(dev, "dma", dma_opaque);
e23a1b33 417 qdev_init_nofail(dev);
9d07d757
PB
418 s = sysbus_from_qdev(dev);
419 sysbus_mmio_map(s, 0, leaddr);
420 sysbus_connect_irq(s, 0, irq);
74ff8d90
BS
421 reset = qdev_get_gpio_in(dev, 0);
422 qdev_connect_gpio_out(dma_opaque, 0, reset);
9d07d757
PB
423}
424
c227f099
AL
425static DeviceState *slavio_intctl_init(target_phys_addr_t addr,
426 target_phys_addr_t addrg,
462eda24 427 qemu_irq **parent_irq)
4b48bf05
BS
428{
429 DeviceState *dev;
430 SysBusDevice *s;
431 unsigned int i, j;
432
433 dev = qdev_create(NULL, "slavio_intctl");
e23a1b33 434 qdev_init_nofail(dev);
4b48bf05
BS
435
436 s = sysbus_from_qdev(dev);
437
438 for (i = 0; i < MAX_CPUS; i++) {
439 for (j = 0; j < MAX_PILS; j++) {
440 sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
441 }
442 }
443 sysbus_mmio_map(s, 0, addrg);
444 for (i = 0; i < MAX_CPUS; i++) {
445 sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
446 }
447
448 return dev;
449}
450
451#define SYS_TIMER_OFFSET 0x10000ULL
452#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)
453
c227f099 454static void slavio_timer_init_all(target_phys_addr_t addr, qemu_irq master_irq,
4b48bf05
BS
455 qemu_irq *cpu_irqs, unsigned int num_cpus)
456{
457 DeviceState *dev;
458 SysBusDevice *s;
459 unsigned int i;
460
461 dev = qdev_create(NULL, "slavio_timer");
462 qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
e23a1b33 463 qdev_init_nofail(dev);
4b48bf05
BS
464 s = sysbus_from_qdev(dev);
465 sysbus_connect_irq(s, 0, master_irq);
466 sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);
467
468 for (i = 0; i < MAX_CPUS; i++) {
c227f099 469 sysbus_mmio_map(s, i + 1, addr + (target_phys_addr_t)CPU_TIMER_OFFSET(i));
4b48bf05
BS
470 sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
471 }
472}
473
474#define MISC_LEDS 0x01600000
475#define MISC_CFG 0x01800000
476#define MISC_DIAG 0x01a00000
477#define MISC_MDM 0x01b00000
478#define MISC_SYS 0x01f00000
479
c227f099
AL
480static void slavio_misc_init(target_phys_addr_t base,
481 target_phys_addr_t aux1_base,
482 target_phys_addr_t aux2_base, qemu_irq irq,
b2b6f6ec 483 qemu_irq fdc_tc)
4b48bf05
BS
484{
485 DeviceState *dev;
486 SysBusDevice *s;
487
488 dev = qdev_create(NULL, "slavio_misc");
e23a1b33 489 qdev_init_nofail(dev);
4b48bf05
BS
490 s = sysbus_from_qdev(dev);
491 if (base) {
492 /* 8 bit registers */
493 /* Slavio control */
494 sysbus_mmio_map(s, 0, base + MISC_CFG);
495 /* Diagnostics */
496 sysbus_mmio_map(s, 1, base + MISC_DIAG);
497 /* Modem control */
498 sysbus_mmio_map(s, 2, base + MISC_MDM);
499 /* 16 bit registers */
500 /* ss600mp diag LEDs */
501 sysbus_mmio_map(s, 3, base + MISC_LEDS);
502 /* 32 bit registers */
503 /* System control */
504 sysbus_mmio_map(s, 4, base + MISC_SYS);
505 }
506 if (aux1_base) {
507 /* AUX 1 (Misc System Functions) */
508 sysbus_mmio_map(s, 5, aux1_base);
509 }
510 if (aux2_base) {
511 /* AUX 2 (Software Powerdown Control) */
512 sysbus_mmio_map(s, 6, aux2_base);
513 }
514 sysbus_connect_irq(s, 0, irq);
515 sysbus_connect_irq(s, 1, fdc_tc);
d9c32310 516 qemu_system_powerdown = qdev_get_gpio_in(dev, 0);
4b48bf05
BS
517}
518
c227f099 519static void ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version)
4b48bf05
BS
520{
521 DeviceState *dev;
522 SysBusDevice *s;
523
524 dev = qdev_create(NULL, "eccmemctl");
525 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 526 qdev_init_nofail(dev);
4b48bf05
BS
527 s = sysbus_from_qdev(dev);
528 sysbus_connect_irq(s, 0, irq);
529 sysbus_mmio_map(s, 0, base);
530 if (version == 0) { // SS-600MP only
531 sysbus_mmio_map(s, 1, base + 0x1000);
532 }
533}
534
c227f099 535static void apc_init(target_phys_addr_t power_base, qemu_irq cpu_halt)
4b48bf05
BS
536{
537 DeviceState *dev;
538 SysBusDevice *s;
539
540 dev = qdev_create(NULL, "apc");
e23a1b33 541 qdev_init_nofail(dev);
4b48bf05
BS
542 s = sysbus_from_qdev(dev);
543 /* Power management (APC) XXX: not a Slavio device */
544 sysbus_mmio_map(s, 0, power_base);
545 sysbus_connect_irq(s, 0, cpu_halt);
546}
547
c227f099 548static void tcx_init(target_phys_addr_t addr, int vram_size, int width,
4b48bf05
BS
549 int height, int depth)
550{
551 DeviceState *dev;
552 SysBusDevice *s;
553
554 dev = qdev_create(NULL, "SUNW,tcx");
555 qdev_prop_set_taddr(dev, "addr", addr);
556 qdev_prop_set_uint32(dev, "vram_size", vram_size);
557 qdev_prop_set_uint16(dev, "width", width);
558 qdev_prop_set_uint16(dev, "height", height);
559 qdev_prop_set_uint16(dev, "depth", depth);
e23a1b33 560 qdev_init_nofail(dev);
4b48bf05
BS
561 s = sysbus_from_qdev(dev);
562 /* 8-bit plane */
563 sysbus_mmio_map(s, 0, addr + 0x00800000ULL);
564 /* DAC */
565 sysbus_mmio_map(s, 1, addr + 0x00200000ULL);
566 /* TEC (dummy) */
567 sysbus_mmio_map(s, 2, addr + 0x00700000ULL);
568 /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
569 sysbus_mmio_map(s, 3, addr + 0x00301000ULL);
570 if (depth == 24) {
571 /* 24-bit plane */
572 sysbus_mmio_map(s, 4, addr + 0x02000000ULL);
573 /* Control plane */
574 sysbus_mmio_map(s, 5, addr + 0x0a000000ULL);
575 } else {
576 /* THC 8 bit (dummy) */
577 sysbus_mmio_map(s, 4, addr + 0x00300000ULL);
578 }
579}
580
325f2747
BS
581/* NCR89C100/MACIO Internal ID register */
582static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
583
c227f099 584static void idreg_init(target_phys_addr_t addr)
325f2747
BS
585{
586 DeviceState *dev;
587 SysBusDevice *s;
588
589 dev = qdev_create(NULL, "macio_idreg");
e23a1b33 590 qdev_init_nofail(dev);
325f2747
BS
591 s = sysbus_from_qdev(dev);
592
593 sysbus_mmio_map(s, 0, addr);
594 cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data));
595}
596
81a322d4 597static int idreg_init1(SysBusDevice *dev)
325f2747 598{
c227f099 599 ram_addr_t idreg_offset;
325f2747 600
1724f049 601 idreg_offset = qemu_ram_alloc(NULL, "sun4m.idreg", sizeof(idreg_data));
325f2747 602 sysbus_init_mmio(dev, sizeof(idreg_data), idreg_offset | IO_MEM_ROM);
81a322d4 603 return 0;
325f2747
BS
604}
605
606static SysBusDeviceInfo idreg_info = {
607 .init = idreg_init1,
608 .qdev.name = "macio_idreg",
609 .qdev.size = sizeof(SysBusDevice),
325f2747
BS
610};
611
612static void idreg_register_devices(void)
613{
614 sysbus_register_withprop(&idreg_info);
615}
616
617device_init(idreg_register_devices);
618
c5de386a
AT
619/* SS-5 TCX AFX register */
620static void afx_init(target_phys_addr_t addr)
621{
622 DeviceState *dev;
623 SysBusDevice *s;
624
625 dev = qdev_create(NULL, "tcx_afx");
626 qdev_init_nofail(dev);
627 s = sysbus_from_qdev(dev);
628
629 sysbus_mmio_map(s, 0, addr);
630}
631
632static int afx_init1(SysBusDevice *dev)
633{
634 ram_addr_t afx_offset;
635
1724f049 636 afx_offset = qemu_ram_alloc(NULL, "sun4m.afx", 4);
c5de386a
AT
637 sysbus_init_mmio(dev, 4, afx_offset | IO_MEM_RAM);
638 return 0;
639}
640
641static SysBusDeviceInfo afx_info = {
642 .init = afx_init1,
643 .qdev.name = "tcx_afx",
644 .qdev.size = sizeof(SysBusDevice),
645};
646
647static void afx_register_devices(void)
648{
649 sysbus_register_withprop(&afx_info);
650}
651
652device_init(afx_register_devices);
653
f48f6569 654/* Boot PROM (OpenBIOS) */
409dbce5
AJ
655static uint64_t translate_prom_address(void *opaque, uint64_t addr)
656{
657 target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque;
658 return addr + *base_addr - PROM_VADDR;
659}
660
c227f099 661static void prom_init(target_phys_addr_t addr, const char *bios_name)
f48f6569
BS
662{
663 DeviceState *dev;
664 SysBusDevice *s;
665 char *filename;
666 int ret;
667
668 dev = qdev_create(NULL, "openprom");
e23a1b33 669 qdev_init_nofail(dev);
f48f6569
BS
670 s = sysbus_from_qdev(dev);
671
672 sysbus_mmio_map(s, 0, addr);
673
674 /* load boot prom */
675 if (bios_name == NULL) {
676 bios_name = PROM_FILENAME;
677 }
678 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
679 if (filename) {
409dbce5
AJ
680 ret = load_elf(filename, translate_prom_address, &addr, NULL,
681 NULL, NULL, 1, ELF_MACHINE, 0);
f48f6569
BS
682 if (ret < 0 || ret > PROM_SIZE_MAX) {
683 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
684 }
685 qemu_free(filename);
686 } else {
687 ret = -1;
688 }
689 if (ret < 0 || ret > PROM_SIZE_MAX) {
690 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
691 exit(1);
692 }
693}
694
81a322d4 695static int prom_init1(SysBusDevice *dev)
f48f6569 696{
c227f099 697 ram_addr_t prom_offset;
f48f6569 698
1724f049 699 prom_offset = qemu_ram_alloc(NULL, "sun4m.prom", PROM_SIZE_MAX);
f48f6569 700 sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
81a322d4 701 return 0;
f48f6569
BS
702}
703
704static SysBusDeviceInfo prom_info = {
705 .init = prom_init1,
706 .qdev.name = "openprom",
707 .qdev.size = sizeof(SysBusDevice),
ee6847d1
GH
708 .qdev.props = (Property[]) {
709 {/* end of property list */}
f48f6569
BS
710 }
711};
712
713static void prom_register_devices(void)
714{
715 sysbus_register_withprop(&prom_info);
716}
717
718device_init(prom_register_devices);
719
ee6847d1
GH
720typedef struct RamDevice
721{
722 SysBusDevice busdev;
04843626 723 uint64_t size;
ee6847d1
GH
724} RamDevice;
725
a350db85 726/* System RAM */
81a322d4 727static int ram_init1(SysBusDevice *dev)
a350db85 728{
c227f099 729 ram_addr_t RAM_size, ram_offset;
ee6847d1 730 RamDevice *d = FROM_SYSBUS(RamDevice, dev);
a350db85 731
ee6847d1 732 RAM_size = d->size;
a350db85 733
1724f049 734 ram_offset = qemu_ram_alloc(NULL, "sun4m.ram", RAM_size);
a350db85 735 sysbus_init_mmio(dev, RAM_size, ram_offset);
81a322d4 736 return 0;
a350db85
BS
737}
738
c227f099 739static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size,
a350db85
BS
740 uint64_t max_mem)
741{
742 DeviceState *dev;
743 SysBusDevice *s;
ee6847d1 744 RamDevice *d;
a350db85
BS
745
746 /* allocate RAM */
747 if ((uint64_t)RAM_size > max_mem) {
748 fprintf(stderr,
749 "qemu: Too much memory for this machine: %d, maximum %d\n",
750 (unsigned int)(RAM_size / (1024 * 1024)),
751 (unsigned int)(max_mem / (1024 * 1024)));
752 exit(1);
753 }
754 dev = qdev_create(NULL, "memory");
a350db85
BS
755 s = sysbus_from_qdev(dev);
756
ee6847d1
GH
757 d = FROM_SYSBUS(RamDevice, s);
758 d->size = RAM_size;
e23a1b33 759 qdev_init_nofail(dev);
ee6847d1 760
a350db85
BS
761 sysbus_mmio_map(s, 0, addr);
762}
763
764static SysBusDeviceInfo ram_info = {
765 .init = ram_init1,
766 .qdev.name = "memory",
ee6847d1
GH
767 .qdev.size = sizeof(RamDevice),
768 .qdev.props = (Property[]) {
c885159a
GH
769 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
770 DEFINE_PROP_END_OF_LIST(),
a350db85
BS
771 }
772};
773
774static void ram_register_devices(void)
775{
776 sysbus_register_withprop(&ram_info);
777}
778
779device_init(ram_register_devices);
780
89835363
BS
781static void cpu_devinit(const char *cpu_model, unsigned int id,
782 uint64_t prom_addr, qemu_irq **cpu_irqs)
666713c0
BS
783{
784 CPUState *env;
785
786 env = cpu_init(cpu_model);
787 if (!env) {
788 fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
789 exit(1);
790 }
791
792 cpu_sparc_set_id(env, id);
793 if (id == 0) {
794 qemu_register_reset(main_cpu_reset, env);
795 } else {
796 qemu_register_reset(secondary_cpu_reset, env);
797 env->halted = 1;
798 }
799 *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
800 env->prom_addr = prom_addr;
666713c0
BS
801}
802
c227f099 803static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
3ebf5aaf 804 const char *boot_device,
3023f332 805 const char *kernel_filename,
3ebf5aaf
BS
806 const char *kernel_cmdline,
807 const char *initrd_filename, const char *cpu_model)
420557e8 808{
713c45fa 809 unsigned int i;
cfb9de9c 810 void *iommu, *espdma, *ledma, *nvram;
a1961a4b 811 qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
6f6260c7 812 espdma_irq, ledma_irq;
73d74342 813 qemu_irq esp_reset, dma_enable;
2582cfa0 814 qemu_irq fdc_tc;
6d0c293d 815 qemu_irq *cpu_halt;
5c6602c5 816 unsigned long kernel_size;
fd8014e1 817 DriveInfo *fd[MAX_FD];
3cce6243 818 void *fw_cfg;
9a62fb24 819 unsigned int num_vsimms;
420557e8 820
ba3c64fb 821 /* init CPUs */
3ebf5aaf
BS
822 if (!cpu_model)
823 cpu_model = hwdef->default_cpu_model;
b3a23197 824
ba3c64fb 825 for(i = 0; i < smp_cpus; i++) {
89835363 826 cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
ba3c64fb 827 }
b3a23197
BS
828
829 for (i = smp_cpus; i < MAX_CPUS; i++)
830 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
831
3ebf5aaf 832
3ebf5aaf 833 /* set up devices */
a350db85 834 ram_init(0, RAM_size, hwdef->max_mem);
676d9b9b
AT
835 /* models without ECC don't trap when missing ram is accessed */
836 if (!hwdef->ecc_base) {
837 empty_slot_init(RAM_size, hwdef->max_mem - RAM_size);
838 }
a350db85 839
f48f6569
BS
840 prom_init(hwdef->slavio_base, bios_name);
841
d453c2c3
BS
842 slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
843 hwdef->intctl_base + 0x10000ULL,
462eda24 844 cpu_irqs);
a1961a4b
BS
845
846 for (i = 0; i < 32; i++) {
d453c2c3 847 slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
a1961a4b
BS
848 }
849 for (i = 0; i < MAX_CPUS; i++) {
d453c2c3 850 slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
a1961a4b 851 }
b3a23197 852
fe096129 853 if (hwdef->idreg_base) {
325f2747 854 idreg_init(hwdef->idreg_base);
4c2485de
BS
855 }
856
c5de386a
AT
857 if (hwdef->afx_base) {
858 afx_init(hwdef->afx_base);
859 }
860
ff403da6 861 iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
c533e0b3 862 slavio_irq[30]);
ff403da6 863
3386376c
AT
864 if (hwdef->iommu_pad_base) {
865 /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
866 Software shouldn't use aliased addresses, neither should it crash
867 when does. Using empty_slot instead of aliasing can help with
868 debugging such accesses */
869 empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
870 }
871
c533e0b3 872 espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
74ff8d90 873 iommu, &espdma_irq);
2d069bab 874
5aca8c3b 875 ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
74ff8d90 876 slavio_irq[16], iommu, &ledma_irq);
ba3c64fb 877
eee0b836
BS
878 if (graphic_depth != 8 && graphic_depth != 24) {
879 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
880 exit (1);
881 }
9a62fb24
BB
882 num_vsimms = 0;
883 if (num_vsimms == 0) {
884 tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
885 graphic_depth);
886 }
887
888 for (i = num_vsimms; i < MAX_VSIMMS; i++) {
889 /* vsimm registers probed by OBP */
890 if (hwdef->vsimm[i].reg_base) {
891 empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
892 }
893 }
894
895 if (hwdef->sx_base) {
896 empty_slot_init(hwdef->sx_base, 0x2000);
897 }
dbe06e18 898
74ff8d90 899 lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
dbe06e18 900
d95d8f1c 901 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
81732d19 902
c533e0b3 903 slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
81732d19 904
c533e0b3 905 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
993fbfdb 906 display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
b81b3b10
FB
907 // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
908 // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
c533e0b3 909 escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
aeeb69c7 910 serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
741402f9 911
6d0c293d 912 cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
b2b6f6ec
BS
913 slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
914 slavio_irq[30], fdc_tc);
915
2582cfa0
BS
916 if (hwdef->apc_base) {
917 apc_init(hwdef->apc_base, cpu_halt[0]);
918 }
2be17ebd 919
fe096129 920 if (hwdef->fd_base) {
e4bcb14c 921 /* there is zero or one floppy drive */
309e60bd 922 memset(fd, 0, sizeof(fd));
fd8014e1 923 fd[0] = drive_get(IF_FLOPPY, 0, 0);
c533e0b3 924 sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
2582cfa0 925 &fdc_tc);
e4bcb14c
TS
926 }
927
928 if (drive_get_max_bus(IF_SCSI) > 0) {
929 fprintf(stderr, "qemu: too many SCSI bus\n");
930 exit(1);
931 }
932
cfb9de9c
PB
933 esp_init(hwdef->esp_base, 2,
934 espdma_memory_read, espdma_memory_write,
73d74342 935 espdma, espdma_irq, &esp_reset, &dma_enable);
74ff8d90 936
73d74342
BS
937 qdev_connect_gpio_out(espdma, 0, esp_reset);
938 qdev_connect_gpio_out(espdma, 1, dma_enable);
f1587550 939
fa28ec52
BS
940 if (hwdef->cs_base) {
941 sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
c533e0b3 942 slavio_irq[5]);
fa28ec52 943 }
b3ceef24 944
9a62fb24
BB
945 if (hwdef->dbri_base) {
946 /* ISDN chip with attached CS4215 audio codec */
947 /* prom space */
948 empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
949 /* reg space */
950 empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
951 }
952
953 if (hwdef->bpp_base) {
954 /* parallel port */
955 empty_slot_init(hwdef->bpp_base, 0x20);
956 }
957
293f78bc
BS
958 kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
959 RAM_size);
36cd9210 960
36cd9210 961 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
b3ceef24 962 boot_device, RAM_size, kernel_size, graphic_width,
905fdcb5
BS
963 graphic_height, graphic_depth, hwdef->nvram_machine_id,
964 "Sun4m");
7eb0c8e8 965
fe096129 966 if (hwdef->ecc_base)
c533e0b3 967 ecc_init(hwdef->ecc_base, slavio_irq[28],
e42c20b4 968 hwdef->ecc_version);
3cce6243
BS
969
970 fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
971 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5
BS
972 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
973 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
fbfcf955 974 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
513f789f
BS
975 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
976 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
977 if (kernel_cmdline) {
978 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
3c178e72 979 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
6bb4ca57
BS
980 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
981 (uint8_t*)strdup(kernel_cmdline),
982 strlen(kernel_cmdline) + 1);
748a4ee3
BS
983 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
984 strlen(kernel_cmdline) + 1);
513f789f
BS
985 } else {
986 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
748a4ee3 987 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f
BS
988 }
989 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
990 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
991 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
992 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
36cd9210
BS
993}
994
905fdcb5
BS
995enum {
996 ss2_id = 0,
997 ss5_id = 32,
998 vger_id,
999 lx_id,
1000 ss4_id,
1001 scls_id,
1002 sbook_id,
1003 ss10_id = 64,
1004 ss20_id,
1005 ss600mp_id,
1006 ss1000_id = 96,
1007 ss2000_id,
1008};
1009
8137cde8 1010static const struct sun4m_hwdef sun4m_hwdefs[] = {
36cd9210
BS
1011 /* SS-5 */
1012 {
1013 .iommu_base = 0x10000000,
3386376c
AT
1014 .iommu_pad_base = 0x10004000,
1015 .iommu_pad_len = 0x0fffb000,
36cd9210
BS
1016 .tcx_base = 0x50000000,
1017 .cs_base = 0x6c000000,
384ccb5d 1018 .slavio_base = 0x70000000,
36cd9210
BS
1019 .ms_kb_base = 0x71000000,
1020 .serial_base = 0x71100000,
1021 .nvram_base = 0x71200000,
1022 .fd_base = 0x71400000,
1023 .counter_base = 0x71d00000,
1024 .intctl_base = 0x71e00000,
4c2485de 1025 .idreg_base = 0x78000000,
36cd9210
BS
1026 .dma_base = 0x78400000,
1027 .esp_base = 0x78800000,
1028 .le_base = 0x78c00000,
127fc407 1029 .apc_base = 0x6a000000,
c5de386a 1030 .afx_base = 0x6e000000,
0019ad53
BS
1031 .aux1_base = 0x71900000,
1032 .aux2_base = 0x71910000,
905fdcb5
BS
1033 .nvram_machine_id = 0x80,
1034 .machine_id = ss5_id,
cf3102ac 1035 .iommu_version = 0x05000000,
3ebf5aaf
BS
1036 .max_mem = 0x10000000,
1037 .default_cpu_model = "Fujitsu MB86904",
e0353fe2
BS
1038 },
1039 /* SS-10 */
e0353fe2 1040 {
5dcb6b91
BS
1041 .iommu_base = 0xfe0000000ULL,
1042 .tcx_base = 0xe20000000ULL,
5dcb6b91
BS
1043 .slavio_base = 0xff0000000ULL,
1044 .ms_kb_base = 0xff1000000ULL,
1045 .serial_base = 0xff1100000ULL,
1046 .nvram_base = 0xff1200000ULL,
1047 .fd_base = 0xff1700000ULL,
1048 .counter_base = 0xff1300000ULL,
1049 .intctl_base = 0xff1400000ULL,
4c2485de 1050 .idreg_base = 0xef0000000ULL,
5dcb6b91
BS
1051 .dma_base = 0xef0400000ULL,
1052 .esp_base = 0xef0800000ULL,
1053 .le_base = 0xef0c00000ULL,
0019ad53 1054 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1055 .aux1_base = 0xff1800000ULL,
1056 .aux2_base = 0xff1a01000ULL,
7eb0c8e8
BS
1057 .ecc_base = 0xf00000000ULL,
1058 .ecc_version = 0x10000000, // version 0, implementation 1
905fdcb5
BS
1059 .nvram_machine_id = 0x72,
1060 .machine_id = ss10_id,
7fbfb139 1061 .iommu_version = 0x03000000,
6ef05b95 1062 .max_mem = 0xf00000000ULL,
3ebf5aaf 1063 .default_cpu_model = "TI SuperSparc II",
36cd9210 1064 },
6a3b9cc9
BS
1065 /* SS-600MP */
1066 {
1067 .iommu_base = 0xfe0000000ULL,
1068 .tcx_base = 0xe20000000ULL,
6a3b9cc9
BS
1069 .slavio_base = 0xff0000000ULL,
1070 .ms_kb_base = 0xff1000000ULL,
1071 .serial_base = 0xff1100000ULL,
1072 .nvram_base = 0xff1200000ULL,
6a3b9cc9
BS
1073 .counter_base = 0xff1300000ULL,
1074 .intctl_base = 0xff1400000ULL,
1075 .dma_base = 0xef0081000ULL,
1076 .esp_base = 0xef0080000ULL,
1077 .le_base = 0xef0060000ULL,
0019ad53 1078 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1079 .aux1_base = 0xff1800000ULL,
1080 .aux2_base = 0xff1a01000ULL, // XXX should not exist
7eb0c8e8
BS
1081 .ecc_base = 0xf00000000ULL,
1082 .ecc_version = 0x00000000, // version 0, implementation 0
905fdcb5
BS
1083 .nvram_machine_id = 0x71,
1084 .machine_id = ss600mp_id,
7fbfb139 1085 .iommu_version = 0x01000000,
6ef05b95 1086 .max_mem = 0xf00000000ULL,
3ebf5aaf 1087 .default_cpu_model = "TI SuperSparc II",
6a3b9cc9 1088 },
ae40972f
BS
1089 /* SS-20 */
1090 {
1091 .iommu_base = 0xfe0000000ULL,
1092 .tcx_base = 0xe20000000ULL,
ae40972f
BS
1093 .slavio_base = 0xff0000000ULL,
1094 .ms_kb_base = 0xff1000000ULL,
1095 .serial_base = 0xff1100000ULL,
1096 .nvram_base = 0xff1200000ULL,
1097 .fd_base = 0xff1700000ULL,
1098 .counter_base = 0xff1300000ULL,
1099 .intctl_base = 0xff1400000ULL,
4c2485de 1100 .idreg_base = 0xef0000000ULL,
ae40972f
BS
1101 .dma_base = 0xef0400000ULL,
1102 .esp_base = 0xef0800000ULL,
1103 .le_base = 0xef0c00000ULL,
9a62fb24 1104 .bpp_base = 0xef4800000ULL,
0019ad53 1105 .apc_base = 0xefa000000ULL, // XXX should not exist
577d8dd4
BS
1106 .aux1_base = 0xff1800000ULL,
1107 .aux2_base = 0xff1a01000ULL,
9a62fb24
BB
1108 .dbri_base = 0xee0000000ULL,
1109 .sx_base = 0xf80000000ULL,
1110 .vsimm = {
1111 {
1112 .reg_base = 0x9c000000ULL,
1113 .vram_base = 0xfc000000ULL
1114 }, {
1115 .reg_base = 0x90000000ULL,
1116 .vram_base = 0xf0000000ULL
1117 }, {
1118 .reg_base = 0x94000000ULL
1119 }, {
1120 .reg_base = 0x98000000ULL
1121 }
1122 },
ae40972f
BS
1123 .ecc_base = 0xf00000000ULL,
1124 .ecc_version = 0x20000000, // version 0, implementation 2
905fdcb5
BS
1125 .nvram_machine_id = 0x72,
1126 .machine_id = ss20_id,
ae40972f 1127 .iommu_version = 0x13000000,
6ef05b95 1128 .max_mem = 0xf00000000ULL,
ae40972f
BS
1129 .default_cpu_model = "TI SuperSparc II",
1130 },
a526a31c
BS
1131 /* Voyager */
1132 {
1133 .iommu_base = 0x10000000,
1134 .tcx_base = 0x50000000,
a526a31c
BS
1135 .slavio_base = 0x70000000,
1136 .ms_kb_base = 0x71000000,
1137 .serial_base = 0x71100000,
1138 .nvram_base = 0x71200000,
1139 .fd_base = 0x71400000,
1140 .counter_base = 0x71d00000,
1141 .intctl_base = 0x71e00000,
1142 .idreg_base = 0x78000000,
1143 .dma_base = 0x78400000,
1144 .esp_base = 0x78800000,
1145 .le_base = 0x78c00000,
1146 .apc_base = 0x71300000, // pmc
1147 .aux1_base = 0x71900000,
1148 .aux2_base = 0x71910000,
905fdcb5
BS
1149 .nvram_machine_id = 0x80,
1150 .machine_id = vger_id,
a526a31c 1151 .iommu_version = 0x05000000,
a526a31c
BS
1152 .max_mem = 0x10000000,
1153 .default_cpu_model = "Fujitsu MB86904",
1154 },
1155 /* LX */
1156 {
1157 .iommu_base = 0x10000000,
3386376c
AT
1158 .iommu_pad_base = 0x10004000,
1159 .iommu_pad_len = 0x0fffb000,
a526a31c 1160 .tcx_base = 0x50000000,
a526a31c
BS
1161 .slavio_base = 0x70000000,
1162 .ms_kb_base = 0x71000000,
1163 .serial_base = 0x71100000,
1164 .nvram_base = 0x71200000,
1165 .fd_base = 0x71400000,
1166 .counter_base = 0x71d00000,
1167 .intctl_base = 0x71e00000,
1168 .idreg_base = 0x78000000,
1169 .dma_base = 0x78400000,
1170 .esp_base = 0x78800000,
1171 .le_base = 0x78c00000,
a526a31c
BS
1172 .aux1_base = 0x71900000,
1173 .aux2_base = 0x71910000,
905fdcb5
BS
1174 .nvram_machine_id = 0x80,
1175 .machine_id = lx_id,
a526a31c 1176 .iommu_version = 0x04000000,
a526a31c
BS
1177 .max_mem = 0x10000000,
1178 .default_cpu_model = "TI MicroSparc I",
1179 },
1180 /* SS-4 */
1181 {
1182 .iommu_base = 0x10000000,
1183 .tcx_base = 0x50000000,
1184 .cs_base = 0x6c000000,
1185 .slavio_base = 0x70000000,
1186 .ms_kb_base = 0x71000000,
1187 .serial_base = 0x71100000,
1188 .nvram_base = 0x71200000,
1189 .fd_base = 0x71400000,
1190 .counter_base = 0x71d00000,
1191 .intctl_base = 0x71e00000,
1192 .idreg_base = 0x78000000,
1193 .dma_base = 0x78400000,
1194 .esp_base = 0x78800000,
1195 .le_base = 0x78c00000,
1196 .apc_base = 0x6a000000,
1197 .aux1_base = 0x71900000,
1198 .aux2_base = 0x71910000,
905fdcb5
BS
1199 .nvram_machine_id = 0x80,
1200 .machine_id = ss4_id,
a526a31c 1201 .iommu_version = 0x05000000,
a526a31c
BS
1202 .max_mem = 0x10000000,
1203 .default_cpu_model = "Fujitsu MB86904",
1204 },
1205 /* SPARCClassic */
1206 {
1207 .iommu_base = 0x10000000,
1208 .tcx_base = 0x50000000,
a526a31c
BS
1209 .slavio_base = 0x70000000,
1210 .ms_kb_base = 0x71000000,
1211 .serial_base = 0x71100000,
1212 .nvram_base = 0x71200000,
1213 .fd_base = 0x71400000,
1214 .counter_base = 0x71d00000,
1215 .intctl_base = 0x71e00000,
1216 .idreg_base = 0x78000000,
1217 .dma_base = 0x78400000,
1218 .esp_base = 0x78800000,
1219 .le_base = 0x78c00000,
1220 .apc_base = 0x6a000000,
1221 .aux1_base = 0x71900000,
1222 .aux2_base = 0x71910000,
905fdcb5
BS
1223 .nvram_machine_id = 0x80,
1224 .machine_id = scls_id,
a526a31c 1225 .iommu_version = 0x05000000,
a526a31c
BS
1226 .max_mem = 0x10000000,
1227 .default_cpu_model = "TI MicroSparc I",
1228 },
1229 /* SPARCbook */
1230 {
1231 .iommu_base = 0x10000000,
1232 .tcx_base = 0x50000000, // XXX
a526a31c
BS
1233 .slavio_base = 0x70000000,
1234 .ms_kb_base = 0x71000000,
1235 .serial_base = 0x71100000,
1236 .nvram_base = 0x71200000,
1237 .fd_base = 0x71400000,
1238 .counter_base = 0x71d00000,
1239 .intctl_base = 0x71e00000,
1240 .idreg_base = 0x78000000,
1241 .dma_base = 0x78400000,
1242 .esp_base = 0x78800000,
1243 .le_base = 0x78c00000,
1244 .apc_base = 0x6a000000,
1245 .aux1_base = 0x71900000,
1246 .aux2_base = 0x71910000,
905fdcb5
BS
1247 .nvram_machine_id = 0x80,
1248 .machine_id = sbook_id,
a526a31c 1249 .iommu_version = 0x05000000,
a526a31c
BS
1250 .max_mem = 0x10000000,
1251 .default_cpu_model = "TI MicroSparc I",
1252 },
36cd9210
BS
1253};
1254
36cd9210 1255/* SPARCstation 5 hardware initialisation */
c227f099 1256static void ss5_init(ram_addr_t RAM_size,
3023f332 1257 const char *boot_device,
b881c2c6
BS
1258 const char *kernel_filename, const char *kernel_cmdline,
1259 const char *initrd_filename, const char *cpu_model)
36cd9210 1260{
3023f332 1261 sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
3ebf5aaf 1262 kernel_cmdline, initrd_filename, cpu_model);
420557e8 1263}
c0e564d5 1264
e0353fe2 1265/* SPARCstation 10 hardware initialisation */
c227f099 1266static void ss10_init(ram_addr_t RAM_size,
3023f332 1267 const char *boot_device,
b881c2c6
BS
1268 const char *kernel_filename, const char *kernel_cmdline,
1269 const char *initrd_filename, const char *cpu_model)
e0353fe2 1270{
3023f332 1271 sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
3ebf5aaf 1272 kernel_cmdline, initrd_filename, cpu_model);
e0353fe2
BS
1273}
1274
6a3b9cc9 1275/* SPARCserver 600MP hardware initialisation */
c227f099 1276static void ss600mp_init(ram_addr_t RAM_size,
3023f332 1277 const char *boot_device,
77f193da
BS
1278 const char *kernel_filename,
1279 const char *kernel_cmdline,
6a3b9cc9
BS
1280 const char *initrd_filename, const char *cpu_model)
1281{
3023f332 1282 sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
3ebf5aaf 1283 kernel_cmdline, initrd_filename, cpu_model);
6a3b9cc9
BS
1284}
1285
ae40972f 1286/* SPARCstation 20 hardware initialisation */
c227f099 1287static void ss20_init(ram_addr_t RAM_size,
3023f332 1288 const char *boot_device,
ae40972f
BS
1289 const char *kernel_filename, const char *kernel_cmdline,
1290 const char *initrd_filename, const char *cpu_model)
1291{
3023f332 1292 sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
ee76f82e
BS
1293 kernel_cmdline, initrd_filename, cpu_model);
1294}
1295
a526a31c 1296/* SPARCstation Voyager hardware initialisation */
c227f099 1297static void vger_init(ram_addr_t RAM_size,
3023f332 1298 const char *boot_device,
a526a31c
BS
1299 const char *kernel_filename, const char *kernel_cmdline,
1300 const char *initrd_filename, const char *cpu_model)
1301{
3023f332 1302 sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1303 kernel_cmdline, initrd_filename, cpu_model);
1304}
1305
1306/* SPARCstation LX hardware initialisation */
c227f099 1307static void ss_lx_init(ram_addr_t RAM_size,
3023f332 1308 const char *boot_device,
a526a31c
BS
1309 const char *kernel_filename, const char *kernel_cmdline,
1310 const char *initrd_filename, const char *cpu_model)
1311{
3023f332 1312 sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1313 kernel_cmdline, initrd_filename, cpu_model);
1314}
1315
1316/* SPARCstation 4 hardware initialisation */
c227f099 1317static void ss4_init(ram_addr_t RAM_size,
3023f332 1318 const char *boot_device,
a526a31c
BS
1319 const char *kernel_filename, const char *kernel_cmdline,
1320 const char *initrd_filename, const char *cpu_model)
1321{
3023f332 1322 sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1323 kernel_cmdline, initrd_filename, cpu_model);
1324}
1325
1326/* SPARCClassic hardware initialisation */
c227f099 1327static void scls_init(ram_addr_t RAM_size,
3023f332 1328 const char *boot_device,
a526a31c
BS
1329 const char *kernel_filename, const char *kernel_cmdline,
1330 const char *initrd_filename, const char *cpu_model)
1331{
3023f332 1332 sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1333 kernel_cmdline, initrd_filename, cpu_model);
1334}
1335
1336/* SPARCbook hardware initialisation */
c227f099 1337static void sbook_init(ram_addr_t RAM_size,
3023f332 1338 const char *boot_device,
a526a31c
BS
1339 const char *kernel_filename, const char *kernel_cmdline,
1340 const char *initrd_filename, const char *cpu_model)
1341{
3023f332 1342 sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1343 kernel_cmdline, initrd_filename, cpu_model);
1344}
1345
f80f9ec9 1346static QEMUMachine ss5_machine = {
66de733b
BS
1347 .name = "SS-5",
1348 .desc = "Sun4m platform, SPARCstation 5",
1349 .init = ss5_init,
c9b1ae2c 1350 .use_scsi = 1,
0c257437 1351 .is_default = 1,
c0e564d5 1352};
e0353fe2 1353
f80f9ec9 1354static QEMUMachine ss10_machine = {
66de733b
BS
1355 .name = "SS-10",
1356 .desc = "Sun4m platform, SPARCstation 10",
1357 .init = ss10_init,
c9b1ae2c 1358 .use_scsi = 1,
1bcee014 1359 .max_cpus = 4,
e0353fe2 1360};
6a3b9cc9 1361
f80f9ec9 1362static QEMUMachine ss600mp_machine = {
66de733b
BS
1363 .name = "SS-600MP",
1364 .desc = "Sun4m platform, SPARCserver 600MP",
1365 .init = ss600mp_init,
c9b1ae2c 1366 .use_scsi = 1,
1bcee014 1367 .max_cpus = 4,
6a3b9cc9 1368};
ae40972f 1369
f80f9ec9 1370static QEMUMachine ss20_machine = {
66de733b
BS
1371 .name = "SS-20",
1372 .desc = "Sun4m platform, SPARCstation 20",
1373 .init = ss20_init,
c9b1ae2c 1374 .use_scsi = 1,
1bcee014 1375 .max_cpus = 4,
ae40972f
BS
1376};
1377
f80f9ec9 1378static QEMUMachine voyager_machine = {
66de733b
BS
1379 .name = "Voyager",
1380 .desc = "Sun4m platform, SPARCstation Voyager",
1381 .init = vger_init,
c9b1ae2c 1382 .use_scsi = 1,
a526a31c
BS
1383};
1384
f80f9ec9 1385static QEMUMachine ss_lx_machine = {
66de733b
BS
1386 .name = "LX",
1387 .desc = "Sun4m platform, SPARCstation LX",
1388 .init = ss_lx_init,
c9b1ae2c 1389 .use_scsi = 1,
a526a31c
BS
1390};
1391
f80f9ec9 1392static QEMUMachine ss4_machine = {
66de733b
BS
1393 .name = "SS-4",
1394 .desc = "Sun4m platform, SPARCstation 4",
1395 .init = ss4_init,
c9b1ae2c 1396 .use_scsi = 1,
a526a31c
BS
1397};
1398
f80f9ec9 1399static QEMUMachine scls_machine = {
66de733b
BS
1400 .name = "SPARCClassic",
1401 .desc = "Sun4m platform, SPARCClassic",
1402 .init = scls_init,
c9b1ae2c 1403 .use_scsi = 1,
a526a31c
BS
1404};
1405
f80f9ec9 1406static QEMUMachine sbook_machine = {
66de733b
BS
1407 .name = "SPARCbook",
1408 .desc = "Sun4m platform, SPARCbook",
1409 .init = sbook_init,
c9b1ae2c 1410 .use_scsi = 1,
a526a31c
BS
1411};
1412
7d85892b
BS
1413static const struct sun4d_hwdef sun4d_hwdefs[] = {
1414 /* SS-1000 */
1415 {
1416 .iounit_bases = {
1417 0xfe0200000ULL,
1418 0xfe1200000ULL,
1419 0xfe2200000ULL,
1420 0xfe3200000ULL,
1421 -1,
1422 },
1423 .tcx_base = 0x820000000ULL,
1424 .slavio_base = 0xf00000000ULL,
1425 .ms_kb_base = 0xf00240000ULL,
1426 .serial_base = 0xf00200000ULL,
1427 .nvram_base = 0xf00280000ULL,
1428 .counter_base = 0xf00300000ULL,
1429 .espdma_base = 0x800081000ULL,
1430 .esp_base = 0x800080000ULL,
1431 .ledma_base = 0x800040000ULL,
1432 .le_base = 0x800060000ULL,
1433 .sbi_base = 0xf02800000ULL,
905fdcb5
BS
1434 .nvram_machine_id = 0x80,
1435 .machine_id = ss1000_id,
7d85892b 1436 .iounit_version = 0x03000000,
6ef05b95 1437 .max_mem = 0xf00000000ULL,
7d85892b
BS
1438 .default_cpu_model = "TI SuperSparc II",
1439 },
1440 /* SS-2000 */
1441 {
1442 .iounit_bases = {
1443 0xfe0200000ULL,
1444 0xfe1200000ULL,
1445 0xfe2200000ULL,
1446 0xfe3200000ULL,
1447 0xfe4200000ULL,
1448 },
1449 .tcx_base = 0x820000000ULL,
1450 .slavio_base = 0xf00000000ULL,
1451 .ms_kb_base = 0xf00240000ULL,
1452 .serial_base = 0xf00200000ULL,
1453 .nvram_base = 0xf00280000ULL,
1454 .counter_base = 0xf00300000ULL,
1455 .espdma_base = 0x800081000ULL,
1456 .esp_base = 0x800080000ULL,
1457 .ledma_base = 0x800040000ULL,
1458 .le_base = 0x800060000ULL,
1459 .sbi_base = 0xf02800000ULL,
905fdcb5
BS
1460 .nvram_machine_id = 0x80,
1461 .machine_id = ss2000_id,
7d85892b 1462 .iounit_version = 0x03000000,
6ef05b95 1463 .max_mem = 0xf00000000ULL,
7d85892b
BS
1464 .default_cpu_model = "TI SuperSparc II",
1465 },
1466};
1467
c227f099 1468static DeviceState *sbi_init(target_phys_addr_t addr, qemu_irq **parent_irq)
4b48bf05
BS
1469{
1470 DeviceState *dev;
1471 SysBusDevice *s;
1472 unsigned int i;
1473
1474 dev = qdev_create(NULL, "sbi");
e23a1b33 1475 qdev_init_nofail(dev);
4b48bf05
BS
1476
1477 s = sysbus_from_qdev(dev);
1478
1479 for (i = 0; i < MAX_CPUS; i++) {
1480 sysbus_connect_irq(s, i, *parent_irq[i]);
1481 }
1482
1483 sysbus_mmio_map(s, 0, addr);
1484
1485 return dev;
1486}
1487
c227f099 1488static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
7d85892b 1489 const char *boot_device,
3023f332 1490 const char *kernel_filename,
7d85892b
BS
1491 const char *kernel_cmdline,
1492 const char *initrd_filename, const char *cpu_model)
1493{
7d85892b 1494 unsigned int i;
7fc06735
BS
1495 void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram;
1496 qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS],
6f6260c7 1497 espdma_irq, ledma_irq;
73d74342 1498 qemu_irq esp_reset, dma_enable;
5c6602c5 1499 unsigned long kernel_size;
3cce6243 1500 void *fw_cfg;
7fc06735 1501 DeviceState *dev;
7d85892b
BS
1502
1503 /* init CPUs */
1504 if (!cpu_model)
1505 cpu_model = hwdef->default_cpu_model;
1506
666713c0 1507 for(i = 0; i < smp_cpus; i++) {
89835363 1508 cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
7d85892b
BS
1509 }
1510
1511 for (i = smp_cpus; i < MAX_CPUS; i++)
1512 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
1513
7d85892b 1514 /* set up devices */
a350db85
BS
1515 ram_init(0, RAM_size, hwdef->max_mem);
1516
f48f6569
BS
1517 prom_init(hwdef->slavio_base, bios_name);
1518
7fc06735
BS
1519 dev = sbi_init(hwdef->sbi_base, cpu_irqs);
1520
1521 for (i = 0; i < 32; i++) {
1522 sbi_irq[i] = qdev_get_gpio_in(dev, i);
1523 }
1524 for (i = 0; i < MAX_CPUS; i++) {
1525 sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i);
1526 }
7d85892b
BS
1527
1528 for (i = 0; i < MAX_IOUNITS; i++)
c227f099 1529 if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
ff403da6
BS
1530 iounits[i] = iommu_init(hwdef->iounit_bases[i],
1531 hwdef->iounit_version,
c533e0b3 1532 sbi_irq[0]);
7d85892b 1533
c533e0b3 1534 espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3],
74ff8d90 1535 iounits[0], &espdma_irq);
7d85892b 1536
c533e0b3 1537 ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4],
74ff8d90 1538 iounits[0], &ledma_irq);
7d85892b
BS
1539
1540 if (graphic_depth != 8 && graphic_depth != 24) {
1541 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1542 exit (1);
1543 }
d95d8f1c 1544 tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
dc828ca1 1545 graphic_depth);
7d85892b 1546
74ff8d90 1547 lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
7d85892b 1548
d95d8f1c 1549 nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
7d85892b 1550
c533e0b3 1551 slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus);
7d85892b 1552
c533e0b3 1553 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12],
993fbfdb 1554 display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
7d85892b
BS
1555 // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
1556 // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
c533e0b3 1557 escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12],
aeeb69c7 1558 serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
7d85892b
BS
1559
1560 if (drive_get_max_bus(IF_SCSI) > 0) {
1561 fprintf(stderr, "qemu: too many SCSI bus\n");
1562 exit(1);
1563 }
1564
cfb9de9c
PB
1565 esp_init(hwdef->esp_base, 2,
1566 espdma_memory_read, espdma_memory_write,
73d74342
BS
1567 espdma, espdma_irq, &esp_reset, &dma_enable);
1568
1569 qdev_connect_gpio_out(espdma, 0, esp_reset);
1570 qdev_connect_gpio_out(espdma, 1, dma_enable);
7d85892b 1571
293f78bc
BS
1572 kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1573 RAM_size);
7d85892b
BS
1574
1575 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1576 boot_device, RAM_size, kernel_size, graphic_width,
905fdcb5
BS
1577 graphic_height, graphic_depth, hwdef->nvram_machine_id,
1578 "Sun4d");
3cce6243
BS
1579
1580 fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1581 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5
BS
1582 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1583 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
513f789f
BS
1584 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1585 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1586 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1587 if (kernel_cmdline) {
1588 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
3c178e72 1589 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
6bb4ca57
BS
1590 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1591 (uint8_t*)strdup(kernel_cmdline),
1592 strlen(kernel_cmdline) + 1);
513f789f
BS
1593 } else {
1594 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
1595 }
1596 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1597 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1598 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1599 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
7d85892b
BS
1600}
1601
1602/* SPARCserver 1000 hardware initialisation */
c227f099 1603static void ss1000_init(ram_addr_t RAM_size,
3023f332 1604 const char *boot_device,
7d85892b
BS
1605 const char *kernel_filename, const char *kernel_cmdline,
1606 const char *initrd_filename, const char *cpu_model)
1607{
3023f332 1608 sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
7d85892b
BS
1609 kernel_cmdline, initrd_filename, cpu_model);
1610}
1611
1612/* SPARCcenter 2000 hardware initialisation */
c227f099 1613static void ss2000_init(ram_addr_t RAM_size,
3023f332 1614 const char *boot_device,
7d85892b
BS
1615 const char *kernel_filename, const char *kernel_cmdline,
1616 const char *initrd_filename, const char *cpu_model)
1617{
3023f332 1618 sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
7d85892b
BS
1619 kernel_cmdline, initrd_filename, cpu_model);
1620}
1621
f80f9ec9 1622static QEMUMachine ss1000_machine = {
66de733b
BS
1623 .name = "SS-1000",
1624 .desc = "Sun4d platform, SPARCserver 1000",
1625 .init = ss1000_init,
c9b1ae2c 1626 .use_scsi = 1,
1bcee014 1627 .max_cpus = 8,
7d85892b
BS
1628};
1629
f80f9ec9 1630static QEMUMachine ss2000_machine = {
66de733b
BS
1631 .name = "SS-2000",
1632 .desc = "Sun4d platform, SPARCcenter 2000",
1633 .init = ss2000_init,
c9b1ae2c 1634 .use_scsi = 1,
1bcee014 1635 .max_cpus = 20,
7d85892b 1636};
8137cde8
BS
1637
1638static const struct sun4c_hwdef sun4c_hwdefs[] = {
1639 /* SS-2 */
1640 {
1641 .iommu_base = 0xf8000000,
1642 .tcx_base = 0xfe000000,
8137cde8
BS
1643 .slavio_base = 0xf6000000,
1644 .intctl_base = 0xf5000000,
1645 .counter_base = 0xf3000000,
1646 .ms_kb_base = 0xf0000000,
1647 .serial_base = 0xf1000000,
1648 .nvram_base = 0xf2000000,
1649 .fd_base = 0xf7200000,
1650 .dma_base = 0xf8400000,
1651 .esp_base = 0xf8800000,
1652 .le_base = 0xf8c00000,
8137cde8 1653 .aux1_base = 0xf7400003,
8137cde8
BS
1654 .nvram_machine_id = 0x55,
1655 .machine_id = ss2_id,
1656 .max_mem = 0x10000000,
1657 .default_cpu_model = "Cypress CY7C601",
1658 },
1659};
1660
c227f099 1661static DeviceState *sun4c_intctl_init(target_phys_addr_t addr,
4b48bf05
BS
1662 qemu_irq *parent_irq)
1663{
1664 DeviceState *dev;
1665 SysBusDevice *s;
1666 unsigned int i;
1667
1668 dev = qdev_create(NULL, "sun4c_intctl");
e23a1b33 1669 qdev_init_nofail(dev);
4b48bf05
BS
1670
1671 s = sysbus_from_qdev(dev);
1672
1673 for (i = 0; i < MAX_PILS; i++) {
1674 sysbus_connect_irq(s, i, parent_irq[i]);
1675 }
1676 sysbus_mmio_map(s, 0, addr);
1677
1678 return dev;
1679}
1680
c227f099 1681static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
8137cde8 1682 const char *boot_device,
3023f332 1683 const char *kernel_filename,
8137cde8
BS
1684 const char *kernel_cmdline,
1685 const char *initrd_filename, const char *cpu_model)
1686{
cfb9de9c 1687 void *iommu, *espdma, *ledma, *nvram;
e32cba29 1688 qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq;
73d74342 1689 qemu_irq esp_reset, dma_enable;
2582cfa0 1690 qemu_irq fdc_tc;
5c6602c5 1691 unsigned long kernel_size;
fd8014e1 1692 DriveInfo *fd[MAX_FD];
8137cde8 1693 void *fw_cfg;
e32cba29
BS
1694 DeviceState *dev;
1695 unsigned int i;
8137cde8
BS
1696
1697 /* init CPU */
1698 if (!cpu_model)
1699 cpu_model = hwdef->default_cpu_model;
1700
89835363 1701 cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs);
8137cde8 1702
8137cde8 1703 /* set up devices */
a350db85
BS
1704 ram_init(0, RAM_size, hwdef->max_mem);
1705
f48f6569
BS
1706 prom_init(hwdef->slavio_base, bios_name);
1707
e32cba29
BS
1708 dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs);
1709
1710 for (i = 0; i < 8; i++) {
1711 slavio_irq[i] = qdev_get_gpio_in(dev, i);
1712 }
8137cde8
BS
1713
1714 iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
c533e0b3 1715 slavio_irq[1]);
8137cde8 1716
c533e0b3 1717 espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2],
74ff8d90 1718 iommu, &espdma_irq);
8137cde8
BS
1719
1720 ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
74ff8d90 1721 slavio_irq[3], iommu, &ledma_irq);
8137cde8
BS
1722
1723 if (graphic_depth != 8 && graphic_depth != 24) {
1724 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1725 exit (1);
1726 }
d95d8f1c 1727 tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
dc828ca1 1728 graphic_depth);
8137cde8 1729
74ff8d90 1730 lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
8137cde8 1731
d95d8f1c 1732 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2);
8137cde8 1733
c533e0b3 1734 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1],
993fbfdb 1735 display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
8137cde8
BS
1736 // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
1737 // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
c533e0b3
BS
1738 escc_init(hwdef->serial_base, slavio_irq[1],
1739 slavio_irq[1], serial_hds[0], serial_hds[1],
aeeb69c7 1740 ESCC_CLOCK, 1);
8137cde8 1741
b2b6f6ec 1742 slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc);
8137cde8 1743
c227f099 1744 if (hwdef->fd_base != (target_phys_addr_t)-1) {
8137cde8 1745 /* there is zero or one floppy drive */
ce802585 1746 memset(fd, 0, sizeof(fd));
fd8014e1 1747 fd[0] = drive_get(IF_FLOPPY, 0, 0);
c533e0b3 1748 sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd,
2582cfa0 1749 &fdc_tc);
8137cde8
BS
1750 }
1751
1752 if (drive_get_max_bus(IF_SCSI) > 0) {
1753 fprintf(stderr, "qemu: too many SCSI bus\n");
1754 exit(1);
1755 }
1756
cfb9de9c
PB
1757 esp_init(hwdef->esp_base, 2,
1758 espdma_memory_read, espdma_memory_write,
73d74342
BS
1759 espdma, espdma_irq, &esp_reset, &dma_enable);
1760
1761 qdev_connect_gpio_out(espdma, 0, esp_reset);
1762 qdev_connect_gpio_out(espdma, 1, dma_enable);
8137cde8
BS
1763
1764 kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1765 RAM_size);
1766
1767 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1768 boot_device, RAM_size, kernel_size, graphic_width,
1769 graphic_height, graphic_depth, hwdef->nvram_machine_id,
1770 "Sun4c");
1771
1772 fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1773 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1774 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1775 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
513f789f
BS
1776 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1777 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1778 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1779 if (kernel_cmdline) {
1780 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
3c178e72 1781 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
6bb4ca57
BS
1782 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1783 (uint8_t*)strdup(kernel_cmdline),
1784 strlen(kernel_cmdline) + 1);
513f789f
BS
1785 } else {
1786 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
1787 }
1788 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1789 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1790 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1791 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
8137cde8
BS
1792}
1793
1794/* SPARCstation 2 hardware initialisation */
c227f099 1795static void ss2_init(ram_addr_t RAM_size,
3023f332 1796 const char *boot_device,
8137cde8
BS
1797 const char *kernel_filename, const char *kernel_cmdline,
1798 const char *initrd_filename, const char *cpu_model)
1799{
3023f332 1800 sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
8137cde8
BS
1801 kernel_cmdline, initrd_filename, cpu_model);
1802}
1803
f80f9ec9 1804static QEMUMachine ss2_machine = {
8137cde8
BS
1805 .name = "SS-2",
1806 .desc = "Sun4c platform, SPARCstation 2",
1807 .init = ss2_init,
8137cde8 1808 .use_scsi = 1,
8137cde8 1809};
f80f9ec9
AL
1810
1811static void ss2_machine_init(void)
1812{
1813 qemu_register_machine(&ss5_machine);
1814 qemu_register_machine(&ss10_machine);
1815 qemu_register_machine(&ss600mp_machine);
1816 qemu_register_machine(&ss20_machine);
1817 qemu_register_machine(&voyager_machine);
1818 qemu_register_machine(&ss_lx_machine);
1819 qemu_register_machine(&ss4_machine);
1820 qemu_register_machine(&scls_machine);
1821 qemu_register_machine(&sbook_machine);
1822 qemu_register_machine(&ss1000_machine);
1823 qemu_register_machine(&ss2000_machine);
1824 qemu_register_machine(&ss2_machine);
1825}
1826
1827machine_init(ss2_machine_init);