]> git.proxmox.com Git - mirror_qemu.git/blame - hw/timer/pl031.c
Revert "vl: Fix to create migration object before block backends again"
[mirror_qemu.git] / hw / timer / pl031.c
CommitLineData
7e1543c2
PB
1/*
2 * ARM AMBA PrimeCell PL031 RTC
3 *
4 * Copyright (c) 2007 CodeSourcery
5 *
6 * This file is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
6b620ca3
PB
10 * Contributions after 2012-01-13 are licensed under the terms of the
11 * GNU GPL, version 2 or (at your option) any later version.
7e1543c2
PB
12 */
13
8ef94f0b 14#include "qemu/osdep.h"
b0de99f3 15#include "hw/timer/pl031.h"
83c9f4ca 16#include "hw/sysbus.h"
1de7afc9 17#include "qemu/timer.h"
9c17d615 18#include "sysemu/sysemu.h"
f348b6d1 19#include "qemu/cutils.h"
03dd024f 20#include "qemu/log.h"
dd849ef2 21#include "trace.h"
7e1543c2
PB
22
23#define RTC_DR 0x00 /* Data read register */
24#define RTC_MR 0x04 /* Match register */
25#define RTC_LR 0x08 /* Data load register */
26#define RTC_CR 0x0c /* Control register */
27#define RTC_IMSC 0x10 /* Interrupt mask and set register */
28#define RTC_RIS 0x14 /* Raw interrupt status register */
29#define RTC_MIS 0x18 /* Masked interrupt status register */
30#define RTC_ICR 0x1c /* Interrupt clear register */
31
7e1543c2
PB
32static const unsigned char pl031_id[] = {
33 0x31, 0x10, 0x14, 0x00, /* Device ID */
34 0x0d, 0xf0, 0x05, 0xb1 /* Cell ID */
35};
36
b91f0dfd 37static void pl031_update(PL031State *s)
7e1543c2 38{
dd849ef2
PM
39 uint32_t flags = s->is & s->im;
40
41 trace_pl031_irq_state(flags);
42 qemu_set_irq(s->irq, flags);
7e1543c2
PB
43}
44
45static void pl031_interrupt(void * opaque)
46{
b91f0dfd 47 PL031State *s = (PL031State *)opaque;
7e1543c2 48
13a16f1d 49 s->is = 1;
dd849ef2 50 trace_pl031_alarm_raised();
7e1543c2
PB
51 pl031_update(s);
52}
53
b91f0dfd 54static uint32_t pl031_get_count(PL031State *s)
7e1543c2 55{
884f17c2 56 int64_t now = qemu_clock_get_ns(rtc_clock);
73bcb24d 57 return s->tick_offset + now / NANOSECONDS_PER_SECOND;
7e1543c2
PB
58}
59
b91f0dfd 60static void pl031_set_alarm(PL031State *s)
7e1543c2 61{
7e1543c2
PB
62 uint32_t ticks;
63
7e1543c2
PB
64 /* The timer wraps around. This subtraction also wraps in the same way,
65 and gives correct results when alarm < now_ticks. */
b0f26631 66 ticks = s->mr - pl031_get_count(s);
dd849ef2 67 trace_pl031_set_alarm(ticks);
7e1543c2 68 if (ticks == 0) {
bc72ad67 69 timer_del(s->timer);
7e1543c2
PB
70 pl031_interrupt(s);
71 } else {
884f17c2 72 int64_t now = qemu_clock_get_ns(rtc_clock);
73bcb24d 73 timer_mod(s->timer, now + (int64_t)ticks * NANOSECONDS_PER_SECOND);
7e1543c2
PB
74 }
75}
76
a8170e5e 77static uint64_t pl031_read(void *opaque, hwaddr offset,
9edbe481 78 unsigned size)
7e1543c2 79{
b91f0dfd 80 PL031State *s = (PL031State *)opaque;
dd849ef2 81 uint64_t r;
7e1543c2
PB
82
83 switch (offset) {
84 case RTC_DR:
dd849ef2
PM
85 r = pl031_get_count(s);
86 break;
7e1543c2 87 case RTC_MR:
dd849ef2
PM
88 r = s->mr;
89 break;
7e1543c2 90 case RTC_IMSC:
dd849ef2
PM
91 r = s->im;
92 break;
7e1543c2 93 case RTC_RIS:
dd849ef2
PM
94 r = s->is;
95 break;
7e1543c2 96 case RTC_LR:
dd849ef2
PM
97 r = s->lr;
98 break;
7e1543c2
PB
99 case RTC_CR:
100 /* RTC is permanently enabled. */
dd849ef2
PM
101 r = 1;
102 break;
7e1543c2 103 case RTC_MIS:
dd849ef2
PM
104 r = s->is & s->im;
105 break;
106 case 0xfe0 ... 0xfff:
107 r = pl031_id[(offset - 0xfe0) >> 2];
108 break;
7e1543c2 109 case RTC_ICR:
a5089c05
PM
110 qemu_log_mask(LOG_GUEST_ERROR,
111 "pl031: read of write-only register at offset 0x%x\n",
112 (int)offset);
dd849ef2 113 r = 0;
7e1543c2
PB
114 break;
115 default:
a5089c05
PM
116 qemu_log_mask(LOG_GUEST_ERROR,
117 "pl031_read: Bad offset 0x%x\n", (int)offset);
dd849ef2 118 r = 0;
7e1543c2
PB
119 break;
120 }
121
dd849ef2
PM
122 trace_pl031_read(offset, r);
123 return r;
7e1543c2
PB
124}
125
a8170e5e 126static void pl031_write(void * opaque, hwaddr offset,
9edbe481 127 uint64_t value, unsigned size)
7e1543c2 128{
b91f0dfd 129 PL031State *s = (PL031State *)opaque;
7e1543c2 130
dd849ef2 131 trace_pl031_write(offset, value);
7e1543c2
PB
132
133 switch (offset) {
134 case RTC_LR:
135 s->tick_offset += value - pl031_get_count(s);
136 pl031_set_alarm(s);
137 break;
138 case RTC_MR:
139 s->mr = value;
140 pl031_set_alarm(s);
141 break;
142 case RTC_IMSC:
143 s->im = value & 1;
7e1543c2
PB
144 pl031_update(s);
145 break;
146 case RTC_ICR:
ff2712ba 147 /* The PL031 documentation (DDI0224B) states that the interrupt is
7e1543c2
PB
148 cleared when bit 0 of the written value is set. However the
149 arm926e documentation (DDI0287B) states that the interrupt is
150 cleared when any value is written. */
7e1543c2
PB
151 s->is = 0;
152 pl031_update(s);
153 break;
154 case RTC_CR:
155 /* Written value is ignored. */
156 break;
157
158 case RTC_DR:
159 case RTC_MIS:
160 case RTC_RIS:
a5089c05
PM
161 qemu_log_mask(LOG_GUEST_ERROR,
162 "pl031: write to read-only register at offset 0x%x\n",
163 (int)offset);
7e1543c2
PB
164 break;
165
166 default:
a5089c05
PM
167 qemu_log_mask(LOG_GUEST_ERROR,
168 "pl031_write: Bad offset 0x%x\n", (int)offset);
7e1543c2
PB
169 break;
170 }
171}
172
9edbe481
AK
173static const MemoryRegionOps pl031_ops = {
174 .read = pl031_read,
175 .write = pl031_write,
176 .endianness = DEVICE_NATIVE_ENDIAN,
7e1543c2
PB
177};
178
81dcc494 179static void pl031_init(Object *obj)
7e1543c2 180{
81dcc494
XZ
181 PL031State *s = PL031(obj);
182 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
f6503059 183 struct tm tm;
7e1543c2 184
81dcc494 185 memory_region_init_io(&s->iomem, obj, &pl031_ops, s, "pl031", 0x1000);
750ecd44 186 sysbus_init_mmio(dev, &s->iomem);
7e1543c2 187
a63bdb31 188 sysbus_init_irq(dev, &s->irq);
f6503059 189 qemu_get_timedate(&tm, 0);
884f17c2 190 s->tick_offset = mktimegm(&tm) -
73bcb24d 191 qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND;
7e1543c2 192
884f17c2 193 s->timer = timer_new_ns(rtc_clock, pl031_interrupt, s);
7e1543c2 194}
a63bdb31 195
44b1ff31 196static int pl031_pre_save(void *opaque)
b0f26631 197{
b91f0dfd 198 PL031State *s = opaque;
b0f26631
PB
199
200 /* tick_offset is base_time - rtc_clock base time. Instead, we want to
bc72ad67
AB
201 * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */
202 int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
73bcb24d 203 s->tick_offset_vmstate = s->tick_offset + delta / NANOSECONDS_PER_SECOND;
44b1ff31
DDAG
204
205 return 0;
b0f26631
PB
206}
207
ac204b8f
PB
208static int pl031_post_load(void *opaque, int version_id)
209{
b91f0dfd 210 PL031State *s = opaque;
ac204b8f 211
bc72ad67 212 int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
73bcb24d 213 s->tick_offset = s->tick_offset_vmstate - delta / NANOSECONDS_PER_SECOND;
ac204b8f
PB
214 pl031_set_alarm(s);
215 return 0;
216}
217
218static const VMStateDescription vmstate_pl031 = {
219 .name = "pl031",
220 .version_id = 1,
221 .minimum_version_id = 1,
b0f26631 222 .pre_save = pl031_pre_save,
ac204b8f
PB
223 .post_load = pl031_post_load,
224 .fields = (VMStateField[]) {
b91f0dfd
AF
225 VMSTATE_UINT32(tick_offset_vmstate, PL031State),
226 VMSTATE_UINT32(mr, PL031State),
227 VMSTATE_UINT32(lr, PL031State),
228 VMSTATE_UINT32(cr, PL031State),
229 VMSTATE_UINT32(im, PL031State),
230 VMSTATE_UINT32(is, PL031State),
ac204b8f
PB
231 VMSTATE_END_OF_LIST()
232 }
233};
234
999e12bb
AL
235static void pl031_class_init(ObjectClass *klass, void *data)
236{
39bffca2 237 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 238
39bffca2 239 dc->vmsd = &vmstate_pl031;
999e12bb
AL
240}
241
8c43a6f0 242static const TypeInfo pl031_info = {
d3b80049 243 .name = TYPE_PL031,
39bffca2 244 .parent = TYPE_SYS_BUS_DEVICE,
b91f0dfd 245 .instance_size = sizeof(PL031State),
81dcc494 246 .instance_init = pl031_init,
39bffca2 247 .class_init = pl031_class_init,
0dc5595c
PM
248};
249
83f7d43a 250static void pl031_register_types(void)
a63bdb31 251{
39bffca2 252 type_register_static(&pl031_info);
a63bdb31
PB
253}
254
83f7d43a 255type_init(pl031_register_types)