]> git.proxmox.com Git - mirror_qemu.git/blame - hw/timer/pl031.c
hw: explicitly include qemu-common.h and cpu.h
[mirror_qemu.git] / hw / timer / pl031.c
CommitLineData
7e1543c2
PB
1/*
2 * ARM AMBA PrimeCell PL031 RTC
3 *
4 * Copyright (c) 2007 CodeSourcery
5 *
6 * This file is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
6b620ca3
PB
10 * Contributions after 2012-01-13 are licensed under the terms of the
11 * GNU GPL, version 2 or (at your option) any later version.
7e1543c2
PB
12 */
13
8ef94f0b 14#include "qemu/osdep.h"
83c9f4ca 15#include "hw/sysbus.h"
1de7afc9 16#include "qemu/timer.h"
9c17d615 17#include "sysemu/sysemu.h"
7e1543c2
PB
18
19//#define DEBUG_PL031
20
21#ifdef DEBUG_PL031
001faf32
BS
22#define DPRINTF(fmt, ...) \
23do { printf("pl031: " fmt , ## __VA_ARGS__); } while (0)
7e1543c2 24#else
001faf32 25#define DPRINTF(fmt, ...) do {} while(0)
7e1543c2
PB
26#endif
27
28#define RTC_DR 0x00 /* Data read register */
29#define RTC_MR 0x04 /* Match register */
30#define RTC_LR 0x08 /* Data load register */
31#define RTC_CR 0x0c /* Control register */
32#define RTC_IMSC 0x10 /* Interrupt mask and set register */
33#define RTC_RIS 0x14 /* Raw interrupt status register */
34#define RTC_MIS 0x18 /* Masked interrupt status register */
35#define RTC_ICR 0x1c /* Interrupt clear register */
36
d3b80049
AF
37#define TYPE_PL031 "pl031"
38#define PL031(obj) OBJECT_CHECK(PL031State, (obj), TYPE_PL031)
39
b91f0dfd 40typedef struct PL031State {
d3b80049
AF
41 SysBusDevice parent_obj;
42
9edbe481 43 MemoryRegion iomem;
7e1543c2
PB
44 QEMUTimer *timer;
45 qemu_irq irq;
7e1543c2 46
b0f26631
PB
47 /* Needed to preserve the tick_count across migration, even if the
48 * absolute value of the rtc_clock is different on the source and
49 * destination.
50 */
51 uint32_t tick_offset_vmstate;
7e1543c2
PB
52 uint32_t tick_offset;
53
54 uint32_t mr;
55 uint32_t lr;
56 uint32_t cr;
57 uint32_t im;
58 uint32_t is;
b91f0dfd 59} PL031State;
7e1543c2
PB
60
61static const unsigned char pl031_id[] = {
62 0x31, 0x10, 0x14, 0x00, /* Device ID */
63 0x0d, 0xf0, 0x05, 0xb1 /* Cell ID */
64};
65
b91f0dfd 66static void pl031_update(PL031State *s)
7e1543c2
PB
67{
68 qemu_set_irq(s->irq, s->is & s->im);
69}
70
71static void pl031_interrupt(void * opaque)
72{
b91f0dfd 73 PL031State *s = (PL031State *)opaque;
7e1543c2 74
13a16f1d 75 s->is = 1;
7e1543c2
PB
76 DPRINTF("Alarm raised\n");
77 pl031_update(s);
78}
79
b91f0dfd 80static uint32_t pl031_get_count(PL031State *s)
7e1543c2 81{
884f17c2 82 int64_t now = qemu_clock_get_ns(rtc_clock);
b0f26631 83 return s->tick_offset + now / get_ticks_per_sec();
7e1543c2
PB
84}
85
b91f0dfd 86static void pl031_set_alarm(PL031State *s)
7e1543c2 87{
7e1543c2
PB
88 uint32_t ticks;
89
7e1543c2
PB
90 /* The timer wraps around. This subtraction also wraps in the same way,
91 and gives correct results when alarm < now_ticks. */
b0f26631 92 ticks = s->mr - pl031_get_count(s);
7e1543c2
PB
93 DPRINTF("Alarm set in %ud ticks\n", ticks);
94 if (ticks == 0) {
bc72ad67 95 timer_del(s->timer);
7e1543c2
PB
96 pl031_interrupt(s);
97 } else {
884f17c2 98 int64_t now = qemu_clock_get_ns(rtc_clock);
bc72ad67 99 timer_mod(s->timer, now + (int64_t)ticks * get_ticks_per_sec());
7e1543c2
PB
100 }
101}
102
a8170e5e 103static uint64_t pl031_read(void *opaque, hwaddr offset,
9edbe481 104 unsigned size)
7e1543c2 105{
b91f0dfd 106 PL031State *s = (PL031State *)opaque;
7e1543c2 107
7e1543c2
PB
108 if (offset >= 0xfe0 && offset < 0x1000)
109 return pl031_id[(offset - 0xfe0) >> 2];
110
111 switch (offset) {
112 case RTC_DR:
113 return pl031_get_count(s);
114 case RTC_MR:
115 return s->mr;
116 case RTC_IMSC:
117 return s->im;
118 case RTC_RIS:
119 return s->is;
120 case RTC_LR:
121 return s->lr;
122 case RTC_CR:
123 /* RTC is permanently enabled. */
124 return 1;
125 case RTC_MIS:
126 return s->is & s->im;
127 case RTC_ICR:
a5089c05
PM
128 qemu_log_mask(LOG_GUEST_ERROR,
129 "pl031: read of write-only register at offset 0x%x\n",
130 (int)offset);
7e1543c2
PB
131 break;
132 default:
a5089c05
PM
133 qemu_log_mask(LOG_GUEST_ERROR,
134 "pl031_read: Bad offset 0x%x\n", (int)offset);
7e1543c2
PB
135 break;
136 }
137
138 return 0;
139}
140
a8170e5e 141static void pl031_write(void * opaque, hwaddr offset,
9edbe481 142 uint64_t value, unsigned size)
7e1543c2 143{
b91f0dfd 144 PL031State *s = (PL031State *)opaque;
7e1543c2 145
7e1543c2
PB
146
147 switch (offset) {
148 case RTC_LR:
149 s->tick_offset += value - pl031_get_count(s);
150 pl031_set_alarm(s);
151 break;
152 case RTC_MR:
153 s->mr = value;
154 pl031_set_alarm(s);
155 break;
156 case RTC_IMSC:
157 s->im = value & 1;
158 DPRINTF("Interrupt mask %d\n", s->im);
159 pl031_update(s);
160 break;
161 case RTC_ICR:
ff2712ba 162 /* The PL031 documentation (DDI0224B) states that the interrupt is
7e1543c2
PB
163 cleared when bit 0 of the written value is set. However the
164 arm926e documentation (DDI0287B) states that the interrupt is
165 cleared when any value is written. */
166 DPRINTF("Interrupt cleared");
167 s->is = 0;
168 pl031_update(s);
169 break;
170 case RTC_CR:
171 /* Written value is ignored. */
172 break;
173
174 case RTC_DR:
175 case RTC_MIS:
176 case RTC_RIS:
a5089c05
PM
177 qemu_log_mask(LOG_GUEST_ERROR,
178 "pl031: write to read-only register at offset 0x%x\n",
179 (int)offset);
7e1543c2
PB
180 break;
181
182 default:
a5089c05
PM
183 qemu_log_mask(LOG_GUEST_ERROR,
184 "pl031_write: Bad offset 0x%x\n", (int)offset);
7e1543c2
PB
185 break;
186 }
187}
188
9edbe481
AK
189static const MemoryRegionOps pl031_ops = {
190 .read = pl031_read,
191 .write = pl031_write,
192 .endianness = DEVICE_NATIVE_ENDIAN,
7e1543c2
PB
193};
194
81dcc494 195static void pl031_init(Object *obj)
7e1543c2 196{
81dcc494
XZ
197 PL031State *s = PL031(obj);
198 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
f6503059 199 struct tm tm;
7e1543c2 200
81dcc494 201 memory_region_init_io(&s->iomem, obj, &pl031_ops, s, "pl031", 0x1000);
750ecd44 202 sysbus_init_mmio(dev, &s->iomem);
7e1543c2 203
a63bdb31 204 sysbus_init_irq(dev, &s->irq);
f6503059 205 qemu_get_timedate(&tm, 0);
884f17c2
AB
206 s->tick_offset = mktimegm(&tm) -
207 qemu_clock_get_ns(rtc_clock) / get_ticks_per_sec();
7e1543c2 208
884f17c2 209 s->timer = timer_new_ns(rtc_clock, pl031_interrupt, s);
7e1543c2 210}
a63bdb31 211
b0f26631
PB
212static void pl031_pre_save(void *opaque)
213{
b91f0dfd 214 PL031State *s = opaque;
b0f26631
PB
215
216 /* tick_offset is base_time - rtc_clock base time. Instead, we want to
bc72ad67
AB
217 * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */
218 int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
b0f26631
PB
219 s->tick_offset_vmstate = s->tick_offset + delta / get_ticks_per_sec();
220}
221
ac204b8f
PB
222static int pl031_post_load(void *opaque, int version_id)
223{
b91f0dfd 224 PL031State *s = opaque;
ac204b8f 225
bc72ad67 226 int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
b0f26631 227 s->tick_offset = s->tick_offset_vmstate - delta / get_ticks_per_sec();
ac204b8f
PB
228 pl031_set_alarm(s);
229 return 0;
230}
231
232static const VMStateDescription vmstate_pl031 = {
233 .name = "pl031",
234 .version_id = 1,
235 .minimum_version_id = 1,
b0f26631 236 .pre_save = pl031_pre_save,
ac204b8f
PB
237 .post_load = pl031_post_load,
238 .fields = (VMStateField[]) {
b91f0dfd
AF
239 VMSTATE_UINT32(tick_offset_vmstate, PL031State),
240 VMSTATE_UINT32(mr, PL031State),
241 VMSTATE_UINT32(lr, PL031State),
242 VMSTATE_UINT32(cr, PL031State),
243 VMSTATE_UINT32(im, PL031State),
244 VMSTATE_UINT32(is, PL031State),
ac204b8f
PB
245 VMSTATE_END_OF_LIST()
246 }
247};
248
999e12bb
AL
249static void pl031_class_init(ObjectClass *klass, void *data)
250{
39bffca2 251 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 252
39bffca2 253 dc->vmsd = &vmstate_pl031;
999e12bb
AL
254}
255
8c43a6f0 256static const TypeInfo pl031_info = {
d3b80049 257 .name = TYPE_PL031,
39bffca2 258 .parent = TYPE_SYS_BUS_DEVICE,
b91f0dfd 259 .instance_size = sizeof(PL031State),
81dcc494 260 .instance_init = pl031_init,
39bffca2 261 .class_init = pl031_class_init,
0dc5595c
PM
262};
263
83f7d43a 264static void pl031_register_types(void)
a63bdb31 265{
39bffca2 266 type_register_static(&pl031_info);
a63bdb31
PB
267}
268
83f7d43a 269type_init(pl031_register_types)