]> git.proxmox.com Git - mirror_qemu.git/blame - hw/usb/hcd-ehci.c
usb: Add an int_req flag to USBPacket
[mirror_qemu.git] / hw / usb / hcd-ehci.c
CommitLineData
94527ead
GH
1/*
2 * QEMU USB EHCI Emulation
3 *
4 * Copyright(c) 2008 Emutex Ltd. (address@hidden)
522079dd
HG
5 * Copyright(c) 2011-2012 Red Hat, Inc.
6 *
7 * Red Hat Authors:
8 * Gerd Hoffmann <kraxel@redhat.com>
9 * Hans de Goede <hdegoede@redhat.com>
94527ead
GH
10 *
11 * EHCI project was started by Mark Burkley, with contributions by
12 * Niels de Vos. David S. Ahern continued working on it. Kevin Wolf,
13 * Jan Kiszka and Vincent Palatin contributed bugfixes.
14 *
15 *
16 * This library is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU Lesser General Public
18 * License as published by the Free Software Foundation; either
19 * version 2 of the License, or(at your option) any later version.
20 *
21 * This library is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
24 * Lesser General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, see <http://www.gnu.org/licenses/>.
94527ead
GH
28 */
29
f1ae32a1 30#include "hw/hw.h"
94527ead 31#include "qemu-timer.h"
f1ae32a1
GH
32#include "hw/usb.h"
33#include "hw/pci.h"
94527ead 34#include "monitor.h"
439a97cc 35#include "trace.h"
0ce668bc 36#include "dma.h"
ceab6f96 37#include "sysemu.h"
94527ead
GH
38
39#define EHCI_DEBUG 0
94527ead 40
26d53979 41#if EHCI_DEBUG
94527ead
GH
42#define DPRINTF printf
43#else
44#define DPRINTF(...)
45#endif
46
94527ead
GH
47/* internal processing - reset HC to try and recover */
48#define USB_RET_PROCERR (-99)
49
50#define MMIO_SIZE 0x1000
51
52/* Capability Registers Base Address - section 2.2 */
53#define CAPREGBASE 0x0000
54#define CAPLENGTH CAPREGBASE + 0x0000 // 1-byte, 0x0001 reserved
55#define HCIVERSION CAPREGBASE + 0x0002 // 2-bytes, i/f version #
56#define HCSPARAMS CAPREGBASE + 0x0004 // 4-bytes, structural params
57#define HCCPARAMS CAPREGBASE + 0x0008 // 4-bytes, capability params
58#define EECP HCCPARAMS + 1
59#define HCSPPORTROUTE1 CAPREGBASE + 0x000c
60#define HCSPPORTROUTE2 CAPREGBASE + 0x0010
61
62#define OPREGBASE 0x0020 // Operational Registers Base Address
63
64#define USBCMD OPREGBASE + 0x0000
65#define USBCMD_RUNSTOP (1 << 0) // run / Stop
66#define USBCMD_HCRESET (1 << 1) // HC Reset
67#define USBCMD_FLS (3 << 2) // Frame List Size
68#define USBCMD_FLS_SH 2 // Frame List Size Shift
69#define USBCMD_PSE (1 << 4) // Periodic Schedule Enable
70#define USBCMD_ASE (1 << 5) // Asynch Schedule Enable
71#define USBCMD_IAAD (1 << 6) // Int Asynch Advance Doorbell
72#define USBCMD_LHCR (1 << 7) // Light Host Controller Reset
73#define USBCMD_ASPMC (3 << 8) // Async Sched Park Mode Count
74#define USBCMD_ASPME (1 << 11) // Async Sched Park Mode Enable
75#define USBCMD_ITC (0x7f << 16) // Int Threshold Control
76#define USBCMD_ITC_SH 16 // Int Threshold Control Shift
77
78#define USBSTS OPREGBASE + 0x0004
79#define USBSTS_RO_MASK 0x0000003f
80#define USBSTS_INT (1 << 0) // USB Interrupt
81#define USBSTS_ERRINT (1 << 1) // Error Interrupt
82#define USBSTS_PCD (1 << 2) // Port Change Detect
83#define USBSTS_FLR (1 << 3) // Frame List Rollover
84#define USBSTS_HSE (1 << 4) // Host System Error
85#define USBSTS_IAA (1 << 5) // Interrupt on Async Advance
86#define USBSTS_HALT (1 << 12) // HC Halted
87#define USBSTS_REC (1 << 13) // Reclamation
88#define USBSTS_PSS (1 << 14) // Periodic Schedule Status
89#define USBSTS_ASS (1 << 15) // Asynchronous Schedule Status
90
91/*
92 * Interrupt enable bits correspond to the interrupt active bits in USBSTS
93 * so no need to redefine here.
94 */
95#define USBINTR OPREGBASE + 0x0008
96#define USBINTR_MASK 0x0000003f
97
98#define FRINDEX OPREGBASE + 0x000c
99#define CTRLDSSEGMENT OPREGBASE + 0x0010
100#define PERIODICLISTBASE OPREGBASE + 0x0014
101#define ASYNCLISTADDR OPREGBASE + 0x0018
102#define ASYNCLISTADDR_MASK 0xffffffe0
103
104#define CONFIGFLAG OPREGBASE + 0x0040
105
106#define PORTSC (OPREGBASE + 0x0044)
107#define PORTSC_BEGIN PORTSC
108#define PORTSC_END (PORTSC + 4 * NB_PORTS)
109/*
c44fd61c 110 * Bits that are reserved or are read-only are masked out of values
94527ead
GH
111 * written to us by software
112 */
a0a3167a 113#define PORTSC_RO_MASK 0x007001c0
94527ead
GH
114#define PORTSC_RWC_MASK 0x0000002a
115#define PORTSC_WKOC_E (1 << 22) // Wake on Over Current Enable
116#define PORTSC_WKDS_E (1 << 21) // Wake on Disconnect Enable
117#define PORTSC_WKCN_E (1 << 20) // Wake on Connect Enable
118#define PORTSC_PTC (15 << 16) // Port Test Control
119#define PORTSC_PTC_SH 16 // Port Test Control shift
120#define PORTSC_PIC (3 << 14) // Port Indicator Control
121#define PORTSC_PIC_SH 14 // Port Indicator Control Shift
122#define PORTSC_POWNER (1 << 13) // Port Owner
123#define PORTSC_PPOWER (1 << 12) // Port Power
124#define PORTSC_LINESTAT (3 << 10) // Port Line Status
125#define PORTSC_LINESTAT_SH 10 // Port Line Status Shift
126#define PORTSC_PRESET (1 << 8) // Port Reset
127#define PORTSC_SUSPEND (1 << 7) // Port Suspend
128#define PORTSC_FPRES (1 << 6) // Force Port Resume
129#define PORTSC_OCC (1 << 5) // Over Current Change
130#define PORTSC_OCA (1 << 4) // Over Current Active
131#define PORTSC_PEDC (1 << 3) // Port Enable/Disable Change
132#define PORTSC_PED (1 << 2) // Port Enable/Disable
133#define PORTSC_CSC (1 << 1) // Connect Status Change
134#define PORTSC_CONNECT (1 << 0) // Current Connect Status
135
136#define FRAME_TIMER_FREQ 1000
adddecb1 137#define FRAME_TIMER_NS (1000000000 / FRAME_TIMER_FREQ)
94527ead
GH
138
139#define NB_MAXINTRATE 8 // Max rate at which controller issues ints
5cc194ca 140#define NB_PORTS 6 // Number of downstream ports
94527ead 141#define BUFF_SIZE 5*4096 // Max bytes to transfer per transaction
94527ead 142#define MAX_QH 100 // Max allowable queue heads in a chain
8f74ed1e 143#define MIN_FR_PER_TICK 3 // Min frames to process when catching up
94527ead
GH
144
145/* Internal periodic / asynchronous schedule state machine states
146 */
147typedef enum {
148 EST_INACTIVE = 1000,
149 EST_ACTIVE,
150 EST_EXECUTING,
151 EST_SLEEPING,
152 /* The following states are internal to the state machine function
153 */
154 EST_WAITLISTHEAD,
155 EST_FETCHENTRY,
156 EST_FETCHQH,
157 EST_FETCHITD,
2fe80192 158 EST_FETCHSITD,
94527ead
GH
159 EST_ADVANCEQUEUE,
160 EST_FETCHQTD,
161 EST_EXECUTE,
162 EST_WRITEBACK,
163 EST_HORIZONTALQH
164} EHCI_STATES;
165
166/* macros for accessing fields within next link pointer entry */
167#define NLPTR_GET(x) ((x) & 0xffffffe0)
168#define NLPTR_TYPE_GET(x) (((x) >> 1) & 3)
169#define NLPTR_TBIT(x) ((x) & 1) // 1=invalid, 0=valid
170
171/* link pointer types */
172#define NLPTR_TYPE_ITD 0 // isoc xfer descriptor
173#define NLPTR_TYPE_QH 1 // queue head
174#define NLPTR_TYPE_STITD 2 // split xaction, isoc xfer descriptor
175#define NLPTR_TYPE_FSTN 3 // frame span traversal node
176
177
178/* EHCI spec version 1.0 Section 3.3
179 */
180typedef struct EHCIitd {
181 uint32_t next;
182
183 uint32_t transact[8];
184#define ITD_XACT_ACTIVE (1 << 31)
185#define ITD_XACT_DBERROR (1 << 30)
186#define ITD_XACT_BABBLE (1 << 29)
187#define ITD_XACT_XACTERR (1 << 28)
188#define ITD_XACT_LENGTH_MASK 0x0fff0000
189#define ITD_XACT_LENGTH_SH 16
190#define ITD_XACT_IOC (1 << 15)
191#define ITD_XACT_PGSEL_MASK 0x00007000
192#define ITD_XACT_PGSEL_SH 12
193#define ITD_XACT_OFFSET_MASK 0x00000fff
194
195 uint32_t bufptr[7];
196#define ITD_BUFPTR_MASK 0xfffff000
197#define ITD_BUFPTR_SH 12
198#define ITD_BUFPTR_EP_MASK 0x00000f00
199#define ITD_BUFPTR_EP_SH 8
200#define ITD_BUFPTR_DEVADDR_MASK 0x0000007f
201#define ITD_BUFPTR_DEVADDR_SH 0
202#define ITD_BUFPTR_DIRECTION (1 << 11)
203#define ITD_BUFPTR_MAXPKT_MASK 0x000007ff
204#define ITD_BUFPTR_MAXPKT_SH 0
205#define ITD_BUFPTR_MULT_MASK 0x00000003
e654887f 206#define ITD_BUFPTR_MULT_SH 0
94527ead
GH
207} EHCIitd;
208
209/* EHCI spec version 1.0 Section 3.4
210 */
211typedef struct EHCIsitd {
212 uint32_t next; // Standard next link pointer
213 uint32_t epchar;
214#define SITD_EPCHAR_IO (1 << 31)
215#define SITD_EPCHAR_PORTNUM_MASK 0x7f000000
216#define SITD_EPCHAR_PORTNUM_SH 24
217#define SITD_EPCHAR_HUBADD_MASK 0x007f0000
218#define SITD_EPCHAR_HUBADDR_SH 16
219#define SITD_EPCHAR_EPNUM_MASK 0x00000f00
220#define SITD_EPCHAR_EPNUM_SH 8
221#define SITD_EPCHAR_DEVADDR_MASK 0x0000007f
222
223 uint32_t uframe;
224#define SITD_UFRAME_CMASK_MASK 0x0000ff00
225#define SITD_UFRAME_CMASK_SH 8
226#define SITD_UFRAME_SMASK_MASK 0x000000ff
227
228 uint32_t results;
229#define SITD_RESULTS_IOC (1 << 31)
230#define SITD_RESULTS_PGSEL (1 << 30)
231#define SITD_RESULTS_TBYTES_MASK 0x03ff0000
232#define SITD_RESULTS_TYBYTES_SH 16
233#define SITD_RESULTS_CPROGMASK_MASK 0x0000ff00
234#define SITD_RESULTS_CPROGMASK_SH 8
235#define SITD_RESULTS_ACTIVE (1 << 7)
236#define SITD_RESULTS_ERR (1 << 6)
237#define SITD_RESULTS_DBERR (1 << 5)
238#define SITD_RESULTS_BABBLE (1 << 4)
239#define SITD_RESULTS_XACTERR (1 << 3)
240#define SITD_RESULTS_MISSEDUF (1 << 2)
241#define SITD_RESULTS_SPLITXSTATE (1 << 1)
242
243 uint32_t bufptr[2];
244#define SITD_BUFPTR_MASK 0xfffff000
245#define SITD_BUFPTR_CURROFF_MASK 0x00000fff
246#define SITD_BUFPTR_TPOS_MASK 0x00000018
247#define SITD_BUFPTR_TPOS_SH 3
248#define SITD_BUFPTR_TCNT_MASK 0x00000007
249
250 uint32_t backptr; // Standard next link pointer
251} EHCIsitd;
252
253/* EHCI spec version 1.0 Section 3.5
254 */
255typedef struct EHCIqtd {
256 uint32_t next; // Standard next link pointer
257 uint32_t altnext; // Standard next link pointer
258 uint32_t token;
259#define QTD_TOKEN_DTOGGLE (1 << 31)
260#define QTD_TOKEN_TBYTES_MASK 0x7fff0000
261#define QTD_TOKEN_TBYTES_SH 16
262#define QTD_TOKEN_IOC (1 << 15)
263#define QTD_TOKEN_CPAGE_MASK 0x00007000
264#define QTD_TOKEN_CPAGE_SH 12
265#define QTD_TOKEN_CERR_MASK 0x00000c00
266#define QTD_TOKEN_CERR_SH 10
267#define QTD_TOKEN_PID_MASK 0x00000300
268#define QTD_TOKEN_PID_SH 8
269#define QTD_TOKEN_ACTIVE (1 << 7)
270#define QTD_TOKEN_HALT (1 << 6)
271#define QTD_TOKEN_DBERR (1 << 5)
272#define QTD_TOKEN_BABBLE (1 << 4)
273#define QTD_TOKEN_XACTERR (1 << 3)
274#define QTD_TOKEN_MISSEDUF (1 << 2)
275#define QTD_TOKEN_SPLITXSTATE (1 << 1)
276#define QTD_TOKEN_PING (1 << 0)
277
278 uint32_t bufptr[5]; // Standard buffer pointer
279#define QTD_BUFPTR_MASK 0xfffff000
0ce668bc 280#define QTD_BUFPTR_SH 12
94527ead
GH
281} EHCIqtd;
282
283/* EHCI spec version 1.0 Section 3.6
284 */
285typedef struct EHCIqh {
286 uint32_t next; // Standard next link pointer
287
288 /* endpoint characteristics */
289 uint32_t epchar;
290#define QH_EPCHAR_RL_MASK 0xf0000000
291#define QH_EPCHAR_RL_SH 28
292#define QH_EPCHAR_C (1 << 27)
293#define QH_EPCHAR_MPLEN_MASK 0x07FF0000
294#define QH_EPCHAR_MPLEN_SH 16
295#define QH_EPCHAR_H (1 << 15)
296#define QH_EPCHAR_DTC (1 << 14)
297#define QH_EPCHAR_EPS_MASK 0x00003000
298#define QH_EPCHAR_EPS_SH 12
299#define EHCI_QH_EPS_FULL 0
300#define EHCI_QH_EPS_LOW 1
301#define EHCI_QH_EPS_HIGH 2
302#define EHCI_QH_EPS_RESERVED 3
303
304#define QH_EPCHAR_EP_MASK 0x00000f00
305#define QH_EPCHAR_EP_SH 8
306#define QH_EPCHAR_I (1 << 7)
307#define QH_EPCHAR_DEVADDR_MASK 0x0000007f
308#define QH_EPCHAR_DEVADDR_SH 0
309
310 /* endpoint capabilities */
311 uint32_t epcap;
312#define QH_EPCAP_MULT_MASK 0xc0000000
313#define QH_EPCAP_MULT_SH 30
314#define QH_EPCAP_PORTNUM_MASK 0x3f800000
315#define QH_EPCAP_PORTNUM_SH 23
316#define QH_EPCAP_HUBADDR_MASK 0x007f0000
317#define QH_EPCAP_HUBADDR_SH 16
318#define QH_EPCAP_CMASK_MASK 0x0000ff00
319#define QH_EPCAP_CMASK_SH 8
320#define QH_EPCAP_SMASK_MASK 0x000000ff
321#define QH_EPCAP_SMASK_SH 0
322
323 uint32_t current_qtd; // Standard next link pointer
324 uint32_t next_qtd; // Standard next link pointer
325 uint32_t altnext_qtd;
326#define QH_ALTNEXT_NAKCNT_MASK 0x0000001e
327#define QH_ALTNEXT_NAKCNT_SH 1
328
329 uint32_t token; // Same as QTD token
330 uint32_t bufptr[5]; // Standard buffer pointer
331#define BUFPTR_CPROGMASK_MASK 0x000000ff
332#define BUFPTR_FRAMETAG_MASK 0x0000001f
333#define BUFPTR_SBYTES_MASK 0x00000fe0
334#define BUFPTR_SBYTES_SH 5
335} EHCIqh;
336
337/* EHCI spec version 1.0 Section 3.7
338 */
339typedef struct EHCIfstn {
340 uint32_t next; // Standard next link pointer
341 uint32_t backptr; // Standard next link pointer
342} EHCIfstn;
343
eb36a88e 344typedef struct EHCIPacket EHCIPacket;
0122f472
GH
345typedef struct EHCIQueue EHCIQueue;
346typedef struct EHCIState EHCIState;
347
348enum async_state {
349 EHCI_ASYNC_NONE = 0,
ef5b2344 350 EHCI_ASYNC_INITIALIZED,
0122f472
GH
351 EHCI_ASYNC_INFLIGHT,
352 EHCI_ASYNC_FINISHED,
353};
354
eb36a88e
GH
355struct EHCIPacket {
356 EHCIQueue *queue;
357 QTAILQ_ENTRY(EHCIPacket) next;
358
359 EHCIqtd qtd; /* copy of current QTD (being worked on) */
360 uint32_t qtdaddr; /* address QTD read from */
361
362 USBPacket packet;
363 QEMUSGList sgl;
364 int pid;
eb36a88e
GH
365 enum async_state async;
366 int usb_status;
367};
368
0122f472
GH
369struct EHCIQueue {
370 EHCIState *ehci;
8ac6d699 371 QTAILQ_ENTRY(EHCIQueue) next;
adddecb1
GH
372 uint32_t seen;
373 uint64_t ts;
ae0138a8 374 int async;
cae5d3f4 375 int transact_ctr;
0122f472
GH
376
377 /* cached data from guest - needs to be flushed
378 * when guest removes an entry (doorbell, handshake sequence)
379 */
eb36a88e
GH
380 EHCIqh qh; /* copy of current QH (being worked on) */
381 uint32_t qhaddr; /* address QH read from */
382 uint32_t qtdaddr; /* address QTD read from */
e59928b3 383 USBDevice *dev;
b4ea8664 384 QTAILQ_HEAD(pkts_head, EHCIPacket) packets;
0122f472
GH
385};
386
df5d5c5c
HG
387typedef QTAILQ_HEAD(EHCIQueueHead, EHCIQueue) EHCIQueueHead;
388
0122f472 389struct EHCIState {
94527ead 390 PCIDevice dev;
0122f472 391 USBBus bus;
94527ead 392 qemu_irq irq;
e57964f5 393 MemoryRegion mem;
3e4f910c
GH
394 MemoryRegion mem_caps;
395 MemoryRegion mem_opreg;
396 MemoryRegion mem_ports;
a0a3167a 397 int companion_count;
16a2dee6
GH
398
399 /* properties */
16a2dee6
GH
400 uint32_t maxframes;
401
94527ead
GH
402 /*
403 * EHCI spec version 1.0 Section 2.3
404 * Host Controller Operational Registers
405 */
3e4f910c 406 uint8_t caps[OPREGBASE];
94527ead 407 union {
3e4f910c 408 uint32_t opreg[(PORTSC_BEGIN-OPREGBASE)/sizeof(uint32_t)];
94527ead 409 struct {
94527ead
GH
410 uint32_t usbcmd;
411 uint32_t usbsts;
412 uint32_t usbintr;
413 uint32_t frindex;
414 uint32_t ctrldssegment;
415 uint32_t periodiclistbase;
416 uint32_t asynclistaddr;
417 uint32_t notused[9];
418 uint32_t configflag;
94527ead
GH
419 };
420 };
3e4f910c 421 uint32_t portsc[NB_PORTS];
0122f472 422
94527ead
GH
423 /*
424 * Internal states, shadow registers, etc
425 */
94527ead 426 QEMUTimer *frame_timer;
0fb3e299 427 QEMUBH *async_bh;
9a773408
GH
428 uint32_t astate; /* Current state in asynchronous schedule */
429 uint32_t pstate; /* Current state in periodic schedule */
94527ead 430 USBPort ports[NB_PORTS];
a0a3167a 431 USBPort *companion_ports[NB_PORTS];
94527ead 432 uint32_t usbsts_pending;
7efc17af 433 uint32_t usbsts_frindex;
df5d5c5c
HG
434 EHCIQueueHead aqueues;
435 EHCIQueueHead pqueues;
94527ead 436
9a773408
GH
437 /* which address to look at next */
438 uint32_t a_fetch_addr;
439 uint32_t p_fetch_addr;
94527ead 440
0122f472 441 USBPacket ipacket;
0ce668bc 442 QEMUSGList isgl;
0122f472 443
adddecb1 444 uint64_t last_run_ns;
3a215326 445 uint32_t async_stepdown;
44272b0f 446 bool int_req_by_async;
0122f472 447};
94527ead
GH
448
449#define SET_LAST_RUN_CLOCK(s) \
adddecb1 450 (s)->last_run_ns = qemu_get_clock_ns(vm_clock);
94527ead
GH
451
452/* nifty macros from Arnon's EHCI version */
453#define get_field(data, field) \
454 (((data) & field##_MASK) >> field##_SH)
455
456#define set_field(data, newval, field) do { \
457 uint32_t val = *data; \
458 val &= ~ field##_MASK; \
459 val |= ((newval) << field##_SH) & field##_MASK; \
460 *data = val; \
461 } while(0)
462
26d53979 463static const char *ehci_state_names[] = {
aac882e7
GH
464 [EST_INACTIVE] = "INACTIVE",
465 [EST_ACTIVE] = "ACTIVE",
466 [EST_EXECUTING] = "EXECUTING",
467 [EST_SLEEPING] = "SLEEPING",
468 [EST_WAITLISTHEAD] = "WAITLISTHEAD",
469 [EST_FETCHENTRY] = "FETCH ENTRY",
470 [EST_FETCHQH] = "FETCH QH",
471 [EST_FETCHITD] = "FETCH ITD",
472 [EST_ADVANCEQUEUE] = "ADVANCEQUEUE",
473 [EST_FETCHQTD] = "FETCH QTD",
474 [EST_EXECUTE] = "EXECUTE",
475 [EST_WRITEBACK] = "WRITEBACK",
476 [EST_HORIZONTALQH] = "HORIZONTALQH",
26d53979
GH
477};
478
479static const char *ehci_mmio_names[] = {
aac882e7
GH
480 [USBCMD] = "USBCMD",
481 [USBSTS] = "USBSTS",
482 [USBINTR] = "USBINTR",
483 [FRINDEX] = "FRINDEX",
484 [PERIODICLISTBASE] = "P-LIST BASE",
485 [ASYNCLISTADDR] = "A-LIST ADDR",
aac882e7 486 [CONFIGFLAG] = "CONFIGFLAG",
26d53979 487};
94527ead 488
4b63a0df
HG
489static int ehci_state_executing(EHCIQueue *q);
490static int ehci_state_writeback(EHCIQueue *q);
b4ea8664 491static int ehci_fill_queue(EHCIPacket *p);
4b63a0df 492
26d53979 493static const char *nr2str(const char **n, size_t len, uint32_t nr)
94527ead 494{
26d53979
GH
495 if (nr < len && n[nr] != NULL) {
496 return n[nr];
94527ead 497 } else {
26d53979 498 return "unknown";
94527ead
GH
499 }
500}
94527ead 501
26d53979
GH
502static const char *state2str(uint32_t state)
503{
504 return nr2str(ehci_state_names, ARRAY_SIZE(ehci_state_names), state);
505}
506
a8170e5e 507static const char *addr2str(hwaddr addr)
26d53979 508{
3e4f910c
GH
509 return nr2str(ehci_mmio_names, ARRAY_SIZE(ehci_mmio_names),
510 addr + OPREGBASE);
26d53979
GH
511}
512
439a97cc
GH
513static void ehci_trace_usbsts(uint32_t mask, int state)
514{
515 /* interrupts */
516 if (mask & USBSTS_INT) {
517 trace_usb_ehci_usbsts("INT", state);
518 }
519 if (mask & USBSTS_ERRINT) {
520 trace_usb_ehci_usbsts("ERRINT", state);
521 }
522 if (mask & USBSTS_PCD) {
523 trace_usb_ehci_usbsts("PCD", state);
524 }
525 if (mask & USBSTS_FLR) {
526 trace_usb_ehci_usbsts("FLR", state);
527 }
528 if (mask & USBSTS_HSE) {
529 trace_usb_ehci_usbsts("HSE", state);
530 }
531 if (mask & USBSTS_IAA) {
532 trace_usb_ehci_usbsts("IAA", state);
533 }
534
535 /* status */
536 if (mask & USBSTS_HALT) {
537 trace_usb_ehci_usbsts("HALT", state);
538 }
539 if (mask & USBSTS_REC) {
540 trace_usb_ehci_usbsts("REC", state);
541 }
542 if (mask & USBSTS_PSS) {
543 trace_usb_ehci_usbsts("PSS", state);
544 }
545 if (mask & USBSTS_ASS) {
546 trace_usb_ehci_usbsts("ASS", state);
547 }
548}
549
550static inline void ehci_set_usbsts(EHCIState *s, int mask)
551{
552 if ((s->usbsts & mask) == mask) {
553 return;
554 }
555 ehci_trace_usbsts(mask, 1);
556 s->usbsts |= mask;
557}
558
559static inline void ehci_clear_usbsts(EHCIState *s, int mask)
560{
561 if ((s->usbsts & mask) == 0) {
562 return;
563 }
564 ehci_trace_usbsts(mask, 0);
565 s->usbsts &= ~mask;
566}
94527ead 567
7efc17af
GH
568/* update irq line */
569static inline void ehci_update_irq(EHCIState *s)
94527ead
GH
570{
571 int level = 0;
572
94527ead
GH
573 if ((s->usbsts & USBINTR_MASK) & s->usbintr) {
574 level = 1;
575 }
576
7efc17af 577 trace_usb_ehci_irq(level, s->frindex, s->usbsts, s->usbintr);
94527ead
GH
578 qemu_set_irq(s->irq, level);
579}
580
7efc17af
GH
581/* flag interrupt condition */
582static inline void ehci_raise_irq(EHCIState *s, int intr)
94527ead 583{
6d3b6d3d
GH
584 if (intr & (USBSTS_PCD | USBSTS_FLR | USBSTS_HSE)) {
585 s->usbsts |= intr;
586 ehci_update_irq(s);
587 } else {
588 s->usbsts_pending |= intr;
589 }
94527ead
GH
590}
591
7efc17af
GH
592/*
593 * Commit pending interrupts (added via ehci_raise_irq),
594 * at the rate allowed by "Interrupt Threshold Control".
595 */
596static inline void ehci_commit_irq(EHCIState *s)
94527ead 597{
7efc17af
GH
598 uint32_t itc;
599
94527ead
GH
600 if (!s->usbsts_pending) {
601 return;
602 }
7efc17af
GH
603 if (s->usbsts_frindex > s->frindex) {
604 return;
605 }
606
607 itc = (s->usbcmd >> 16) & 0xff;
608 s->usbsts |= s->usbsts_pending;
94527ead 609 s->usbsts_pending = 0;
7efc17af
GH
610 s->usbsts_frindex = s->frindex + itc;
611 ehci_update_irq(s);
94527ead
GH
612}
613
daf25307
GH
614static void ehci_update_halt(EHCIState *s)
615{
616 if (s->usbcmd & USBCMD_RUNSTOP) {
617 ehci_clear_usbsts(s, USBSTS_HALT);
618 } else {
619 if (s->astate == EST_INACTIVE && s->pstate == EST_INACTIVE) {
620 ehci_set_usbsts(s, USBSTS_HALT);
621 }
622 }
623}
624
26d53979
GH
625static void ehci_set_state(EHCIState *s, int async, int state)
626{
627 if (async) {
628 trace_usb_ehci_state("async", state2str(state));
629 s->astate = state;
b53f685d
GH
630 if (s->astate == EST_INACTIVE) {
631 ehci_clear_usbsts(s, USBSTS_ASS);
daf25307 632 ehci_update_halt(s);
b53f685d
GH
633 } else {
634 ehci_set_usbsts(s, USBSTS_ASS);
635 }
26d53979
GH
636 } else {
637 trace_usb_ehci_state("periodic", state2str(state));
638 s->pstate = state;
b53f685d
GH
639 if (s->pstate == EST_INACTIVE) {
640 ehci_clear_usbsts(s, USBSTS_PSS);
daf25307 641 ehci_update_halt(s);
b53f685d
GH
642 } else {
643 ehci_set_usbsts(s, USBSTS_PSS);
644 }
26d53979
GH
645 }
646}
647
648static int ehci_get_state(EHCIState *s, int async)
649{
650 return async ? s->astate : s->pstate;
651}
652
0122f472
GH
653static void ehci_set_fetch_addr(EHCIState *s, int async, uint32_t addr)
654{
655 if (async) {
656 s->a_fetch_addr = addr;
657 } else {
658 s->p_fetch_addr = addr;
659 }
660}
661
662static int ehci_get_fetch_addr(EHCIState *s, int async)
663{
664 return async ? s->a_fetch_addr : s->p_fetch_addr;
665}
666
a8170e5e 667static void ehci_trace_qh(EHCIQueue *q, hwaddr addr, EHCIqh *qh)
26d53979 668{
025b168c
GH
669 /* need three here due to argument count limits */
670 trace_usb_ehci_qh_ptrs(q, addr, qh->next,
671 qh->current_qtd, qh->next_qtd, qh->altnext_qtd);
672 trace_usb_ehci_qh_fields(addr,
673 get_field(qh->epchar, QH_EPCHAR_RL),
674 get_field(qh->epchar, QH_EPCHAR_MPLEN),
675 get_field(qh->epchar, QH_EPCHAR_EPS),
676 get_field(qh->epchar, QH_EPCHAR_EP),
677 get_field(qh->epchar, QH_EPCHAR_DEVADDR));
678 trace_usb_ehci_qh_bits(addr,
679 (bool)(qh->epchar & QH_EPCHAR_C),
680 (bool)(qh->epchar & QH_EPCHAR_H),
681 (bool)(qh->epchar & QH_EPCHAR_DTC),
682 (bool)(qh->epchar & QH_EPCHAR_I));
26d53979
GH
683}
684
a8170e5e 685static void ehci_trace_qtd(EHCIQueue *q, hwaddr addr, EHCIqtd *qtd)
26d53979 686{
025b168c
GH
687 /* need three here due to argument count limits */
688 trace_usb_ehci_qtd_ptrs(q, addr, qtd->next, qtd->altnext);
689 trace_usb_ehci_qtd_fields(addr,
690 get_field(qtd->token, QTD_TOKEN_TBYTES),
691 get_field(qtd->token, QTD_TOKEN_CPAGE),
692 get_field(qtd->token, QTD_TOKEN_CERR),
693 get_field(qtd->token, QTD_TOKEN_PID));
694 trace_usb_ehci_qtd_bits(addr,
695 (bool)(qtd->token & QTD_TOKEN_IOC),
696 (bool)(qtd->token & QTD_TOKEN_ACTIVE),
697 (bool)(qtd->token & QTD_TOKEN_HALT),
698 (bool)(qtd->token & QTD_TOKEN_BABBLE),
699 (bool)(qtd->token & QTD_TOKEN_XACTERR));
26d53979
GH
700}
701
a8170e5e 702static void ehci_trace_itd(EHCIState *s, hwaddr addr, EHCIitd *itd)
26d53979 703{
e654887f
GH
704 trace_usb_ehci_itd(addr, itd->next,
705 get_field(itd->bufptr[1], ITD_BUFPTR_MAXPKT),
706 get_field(itd->bufptr[2], ITD_BUFPTR_MULT),
707 get_field(itd->bufptr[0], ITD_BUFPTR_EP),
708 get_field(itd->bufptr[0], ITD_BUFPTR_DEVADDR));
26d53979
GH
709}
710
a8170e5e 711static void ehci_trace_sitd(EHCIState *s, hwaddr addr,
2fe80192
GH
712 EHCIsitd *sitd)
713{
714 trace_usb_ehci_sitd(addr, sitd->next,
715 (bool)(sitd->results & SITD_RESULTS_ACTIVE));
716}
717
5c514681
GH
718static void ehci_trace_guest_bug(EHCIState *s, const char *message)
719{
720 trace_usb_ehci_guest_bug(message);
721 fprintf(stderr, "ehci warning: %s\n", message);
722}
723
ec807d12
GH
724static inline bool ehci_enabled(EHCIState *s)
725{
726 return s->usbcmd & USBCMD_RUNSTOP;
727}
728
729static inline bool ehci_async_enabled(EHCIState *s)
730{
731 return ehci_enabled(s) && (s->usbcmd & USBCMD_ASE);
732}
733
734static inline bool ehci_periodic_enabled(EHCIState *s)
735{
736 return ehci_enabled(s) && (s->usbcmd & USBCMD_PSE);
737}
738
eb36a88e
GH
739/* packet management */
740
741static EHCIPacket *ehci_alloc_packet(EHCIQueue *q)
742{
743 EHCIPacket *p;
744
eb36a88e
GH
745 p = g_new0(EHCIPacket, 1);
746 p->queue = q;
747 usb_packet_init(&p->packet);
748 QTAILQ_INSERT_TAIL(&q->packets, p, next);
749 trace_usb_ehci_packet_action(p->queue, p, "alloc");
750 return p;
751}
752
753static void ehci_free_packet(EHCIPacket *p)
754{
4b63a0df
HG
755 if (p->async == EHCI_ASYNC_FINISHED) {
756 int state = ehci_get_state(p->queue->ehci, p->queue->async);
757 /* This is a normal, but rare condition (cancel racing completion) */
758 fprintf(stderr, "EHCI: Warning packet completed but not processed\n");
759 ehci_state_executing(p->queue);
760 ehci_state_writeback(p->queue);
761 ehci_set_state(p->queue->ehci, p->queue->async, state);
762 /* state_writeback recurses into us with async == EHCI_ASYNC_NONE!! */
763 return;
764 }
616789cd 765 trace_usb_ehci_packet_action(p->queue, p, "free");
ef5b2344
HG
766 if (p->async == EHCI_ASYNC_INITIALIZED) {
767 usb_packet_unmap(&p->packet, &p->sgl);
768 qemu_sglist_destroy(&p->sgl);
769 }
616789cd
GH
770 if (p->async == EHCI_ASYNC_INFLIGHT) {
771 usb_cancel_packet(&p->packet);
772 usb_packet_unmap(&p->packet, &p->sgl);
773 qemu_sglist_destroy(&p->sgl);
774 }
eb36a88e
GH
775 QTAILQ_REMOVE(&p->queue->packets, p, next);
776 usb_packet_cleanup(&p->packet);
777 g_free(p);
778}
779
8ac6d699
GH
780/* queue management */
781
8f6d5e26 782static EHCIQueue *ehci_alloc_queue(EHCIState *ehci, uint32_t addr, int async)
8ac6d699 783{
df5d5c5c 784 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
8ac6d699
GH
785 EHCIQueue *q;
786
7267c094 787 q = g_malloc0(sizeof(*q));
8ac6d699 788 q->ehci = ehci;
8f6d5e26 789 q->qhaddr = addr;
ae0138a8 790 q->async = async;
eb36a88e 791 QTAILQ_INIT(&q->packets);
df5d5c5c 792 QTAILQ_INSERT_HEAD(head, q, next);
8ac6d699
GH
793 trace_usb_ehci_queue_action(q, "alloc");
794 return q;
795}
796
5c514681 797static int ehci_cancel_queue(EHCIQueue *q)
c7cdca3b
GH
798{
799 EHCIPacket *p;
5c514681 800 int packets = 0;
c7cdca3b
GH
801
802 p = QTAILQ_FIRST(&q->packets);
803 if (p == NULL) {
5c514681 804 return 0;
c7cdca3b
GH
805 }
806
807 trace_usb_ehci_queue_action(q, "cancel");
808 do {
809 ehci_free_packet(p);
5c514681 810 packets++;
c7cdca3b 811 } while ((p = QTAILQ_FIRST(&q->packets)) != NULL);
5c514681 812 return packets;
c7cdca3b
GH
813}
814
5c514681 815static int ehci_reset_queue(EHCIQueue *q)
dafe31fc 816{
5c514681
GH
817 int packets;
818
dafe31fc 819 trace_usb_ehci_queue_action(q, "reset");
5c514681 820 packets = ehci_cancel_queue(q);
dafe31fc
HG
821 q->dev = NULL;
822 q->qtdaddr = 0;
5c514681 823 return packets;
dafe31fc
HG
824}
825
3a8ca08e 826static void ehci_free_queue(EHCIQueue *q, const char *warn)
8ac6d699 827{
ae0138a8 828 EHCIQueueHead *head = q->async ? &q->ehci->aqueues : &q->ehci->pqueues;
3a8ca08e 829 int cancelled;
eb36a88e 830
8ac6d699 831 trace_usb_ehci_queue_action(q, "free");
3a8ca08e
HG
832 cancelled = ehci_cancel_queue(q);
833 if (warn && cancelled > 0) {
834 ehci_trace_guest_bug(q->ehci, warn);
835 }
df5d5c5c 836 QTAILQ_REMOVE(head, q, next);
7267c094 837 g_free(q);
8ac6d699
GH
838}
839
df5d5c5c
HG
840static EHCIQueue *ehci_find_queue_by_qh(EHCIState *ehci, uint32_t addr,
841 int async)
8ac6d699 842{
df5d5c5c 843 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
8ac6d699
GH
844 EHCIQueue *q;
845
df5d5c5c 846 QTAILQ_FOREACH(q, head, next) {
8ac6d699
GH
847 if (addr == q->qhaddr) {
848 return q;
849 }
850 }
851 return NULL;
852}
853
8f5457eb 854static void ehci_queues_rip_unused(EHCIState *ehci, int async)
8ac6d699 855{
df5d5c5c 856 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
8f5457eb 857 const char *warn = async ? "guest unlinked busy QH" : NULL;
3a215326 858 uint64_t maxage = FRAME_TIMER_NS * ehci->maxframes * 4;
8ac6d699
GH
859 EHCIQueue *q, *tmp;
860
df5d5c5c 861 QTAILQ_FOREACH_SAFE(q, head, next, tmp) {
8ac6d699
GH
862 if (q->seen) {
863 q->seen = 0;
adddecb1 864 q->ts = ehci->last_run_ns;
8ac6d699
GH
865 continue;
866 }
8f5457eb 867 if (ehci->last_run_ns < q->ts + maxage) {
8ac6d699
GH
868 continue;
869 }
3a8ca08e 870 ehci_free_queue(q, warn);
8ac6d699
GH
871 }
872}
873
8f5457eb
HG
874static void ehci_queues_rip_unseen(EHCIState *ehci, int async)
875{
876 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
877 EHCIQueue *q, *tmp;
878
879 QTAILQ_FOREACH_SAFE(q, head, next, tmp) {
880 if (!q->seen) {
881 ehci_free_queue(q, NULL);
882 }
883 }
884}
885
df5d5c5c 886static void ehci_queues_rip_device(EHCIState *ehci, USBDevice *dev, int async)
07771f6f 887{
df5d5c5c 888 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
07771f6f
GH
889 EHCIQueue *q, *tmp;
890
df5d5c5c 891 QTAILQ_FOREACH_SAFE(q, head, next, tmp) {
e59928b3 892 if (q->dev != dev) {
07771f6f
GH
893 continue;
894 }
3a8ca08e 895 ehci_free_queue(q, NULL);
07771f6f
GH
896 }
897}
898
df5d5c5c 899static void ehci_queues_rip_all(EHCIState *ehci, int async)
8ac6d699 900{
df5d5c5c 901 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
3a8ca08e 902 const char *warn = async ? "guest stopped busy async schedule" : NULL;
8ac6d699
GH
903 EHCIQueue *q, *tmp;
904
df5d5c5c 905 QTAILQ_FOREACH_SAFE(q, head, next, tmp) {
3a8ca08e 906 ehci_free_queue(q, warn);
8ac6d699
GH
907 }
908}
909
94527ead
GH
910/* Attach or detach a device on root hub */
911
912static void ehci_attach(USBPort *port)
913{
914 EHCIState *s = port->opaque;
915 uint32_t *portsc = &s->portsc[port->index];
30e9d412 916 const char *owner = (*portsc & PORTSC_POWNER) ? "comp" : "ehci";
94527ead 917
30e9d412 918 trace_usb_ehci_port_attach(port->index, owner, port->dev->product_desc);
94527ead 919
a0a3167a
HG
920 if (*portsc & PORTSC_POWNER) {
921 USBPort *companion = s->companion_ports[port->index];
922 companion->dev = port->dev;
923 companion->ops->attach(companion);
924 return;
925 }
926
94527ead
GH
927 *portsc |= PORTSC_CONNECT;
928 *portsc |= PORTSC_CSC;
929
7efc17af
GH
930 ehci_raise_irq(s, USBSTS_PCD);
931 ehci_commit_irq(s);
94527ead
GH
932}
933
934static void ehci_detach(USBPort *port)
935{
936 EHCIState *s = port->opaque;
937 uint32_t *portsc = &s->portsc[port->index];
30e9d412 938 const char *owner = (*portsc & PORTSC_POWNER) ? "comp" : "ehci";
94527ead 939
30e9d412 940 trace_usb_ehci_port_detach(port->index, owner);
94527ead 941
a0a3167a
HG
942 if (*portsc & PORTSC_POWNER) {
943 USBPort *companion = s->companion_ports[port->index];
944 companion->ops->detach(companion);
945 companion->dev = NULL;
f76e1d81
HG
946 /*
947 * EHCI spec 4.2.2: "When a disconnect occurs... On the event,
948 * the port ownership is returned immediately to the EHCI controller."
949 */
950 *portsc &= ~PORTSC_POWNER;
a0a3167a
HG
951 return;
952 }
953
df5d5c5c
HG
954 ehci_queues_rip_device(s, port->dev, 0);
955 ehci_queues_rip_device(s, port->dev, 1);
4706ab6c 956
fbd97532 957 *portsc &= ~(PORTSC_CONNECT|PORTSC_PED);
94527ead
GH
958 *portsc |= PORTSC_CSC;
959
7efc17af
GH
960 ehci_raise_irq(s, USBSTS_PCD);
961 ehci_commit_irq(s);
94527ead
GH
962}
963
4706ab6c
HG
964static void ehci_child_detach(USBPort *port, USBDevice *child)
965{
966 EHCIState *s = port->opaque;
a0a3167a
HG
967 uint32_t portsc = s->portsc[port->index];
968
969 if (portsc & PORTSC_POWNER) {
970 USBPort *companion = s->companion_ports[port->index];
971 companion->ops->child_detach(companion, child);
a0a3167a
HG
972 return;
973 }
4706ab6c 974
df5d5c5c
HG
975 ehci_queues_rip_device(s, child, 0);
976 ehci_queues_rip_device(s, child, 1);
4706ab6c
HG
977}
978
a0a3167a
HG
979static void ehci_wakeup(USBPort *port)
980{
981 EHCIState *s = port->opaque;
982 uint32_t portsc = s->portsc[port->index];
983
984 if (portsc & PORTSC_POWNER) {
985 USBPort *companion = s->companion_ports[port->index];
986 if (companion->ops->wakeup) {
987 companion->ops->wakeup(companion);
988 }
37952117 989 return;
a0a3167a 990 }
37952117
HG
991
992 qemu_bh_schedule(s->async_bh);
a0a3167a
HG
993}
994
995static int ehci_register_companion(USBBus *bus, USBPort *ports[],
996 uint32_t portcount, uint32_t firstport)
997{
998 EHCIState *s = container_of(bus, EHCIState, bus);
999 uint32_t i;
1000
1001 if (firstport + portcount > NB_PORTS) {
1002 qerror_report(QERR_INVALID_PARAMETER_VALUE, "firstport",
1003 "firstport on masterbus");
1004 error_printf_unless_qmp(
1005 "firstport value of %u makes companion take ports %u - %u, which "
1006 "is outside of the valid range of 0 - %u\n", firstport, firstport,
1007 firstport + portcount - 1, NB_PORTS - 1);
1008 return -1;
1009 }
1010
1011 for (i = 0; i < portcount; i++) {
1012 if (s->companion_ports[firstport + i]) {
1013 qerror_report(QERR_INVALID_PARAMETER_VALUE, "masterbus",
1014 "an USB masterbus");
1015 error_printf_unless_qmp(
1016 "port %u on masterbus %s already has a companion assigned\n",
1017 firstport + i, bus->qbus.name);
1018 return -1;
1019 }
1020 }
1021
1022 for (i = 0; i < portcount; i++) {
1023 s->companion_ports[firstport + i] = ports[i];
1024 s->ports[firstport + i].speedmask |=
1025 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL;
1026 /* Ensure devs attached before the initial reset go to the companion */
1027 s->portsc[firstport + i] = PORTSC_POWNER;
1028 }
1029
1030 s->companion_count++;
3e4f910c 1031 s->caps[0x05] = (s->companion_count << 4) | portcount;
a0a3167a
HG
1032
1033 return 0;
1034}
1035
828143c6
GH
1036static USBDevice *ehci_find_device(EHCIState *ehci, uint8_t addr)
1037{
1038 USBDevice *dev;
1039 USBPort *port;
1040 int i;
1041
1042 for (i = 0; i < NB_PORTS; i++) {
1043 port = &ehci->ports[i];
1044 if (!(ehci->portsc[i] & PORTSC_PED)) {
1045 DPRINTF("Port %d not enabled\n", i);
1046 continue;
1047 }
1048 dev = usb_find_device(port, addr);
1049 if (dev != NULL) {
1050 return dev;
1051 }
1052 }
1053 return NULL;
1054}
1055
94527ead
GH
1056/* 4.1 host controller initialization */
1057static void ehci_reset(void *opaque)
1058{
1059 EHCIState *s = opaque;
94527ead 1060 int i;
a0a3167a 1061 USBDevice *devs[NB_PORTS];
94527ead 1062
439a97cc 1063 trace_usb_ehci_reset();
94527ead 1064
a0a3167a
HG
1065 /*
1066 * Do the detach before touching portsc, so that it correctly gets send to
1067 * us or to our companion based on PORTSC_POWNER before the reset.
1068 */
1069 for(i = 0; i < NB_PORTS; i++) {
1070 devs[i] = s->ports[i].dev;
891fb2cd
GH
1071 if (devs[i] && devs[i]->attached) {
1072 usb_detach(&s->ports[i]);
a0a3167a
HG
1073 }
1074 }
1075
3e4f910c
GH
1076 memset(&s->opreg, 0x00, sizeof(s->opreg));
1077 memset(&s->portsc, 0x00, sizeof(s->portsc));
94527ead
GH
1078
1079 s->usbcmd = NB_MAXINTRATE << USBCMD_ITC_SH;
1080 s->usbsts = USBSTS_HALT;
7efc17af
GH
1081 s->usbsts_pending = 0;
1082 s->usbsts_frindex = 0;
94527ead
GH
1083
1084 s->astate = EST_INACTIVE;
1085 s->pstate = EST_INACTIVE;
94527ead
GH
1086
1087 for(i = 0; i < NB_PORTS; i++) {
a0a3167a
HG
1088 if (s->companion_ports[i]) {
1089 s->portsc[i] = PORTSC_POWNER | PORTSC_PPOWER;
1090 } else {
1091 s->portsc[i] = PORTSC_PPOWER;
1092 }
891fb2cd
GH
1093 if (devs[i] && devs[i]->attached) {
1094 usb_attach(&s->ports[i]);
d28f4e2d 1095 usb_device_reset(devs[i]);
94527ead
GH
1096 }
1097 }
df5d5c5c
HG
1098 ehci_queues_rip_all(s, 0);
1099 ehci_queues_rip_all(s, 1);
81d37739 1100 qemu_del_timer(s->frame_timer);
0fb3e299 1101 qemu_bh_cancel(s->async_bh);
94527ead
GH
1102}
1103
a8170e5e 1104static uint64_t ehci_caps_read(void *ptr, hwaddr addr,
3e4f910c 1105 unsigned size)
94527ead
GH
1106{
1107 EHCIState *s = ptr;
3e4f910c 1108 return s->caps[addr];
94527ead
GH
1109}
1110
a8170e5e 1111static uint64_t ehci_opreg_read(void *ptr, hwaddr addr,
3e4f910c 1112 unsigned size)
94527ead
GH
1113{
1114 EHCIState *s = ptr;
1115 uint32_t val;
1116
3e4f910c
GH
1117 val = s->opreg[addr >> 2];
1118 trace_usb_ehci_opreg_read(addr + OPREGBASE, addr2str(addr), val);
94527ead
GH
1119 return val;
1120}
1121
a8170e5e 1122static uint64_t ehci_port_read(void *ptr, hwaddr addr,
3e4f910c 1123 unsigned size)
94527ead
GH
1124{
1125 EHCIState *s = ptr;
1126 uint32_t val;
1127
3e4f910c
GH
1128 val = s->portsc[addr >> 2];
1129 trace_usb_ehci_portsc_read(addr + PORTSC_BEGIN, addr >> 2, val);
94527ead
GH
1130 return val;
1131}
1132
a0a3167a
HG
1133static void handle_port_owner_write(EHCIState *s, int port, uint32_t owner)
1134{
1135 USBDevice *dev = s->ports[port].dev;
1136 uint32_t *portsc = &s->portsc[port];
1137 uint32_t orig;
1138
1139 if (s->companion_ports[port] == NULL)
1140 return;
1141
1142 owner = owner & PORTSC_POWNER;
1143 orig = *portsc & PORTSC_POWNER;
1144
1145 if (!(owner ^ orig)) {
1146 return;
1147 }
1148
891fb2cd
GH
1149 if (dev && dev->attached) {
1150 usb_detach(&s->ports[port]);
a0a3167a
HG
1151 }
1152
1153 *portsc &= ~PORTSC_POWNER;
1154 *portsc |= owner;
1155
891fb2cd
GH
1156 if (dev && dev->attached) {
1157 usb_attach(&s->ports[port]);
a0a3167a
HG
1158 }
1159}
1160
a8170e5e 1161static void ehci_port_write(void *ptr, hwaddr addr,
3e4f910c 1162 uint64_t val, unsigned size)
94527ead 1163{
3e4f910c
GH
1164 EHCIState *s = ptr;
1165 int port = addr >> 2;
94527ead 1166 uint32_t *portsc = &s->portsc[port];
3e4f910c 1167 uint32_t old = *portsc;
94527ead
GH
1168 USBDevice *dev = s->ports[port].dev;
1169
3e4f910c
GH
1170 trace_usb_ehci_portsc_write(addr + PORTSC_BEGIN, addr >> 2, val);
1171
fbd97532
HG
1172 /* Clear rwc bits */
1173 *portsc &= ~(val & PORTSC_RWC_MASK);
1174 /* The guest may clear, but not set the PED bit */
1175 *portsc &= val | ~PORTSC_PED;
a0a3167a
HG
1176 /* POWNER is masked out by RO_MASK as it is RO when we've no companion */
1177 handle_port_owner_write(s, port, val);
1178 /* And finally apply RO_MASK */
94527ead
GH
1179 val &= PORTSC_RO_MASK;
1180
94527ead 1181 if ((val & PORTSC_PRESET) && !(*portsc & PORTSC_PRESET)) {
dcbd0b5c 1182 trace_usb_ehci_port_reset(port, 1);
94527ead
GH
1183 }
1184
1185 if (!(val & PORTSC_PRESET) &&(*portsc & PORTSC_PRESET)) {
dcbd0b5c 1186 trace_usb_ehci_port_reset(port, 0);
891fb2cd 1187 if (dev && dev->attached) {
d28f4e2d 1188 usb_port_reset(&s->ports[port]);
94527ead
GH
1189 *portsc &= ~PORTSC_CSC;
1190 }
1191
fbd97532
HG
1192 /*
1193 * Table 2.16 Set the enable bit(and enable bit change) to indicate
94527ead 1194 * to SW that this port has a high speed device attached
94527ead 1195 */
891fb2cd 1196 if (dev && dev->attached && (dev->speedmask & USB_SPEED_MASK_HIGH)) {
fbd97532
HG
1197 val |= PORTSC_PED;
1198 }
94527ead
GH
1199 }
1200
1201 *portsc &= ~PORTSC_RO_MASK;
1202 *portsc |= val;
3e4f910c 1203 trace_usb_ehci_portsc_change(addr + PORTSC_BEGIN, addr >> 2, *portsc, old);
94527ead
GH
1204}
1205
a8170e5e 1206static void ehci_opreg_write(void *ptr, hwaddr addr,
3e4f910c 1207 uint64_t val, unsigned size)
94527ead
GH
1208{
1209 EHCIState *s = ptr;
3e4f910c 1210 uint32_t *mmio = s->opreg + (addr >> 2);
c4f8e211 1211 uint32_t old = *mmio;
94527ead 1212 int i;
439a97cc 1213
3e4f910c 1214 trace_usb_ehci_opreg_write(addr + OPREGBASE, addr2str(addr), val);
94527ead 1215
3e4f910c 1216 switch (addr + OPREGBASE) {
94527ead 1217 case USBCMD:
7046530c
GH
1218 if (val & USBCMD_HCRESET) {
1219 ehci_reset(s);
1220 val = s->usbcmd;
1221 break;
1222 }
1223
47d073cc
HG
1224 /* not supporting dynamic frame list size at the moment */
1225 if ((val & USBCMD_FLS) && !(s->usbcmd & USBCMD_FLS)) {
1226 fprintf(stderr, "attempt to set frame list size -- value %d\n",
3e4f910c 1227 (int)val & USBCMD_FLS);
47d073cc
HG
1228 val &= ~USBCMD_FLS;
1229 }
1230
a1c3e4b8
HG
1231 if (val & USBCMD_IAAD) {
1232 /*
1233 * Process IAAD immediately, otherwise the Linux IAAD watchdog may
1234 * trigger and re-use a qh without us seeing the unlink.
1235 */
1236 s->async_stepdown = 0;
1237 qemu_bh_schedule(s->async_bh);
1defcbd1 1238 trace_usb_ehci_doorbell_ring();
a1c3e4b8
HG
1239 }
1240
daf25307
GH
1241 if (((USBCMD_RUNSTOP | USBCMD_PSE | USBCMD_ASE) & val) !=
1242 ((USBCMD_RUNSTOP | USBCMD_PSE | USBCMD_ASE) & s->usbcmd)) {
3a215326 1243 if (s->pstate == EST_INACTIVE) {
daf25307
GH
1244 SET_LAST_RUN_CLOCK(s);
1245 }
47d073cc 1246 s->usbcmd = val; /* Set usbcmd for ehci_update_halt() */
daf25307 1247 ehci_update_halt(s);
3a215326 1248 s->async_stepdown = 0;
0262f65a 1249 qemu_bh_schedule(s->async_bh);
94527ead 1250 }
94527ead
GH
1251 break;
1252
94527ead 1253 case USBSTS:
a31f0531
JM
1254 val &= USBSTS_RO_MASK; // bits 6 through 31 are RO
1255 ehci_clear_usbsts(s, val); // bits 0 through 5 are R/WC
439a97cc 1256 val = s->usbsts;
7efc17af 1257 ehci_update_irq(s);
94527ead
GH
1258 break;
1259
94527ead
GH
1260 case USBINTR:
1261 val &= USBINTR_MASK;
94527ead
GH
1262 break;
1263
8a771f77
HG
1264 case FRINDEX:
1265 val &= 0x00003ff8; /* frindex is 14bits and always a multiple of 8 */
1266 break;
1267
94527ead 1268 case CONFIGFLAG:
94527ead
GH
1269 val &= 0x1;
1270 if (val) {
1271 for(i = 0; i < NB_PORTS; i++)
a0a3167a 1272 handle_port_owner_write(s, i, 0);
94527ead
GH
1273 }
1274 break;
1275
1276 case PERIODICLISTBASE:
ec807d12 1277 if (ehci_periodic_enabled(s)) {
94527ead
GH
1278 fprintf(stderr,
1279 "ehci: PERIODIC list base register set while periodic schedule\n"
1280 " is enabled and HC is enabled\n");
1281 }
94527ead
GH
1282 break;
1283
1284 case ASYNCLISTADDR:
ec807d12 1285 if (ehci_async_enabled(s)) {
94527ead
GH
1286 fprintf(stderr,
1287 "ehci: ASYNC list address register set while async schedule\n"
1288 " is enabled and HC is enabled\n");
1289 }
94527ead
GH
1290 break;
1291 }
1292
c4f8e211 1293 *mmio = val;
3e4f910c 1294 trace_usb_ehci_opreg_change(addr + OPREGBASE, addr2str(addr), *mmio, old);
94527ead
GH
1295}
1296
1297
1298// TODO : Put in common header file, duplication from usb-ohci.c
1299
1300/* Get an array of dwords from main memory */
68d55358
DG
1301static inline int get_dwords(EHCIState *ehci, uint32_t addr,
1302 uint32_t *buf, int num)
94527ead
GH
1303{
1304 int i;
1305
1306 for(i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
4bf80119 1307 pci_dma_read(&ehci->dev, addr, buf, sizeof(*buf));
94527ead
GH
1308 *buf = le32_to_cpu(*buf);
1309 }
1310
1311 return 1;
1312}
1313
1314/* Put an array of dwords in to main memory */
68d55358
DG
1315static inline int put_dwords(EHCIState *ehci, uint32_t addr,
1316 uint32_t *buf, int num)
94527ead
GH
1317{
1318 int i;
1319
1320 for(i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
1321 uint32_t tmp = cpu_to_le32(*buf);
4bf80119 1322 pci_dma_write(&ehci->dev, addr, &tmp, sizeof(tmp));
94527ead
GH
1323 }
1324
1325 return 1;
1326}
1327
a5e0139a
GH
1328/*
1329 * Write the qh back to guest physical memory. This step isn't
1330 * in the EHCI spec but we need to do it since we don't share
1331 * physical memory with our guest VM.
1332 *
1333 * The first three dwords are read-only for the EHCI, so skip them
1334 * when writing back the qh.
1335 */
1336static void ehci_flush_qh(EHCIQueue *q)
1337{
1338 uint32_t *qh = (uint32_t *) &q->qh;
1339 uint32_t dwords = sizeof(EHCIqh) >> 2;
1340 uint32_t addr = NLPTR_GET(q->qhaddr);
1341
1342 put_dwords(q->ehci, addr + 3 * sizeof(uint32_t), qh + 3, dwords - 3);
1343}
1344
94527ead
GH
1345// 4.10.2
1346
0122f472 1347static int ehci_qh_do_overlay(EHCIQueue *q)
94527ead 1348{
eb36a88e 1349 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
94527ead
GH
1350 int i;
1351 int dtoggle;
1352 int ping;
1353 int eps;
1354 int reload;
1355
eb36a88e
GH
1356 assert(p != NULL);
1357 assert(p->qtdaddr == q->qtdaddr);
1358
94527ead
GH
1359 // remember values in fields to preserve in qh after overlay
1360
0122f472
GH
1361 dtoggle = q->qh.token & QTD_TOKEN_DTOGGLE;
1362 ping = q->qh.token & QTD_TOKEN_PING;
94527ead 1363
eb36a88e
GH
1364 q->qh.current_qtd = p->qtdaddr;
1365 q->qh.next_qtd = p->qtd.next;
1366 q->qh.altnext_qtd = p->qtd.altnext;
1367 q->qh.token = p->qtd.token;
94527ead
GH
1368
1369
0122f472 1370 eps = get_field(q->qh.epchar, QH_EPCHAR_EPS);
94527ead 1371 if (eps == EHCI_QH_EPS_HIGH) {
0122f472
GH
1372 q->qh.token &= ~QTD_TOKEN_PING;
1373 q->qh.token |= ping;
94527ead
GH
1374 }
1375
0122f472
GH
1376 reload = get_field(q->qh.epchar, QH_EPCHAR_RL);
1377 set_field(&q->qh.altnext_qtd, reload, QH_ALTNEXT_NAKCNT);
94527ead
GH
1378
1379 for (i = 0; i < 5; i++) {
eb36a88e 1380 q->qh.bufptr[i] = p->qtd.bufptr[i];
94527ead
GH
1381 }
1382
0122f472 1383 if (!(q->qh.epchar & QH_EPCHAR_DTC)) {
94527ead 1384 // preserve QH DT bit
0122f472
GH
1385 q->qh.token &= ~QTD_TOKEN_DTOGGLE;
1386 q->qh.token |= dtoggle;
94527ead
GH
1387 }
1388
0122f472
GH
1389 q->qh.bufptr[1] &= ~BUFPTR_CPROGMASK_MASK;
1390 q->qh.bufptr[2] &= ~BUFPTR_FRAMETAG_MASK;
94527ead 1391
a5e0139a 1392 ehci_flush_qh(q);
94527ead
GH
1393
1394 return 0;
1395}
1396
eb36a88e 1397static int ehci_init_transfer(EHCIPacket *p)
94527ead 1398{
0ce668bc 1399 uint32_t cpage, offset, bytes, plen;
68d55358 1400 dma_addr_t page;
94527ead 1401
eb36a88e
GH
1402 cpage = get_field(p->qtd.token, QTD_TOKEN_CPAGE);
1403 bytes = get_field(p->qtd.token, QTD_TOKEN_TBYTES);
1404 offset = p->qtd.bufptr[0] & ~QTD_BUFPTR_MASK;
1405 pci_dma_sglist_init(&p->sgl, &p->queue->ehci->dev, 5);
94527ead 1406
0ce668bc
GH
1407 while (bytes > 0) {
1408 if (cpage > 4) {
1409 fprintf(stderr, "cpage out of range (%d)\n", cpage);
1410 return USB_RET_PROCERR;
1411 }
94527ead 1412
eb36a88e 1413 page = p->qtd.bufptr[cpage] & QTD_BUFPTR_MASK;
0ce668bc
GH
1414 page += offset;
1415 plen = bytes;
1416 if (plen > 4096 - offset) {
1417 plen = 4096 - offset;
1418 offset = 0;
1419 cpage++;
94527ead
GH
1420 }
1421
eb36a88e 1422 qemu_sglist_add(&p->sgl, page, plen);
0ce668bc
GH
1423 bytes -= plen;
1424 }
1425 return 0;
1426}
94527ead 1427
0ce668bc
GH
1428static void ehci_finish_transfer(EHCIQueue *q, int status)
1429{
1430 uint32_t cpage, offset;
94527ead 1431
0ce668bc
GH
1432 if (status > 0) {
1433 /* update cpage & offset */
1434 cpage = get_field(q->qh.token, QTD_TOKEN_CPAGE);
1435 offset = q->qh.bufptr[0] & ~QTD_BUFPTR_MASK;
94527ead 1436
0ce668bc
GH
1437 offset += status;
1438 cpage += offset >> QTD_BUFPTR_SH;
1439 offset &= ~QTD_BUFPTR_MASK;
94527ead 1440
0ce668bc
GH
1441 set_field(&q->qh.token, cpage, QTD_TOKEN_CPAGE);
1442 q->qh.bufptr[0] &= QTD_BUFPTR_MASK;
1443 q->qh.bufptr[0] |= offset;
1444 }
94527ead
GH
1445}
1446
d47e59b8 1447static void ehci_async_complete_packet(USBPort *port, USBPacket *packet)
94527ead 1448{
eb36a88e 1449 EHCIPacket *p;
a0a3167a
HG
1450 EHCIState *s = port->opaque;
1451 uint32_t portsc = s->portsc[port->index];
1452
1453 if (portsc & PORTSC_POWNER) {
1454 USBPort *companion = s->companion_ports[port->index];
1455 companion->ops->complete(companion, packet);
1456 return;
1457 }
94527ead 1458
eb36a88e 1459 p = container_of(packet, EHCIPacket, packet);
eb36a88e 1460 assert(p->async == EHCI_ASYNC_INFLIGHT);
0cae7b1a
HG
1461
1462 if (packet->result == USB_RET_REMOVE_FROM_QUEUE) {
1463 trace_usb_ehci_packet_action(p->queue, p, "remove");
1464 ehci_free_packet(p);
1465 return;
1466 }
1467
1468 trace_usb_ehci_packet_action(p->queue, p, "wakeup");
eb36a88e
GH
1469 p->async = EHCI_ASYNC_FINISHED;
1470 p->usb_status = packet->result;
ae710b99
GH
1471
1472 if (p->queue->async) {
1473 qemu_bh_schedule(p->queue->ehci->async_bh);
1474 }
94527ead
GH
1475}
1476
0122f472 1477static void ehci_execute_complete(EHCIQueue *q)
94527ead 1478{
eb36a88e
GH
1479 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
1480
1481 assert(p != NULL);
1482 assert(p->qtdaddr == q->qtdaddr);
ef5b2344
HG
1483 assert(p->async == EHCI_ASYNC_INITIALIZED ||
1484 p->async == EHCI_ASYNC_FINISHED);
94527ead
GH
1485
1486 DPRINTF("execute_complete: qhaddr 0x%x, next %x, qtdaddr 0x%x, status %d\n",
0122f472 1487 q->qhaddr, q->qh.next, q->qtdaddr, q->usb_status);
94527ead 1488
eb36a88e
GH
1489 if (p->usb_status < 0) {
1490 switch (p->usb_status) {
d61000a8 1491 case USB_RET_IOERROR:
94527ead 1492 case USB_RET_NODEV:
d2bd525f 1493 q->qh.token |= (QTD_TOKEN_HALT | QTD_TOKEN_XACTERR);
dd54cfe0 1494 set_field(&q->qh.token, 0, QTD_TOKEN_CERR);
7efc17af 1495 ehci_raise_irq(q->ehci, USBSTS_ERRINT);
94527ead
GH
1496 break;
1497 case USB_RET_STALL:
0122f472 1498 q->qh.token |= QTD_TOKEN_HALT;
7efc17af 1499 ehci_raise_irq(q->ehci, USBSTS_ERRINT);
94527ead
GH
1500 break;
1501 case USB_RET_NAK:
553a6a59
HG
1502 set_field(&q->qh.altnext_qtd, 0, QH_ALTNEXT_NAKCNT);
1503 return; /* We're not done yet with this transaction */
94527ead 1504 case USB_RET_BABBLE:
d2bd525f 1505 q->qh.token |= (QTD_TOKEN_HALT | QTD_TOKEN_BABBLE);
7efc17af 1506 ehci_raise_irq(q->ehci, USBSTS_ERRINT);
94527ead
GH
1507 break;
1508 default:
0122f472 1509 /* should not be triggerable */
eb36a88e 1510 fprintf(stderr, "USB invalid response %d\n", p->usb_status);
0122f472 1511 assert(0);
94527ead
GH
1512 break;
1513 }
1514 } else {
94527ead 1515 // TODO check 4.12 for splits
549a3c3d 1516 uint32_t tbytes = get_field(q->qh.token, QTD_TOKEN_TBYTES);
94527ead 1517
549a3c3d
HG
1518 if (tbytes && p->pid == USB_TOKEN_IN) {
1519 tbytes -= p->usb_status;
cf08a8a1
HG
1520 if (tbytes) {
1521 /* 4.15.1.2 must raise int on a short input packet */
1522 ehci_raise_irq(q->ehci, USBSTS_INT);
1523 }
94527ead 1524 } else {
549a3c3d 1525 tbytes = 0;
94527ead
GH
1526 }
1527
549a3c3d
HG
1528 DPRINTF("updating tbytes to %d\n", tbytes);
1529 set_field(&q->qh.token, tbytes, QTD_TOKEN_TBYTES);
94527ead 1530 }
eb36a88e 1531 ehci_finish_transfer(q, p->usb_status);
e2f89926 1532 usb_packet_unmap(&p->packet, &p->sgl);
eb36a88e 1533 qemu_sglist_destroy(&p->sgl);
ef5b2344 1534 p->async = EHCI_ASYNC_NONE;
94527ead 1535
0122f472
GH
1536 q->qh.token ^= QTD_TOKEN_DTOGGLE;
1537 q->qh.token &= ~QTD_TOKEN_ACTIVE;
94527ead 1538
553a6a59 1539 if (q->qh.token & QTD_TOKEN_IOC) {
7efc17af 1540 ehci_raise_irq(q->ehci, USBSTS_INT);
44272b0f
HG
1541 if (q->async) {
1542 q->ehci->int_req_by_async = true;
1543 }
94527ead 1544 }
94527ead
GH
1545}
1546
1547// 4.10.3
1548
773dc9cd 1549static int ehci_execute(EHCIPacket *p, const char *action)
94527ead 1550{
079d0b7f 1551 USBEndpoint *ep;
94527ead 1552 int ret;
94527ead 1553 int endp;
6ba43f1f 1554 bool spd;
94527ead 1555
ef5b2344
HG
1556 assert(p->async == EHCI_ASYNC_NONE ||
1557 p->async == EHCI_ASYNC_INITIALIZED);
1558
4224558f
GH
1559 if (!(p->qtd.token & QTD_TOKEN_ACTIVE)) {
1560 fprintf(stderr, "Attempting to execute inactive qtd\n");
94527ead
GH
1561 return USB_RET_PROCERR;
1562 }
1563
549a3c3d 1564 if (get_field(p->qtd.token, QTD_TOKEN_TBYTES) > BUFF_SIZE) {
3a8ca08e
HG
1565 ehci_trace_guest_bug(p->queue->ehci,
1566 "guest requested more bytes than allowed");
94527ead
GH
1567 return USB_RET_PROCERR;
1568 }
1569
4224558f 1570 p->pid = (p->qtd.token & QTD_TOKEN_PID_MASK) >> QTD_TOKEN_PID_SH;
eb36a88e
GH
1571 switch (p->pid) {
1572 case 0:
1573 p->pid = USB_TOKEN_OUT;
1574 break;
1575 case 1:
1576 p->pid = USB_TOKEN_IN;
1577 break;
1578 case 2:
1579 p->pid = USB_TOKEN_SETUP;
1580 break;
1581 default:
1582 fprintf(stderr, "bad token\n");
1583 break;
94527ead
GH
1584 }
1585
4224558f 1586 endp = get_field(p->queue->qh.epchar, QH_EPCHAR_EP);
e59928b3 1587 ep = usb_ep_get(p->queue->dev, p->pid, endp);
94527ead 1588
ef5b2344
HG
1589 if (p->async == EHCI_ASYNC_NONE) {
1590 if (ehci_init_transfer(p) != 0) {
1591 return USB_RET_PROCERR;
1592 }
1593
6ba43f1f 1594 spd = (p->pid == USB_TOKEN_IN && NLPTR_TBIT(p->qtd.altnext) == 0);
a6fb2ddb
HG
1595 usb_packet_setup(&p->packet, p->pid, ep, p->qtdaddr, spd,
1596 (p->qtd.token & QTD_TOKEN_IOC) != 0);
ef5b2344
HG
1597 usb_packet_map(&p->packet, &p->sgl);
1598 p->async = EHCI_ASYNC_INITIALIZED;
1599 }
0ce668bc 1600
773dc9cd 1601 trace_usb_ehci_packet_action(p->queue, p, action);
e59928b3 1602 ret = usb_handle_packet(p->queue->dev, &p->packet);
549a3c3d 1603 DPRINTF("submit: qh %x next %x qtd %x pid %x len %zd endp %x ret %d\n",
828143c6 1604 q->qhaddr, q->qh.next, q->qtdaddr, q->pid,
549a3c3d 1605 q->packet.iov.size, endp, ret);
94527ead
GH
1606
1607 if (ret > BUFF_SIZE) {
1608 fprintf(stderr, "ret from usb_handle_packet > BUFF_SIZE\n");
1609 return USB_RET_PROCERR;
1610 }
1611
94527ead
GH
1612 return ret;
1613}
1614
1615/* 4.7.2
1616 */
1617
1618static int ehci_process_itd(EHCIState *ehci,
e983395d
GH
1619 EHCIitd *itd,
1620 uint32_t addr)
94527ead 1621{
94527ead 1622 USBDevice *dev;
079d0b7f 1623 USBEndpoint *ep;
94527ead 1624 int ret;
828143c6 1625 uint32_t i, len, pid, dir, devaddr, endp;
e654887f 1626 uint32_t pg, off, ptr1, ptr2, max, mult;
94527ead
GH
1627
1628 dir =(itd->bufptr[1] & ITD_BUFPTR_DIRECTION);
e654887f 1629 devaddr = get_field(itd->bufptr[0], ITD_BUFPTR_DEVADDR);
94527ead 1630 endp = get_field(itd->bufptr[0], ITD_BUFPTR_EP);
e654887f
GH
1631 max = get_field(itd->bufptr[1], ITD_BUFPTR_MAXPKT);
1632 mult = get_field(itd->bufptr[2], ITD_BUFPTR_MULT);
94527ead
GH
1633
1634 for(i = 0; i < 8; i++) {
1635 if (itd->transact[i] & ITD_XACT_ACTIVE) {
e654887f
GH
1636 pg = get_field(itd->transact[i], ITD_XACT_PGSEL);
1637 off = itd->transact[i] & ITD_XACT_OFFSET_MASK;
1638 ptr1 = (itd->bufptr[pg] & ITD_BUFPTR_MASK);
1639 ptr2 = (itd->bufptr[pg+1] & ITD_BUFPTR_MASK);
1640 len = get_field(itd->transact[i], ITD_XACT_LENGTH);
1641
1642 if (len > max * mult) {
1643 len = max * mult;
1644 }
94527ead
GH
1645
1646 if (len > BUFF_SIZE) {
1647 return USB_RET_PROCERR;
1648 }
1649
68d55358 1650 pci_dma_sglist_init(&ehci->isgl, &ehci->dev, 2);
e654887f
GH
1651 if (off + len > 4096) {
1652 /* transfer crosses page border */
0ce668bc
GH
1653 uint32_t len2 = off + len - 4096;
1654 uint32_t len1 = len - len2;
1655 qemu_sglist_add(&ehci->isgl, ptr1 + off, len1);
1656 qemu_sglist_add(&ehci->isgl, ptr2, len2);
e654887f 1657 } else {
0ce668bc 1658 qemu_sglist_add(&ehci->isgl, ptr1 + off, len);
e654887f 1659 }
94527ead 1660
0ce668bc 1661 pid = dir ? USB_TOKEN_IN : USB_TOKEN_OUT;
94527ead 1662
079d0b7f
GH
1663 dev = ehci_find_device(ehci, devaddr);
1664 ep = usb_ep_get(dev, pid, endp);
7ce86aa1 1665 if (ep && ep->type == USB_ENDPOINT_XFER_ISOC) {
a6fb2ddb
HG
1666 usb_packet_setup(&ehci->ipacket, pid, ep, addr, false,
1667 (itd->transact[i] & ITD_XACT_IOC) != 0);
aa0568ff
GH
1668 usb_packet_map(&ehci->ipacket, &ehci->isgl);
1669 ret = usb_handle_packet(dev, &ehci->ipacket);
1670 assert(ret != USB_RET_ASYNC);
e2f89926 1671 usb_packet_unmap(&ehci->ipacket, &ehci->isgl);
aa0568ff
GH
1672 } else {
1673 DPRINTF("ISOCH: attempt to addess non-iso endpoint\n");
1674 ret = USB_RET_NAK;
1675 }
0ce668bc
GH
1676 qemu_sglist_destroy(&ehci->isgl);
1677
5eafd438 1678 if (ret < 0) {
df787185
HG
1679 switch (ret) {
1680 default:
1681 fprintf(stderr, "Unexpected iso usb result: %d\n", ret);
1682 /* Fall through */
d61000a8 1683 case USB_RET_IOERROR:
df787185
HG
1684 case USB_RET_NODEV:
1685 /* 3.3.2: XACTERR is only allowed on IN transactions */
1686 if (dir) {
1687 itd->transact[i] |= ITD_XACT_XACTERR;
7efc17af 1688 ehci_raise_irq(ehci, USBSTS_ERRINT);
df787185
HG
1689 }
1690 break;
1691 case USB_RET_BABBLE:
1692 itd->transact[i] |= ITD_XACT_BABBLE;
7efc17af 1693 ehci_raise_irq(ehci, USBSTS_ERRINT);
df787185 1694 break;
5eafd438
HG
1695 case USB_RET_NAK:
1696 /* no data for us, so do a zero-length transfer */
1697 ret = 0;
1698 break;
1699 }
1700 }
1701 if (ret >= 0) {
1702 if (!dir) {
1703 /* OUT */
1704 set_field(&itd->transact[i], len - ret, ITD_XACT_LENGTH);
1705 } else {
1706 /* IN */
1707 set_field(&itd->transact[i], ret, ITD_XACT_LENGTH);
94527ead
GH
1708 }
1709 }
df787185 1710 if (itd->transact[i] & ITD_XACT_IOC) {
7efc17af 1711 ehci_raise_irq(ehci, USBSTS_INT);
df787185 1712 }
e654887f 1713 itd->transact[i] &= ~ITD_XACT_ACTIVE;
94527ead
GH
1714 }
1715 }
1716 return 0;
1717}
1718
cd665715 1719
94527ead
GH
1720/* This state is the entry point for asynchronous schedule
1721 * processing. Entry here consitutes a EHCI start event state (4.8.5)
1722 */
26d53979 1723static int ehci_state_waitlisthead(EHCIState *ehci, int async)
94527ead 1724{
0122f472 1725 EHCIqh qh;
94527ead
GH
1726 int i = 0;
1727 int again = 0;
1728 uint32_t entry = ehci->asynclistaddr;
1729
1730 /* set reclamation flag at start event (4.8.6) */
1731 if (async) {
439a97cc 1732 ehci_set_usbsts(ehci, USBSTS_REC);
94527ead
GH
1733 }
1734
8f5457eb 1735 ehci_queues_rip_unused(ehci, async);
8ac6d699 1736
94527ead
GH
1737 /* Find the head of the list (4.9.1.1) */
1738 for(i = 0; i < MAX_QH; i++) {
68d55358
DG
1739 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &qh,
1740 sizeof(EHCIqh) >> 2);
8ac6d699 1741 ehci_trace_qh(NULL, NLPTR_GET(entry), &qh);
94527ead 1742
0122f472 1743 if (qh.epchar & QH_EPCHAR_H) {
94527ead
GH
1744 if (async) {
1745 entry |= (NLPTR_TYPE_QH << 1);
1746 }
1747
0122f472 1748 ehci_set_fetch_addr(ehci, async, entry);
26d53979 1749 ehci_set_state(ehci, async, EST_FETCHENTRY);
94527ead
GH
1750 again = 1;
1751 goto out;
1752 }
1753
0122f472 1754 entry = qh.next;
94527ead 1755 if (entry == ehci->asynclistaddr) {
94527ead
GH
1756 break;
1757 }
1758 }
1759
1760 /* no head found for list. */
1761
26d53979 1762 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
1763
1764out:
1765 return again;
1766}
1767
1768
1769/* This state is the entry point for periodic schedule processing as
1770 * well as being a continuation state for async processing.
1771 */
26d53979 1772static int ehci_state_fetchentry(EHCIState *ehci, int async)
94527ead
GH
1773{
1774 int again = 0;
0122f472 1775 uint32_t entry = ehci_get_fetch_addr(ehci, async);
94527ead 1776
2a5ff735 1777 if (NLPTR_TBIT(entry)) {
26d53979 1778 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
1779 goto out;
1780 }
1781
1782 /* section 4.8, only QH in async schedule */
1783 if (async && (NLPTR_TYPE_GET(entry) != NLPTR_TYPE_QH)) {
1784 fprintf(stderr, "non queue head request in async schedule\n");
1785 return -1;
1786 }
1787
1788 switch (NLPTR_TYPE_GET(entry)) {
1789 case NLPTR_TYPE_QH:
26d53979 1790 ehci_set_state(ehci, async, EST_FETCHQH);
94527ead
GH
1791 again = 1;
1792 break;
1793
1794 case NLPTR_TYPE_ITD:
26d53979 1795 ehci_set_state(ehci, async, EST_FETCHITD);
94527ead
GH
1796 again = 1;
1797 break;
1798
2fe80192
GH
1799 case NLPTR_TYPE_STITD:
1800 ehci_set_state(ehci, async, EST_FETCHSITD);
1801 again = 1;
1802 break;
1803
94527ead 1804 default:
2fe80192 1805 /* TODO: handle FSTN type */
94527ead
GH
1806 fprintf(stderr, "FETCHENTRY: entry at %X is of type %d "
1807 "which is not supported yet\n", entry, NLPTR_TYPE_GET(entry));
1808 return -1;
1809 }
1810
1811out:
1812 return again;
1813}
1814
0122f472 1815static EHCIQueue *ehci_state_fetchqh(EHCIState *ehci, int async)
94527ead 1816{
eb36a88e 1817 EHCIPacket *p;
dafe31fc 1818 uint32_t entry, devaddr, endp;
0122f472 1819 EHCIQueue *q;
dafe31fc 1820 EHCIqh qh;
94527ead 1821
0122f472 1822 entry = ehci_get_fetch_addr(ehci, async);
df5d5c5c 1823 q = ehci_find_queue_by_qh(ehci, entry, async);
8ac6d699 1824 if (NULL == q) {
8f6d5e26 1825 q = ehci_alloc_queue(ehci, entry, async);
8ac6d699 1826 }
eb36a88e 1827 p = QTAILQ_FIRST(&q->packets);
8ac6d699 1828
8f6d5e26 1829 q->seen++;
8ac6d699
GH
1830 if (q->seen > 1) {
1831 /* we are going in circles -- stop processing */
1832 ehci_set_state(ehci, async, EST_ACTIVE);
1833 q = NULL;
1834 goto out;
1835 }
94527ead 1836
68d55358 1837 get_dwords(ehci, NLPTR_GET(q->qhaddr),
dafe31fc
HG
1838 (uint32_t *) &qh, sizeof(EHCIqh) >> 2);
1839 ehci_trace_qh(q, NLPTR_GET(q->qhaddr), &qh);
1840
1841 /*
1842 * The overlay area of the qh should never be changed by the guest,
1843 * except when idle, in which case the reset is a nop.
1844 */
1845 devaddr = get_field(qh.epchar, QH_EPCHAR_DEVADDR);
1846 endp = get_field(qh.epchar, QH_EPCHAR_EP);
1847 if ((devaddr != get_field(q->qh.epchar, QH_EPCHAR_DEVADDR)) ||
1848 (endp != get_field(q->qh.epchar, QH_EPCHAR_EP)) ||
1849 (memcmp(&qh.current_qtd, &q->qh.current_qtd,
1850 9 * sizeof(uint32_t)) != 0) ||
1851 (q->dev != NULL && q->dev->addr != devaddr)) {
5c514681
GH
1852 if (ehci_reset_queue(q) > 0) {
1853 ehci_trace_guest_bug(ehci, "guest updated active QH");
1854 }
dafe31fc
HG
1855 p = NULL;
1856 }
1857 q->qh = qh;
1858
cae5d3f4
HG
1859 q->transact_ctr = get_field(q->qh.epcap, QH_EPCAP_MULT);
1860 if (q->transact_ctr == 0) { /* Guest bug in some versions of windows */
1861 q->transact_ctr = 4;
1862 }
1863
e59928b3
GH
1864 if (q->dev == NULL) {
1865 q->dev = ehci_find_device(q->ehci, devaddr);
1866 }
1867
eb36a88e 1868 if (p && p->async == EHCI_ASYNC_FINISHED) {
8ac6d699 1869 /* I/O finished -- continue processing queue */
773dc9cd 1870 trace_usb_ehci_packet_action(p->queue, p, "complete");
8ac6d699
GH
1871 ehci_set_state(ehci, async, EST_EXECUTING);
1872 goto out;
1873 }
0122f472
GH
1874
1875 if (async && (q->qh.epchar & QH_EPCHAR_H)) {
94527ead
GH
1876
1877 /* EHCI spec version 1.0 Section 4.8.3 & 4.10.1 */
1878 if (ehci->usbsts & USBSTS_REC) {
439a97cc 1879 ehci_clear_usbsts(ehci, USBSTS_REC);
94527ead
GH
1880 } else {
1881 DPRINTF("FETCHQH: QH 0x%08x. H-bit set, reclamation status reset"
0122f472 1882 " - done processing\n", q->qhaddr);
26d53979 1883 ehci_set_state(ehci, async, EST_ACTIVE);
0122f472 1884 q = NULL;
94527ead
GH
1885 goto out;
1886 }
1887 }
1888
1889#if EHCI_DEBUG
0122f472 1890 if (q->qhaddr != q->qh.next) {
94527ead 1891 DPRINTF("FETCHQH: QH 0x%08x (h %x halt %x active %x) next 0x%08x\n",
0122f472
GH
1892 q->qhaddr,
1893 q->qh.epchar & QH_EPCHAR_H,
1894 q->qh.token & QTD_TOKEN_HALT,
1895 q->qh.token & QTD_TOKEN_ACTIVE,
1896 q->qh.next);
94527ead
GH
1897 }
1898#endif
1899
0122f472 1900 if (q->qh.token & QTD_TOKEN_HALT) {
26d53979 1901 ehci_set_state(ehci, async, EST_HORIZONTALQH);
94527ead 1902
2a5ff735
HG
1903 } else if ((q->qh.token & QTD_TOKEN_ACTIVE) &&
1904 (NLPTR_TBIT(q->qh.current_qtd) == 0)) {
0122f472 1905 q->qtdaddr = q->qh.current_qtd;
26d53979 1906 ehci_set_state(ehci, async, EST_FETCHQTD);
94527ead
GH
1907
1908 } else {
1909 /* EHCI spec version 1.0 Section 4.10.2 */
26d53979 1910 ehci_set_state(ehci, async, EST_ADVANCEQUEUE);
94527ead
GH
1911 }
1912
1913out:
0122f472 1914 return q;
94527ead
GH
1915}
1916
26d53979 1917static int ehci_state_fetchitd(EHCIState *ehci, int async)
94527ead 1918{
0122f472 1919 uint32_t entry;
94527ead
GH
1920 EHCIitd itd;
1921
0122f472
GH
1922 assert(!async);
1923 entry = ehci_get_fetch_addr(ehci, async);
1924
68d55358 1925 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &itd,
94527ead 1926 sizeof(EHCIitd) >> 2);
0122f472 1927 ehci_trace_itd(ehci, entry, &itd);
94527ead 1928
e983395d 1929 if (ehci_process_itd(ehci, &itd, entry) != 0) {
94527ead
GH
1930 return -1;
1931 }
1932
68d55358
DG
1933 put_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &itd,
1934 sizeof(EHCIitd) >> 2);
0122f472 1935 ehci_set_fetch_addr(ehci, async, itd.next);
26d53979 1936 ehci_set_state(ehci, async, EST_FETCHENTRY);
94527ead
GH
1937
1938 return 1;
1939}
1940
2fe80192
GH
1941static int ehci_state_fetchsitd(EHCIState *ehci, int async)
1942{
1943 uint32_t entry;
1944 EHCIsitd sitd;
1945
1946 assert(!async);
1947 entry = ehci_get_fetch_addr(ehci, async);
1948
68d55358 1949 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *)&sitd,
2fe80192
GH
1950 sizeof(EHCIsitd) >> 2);
1951 ehci_trace_sitd(ehci, entry, &sitd);
1952
1953 if (!(sitd.results & SITD_RESULTS_ACTIVE)) {
1954 /* siTD is not active, nothing to do */;
1955 } else {
1956 /* TODO: split transfers are not implemented */
1957 fprintf(stderr, "WARNING: Skipping active siTD\n");
1958 }
1959
1960 ehci_set_fetch_addr(ehci, async, sitd.next);
1961 ehci_set_state(ehci, async, EST_FETCHENTRY);
1962 return 1;
1963}
1964
94527ead 1965/* Section 4.10.2 - paragraph 3 */
ae0138a8 1966static int ehci_state_advqueue(EHCIQueue *q)
94527ead
GH
1967{
1968#if 0
1969 /* TO-DO: 4.10.2 - paragraph 2
1970 * if I-bit is set to 1 and QH is not active
1971 * go to horizontal QH
1972 */
1973 if (I-bit set) {
26d53979 1974 ehci_set_state(ehci, async, EST_HORIZONTALQH);
94527ead
GH
1975 goto out;
1976 }
1977#endif
1978
1979 /*
1980 * want data and alt-next qTD is valid
1981 */
0122f472 1982 if (((q->qh.token & QTD_TOKEN_TBYTES_MASK) != 0) &&
0122f472
GH
1983 (NLPTR_TBIT(q->qh.altnext_qtd) == 0)) {
1984 q->qtdaddr = q->qh.altnext_qtd;
ae0138a8 1985 ehci_set_state(q->ehci, q->async, EST_FETCHQTD);
94527ead
GH
1986
1987 /*
1988 * next qTD is valid
1989 */
2a5ff735 1990 } else if (NLPTR_TBIT(q->qh.next_qtd) == 0) {
0122f472 1991 q->qtdaddr = q->qh.next_qtd;
ae0138a8 1992 ehci_set_state(q->ehci, q->async, EST_FETCHQTD);
94527ead
GH
1993
1994 /*
1995 * no valid qTD, try next QH
1996 */
1997 } else {
ae0138a8 1998 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
94527ead
GH
1999 }
2000
2001 return 1;
2002}
2003
2004/* Section 4.10.2 - paragraph 4 */
ae0138a8 2005static int ehci_state_fetchqtd(EHCIQueue *q)
94527ead 2006{
eb36a88e
GH
2007 EHCIqtd qtd;
2008 EHCIPacket *p;
b4ea8664 2009 int again = 1;
94527ead 2010
eb36a88e 2011 get_dwords(q->ehci, NLPTR_GET(q->qtdaddr), (uint32_t *) &qtd,
68d55358 2012 sizeof(EHCIqtd) >> 2);
eb36a88e 2013 ehci_trace_qtd(q, NLPTR_GET(q->qtdaddr), &qtd);
94527ead 2014
773dc9cd 2015 p = QTAILQ_FIRST(&q->packets);
773dc9cd 2016 if (p != NULL) {
287fd3f1
GH
2017 if (p->qtdaddr != q->qtdaddr ||
2018 (!NLPTR_TBIT(p->qtd.next) && (p->qtd.next != qtd.next)) ||
2019 (!NLPTR_TBIT(p->qtd.altnext) && (p->qtd.altnext != qtd.altnext)) ||
2020 p->qtd.bufptr[0] != qtd.bufptr[0]) {
287fd3f1 2021 ehci_cancel_queue(q);
5c514681 2022 ehci_trace_guest_bug(q->ehci, "guest updated active QH or qTD");
287fd3f1
GH
2023 p = NULL;
2024 } else {
2025 p->qtd = qtd;
2026 ehci_qh_do_overlay(q);
2027 }
2028 }
2029
2030 if (!(qtd.token & QTD_TOKEN_ACTIVE)) {
2031 if (p != NULL) {
2032 /* transfer canceled by guest (clear active) */
2033 ehci_cancel_queue(q);
2034 p = NULL;
2035 }
2036 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
287fd3f1 2037 } else if (p != NULL) {
adf47834
HG
2038 switch (p->async) {
2039 case EHCI_ASYNC_NONE:
ef5b2344 2040 case EHCI_ASYNC_INITIALIZED:
cae5d3f4 2041 /* Not yet executed (MULT), or previously nacked (int) packet */
ef5b2344
HG
2042 ehci_set_state(q->ehci, q->async, EST_EXECUTE);
2043 break;
adf47834 2044 case EHCI_ASYNC_INFLIGHT:
b4ea8664
HG
2045 /* Check if the guest has added new tds to the queue */
2046 again = (ehci_fill_queue(QTAILQ_LAST(&q->packets, pkts_head)) ==
2047 USB_RET_PROCERR) ? -1 : 1;
ef5b2344 2048 /* Unfinished async handled packet, go horizontal */
ae0138a8 2049 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
adf47834
HG
2050 break;
2051 case EHCI_ASYNC_FINISHED:
cf1f8169
HG
2052 /*
2053 * We get here when advqueue moves to a packet which is already
2054 * finished, which can happen with packets queued up by fill_queue
2055 */
ae0138a8 2056 ehci_set_state(q->ehci, q->async, EST_EXECUTING);
adf47834 2057 break;
773dc9cd 2058 }
287fd3f1 2059 } else {
eb36a88e
GH
2060 p = ehci_alloc_packet(q);
2061 p->qtdaddr = q->qtdaddr;
2062 p->qtd = qtd;
ae0138a8 2063 ehci_set_state(q->ehci, q->async, EST_EXECUTE);
94527ead
GH
2064 }
2065
2066 return again;
2067}
2068
ae0138a8 2069static int ehci_state_horizqh(EHCIQueue *q)
94527ead
GH
2070{
2071 int again = 0;
2072
ae0138a8
GH
2073 if (ehci_get_fetch_addr(q->ehci, q->async) != q->qh.next) {
2074 ehci_set_fetch_addr(q->ehci, q->async, q->qh.next);
2075 ehci_set_state(q->ehci, q->async, EST_FETCHENTRY);
94527ead
GH
2076 again = 1;
2077 } else {
ae0138a8 2078 ehci_set_state(q->ehci, q->async, EST_ACTIVE);
94527ead
GH
2079 }
2080
2081 return again;
2082}
2083
eff6dce7 2084static int ehci_fill_queue(EHCIPacket *p)
773dc9cd 2085{
36dfe324 2086 USBEndpoint *ep = p->packet.ep;
773dc9cd
GH
2087 EHCIQueue *q = p->queue;
2088 EHCIqtd qtd = p->qtd;
e3a36bce 2089 uint32_t qtdaddr, start_addr = p->qtdaddr;
773dc9cd
GH
2090
2091 for (;;) {
773dc9cd
GH
2092 if (NLPTR_TBIT(qtd.next) != 0) {
2093 break;
2094 }
2095 qtdaddr = qtd.next;
e3a36bce
HG
2096 /*
2097 * Detect circular td lists, Windows creates these, counting on the
2098 * active bit going low after execution to make the queue stop.
2099 */
2100 if (qtdaddr == start_addr) {
2101 break;
2102 }
773dc9cd
GH
2103 get_dwords(q->ehci, NLPTR_GET(qtdaddr),
2104 (uint32_t *) &qtd, sizeof(EHCIqtd) >> 2);
2105 ehci_trace_qtd(q, NLPTR_GET(qtdaddr), &qtd);
2106 if (!(qtd.token & QTD_TOKEN_ACTIVE)) {
2107 break;
2108 }
2109 p = ehci_alloc_packet(q);
2110 p->qtdaddr = qtdaddr;
2111 p->qtd = qtd;
2112 p->usb_status = ehci_execute(p, "queue");
eff6dce7
HG
2113 if (p->usb_status == USB_RET_PROCERR) {
2114 break;
2115 }
df6839c7 2116 assert(p->usb_status == USB_RET_ASYNC);
773dc9cd
GH
2117 p->async = EHCI_ASYNC_INFLIGHT;
2118 }
36dfe324
HG
2119 if (p->usb_status != USB_RET_PROCERR) {
2120 usb_device_flush_ep_queue(ep->dev, ep);
2121 }
eff6dce7 2122 return p->usb_status;
773dc9cd
GH
2123}
2124
ae0138a8 2125static int ehci_state_execute(EHCIQueue *q)
94527ead 2126{
eb36a88e 2127 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
94527ead 2128 int again = 0;
94527ead 2129
eb36a88e
GH
2130 assert(p != NULL);
2131 assert(p->qtdaddr == q->qtdaddr);
2132
0122f472 2133 if (ehci_qh_do_overlay(q) != 0) {
94527ead
GH
2134 return -1;
2135 }
2136
94527ead
GH
2137 // TODO verify enough time remains in the uframe as in 4.4.1.1
2138 // TODO write back ptr to async list when done or out of time
94527ead 2139
cae5d3f4
HG
2140 /* 4.10.3, bottom of page 82, go horizontal on transaction counter == 0 */
2141 if (!q->async && q->transact_ctr == 0) {
2142 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
2143 again = 1;
2144 goto out;
94527ead
GH
2145 }
2146
ae0138a8 2147 if (q->async) {
0122f472 2148 ehci_set_usbsts(q->ehci, USBSTS_REC);
94527ead
GH
2149 }
2150
773dc9cd 2151 p->usb_status = ehci_execute(p, "process");
eb36a88e 2152 if (p->usb_status == USB_RET_PROCERR) {
94527ead
GH
2153 again = -1;
2154 goto out;
2155 }
eb36a88e 2156 if (p->usb_status == USB_RET_ASYNC) {
8ac6d699 2157 ehci_flush_qh(q);
773dc9cd 2158 trace_usb_ehci_packet_action(p->queue, p, "async");
eb36a88e 2159 p->async = EHCI_ASYNC_INFLIGHT;
ae0138a8 2160 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
cae5d3f4
HG
2161 if (q->async) {
2162 again = (ehci_fill_queue(p) == USB_RET_PROCERR) ? -1 : 1;
2163 } else {
2164 again = 1;
2165 }
8ac6d699 2166 goto out;
94527ead
GH
2167 }
2168
ae0138a8 2169 ehci_set_state(q->ehci, q->async, EST_EXECUTING);
8ac6d699
GH
2170 again = 1;
2171
94527ead
GH
2172out:
2173 return again;
2174}
2175
ae0138a8 2176static int ehci_state_executing(EHCIQueue *q)
94527ead 2177{
eb36a88e 2178 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
94527ead 2179
eb36a88e
GH
2180 assert(p != NULL);
2181 assert(p->qtdaddr == q->qtdaddr);
2182
0122f472 2183 ehci_execute_complete(q);
94527ead 2184
cae5d3f4
HG
2185 /* 4.10.3 */
2186 if (!q->async && q->transact_ctr > 0) {
2187 q->transact_ctr--;
94527ead
GH
2188 }
2189
94527ead 2190 /* 4.10.5 */
eb36a88e 2191 if (p->usb_status == USB_RET_NAK) {
ae0138a8 2192 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
94527ead 2193 } else {
ae0138a8 2194 ehci_set_state(q->ehci, q->async, EST_WRITEBACK);
94527ead
GH
2195 }
2196
8ac6d699 2197 ehci_flush_qh(q);
574ef171 2198 return 1;
94527ead
GH
2199}
2200
2201
ae0138a8 2202static int ehci_state_writeback(EHCIQueue *q)
94527ead 2203{
eb36a88e 2204 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
4ed1c57a 2205 uint32_t *qtd, addr;
94527ead
GH
2206 int again = 0;
2207
2208 /* Write back the QTD from the QH area */
eb36a88e
GH
2209 assert(p != NULL);
2210 assert(p->qtdaddr == q->qtdaddr);
2211
2212 ehci_trace_qtd(q, NLPTR_GET(p->qtdaddr), (EHCIqtd *) &q->qh.next_qtd);
4ed1c57a
GH
2213 qtd = (uint32_t *) &q->qh.next_qtd;
2214 addr = NLPTR_GET(p->qtdaddr);
2215 put_dwords(q->ehci, addr + 2 * sizeof(uint32_t), qtd + 2, 2);
eb36a88e 2216 ehci_free_packet(p);
94527ead 2217
d2bd525f
GH
2218 /*
2219 * EHCI specs say go horizontal here.
2220 *
2221 * We can also advance the queue here for performance reasons. We
2222 * need to take care to only take that shortcut in case we've
2223 * processed the qtd just written back without errors, i.e. halt
2224 * bit is clear.
94527ead 2225 */
d2bd525f 2226 if (q->qh.token & QTD_TOKEN_HALT) {
ae0138a8 2227 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
d2bd525f
GH
2228 again = 1;
2229 } else {
ae0138a8 2230 ehci_set_state(q->ehci, q->async, EST_ADVANCEQUEUE);
94527ead 2231 again = 1;
d2bd525f 2232 }
94527ead
GH
2233 return again;
2234}
2235
2236/*
2237 * This is the state machine that is common to both async and periodic
2238 */
2239
ae0138a8 2240static void ehci_advance_state(EHCIState *ehci, int async)
94527ead 2241{
0122f472 2242 EHCIQueue *q = NULL;
94527ead 2243 int again;
94527ead
GH
2244
2245 do {
26d53979 2246 switch(ehci_get_state(ehci, async)) {
94527ead 2247 case EST_WAITLISTHEAD:
26d53979 2248 again = ehci_state_waitlisthead(ehci, async);
94527ead
GH
2249 break;
2250
2251 case EST_FETCHENTRY:
26d53979 2252 again = ehci_state_fetchentry(ehci, async);
94527ead
GH
2253 break;
2254
2255 case EST_FETCHQH:
0122f472 2256 q = ehci_state_fetchqh(ehci, async);
ae0138a8
GH
2257 if (q != NULL) {
2258 assert(q->async == async);
2259 again = 1;
2260 } else {
2261 again = 0;
2262 }
94527ead
GH
2263 break;
2264
2265 case EST_FETCHITD:
26d53979 2266 again = ehci_state_fetchitd(ehci, async);
94527ead
GH
2267 break;
2268
2fe80192
GH
2269 case EST_FETCHSITD:
2270 again = ehci_state_fetchsitd(ehci, async);
2271 break;
2272
94527ead 2273 case EST_ADVANCEQUEUE:
ae0138a8 2274 again = ehci_state_advqueue(q);
94527ead
GH
2275 break;
2276
2277 case EST_FETCHQTD:
ae0138a8 2278 again = ehci_state_fetchqtd(q);
94527ead
GH
2279 break;
2280
2281 case EST_HORIZONTALQH:
ae0138a8 2282 again = ehci_state_horizqh(q);
94527ead
GH
2283 break;
2284
2285 case EST_EXECUTE:
ae0138a8 2286 again = ehci_state_execute(q);
3a215326
GH
2287 if (async) {
2288 ehci->async_stepdown = 0;
2289 }
94527ead
GH
2290 break;
2291
2292 case EST_EXECUTING:
8ac6d699 2293 assert(q != NULL);
3a215326
GH
2294 if (async) {
2295 ehci->async_stepdown = 0;
2296 }
ae0138a8 2297 again = ehci_state_executing(q);
94527ead
GH
2298 break;
2299
2300 case EST_WRITEBACK:
b2467216 2301 assert(q != NULL);
ae0138a8 2302 again = ehci_state_writeback(q);
94527ead
GH
2303 break;
2304
2305 default:
2306 fprintf(stderr, "Bad state!\n");
2307 again = -1;
8ac6d699 2308 assert(0);
94527ead
GH
2309 break;
2310 }
2311
2312 if (again < 0) {
2313 fprintf(stderr, "processing error - resetting ehci HC\n");
2314 ehci_reset(ehci);
2315 again = 0;
2316 }
2317 }
2318 while (again);
94527ead
GH
2319}
2320
2321static void ehci_advance_async_state(EHCIState *ehci)
2322{
df5d5c5c 2323 const int async = 1;
94527ead 2324
26d53979 2325 switch(ehci_get_state(ehci, async)) {
94527ead 2326 case EST_INACTIVE:
ec807d12 2327 if (!ehci_async_enabled(ehci)) {
94527ead
GH
2328 break;
2329 }
26d53979 2330 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
2331 // No break, fall through to ACTIVE
2332
2333 case EST_ACTIVE:
ec807d12 2334 if (!ehci_async_enabled(ehci)) {
e850c2b4 2335 ehci_queues_rip_all(ehci, async);
26d53979 2336 ehci_set_state(ehci, async, EST_INACTIVE);
94527ead
GH
2337 break;
2338 }
2339
4be23939 2340 /* make sure guest has acknowledged the doorbell interrupt */
94527ead
GH
2341 /* TO-DO: is this really needed? */
2342 if (ehci->usbsts & USBSTS_IAA) {
2343 DPRINTF("IAA status bit still set.\n");
2344 break;
2345 }
2346
94527ead
GH
2347 /* check that address register has been set */
2348 if (ehci->asynclistaddr == 0) {
2349 break;
2350 }
2351
26d53979 2352 ehci_set_state(ehci, async, EST_WAITLISTHEAD);
26d53979 2353 ehci_advance_state(ehci, async);
4be23939
HG
2354
2355 /* If the doorbell is set, the guest wants to make a change to the
2356 * schedule. The host controller needs to release cached data.
2357 * (section 4.8.2)
2358 */
2359 if (ehci->usbcmd & USBCMD_IAAD) {
2360 /* Remove all unseen qhs from the async qhs queue */
8f5457eb 2361 ehci_queues_rip_unseen(ehci, async);
1defcbd1 2362 trace_usb_ehci_doorbell_ack();
4be23939 2363 ehci->usbcmd &= ~USBCMD_IAAD;
7efc17af 2364 ehci_raise_irq(ehci, USBSTS_IAA);
4be23939 2365 }
94527ead
GH
2366 break;
2367
2368 default:
2369 /* this should only be due to a developer mistake */
2370 fprintf(stderr, "ehci: Bad asynchronous state %d. "
2371 "Resetting to active\n", ehci->astate);
0122f472 2372 assert(0);
94527ead
GH
2373 }
2374}
2375
2376static void ehci_advance_periodic_state(EHCIState *ehci)
2377{
2378 uint32_t entry;
2379 uint32_t list;
df5d5c5c 2380 const int async = 0;
94527ead
GH
2381
2382 // 4.6
2383
26d53979 2384 switch(ehci_get_state(ehci, async)) {
94527ead 2385 case EST_INACTIVE:
ec807d12 2386 if (!(ehci->frindex & 7) && ehci_periodic_enabled(ehci)) {
26d53979 2387 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
2388 // No break, fall through to ACTIVE
2389 } else
2390 break;
2391
2392 case EST_ACTIVE:
ec807d12 2393 if (!(ehci->frindex & 7) && !ehci_periodic_enabled(ehci)) {
e850c2b4 2394 ehci_queues_rip_all(ehci, async);
26d53979 2395 ehci_set_state(ehci, async, EST_INACTIVE);
94527ead
GH
2396 break;
2397 }
2398
2399 list = ehci->periodiclistbase & 0xfffff000;
2400 /* check that register has been set */
2401 if (list == 0) {
2402 break;
2403 }
2404 list |= ((ehci->frindex & 0x1ff8) >> 1);
2405
4bf80119 2406 pci_dma_read(&ehci->dev, list, &entry, sizeof entry);
94527ead
GH
2407 entry = le32_to_cpu(entry);
2408
2409 DPRINTF("PERIODIC state adv fr=%d. [%08X] -> %08X\n",
2410 ehci->frindex / 8, list, entry);
0122f472 2411 ehci_set_fetch_addr(ehci, async,entry);
26d53979
GH
2412 ehci_set_state(ehci, async, EST_FETCHENTRY);
2413 ehci_advance_state(ehci, async);
8f5457eb 2414 ehci_queues_rip_unused(ehci, async);
94527ead
GH
2415 break;
2416
94527ead
GH
2417 default:
2418 /* this should only be due to a developer mistake */
2419 fprintf(stderr, "ehci: Bad periodic state %d. "
2420 "Resetting to active\n", ehci->pstate);
0122f472 2421 assert(0);
94527ead
GH
2422 }
2423}
2424
6ceced0b
GH
2425static void ehci_update_frindex(EHCIState *ehci, int frames)
2426{
2427 int i;
2428
2429 if (!ehci_enabled(ehci)) {
2430 return;
2431 }
2432
2433 for (i = 0; i < frames; i++) {
2434 ehci->frindex += 8;
2435
2436 if (ehci->frindex == 0x00002000) {
7efc17af 2437 ehci_raise_irq(ehci, USBSTS_FLR);
6ceced0b
GH
2438 }
2439
2440 if (ehci->frindex == 0x00004000) {
7efc17af 2441 ehci_raise_irq(ehci, USBSTS_FLR);
6ceced0b 2442 ehci->frindex = 0;
ffa1f2e0 2443 if (ehci->usbsts_frindex >= 0x00004000) {
7efc17af
GH
2444 ehci->usbsts_frindex -= 0x00004000;
2445 } else {
2446 ehci->usbsts_frindex = 0;
2447 }
6ceced0b
GH
2448 }
2449 }
2450}
2451
94527ead
GH
2452static void ehci_frame_timer(void *opaque)
2453{
2454 EHCIState *ehci = opaque;
7efc17af 2455 int need_timer = 0;
94527ead 2456 int64_t expire_time, t_now;
adddecb1 2457 uint64_t ns_elapsed;
f020ed36 2458 int frames, skipped_frames;
94527ead 2459 int i;
94527ead 2460
94527ead 2461 t_now = qemu_get_clock_ns(vm_clock);
adddecb1
GH
2462 ns_elapsed = t_now - ehci->last_run_ns;
2463 frames = ns_elapsed / FRAME_TIMER_NS;
94527ead 2464
3a215326 2465 if (ehci_periodic_enabled(ehci) || ehci->pstate != EST_INACTIVE) {
7efc17af 2466 need_timer++;
afb7a0b8 2467 ehci->async_stepdown = 0;
94527ead 2468
f020ed36
GH
2469 if (frames > ehci->maxframes) {
2470 skipped_frames = frames - ehci->maxframes;
2471 ehci_update_frindex(ehci, skipped_frames);
2472 ehci->last_run_ns += FRAME_TIMER_NS * skipped_frames;
2473 frames -= skipped_frames;
2474 DPRINTF("WARNING - EHCI skipped %d frames\n", skipped_frames);
2475 }
2476
3a215326 2477 for (i = 0; i < frames; i++) {
8f74ed1e
HG
2478 /*
2479 * If we're running behind schedule, we should not catch up
2480 * too fast, as that will make some guests unhappy:
2481 * 1) We must process a minimum of MIN_FR_PER_TICK frames,
2482 * otherwise we will never catch up
2483 * 2) Process frames until the guest has requested an irq (IOC)
2484 */
2485 if (i >= MIN_FR_PER_TICK) {
2486 ehci_commit_irq(ehci);
2487 if ((ehci->usbsts & USBINTR_MASK) & ehci->usbintr) {
2488 break;
2489 }
2490 }
3a215326 2491 ehci_update_frindex(ehci, 1);
f020ed36 2492 ehci_advance_periodic_state(ehci);
3a215326
GH
2493 ehci->last_run_ns += FRAME_TIMER_NS;
2494 }
2495 } else {
2496 if (ehci->async_stepdown < ehci->maxframes / 2) {
2497 ehci->async_stepdown++;
2498 }
3a215326
GH
2499 ehci_update_frindex(ehci, frames);
2500 ehci->last_run_ns += FRAME_TIMER_NS * frames;
94527ead
GH
2501 }
2502
94527ead
GH
2503 /* Async is not inside loop since it executes everything it can once
2504 * called
2505 */
3a215326 2506 if (ehci_async_enabled(ehci) || ehci->astate != EST_INACTIVE) {
7efc17af 2507 need_timer++;
afb7a0b8 2508 ehci_advance_async_state(ehci);
3a215326 2509 }
94527ead 2510
7efc17af
GH
2511 ehci_commit_irq(ehci);
2512 if (ehci->usbsts_pending) {
2513 need_timer++;
2514 ehci->async_stepdown = 0;
daf25307 2515 }
f0ad01f9 2516
7efc17af 2517 if (need_timer) {
44272b0f
HG
2518 /* If we've raised int, we speed up the timer, so that we quickly
2519 * notice any new packets queued up in response */
2520 if (ehci->int_req_by_async && (ehci->usbsts & USBSTS_INT)) {
2521 expire_time = t_now + get_ticks_per_sec() / (FRAME_TIMER_FREQ * 2);
2522 ehci->int_req_by_async = false;
2523 } else {
2524 expire_time = t_now + (get_ticks_per_sec()
afb7a0b8 2525 * (ehci->async_stepdown+1) / FRAME_TIMER_FREQ);
44272b0f 2526 }
7efc17af
GH
2527 qemu_mod_timer(ehci->frame_timer, expire_time);
2528 }
94527ead
GH
2529}
2530
3e4f910c
GH
2531static const MemoryRegionOps ehci_mmio_caps_ops = {
2532 .read = ehci_caps_read,
2533 .valid.min_access_size = 1,
2534 .valid.max_access_size = 4,
2535 .impl.min_access_size = 1,
2536 .impl.max_access_size = 1,
2537 .endianness = DEVICE_LITTLE_ENDIAN,
2538};
2539
2540static const MemoryRegionOps ehci_mmio_opreg_ops = {
2541 .read = ehci_opreg_read,
2542 .write = ehci_opreg_write,
2543 .valid.min_access_size = 4,
2544 .valid.max_access_size = 4,
2545 .endianness = DEVICE_LITTLE_ENDIAN,
2546};
2547
2548static const MemoryRegionOps ehci_mmio_port_ops = {
2549 .read = ehci_port_read,
2550 .write = ehci_port_write,
2551 .valid.min_access_size = 4,
2552 .valid.max_access_size = 4,
e57964f5 2553 .endianness = DEVICE_LITTLE_ENDIAN,
94527ead
GH
2554};
2555
94527ead
GH
2556static int usb_ehci_initfn(PCIDevice *dev);
2557
2558static USBPortOps ehci_port_ops = {
2559 .attach = ehci_attach,
2560 .detach = ehci_detach,
4706ab6c 2561 .child_detach = ehci_child_detach,
a0a3167a 2562 .wakeup = ehci_wakeup,
94527ead
GH
2563 .complete = ehci_async_complete_packet,
2564};
2565
07771f6f 2566static USBBusOps ehci_bus_ops = {
a0a3167a 2567 .register_companion = ehci_register_companion,
07771f6f
GH
2568};
2569
9a773408
GH
2570static int usb_ehci_post_load(void *opaque, int version_id)
2571{
2572 EHCIState *s = opaque;
2573 int i;
2574
2575 for (i = 0; i < NB_PORTS; i++) {
2576 USBPort *companion = s->companion_ports[i];
2577 if (companion == NULL) {
2578 continue;
2579 }
2580 if (s->portsc[i] & PORTSC_POWNER) {
2581 companion->dev = s->ports[i].dev;
2582 } else {
2583 companion->dev = NULL;
2584 }
2585 }
2586
2587 return 0;
2588}
2589
ceab6f96
HG
2590static void usb_ehci_vm_state_change(void *opaque, int running, RunState state)
2591{
2592 EHCIState *ehci = opaque;
2593
2594 /*
2595 * We don't migrate the EHCIQueue-s, instead we rebuild them for the
2596 * schedule in guest memory. We must do the rebuilt ASAP, so that
2597 * USB-devices which have async handled packages have a packet in the
2598 * ep queue to match the completion with.
2599 */
2600 if (state == RUN_STATE_RUNNING) {
2601 ehci_advance_async_state(ehci);
2602 }
2603
2604 /*
2605 * The schedule rebuilt from guest memory could cause the migration dest
2606 * to miss a QH unlink, and fail to cancel packets, since the unlinked QH
2607 * will never have existed on the destination. Therefor we must flush the
2608 * async schedule on savevm to catch any not yet noticed unlinks.
2609 */
2610 if (state == RUN_STATE_SAVE_VM) {
2611 ehci_advance_async_state(ehci);
2612 ehci_queues_rip_unseen(ehci, 1);
2613 }
2614}
2615
9490fb06 2616static const VMStateDescription vmstate_ehci = {
9a773408 2617 .name = "ehci",
6d3b6d3d
GH
2618 .version_id = 2,
2619 .minimum_version_id = 1,
9a773408
GH
2620 .post_load = usb_ehci_post_load,
2621 .fields = (VMStateField[]) {
2622 VMSTATE_PCI_DEVICE(dev, EHCIState),
2623 /* mmio registers */
2624 VMSTATE_UINT32(usbcmd, EHCIState),
2625 VMSTATE_UINT32(usbsts, EHCIState),
6d3b6d3d
GH
2626 VMSTATE_UINT32_V(usbsts_pending, EHCIState, 2),
2627 VMSTATE_UINT32_V(usbsts_frindex, EHCIState, 2),
9a773408
GH
2628 VMSTATE_UINT32(usbintr, EHCIState),
2629 VMSTATE_UINT32(frindex, EHCIState),
2630 VMSTATE_UINT32(ctrldssegment, EHCIState),
2631 VMSTATE_UINT32(periodiclistbase, EHCIState),
2632 VMSTATE_UINT32(asynclistaddr, EHCIState),
2633 VMSTATE_UINT32(configflag, EHCIState),
2634 VMSTATE_UINT32(portsc[0], EHCIState),
2635 VMSTATE_UINT32(portsc[1], EHCIState),
2636 VMSTATE_UINT32(portsc[2], EHCIState),
2637 VMSTATE_UINT32(portsc[3], EHCIState),
2638 VMSTATE_UINT32(portsc[4], EHCIState),
2639 VMSTATE_UINT32(portsc[5], EHCIState),
2640 /* frame timer */
2641 VMSTATE_TIMER(frame_timer, EHCIState),
2642 VMSTATE_UINT64(last_run_ns, EHCIState),
2643 VMSTATE_UINT32(async_stepdown, EHCIState),
2644 /* schedule state */
2645 VMSTATE_UINT32(astate, EHCIState),
2646 VMSTATE_UINT32(pstate, EHCIState),
2647 VMSTATE_UINT32(a_fetch_addr, EHCIState),
2648 VMSTATE_UINT32(p_fetch_addr, EHCIState),
2649 VMSTATE_END_OF_LIST()
2650 }
9490fb06
GH
2651};
2652
3028376e 2653static Property ehci_properties[] = {
3028376e
GH
2654 DEFINE_PROP_UINT32("maxframes", EHCIState, maxframes, 128),
2655 DEFINE_PROP_END_OF_LIST(),
2656};
2657
40021f08
AL
2658static void ehci_class_init(ObjectClass *klass, void *data)
2659{
39bffca2 2660 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
2661 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2662
2663 k->init = usb_ehci_initfn;
2664 k->vendor_id = PCI_VENDOR_ID_INTEL;
2665 k->device_id = PCI_DEVICE_ID_INTEL_82801D; /* ich4 */
2666 k->revision = 0x10;
2667 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
2668 dc->vmsd = &vmstate_ehci;
2669 dc->props = ehci_properties;
40021f08
AL
2670}
2671
39bffca2
AL
2672static TypeInfo ehci_info = {
2673 .name = "usb-ehci",
2674 .parent = TYPE_PCI_DEVICE,
2675 .instance_size = sizeof(EHCIState),
2676 .class_init = ehci_class_init,
e855761c
AL
2677};
2678
40021f08
AL
2679static void ich9_ehci_class_init(ObjectClass *klass, void *data)
2680{
39bffca2 2681 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
2682 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2683
2684 k->init = usb_ehci_initfn;
2685 k->vendor_id = PCI_VENDOR_ID_INTEL;
2686 k->device_id = PCI_DEVICE_ID_INTEL_82801I_EHCI1;
2687 k->revision = 0x03;
2688 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
2689 dc->vmsd = &vmstate_ehci;
2690 dc->props = ehci_properties;
40021f08
AL
2691}
2692
39bffca2
AL
2693static TypeInfo ich9_ehci_info = {
2694 .name = "ich9-usb-ehci1",
2695 .parent = TYPE_PCI_DEVICE,
2696 .instance_size = sizeof(EHCIState),
2697 .class_init = ich9_ehci_class_init,
94527ead
GH
2698};
2699
2700static int usb_ehci_initfn(PCIDevice *dev)
2701{
2702 EHCIState *s = DO_UPCAST(EHCIState, dev, dev);
2703 uint8_t *pci_conf = s->dev.config;
2704 int i;
2705
94527ead 2706 pci_set_byte(&pci_conf[PCI_CLASS_PROG], 0x20);
94527ead
GH
2707
2708 /* capabilities pointer */
2709 pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x00);
2710 //pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x50);
2711
817e0b6f 2712 pci_set_byte(&pci_conf[PCI_INTERRUPT_PIN], 4); /* interrupt pin D */
94527ead
GH
2713 pci_set_byte(&pci_conf[PCI_MIN_GNT], 0);
2714 pci_set_byte(&pci_conf[PCI_MAX_LAT], 0);
2715
2716 // pci_conf[0x50] = 0x01; // power management caps
2717
4001f22f 2718 pci_set_byte(&pci_conf[USB_SBRN], USB_RELEASE_2); // release number (2.1.4)
94527ead
GH
2719 pci_set_byte(&pci_conf[0x61], 0x20); // frame length adjustment (2.1.5)
2720 pci_set_word(&pci_conf[0x62], 0x00); // port wake up capability (2.1.6)
2721
2722 pci_conf[0x64] = 0x00;
2723 pci_conf[0x65] = 0x00;
2724 pci_conf[0x66] = 0x00;
2725 pci_conf[0x67] = 0x00;
2726 pci_conf[0x68] = 0x01;
2727 pci_conf[0x69] = 0x00;
2728 pci_conf[0x6a] = 0x00;
2729 pci_conf[0x6b] = 0x00; // USBLEGSUP
2730 pci_conf[0x6c] = 0x00;
2731 pci_conf[0x6d] = 0x00;
2732 pci_conf[0x6e] = 0x00;
2733 pci_conf[0x6f] = 0xc0; // USBLEFCTLSTS
2734
3e4f910c
GH
2735 /* 2.2 host controller interface version */
2736 s->caps[0x00] = (uint8_t) OPREGBASE;
2737 s->caps[0x01] = 0x00;
2738 s->caps[0x02] = 0x00;
2739 s->caps[0x03] = 0x01; /* HC version */
2740 s->caps[0x04] = NB_PORTS; /* Number of downstream ports */
2741 s->caps[0x05] = 0x00; /* No companion ports at present */
2742 s->caps[0x06] = 0x00;
2743 s->caps[0x07] = 0x00;
2744 s->caps[0x08] = 0x80; /* We can cache whole frame, no 64-bit */
2745 s->caps[0x09] = 0x68; /* EECP */
2746 s->caps[0x0a] = 0x00;
2747 s->caps[0x0b] = 0x00;
94527ead
GH
2748
2749 s->irq = s->dev.irq[3];
2750
07771f6f 2751 usb_bus_new(&s->bus, &ehci_bus_ops, &s->dev.qdev);
94527ead
GH
2752 for(i = 0; i < NB_PORTS; i++) {
2753 usb_register_port(&s->bus, &s->ports[i], s, i, &ehci_port_ops,
2754 USB_SPEED_MASK_HIGH);
94527ead
GH
2755 s->ports[i].dev = 0;
2756 }
2757
2758 s->frame_timer = qemu_new_timer_ns(vm_clock, ehci_frame_timer, s);
0262f65a 2759 s->async_bh = qemu_bh_new(ehci_frame_timer, s);
df5d5c5c
HG
2760 QTAILQ_INIT(&s->aqueues);
2761 QTAILQ_INIT(&s->pqueues);
7341ea07 2762 usb_packet_init(&s->ipacket);
94527ead
GH
2763
2764 qemu_register_reset(ehci_reset, s);
ceab6f96 2765 qemu_add_vm_change_state_handler(usb_ehci_vm_state_change, s);
94527ead 2766
3e4f910c
GH
2767 memory_region_init(&s->mem, "ehci", MMIO_SIZE);
2768 memory_region_init_io(&s->mem_caps, &ehci_mmio_caps_ops, s,
2769 "capabilities", OPREGBASE);
2770 memory_region_init_io(&s->mem_opreg, &ehci_mmio_opreg_ops, s,
2771 "operational", PORTSC_BEGIN - OPREGBASE);
2772 memory_region_init_io(&s->mem_ports, &ehci_mmio_port_ops, s,
2773 "ports", PORTSC_END - PORTSC_BEGIN);
2774
2775 memory_region_add_subregion(&s->mem, 0, &s->mem_caps);
2776 memory_region_add_subregion(&s->mem, OPREGBASE, &s->mem_opreg);
2777 memory_region_add_subregion(&s->mem, PORTSC_BEGIN, &s->mem_ports);
2778
e824b2cc 2779 pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->mem);
94527ead 2780
94527ead
GH
2781 return 0;
2782}
2783
83f7d43a 2784static void ehci_register_types(void)
94527ead 2785{
39bffca2
AL
2786 type_register_static(&ehci_info);
2787 type_register_static(&ich9_ehci_info);
94527ead 2788}
83f7d43a
AF
2789
2790type_init(ehci_register_types)
94527ead
GH
2791
2792/*
2793 * vim: expandtab ts=4
2794 */