]> git.proxmox.com Git - mirror_qemu.git/blame - hw/usb/hcd-xhci.c
usb: Remove magic constants from device bmAttributes
[mirror_qemu.git] / hw / usb / hcd-xhci.c
CommitLineData
62c6ae04
HM
1/*
2 * USB xHCI controller emulation
3 *
4 * Copyright (c) 2011 Securiforest
5 * Date: 2011-05-11 ; Author: Hector Martin <hector@marcansoft.com>
6 * Based on usb-ohci.c, emulates Renesas NEC USB 3.0
7 *
8 * This library is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU Lesser General Public
10 * License as published by the Free Software Foundation; either
11 * version 2 of the License, or (at your option) any later version.
12 *
13 * This library is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * Lesser General Public License for more details.
17 *
18 * You should have received a copy of the GNU Lesser General Public
19 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 */
f1ae32a1 21#include "hw/hw.h"
1de7afc9 22#include "qemu/timer.h"
f1ae32a1 23#include "hw/usb.h"
a2cb15b0
MT
24#include "hw/pci/pci.h"
25#include "hw/pci/msi.h"
26#include "hw/pci/msix.h"
2d754a10 27#include "trace.h"
62c6ae04
HM
28
29//#define DEBUG_XHCI
30//#define DEBUG_DATA
31
32#ifdef DEBUG_XHCI
33#define DPRINTF(...) fprintf(stderr, __VA_ARGS__)
34#else
35#define DPRINTF(...) do {} while (0)
36#endif
024426ac
GH
37#define FIXME(_msg) do { fprintf(stderr, "FIXME %s:%d %s\n", \
38 __func__, __LINE__, _msg); abort(); } while (0)
62c6ae04 39
d95e74ea
GH
40#define MAXPORTS_2 15
41#define MAXPORTS_3 15
62c6ae04 42
0846e635 43#define MAXPORTS (MAXPORTS_2+MAXPORTS_3)
d95e74ea
GH
44#define MAXSLOTS 64
45#define MAXINTRS 16
62c6ae04
HM
46
47#define TD_QUEUE 24
62c6ae04
HM
48
49/* Very pessimistic, let's hope it's enough for all cases */
50#define EV_QUEUE (((3*TD_QUEUE)+16)*MAXSLOTS)
51/* Do not deliver ER Full events. NEC's driver does some things not bound
52 * to the specs when it gets them */
53#define ER_FULL_HACK
54
55#define LEN_CAP 0x40
62c6ae04 56#define LEN_OPER (0x400 + 0x10 * MAXPORTS)
106b214c 57#define LEN_RUNTIME ((MAXINTRS + 1) * 0x20)
62c6ae04
HM
58#define LEN_DOORBELL ((MAXSLOTS + 1) * 0x20)
59
106b214c
GH
60#define OFF_OPER LEN_CAP
61#define OFF_RUNTIME 0x1000
62#define OFF_DOORBELL 0x2000
4c47f800
GH
63#define OFF_MSIX_TABLE 0x3000
64#define OFF_MSIX_PBA 0x3800
62c6ae04 65/* must be power of 2 */
106b214c 66#define LEN_REGS 0x4000
62c6ae04 67
106b214c
GH
68#if (OFF_OPER + LEN_OPER) > OFF_RUNTIME
69#error Increase OFF_RUNTIME
70#endif
71#if (OFF_RUNTIME + LEN_RUNTIME) > OFF_DOORBELL
72#error Increase OFF_DOORBELL
73#endif
62c6ae04
HM
74#if (OFF_DOORBELL + LEN_DOORBELL) > LEN_REGS
75# error Increase LEN_REGS
76#endif
77
62c6ae04
HM
78/* bit definitions */
79#define USBCMD_RS (1<<0)
80#define USBCMD_HCRST (1<<1)
81#define USBCMD_INTE (1<<2)
82#define USBCMD_HSEE (1<<3)
83#define USBCMD_LHCRST (1<<7)
84#define USBCMD_CSS (1<<8)
85#define USBCMD_CRS (1<<9)
86#define USBCMD_EWE (1<<10)
87#define USBCMD_EU3S (1<<11)
88
89#define USBSTS_HCH (1<<0)
90#define USBSTS_HSE (1<<2)
91#define USBSTS_EINT (1<<3)
92#define USBSTS_PCD (1<<4)
93#define USBSTS_SSS (1<<8)
94#define USBSTS_RSS (1<<9)
95#define USBSTS_SRE (1<<10)
96#define USBSTS_CNR (1<<11)
97#define USBSTS_HCE (1<<12)
98
99
100#define PORTSC_CCS (1<<0)
101#define PORTSC_PED (1<<1)
102#define PORTSC_OCA (1<<3)
103#define PORTSC_PR (1<<4)
104#define PORTSC_PLS_SHIFT 5
105#define PORTSC_PLS_MASK 0xf
106#define PORTSC_PP (1<<9)
107#define PORTSC_SPEED_SHIFT 10
108#define PORTSC_SPEED_MASK 0xf
109#define PORTSC_SPEED_FULL (1<<10)
110#define PORTSC_SPEED_LOW (2<<10)
111#define PORTSC_SPEED_HIGH (3<<10)
112#define PORTSC_SPEED_SUPER (4<<10)
113#define PORTSC_PIC_SHIFT 14
114#define PORTSC_PIC_MASK 0x3
115#define PORTSC_LWS (1<<16)
116#define PORTSC_CSC (1<<17)
117#define PORTSC_PEC (1<<18)
118#define PORTSC_WRC (1<<19)
119#define PORTSC_OCC (1<<20)
120#define PORTSC_PRC (1<<21)
121#define PORTSC_PLC (1<<22)
122#define PORTSC_CEC (1<<23)
123#define PORTSC_CAS (1<<24)
124#define PORTSC_WCE (1<<25)
125#define PORTSC_WDE (1<<26)
126#define PORTSC_WOE (1<<27)
127#define PORTSC_DR (1<<30)
128#define PORTSC_WPR (1<<31)
129
130#define CRCR_RCS (1<<0)
131#define CRCR_CS (1<<1)
132#define CRCR_CA (1<<2)
133#define CRCR_CRR (1<<3)
134
135#define IMAN_IP (1<<0)
136#define IMAN_IE (1<<1)
137
138#define ERDP_EHB (1<<3)
139
140#define TRB_SIZE 16
141typedef struct XHCITRB {
142 uint64_t parameter;
143 uint32_t status;
144 uint32_t control;
59a70ccd 145 dma_addr_t addr;
62c6ae04
HM
146 bool ccs;
147} XHCITRB;
148
85e05d82
GH
149enum {
150 PLS_U0 = 0,
151 PLS_U1 = 1,
152 PLS_U2 = 2,
153 PLS_U3 = 3,
154 PLS_DISABLED = 4,
155 PLS_RX_DETECT = 5,
156 PLS_INACTIVE = 6,
157 PLS_POLLING = 7,
158 PLS_RECOVERY = 8,
159 PLS_HOT_RESET = 9,
160 PLS_COMPILANCE_MODE = 10,
161 PLS_TEST_MODE = 11,
162 PLS_RESUME = 15,
163};
62c6ae04
HM
164
165typedef enum TRBType {
166 TRB_RESERVED = 0,
167 TR_NORMAL,
168 TR_SETUP,
169 TR_DATA,
170 TR_STATUS,
171 TR_ISOCH,
172 TR_LINK,
173 TR_EVDATA,
174 TR_NOOP,
175 CR_ENABLE_SLOT,
176 CR_DISABLE_SLOT,
177 CR_ADDRESS_DEVICE,
178 CR_CONFIGURE_ENDPOINT,
179 CR_EVALUATE_CONTEXT,
180 CR_RESET_ENDPOINT,
181 CR_STOP_ENDPOINT,
182 CR_SET_TR_DEQUEUE,
183 CR_RESET_DEVICE,
184 CR_FORCE_EVENT,
185 CR_NEGOTIATE_BW,
186 CR_SET_LATENCY_TOLERANCE,
187 CR_GET_PORT_BANDWIDTH,
188 CR_FORCE_HEADER,
189 CR_NOOP,
190 ER_TRANSFER = 32,
191 ER_COMMAND_COMPLETE,
192 ER_PORT_STATUS_CHANGE,
193 ER_BANDWIDTH_REQUEST,
194 ER_DOORBELL,
195 ER_HOST_CONTROLLER,
196 ER_DEVICE_NOTIFICATION,
197 ER_MFINDEX_WRAP,
198 /* vendor specific bits */
199 CR_VENDOR_VIA_CHALLENGE_RESPONSE = 48,
200 CR_VENDOR_NEC_FIRMWARE_REVISION = 49,
201 CR_VENDOR_NEC_CHALLENGE_RESPONSE = 50,
202} TRBType;
203
204#define CR_LINK TR_LINK
205
206typedef enum TRBCCode {
207 CC_INVALID = 0,
208 CC_SUCCESS,
209 CC_DATA_BUFFER_ERROR,
210 CC_BABBLE_DETECTED,
211 CC_USB_TRANSACTION_ERROR,
212 CC_TRB_ERROR,
213 CC_STALL_ERROR,
214 CC_RESOURCE_ERROR,
215 CC_BANDWIDTH_ERROR,
216 CC_NO_SLOTS_ERROR,
217 CC_INVALID_STREAM_TYPE_ERROR,
218 CC_SLOT_NOT_ENABLED_ERROR,
219 CC_EP_NOT_ENABLED_ERROR,
220 CC_SHORT_PACKET,
221 CC_RING_UNDERRUN,
222 CC_RING_OVERRUN,
223 CC_VF_ER_FULL,
224 CC_PARAMETER_ERROR,
225 CC_BANDWIDTH_OVERRUN,
226 CC_CONTEXT_STATE_ERROR,
227 CC_NO_PING_RESPONSE_ERROR,
228 CC_EVENT_RING_FULL_ERROR,
229 CC_INCOMPATIBLE_DEVICE_ERROR,
230 CC_MISSED_SERVICE_ERROR,
231 CC_COMMAND_RING_STOPPED,
232 CC_COMMAND_ABORTED,
233 CC_STOPPED,
234 CC_STOPPED_LENGTH_INVALID,
235 CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR = 29,
236 CC_ISOCH_BUFFER_OVERRUN = 31,
237 CC_EVENT_LOST_ERROR,
238 CC_UNDEFINED_ERROR,
239 CC_INVALID_STREAM_ID_ERROR,
240 CC_SECONDARY_BANDWIDTH_ERROR,
241 CC_SPLIT_TRANSACTION_ERROR
242} TRBCCode;
243
244#define TRB_C (1<<0)
245#define TRB_TYPE_SHIFT 10
246#define TRB_TYPE_MASK 0x3f
247#define TRB_TYPE(t) (((t).control >> TRB_TYPE_SHIFT) & TRB_TYPE_MASK)
248
249#define TRB_EV_ED (1<<2)
250
251#define TRB_TR_ENT (1<<1)
252#define TRB_TR_ISP (1<<2)
253#define TRB_TR_NS (1<<3)
254#define TRB_TR_CH (1<<4)
255#define TRB_TR_IOC (1<<5)
256#define TRB_TR_IDT (1<<6)
257#define TRB_TR_TBC_SHIFT 7
258#define TRB_TR_TBC_MASK 0x3
259#define TRB_TR_BEI (1<<9)
260#define TRB_TR_TLBPC_SHIFT 16
261#define TRB_TR_TLBPC_MASK 0xf
262#define TRB_TR_FRAMEID_SHIFT 20
263#define TRB_TR_FRAMEID_MASK 0x7ff
264#define TRB_TR_SIA (1<<31)
265
266#define TRB_TR_DIR (1<<16)
267
268#define TRB_CR_SLOTID_SHIFT 24
269#define TRB_CR_SLOTID_MASK 0xff
270#define TRB_CR_EPID_SHIFT 16
271#define TRB_CR_EPID_MASK 0x1f
272
273#define TRB_CR_BSR (1<<9)
274#define TRB_CR_DC (1<<9)
275
276#define TRB_LK_TC (1<<1)
277
2d1de850
GH
278#define TRB_INTR_SHIFT 22
279#define TRB_INTR_MASK 0x3ff
280#define TRB_INTR(t) (((t).status >> TRB_INTR_SHIFT) & TRB_INTR_MASK)
281
62c6ae04
HM
282#define EP_TYPE_MASK 0x7
283#define EP_TYPE_SHIFT 3
284
285#define EP_STATE_MASK 0x7
286#define EP_DISABLED (0<<0)
287#define EP_RUNNING (1<<0)
288#define EP_HALTED (2<<0)
289#define EP_STOPPED (3<<0)
290#define EP_ERROR (4<<0)
291
292#define SLOT_STATE_MASK 0x1f
293#define SLOT_STATE_SHIFT 27
294#define SLOT_STATE(s) (((s)>>SLOT_STATE_SHIFT)&SLOT_STATE_MASK)
295#define SLOT_ENABLED 0
296#define SLOT_DEFAULT 1
297#define SLOT_ADDRESSED 2
298#define SLOT_CONFIGURED 3
299
300#define SLOT_CONTEXT_ENTRIES_MASK 0x1f
301#define SLOT_CONTEXT_ENTRIES_SHIFT 27
302
1d8a4e69 303typedef struct XHCIState XHCIState;
024426ac
GH
304typedef struct XHCIStreamContext XHCIStreamContext;
305typedef struct XHCIEPContext XHCIEPContext;
1d8a4e69 306
85e05d82
GH
307#define get_field(data, field) \
308 (((data) >> field##_SHIFT) & field##_MASK)
309
310#define set_field(data, newval, field) do { \
311 uint32_t val = *data; \
312 val &= ~(field##_MASK << field##_SHIFT); \
313 val |= ((newval) & field##_MASK) << field##_SHIFT; \
314 *data = val; \
315 } while (0)
316
62c6ae04
HM
317typedef enum EPType {
318 ET_INVALID = 0,
319 ET_ISO_OUT,
320 ET_BULK_OUT,
321 ET_INTR_OUT,
322 ET_CONTROL,
323 ET_ISO_IN,
324 ET_BULK_IN,
325 ET_INTR_IN,
326} EPType;
327
328typedef struct XHCIRing {
59a70ccd 329 dma_addr_t dequeue;
62c6ae04
HM
330 bool ccs;
331} XHCIRing;
332
333typedef struct XHCIPort {
1d8a4e69 334 XHCIState *xhci;
62c6ae04 335 uint32_t portsc;
0846e635
GH
336 uint32_t portnr;
337 USBPort *uport;
338 uint32_t speedmask;
1d8a4e69
GH
339 char name[16];
340 MemoryRegion mem;
62c6ae04
HM
341} XHCIPort;
342
62c6ae04
HM
343typedef struct XHCITransfer {
344 XHCIState *xhci;
345 USBPacket packet;
d5a15814 346 QEMUSGList sgl;
7c605a23
GH
347 bool running_async;
348 bool running_retry;
62c6ae04 349 bool complete;
a6fb2ddb 350 bool int_req;
62c6ae04
HM
351 unsigned int iso_pkts;
352 unsigned int slotid;
353 unsigned int epid;
024426ac 354 unsigned int streamid;
62c6ae04
HM
355 bool in_xfer;
356 bool iso_xfer;
4d7a81c0 357 bool timed_xfer;
62c6ae04
HM
358
359 unsigned int trb_count;
360 unsigned int trb_alloced;
361 XHCITRB *trbs;
362
62c6ae04
HM
363 TRBCCode status;
364
365 unsigned int pkts;
366 unsigned int pktsize;
367 unsigned int cur_pkt;
3d139684
GH
368
369 uint64_t mfindex_kick;
62c6ae04
HM
370} XHCITransfer;
371
024426ac
GH
372struct XHCIStreamContext {
373 dma_addr_t pctx;
374 unsigned int sct;
375 XHCIRing ring;
024426ac
GH
376};
377
378struct XHCIEPContext {
3d139684
GH
379 XHCIState *xhci;
380 unsigned int slotid;
381 unsigned int epid;
382
62c6ae04
HM
383 XHCIRing ring;
384 unsigned int next_xfer;
385 unsigned int comp_xfer;
386 XHCITransfer transfers[TD_QUEUE];
7c605a23 387 XHCITransfer *retry;
62c6ae04 388 EPType type;
59a70ccd 389 dma_addr_t pctx;
62c6ae04 390 unsigned int max_psize;
62c6ae04 391 uint32_t state;
3d139684 392
024426ac
GH
393 /* streams */
394 unsigned int max_pstreams;
395 bool lsa;
396 unsigned int nr_pstreams;
397 XHCIStreamContext *pstreams;
398
3d139684
GH
399 /* iso xfer scheduling */
400 unsigned int interval;
401 int64_t mfindex_last;
402 QEMUTimer *kick_timer;
024426ac 403};
62c6ae04
HM
404
405typedef struct XHCISlot {
406 bool enabled;
4034e693 407 bool addressed;
59a70ccd 408 dma_addr_t ctx;
ccaf87a0 409 USBPort *uport;
62c6ae04
HM
410 XHCIEPContext * eps[31];
411} XHCISlot;
412
413typedef struct XHCIEvent {
414 TRBType type;
415 TRBCCode ccode;
416 uint64_t ptr;
417 uint32_t length;
418 uint32_t flags;
419 uint8_t slotid;
420 uint8_t epid;
421} XHCIEvent;
422
962d11e1
GH
423typedef struct XHCIInterrupter {
424 uint32_t iman;
425 uint32_t imod;
426 uint32_t erstsz;
427 uint32_t erstba_low;
428 uint32_t erstba_high;
429 uint32_t erdp_low;
430 uint32_t erdp_high;
431
432 bool msix_used, er_pcs, er_full;
433
434 dma_addr_t er_start;
435 uint32_t er_size;
436 unsigned int er_ep_idx;
437
438 XHCIEvent ev_buffer[EV_QUEUE];
439 unsigned int ev_buffer_put;
440 unsigned int ev_buffer_get;
441
442} XHCIInterrupter;
443
62c6ae04 444struct XHCIState {
9b7d3334
AF
445 /*< private >*/
446 PCIDevice parent_obj;
447 /*< public >*/
448
62c6ae04 449 USBBus bus;
62c6ae04 450 MemoryRegion mem;
1b067564
GH
451 MemoryRegion mem_cap;
452 MemoryRegion mem_oper;
453 MemoryRegion mem_runtime;
454 MemoryRegion mem_doorbell;
62c6ae04 455
0846e635
GH
456 /* properties */
457 uint32_t numports_2;
458 uint32_t numports_3;
91062ae0
GH
459 uint32_t numintrs;
460 uint32_t numslots;
c5e9b02d 461 uint32_t flags;
0846e635 462
62c6ae04
HM
463 /* Operational Registers */
464 uint32_t usbcmd;
465 uint32_t usbsts;
466 uint32_t dnctrl;
467 uint32_t crcr_low;
468 uint32_t crcr_high;
469 uint32_t dcbaap_low;
470 uint32_t dcbaap_high;
471 uint32_t config;
472
0846e635 473 USBPort uports[MAX(MAXPORTS_2, MAXPORTS_3)];
62c6ae04
HM
474 XHCIPort ports[MAXPORTS];
475 XHCISlot slots[MAXSLOTS];
0846e635 476 uint32_t numports;
62c6ae04
HM
477
478 /* Runtime Registers */
01546fa6
GH
479 int64_t mfindex_start;
480 QEMUTimer *mfwrap_timer;
962d11e1 481 XHCIInterrupter intr[MAXINTRS];
62c6ae04
HM
482
483 XHCIRing cmd_ring;
484};
485
37034575
PC
486#define TYPE_XHCI "nec-usb-xhci"
487
488#define XHCI(obj) \
489 OBJECT_CHECK(XHCIState, (obj), TYPE_XHCI)
490
62c6ae04
HM
491typedef struct XHCIEvRingSeg {
492 uint32_t addr_low;
493 uint32_t addr_high;
494 uint32_t size;
495 uint32_t rsvd;
496} XHCIEvRingSeg;
497
c5e9b02d
GH
498enum xhci_flags {
499 XHCI_FLAG_USE_MSI = 1,
4c47f800 500 XHCI_FLAG_USE_MSI_X,
c5e9b02d
GH
501};
502
01546fa6 503static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid,
024426ac 504 unsigned int epid, unsigned int streamid);
0bc85da6
GH
505static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid,
506 unsigned int epid);
582d6f4a 507static void xhci_xfer_report(XHCITransfer *xfer);
962d11e1
GH
508static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v);
509static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v);
518ad5f2
HG
510static USBEndpoint *xhci_epid_to_usbep(XHCIState *xhci,
511 unsigned int slotid, unsigned int epid);
01546fa6 512
f10de44e
GH
513static const char *TRBType_names[] = {
514 [TRB_RESERVED] = "TRB_RESERVED",
515 [TR_NORMAL] = "TR_NORMAL",
516 [TR_SETUP] = "TR_SETUP",
517 [TR_DATA] = "TR_DATA",
518 [TR_STATUS] = "TR_STATUS",
519 [TR_ISOCH] = "TR_ISOCH",
520 [TR_LINK] = "TR_LINK",
521 [TR_EVDATA] = "TR_EVDATA",
522 [TR_NOOP] = "TR_NOOP",
523 [CR_ENABLE_SLOT] = "CR_ENABLE_SLOT",
524 [CR_DISABLE_SLOT] = "CR_DISABLE_SLOT",
525 [CR_ADDRESS_DEVICE] = "CR_ADDRESS_DEVICE",
526 [CR_CONFIGURE_ENDPOINT] = "CR_CONFIGURE_ENDPOINT",
527 [CR_EVALUATE_CONTEXT] = "CR_EVALUATE_CONTEXT",
528 [CR_RESET_ENDPOINT] = "CR_RESET_ENDPOINT",
529 [CR_STOP_ENDPOINT] = "CR_STOP_ENDPOINT",
530 [CR_SET_TR_DEQUEUE] = "CR_SET_TR_DEQUEUE",
531 [CR_RESET_DEVICE] = "CR_RESET_DEVICE",
532 [CR_FORCE_EVENT] = "CR_FORCE_EVENT",
533 [CR_NEGOTIATE_BW] = "CR_NEGOTIATE_BW",
534 [CR_SET_LATENCY_TOLERANCE] = "CR_SET_LATENCY_TOLERANCE",
535 [CR_GET_PORT_BANDWIDTH] = "CR_GET_PORT_BANDWIDTH",
536 [CR_FORCE_HEADER] = "CR_FORCE_HEADER",
537 [CR_NOOP] = "CR_NOOP",
538 [ER_TRANSFER] = "ER_TRANSFER",
539 [ER_COMMAND_COMPLETE] = "ER_COMMAND_COMPLETE",
540 [ER_PORT_STATUS_CHANGE] = "ER_PORT_STATUS_CHANGE",
541 [ER_BANDWIDTH_REQUEST] = "ER_BANDWIDTH_REQUEST",
542 [ER_DOORBELL] = "ER_DOORBELL",
543 [ER_HOST_CONTROLLER] = "ER_HOST_CONTROLLER",
544 [ER_DEVICE_NOTIFICATION] = "ER_DEVICE_NOTIFICATION",
545 [ER_MFINDEX_WRAP] = "ER_MFINDEX_WRAP",
546 [CR_VENDOR_VIA_CHALLENGE_RESPONSE] = "CR_VENDOR_VIA_CHALLENGE_RESPONSE",
547 [CR_VENDOR_NEC_FIRMWARE_REVISION] = "CR_VENDOR_NEC_FIRMWARE_REVISION",
548 [CR_VENDOR_NEC_CHALLENGE_RESPONSE] = "CR_VENDOR_NEC_CHALLENGE_RESPONSE",
549};
550
873123fe
GH
551static const char *TRBCCode_names[] = {
552 [CC_INVALID] = "CC_INVALID",
553 [CC_SUCCESS] = "CC_SUCCESS",
554 [CC_DATA_BUFFER_ERROR] = "CC_DATA_BUFFER_ERROR",
555 [CC_BABBLE_DETECTED] = "CC_BABBLE_DETECTED",
556 [CC_USB_TRANSACTION_ERROR] = "CC_USB_TRANSACTION_ERROR",
557 [CC_TRB_ERROR] = "CC_TRB_ERROR",
558 [CC_STALL_ERROR] = "CC_STALL_ERROR",
559 [CC_RESOURCE_ERROR] = "CC_RESOURCE_ERROR",
560 [CC_BANDWIDTH_ERROR] = "CC_BANDWIDTH_ERROR",
561 [CC_NO_SLOTS_ERROR] = "CC_NO_SLOTS_ERROR",
562 [CC_INVALID_STREAM_TYPE_ERROR] = "CC_INVALID_STREAM_TYPE_ERROR",
563 [CC_SLOT_NOT_ENABLED_ERROR] = "CC_SLOT_NOT_ENABLED_ERROR",
564 [CC_EP_NOT_ENABLED_ERROR] = "CC_EP_NOT_ENABLED_ERROR",
565 [CC_SHORT_PACKET] = "CC_SHORT_PACKET",
566 [CC_RING_UNDERRUN] = "CC_RING_UNDERRUN",
567 [CC_RING_OVERRUN] = "CC_RING_OVERRUN",
568 [CC_VF_ER_FULL] = "CC_VF_ER_FULL",
569 [CC_PARAMETER_ERROR] = "CC_PARAMETER_ERROR",
570 [CC_BANDWIDTH_OVERRUN] = "CC_BANDWIDTH_OVERRUN",
571 [CC_CONTEXT_STATE_ERROR] = "CC_CONTEXT_STATE_ERROR",
572 [CC_NO_PING_RESPONSE_ERROR] = "CC_NO_PING_RESPONSE_ERROR",
573 [CC_EVENT_RING_FULL_ERROR] = "CC_EVENT_RING_FULL_ERROR",
574 [CC_INCOMPATIBLE_DEVICE_ERROR] = "CC_INCOMPATIBLE_DEVICE_ERROR",
575 [CC_MISSED_SERVICE_ERROR] = "CC_MISSED_SERVICE_ERROR",
576 [CC_COMMAND_RING_STOPPED] = "CC_COMMAND_RING_STOPPED",
577 [CC_COMMAND_ABORTED] = "CC_COMMAND_ABORTED",
578 [CC_STOPPED] = "CC_STOPPED",
579 [CC_STOPPED_LENGTH_INVALID] = "CC_STOPPED_LENGTH_INVALID",
580 [CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR]
581 = "CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR",
582 [CC_ISOCH_BUFFER_OVERRUN] = "CC_ISOCH_BUFFER_OVERRUN",
583 [CC_EVENT_LOST_ERROR] = "CC_EVENT_LOST_ERROR",
584 [CC_UNDEFINED_ERROR] = "CC_UNDEFINED_ERROR",
585 [CC_INVALID_STREAM_ID_ERROR] = "CC_INVALID_STREAM_ID_ERROR",
586 [CC_SECONDARY_BANDWIDTH_ERROR] = "CC_SECONDARY_BANDWIDTH_ERROR",
587 [CC_SPLIT_TRANSACTION_ERROR] = "CC_SPLIT_TRANSACTION_ERROR",
588};
589
1c82392a
GH
590static const char *ep_state_names[] = {
591 [EP_DISABLED] = "disabled",
592 [EP_RUNNING] = "running",
593 [EP_HALTED] = "halted",
594 [EP_STOPPED] = "stopped",
595 [EP_ERROR] = "error",
596};
597
f10de44e
GH
598static const char *lookup_name(uint32_t index, const char **list, uint32_t llen)
599{
600 if (index >= llen || list[index] == NULL) {
601 return "???";
602 }
603 return list[index];
604}
605
606static const char *trb_name(XHCITRB *trb)
607{
608 return lookup_name(TRB_TYPE(*trb), TRBType_names,
609 ARRAY_SIZE(TRBType_names));
610}
f10de44e 611
873123fe
GH
612static const char *event_name(XHCIEvent *event)
613{
614 return lookup_name(event->ccode, TRBCCode_names,
615 ARRAY_SIZE(TRBCCode_names));
616}
617
1c82392a
GH
618static const char *ep_state_name(uint32_t state)
619{
620 return lookup_name(state, ep_state_names,
621 ARRAY_SIZE(ep_state_names));
622}
623
01546fa6
GH
624static uint64_t xhci_mfindex_get(XHCIState *xhci)
625{
bc72ad67 626 int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
01546fa6
GH
627 return (now - xhci->mfindex_start) / 125000;
628}
629
630static void xhci_mfwrap_update(XHCIState *xhci)
631{
632 const uint32_t bits = USBCMD_RS | USBCMD_EWE;
633 uint32_t mfindex, left;
634 int64_t now;
635
636 if ((xhci->usbcmd & bits) == bits) {
bc72ad67 637 now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
01546fa6
GH
638 mfindex = ((now - xhci->mfindex_start) / 125000) & 0x3fff;
639 left = 0x4000 - mfindex;
bc72ad67 640 timer_mod(xhci->mfwrap_timer, now + left * 125000);
01546fa6 641 } else {
bc72ad67 642 timer_del(xhci->mfwrap_timer);
01546fa6
GH
643 }
644}
645
646static void xhci_mfwrap_timer(void *opaque)
647{
648 XHCIState *xhci = opaque;
649 XHCIEvent wrap = { ER_MFINDEX_WRAP, CC_SUCCESS };
650
962d11e1 651 xhci_event(xhci, &wrap, 0);
01546fa6
GH
652 xhci_mfwrap_update(xhci);
653}
62c6ae04 654
59a70ccd 655static inline dma_addr_t xhci_addr64(uint32_t low, uint32_t high)
62c6ae04 656{
59a70ccd
DG
657 if (sizeof(dma_addr_t) == 4) {
658 return low;
659 } else {
660 return low | (((dma_addr_t)high << 16) << 16);
661 }
62c6ae04
HM
662}
663
59a70ccd 664static inline dma_addr_t xhci_mask64(uint64_t addr)
62c6ae04 665{
59a70ccd
DG
666 if (sizeof(dma_addr_t) == 4) {
667 return addr & 0xffffffff;
668 } else {
669 return addr;
670 }
62c6ae04
HM
671}
672
616b5d53
DG
673static inline void xhci_dma_read_u32s(XHCIState *xhci, dma_addr_t addr,
674 uint32_t *buf, size_t len)
675{
676 int i;
677
678 assert((len % sizeof(uint32_t)) == 0);
679
9b7d3334 680 pci_dma_read(PCI_DEVICE(xhci), addr, buf, len);
616b5d53
DG
681
682 for (i = 0; i < (len / sizeof(uint32_t)); i++) {
683 buf[i] = le32_to_cpu(buf[i]);
684 }
685}
686
687static inline void xhci_dma_write_u32s(XHCIState *xhci, dma_addr_t addr,
688 uint32_t *buf, size_t len)
689{
690 int i;
691 uint32_t tmp[len / sizeof(uint32_t)];
692
693 assert((len % sizeof(uint32_t)) == 0);
694
695 for (i = 0; i < (len / sizeof(uint32_t)); i++) {
696 tmp[i] = cpu_to_le32(buf[i]);
697 }
9b7d3334 698 pci_dma_write(PCI_DEVICE(xhci), addr, tmp, len);
616b5d53
DG
699}
700
0846e635
GH
701static XHCIPort *xhci_lookup_port(XHCIState *xhci, struct USBPort *uport)
702{
703 int index;
704
705 if (!uport->dev) {
706 return NULL;
707 }
708 switch (uport->dev->speed) {
709 case USB_SPEED_LOW:
710 case USB_SPEED_FULL:
711 case USB_SPEED_HIGH:
712 index = uport->index;
713 break;
714 case USB_SPEED_SUPER:
715 index = uport->index + xhci->numports_2;
716 break;
717 default:
718 return NULL;
719 }
720 return &xhci->ports[index];
721}
722
4c4abe7c 723static void xhci_intx_update(XHCIState *xhci)
62c6ae04 724{
9b7d3334 725 PCIDevice *pci_dev = PCI_DEVICE(xhci);
62c6ae04
HM
726 int level = 0;
727
9b7d3334
AF
728 if (msix_enabled(pci_dev) ||
729 msi_enabled(pci_dev)) {
4c4abe7c
GH
730 return;
731 }
732
962d11e1
GH
733 if (xhci->intr[0].iman & IMAN_IP &&
734 xhci->intr[0].iman & IMAN_IE &&
215bff17 735 xhci->usbcmd & USBCMD_INTE) {
62c6ae04
HM
736 level = 1;
737 }
738
4c4abe7c 739 trace_usb_xhci_irq_intx(level);
9e64f8a3 740 pci_set_irq(pci_dev, level);
4c4abe7c
GH
741}
742
962d11e1 743static void xhci_msix_update(XHCIState *xhci, int v)
4c47f800 744{
9b7d3334 745 PCIDevice *pci_dev = PCI_DEVICE(xhci);
4c47f800
GH
746 bool enabled;
747
9b7d3334 748 if (!msix_enabled(pci_dev)) {
4c47f800
GH
749 return;
750 }
751
962d11e1
GH
752 enabled = xhci->intr[v].iman & IMAN_IE;
753 if (enabled == xhci->intr[v].msix_used) {
4c47f800
GH
754 return;
755 }
756
757 if (enabled) {
962d11e1 758 trace_usb_xhci_irq_msix_use(v);
9b7d3334 759 msix_vector_use(pci_dev, v);
962d11e1 760 xhci->intr[v].msix_used = true;
4c47f800 761 } else {
962d11e1 762 trace_usb_xhci_irq_msix_unuse(v);
9b7d3334 763 msix_vector_unuse(pci_dev, v);
962d11e1 764 xhci->intr[v].msix_used = false;
4c47f800
GH
765 }
766}
767
962d11e1 768static void xhci_intr_raise(XHCIState *xhci, int v)
4c4abe7c 769{
9b7d3334
AF
770 PCIDevice *pci_dev = PCI_DEVICE(xhci);
771
962d11e1
GH
772 xhci->intr[v].erdp_low |= ERDP_EHB;
773 xhci->intr[v].iman |= IMAN_IP;
2cae4119
GH
774 xhci->usbsts |= USBSTS_EINT;
775
962d11e1 776 if (!(xhci->intr[v].iman & IMAN_IE)) {
4c4abe7c
GH
777 return;
778 }
779
780 if (!(xhci->usbcmd & USBCMD_INTE)) {
781 return;
782 }
783
9b7d3334 784 if (msix_enabled(pci_dev)) {
962d11e1 785 trace_usb_xhci_irq_msix(v);
9b7d3334 786 msix_notify(pci_dev, v);
4c47f800
GH
787 return;
788 }
789
9b7d3334 790 if (msi_enabled(pci_dev)) {
962d11e1 791 trace_usb_xhci_irq_msi(v);
9b7d3334 792 msi_notify(pci_dev, v);
4c4abe7c 793 return;
62c6ae04 794 }
4c4abe7c 795
962d11e1
GH
796 if (v == 0) {
797 trace_usb_xhci_irq_intx(1);
9e64f8a3 798 pci_irq_assert(pci_dev);
962d11e1 799 }
62c6ae04
HM
800}
801
802static inline int xhci_running(XHCIState *xhci)
803{
962d11e1 804 return !(xhci->usbsts & USBSTS_HCH) && !xhci->intr[0].er_full;
62c6ae04
HM
805}
806
807static void xhci_die(XHCIState *xhci)
808{
809 xhci->usbsts |= USBSTS_HCE;
810 fprintf(stderr, "xhci: asserted controller error\n");
811}
812
962d11e1 813static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v)
62c6ae04 814{
9b7d3334 815 PCIDevice *pci_dev = PCI_DEVICE(xhci);
962d11e1 816 XHCIInterrupter *intr = &xhci->intr[v];
62c6ae04 817 XHCITRB ev_trb;
59a70ccd 818 dma_addr_t addr;
62c6ae04
HM
819
820 ev_trb.parameter = cpu_to_le64(event->ptr);
821 ev_trb.status = cpu_to_le32(event->length | (event->ccode << 24));
822 ev_trb.control = (event->slotid << 24) | (event->epid << 16) |
823 event->flags | (event->type << TRB_TYPE_SHIFT);
962d11e1 824 if (intr->er_pcs) {
62c6ae04
HM
825 ev_trb.control |= TRB_C;
826 }
827 ev_trb.control = cpu_to_le32(ev_trb.control);
828
962d11e1 829 trace_usb_xhci_queue_event(v, intr->er_ep_idx, trb_name(&ev_trb),
873123fe
GH
830 event_name(event), ev_trb.parameter,
831 ev_trb.status, ev_trb.control);
62c6ae04 832
962d11e1 833 addr = intr->er_start + TRB_SIZE*intr->er_ep_idx;
9b7d3334 834 pci_dma_write(pci_dev, addr, &ev_trb, TRB_SIZE);
62c6ae04 835
962d11e1
GH
836 intr->er_ep_idx++;
837 if (intr->er_ep_idx >= intr->er_size) {
838 intr->er_ep_idx = 0;
839 intr->er_pcs = !intr->er_pcs;
62c6ae04
HM
840 }
841}
842
962d11e1 843static void xhci_events_update(XHCIState *xhci, int v)
62c6ae04 844{
962d11e1 845 XHCIInterrupter *intr = &xhci->intr[v];
59a70ccd 846 dma_addr_t erdp;
62c6ae04
HM
847 unsigned int dp_idx;
848 bool do_irq = 0;
849
850 if (xhci->usbsts & USBSTS_HCH) {
851 return;
852 }
853
962d11e1
GH
854 erdp = xhci_addr64(intr->erdp_low, intr->erdp_high);
855 if (erdp < intr->er_start ||
856 erdp >= (intr->er_start + TRB_SIZE*intr->er_size)) {
59a70ccd 857 fprintf(stderr, "xhci: ERDP out of bounds: "DMA_ADDR_FMT"\n", erdp);
962d11e1
GH
858 fprintf(stderr, "xhci: ER[%d] at "DMA_ADDR_FMT" len %d\n",
859 v, intr->er_start, intr->er_size);
62c6ae04
HM
860 xhci_die(xhci);
861 return;
862 }
962d11e1
GH
863 dp_idx = (erdp - intr->er_start) / TRB_SIZE;
864 assert(dp_idx < intr->er_size);
62c6ae04
HM
865
866 /* NEC didn't read section 4.9.4 of the spec (v1.0 p139 top Note) and thus
867 * deadlocks when the ER is full. Hack it by holding off events until
868 * the driver decides to free at least half of the ring */
962d11e1
GH
869 if (intr->er_full) {
870 int er_free = dp_idx - intr->er_ep_idx;
62c6ae04 871 if (er_free <= 0) {
962d11e1 872 er_free += intr->er_size;
62c6ae04 873 }
962d11e1 874 if (er_free < (intr->er_size/2)) {
62c6ae04
HM
875 DPRINTF("xhci_events_update(): event ring still "
876 "more than half full (hack)\n");
877 return;
878 }
879 }
880
962d11e1
GH
881 while (intr->ev_buffer_put != intr->ev_buffer_get) {
882 assert(intr->er_full);
883 if (((intr->er_ep_idx+1) % intr->er_size) == dp_idx) {
62c6ae04
HM
884 DPRINTF("xhci_events_update(): event ring full again\n");
885#ifndef ER_FULL_HACK
886 XHCIEvent full = {ER_HOST_CONTROLLER, CC_EVENT_RING_FULL_ERROR};
962d11e1 887 xhci_write_event(xhci, &full, v);
62c6ae04
HM
888#endif
889 do_irq = 1;
890 break;
891 }
962d11e1
GH
892 XHCIEvent *event = &intr->ev_buffer[intr->ev_buffer_get];
893 xhci_write_event(xhci, event, v);
894 intr->ev_buffer_get++;
62c6ae04 895 do_irq = 1;
962d11e1
GH
896 if (intr->ev_buffer_get == EV_QUEUE) {
897 intr->ev_buffer_get = 0;
62c6ae04
HM
898 }
899 }
900
901 if (do_irq) {
962d11e1 902 xhci_intr_raise(xhci, v);
62c6ae04
HM
903 }
904
962d11e1 905 if (intr->er_full && intr->ev_buffer_put == intr->ev_buffer_get) {
62c6ae04 906 DPRINTF("xhci_events_update(): event ring no longer full\n");
962d11e1 907 intr->er_full = 0;
62c6ae04 908 }
62c6ae04
HM
909}
910
962d11e1 911static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v)
62c6ae04 912{
2d1de850 913 XHCIInterrupter *intr;
59a70ccd 914 dma_addr_t erdp;
62c6ae04
HM
915 unsigned int dp_idx;
916
91062ae0
GH
917 if (v >= xhci->numintrs) {
918 DPRINTF("intr nr out of range (%d >= %d)\n", v, xhci->numintrs);
2d1de850
GH
919 return;
920 }
921 intr = &xhci->intr[v];
922
962d11e1 923 if (intr->er_full) {
62c6ae04 924 DPRINTF("xhci_event(): ER full, queueing\n");
962d11e1 925 if (((intr->ev_buffer_put+1) % EV_QUEUE) == intr->ev_buffer_get) {
62c6ae04
HM
926 fprintf(stderr, "xhci: event queue full, dropping event!\n");
927 return;
928 }
962d11e1
GH
929 intr->ev_buffer[intr->ev_buffer_put++] = *event;
930 if (intr->ev_buffer_put == EV_QUEUE) {
931 intr->ev_buffer_put = 0;
62c6ae04
HM
932 }
933 return;
934 }
935
962d11e1
GH
936 erdp = xhci_addr64(intr->erdp_low, intr->erdp_high);
937 if (erdp < intr->er_start ||
938 erdp >= (intr->er_start + TRB_SIZE*intr->er_size)) {
59a70ccd 939 fprintf(stderr, "xhci: ERDP out of bounds: "DMA_ADDR_FMT"\n", erdp);
962d11e1
GH
940 fprintf(stderr, "xhci: ER[%d] at "DMA_ADDR_FMT" len %d\n",
941 v, intr->er_start, intr->er_size);
62c6ae04
HM
942 xhci_die(xhci);
943 return;
944 }
945
962d11e1
GH
946 dp_idx = (erdp - intr->er_start) / TRB_SIZE;
947 assert(dp_idx < intr->er_size);
62c6ae04 948
962d11e1 949 if ((intr->er_ep_idx+1) % intr->er_size == dp_idx) {
62c6ae04
HM
950 DPRINTF("xhci_event(): ER full, queueing\n");
951#ifndef ER_FULL_HACK
952 XHCIEvent full = {ER_HOST_CONTROLLER, CC_EVENT_RING_FULL_ERROR};
953 xhci_write_event(xhci, &full);
954#endif
962d11e1
GH
955 intr->er_full = 1;
956 if (((intr->ev_buffer_put+1) % EV_QUEUE) == intr->ev_buffer_get) {
62c6ae04
HM
957 fprintf(stderr, "xhci: event queue full, dropping event!\n");
958 return;
959 }
962d11e1
GH
960 intr->ev_buffer[intr->ev_buffer_put++] = *event;
961 if (intr->ev_buffer_put == EV_QUEUE) {
962 intr->ev_buffer_put = 0;
62c6ae04
HM
963 }
964 } else {
962d11e1 965 xhci_write_event(xhci, event, v);
62c6ae04
HM
966 }
967
962d11e1 968 xhci_intr_raise(xhci, v);
62c6ae04
HM
969}
970
971static void xhci_ring_init(XHCIState *xhci, XHCIRing *ring,
59a70ccd 972 dma_addr_t base)
62c6ae04 973{
62c6ae04
HM
974 ring->dequeue = base;
975 ring->ccs = 1;
976}
977
978static TRBType xhci_ring_fetch(XHCIState *xhci, XHCIRing *ring, XHCITRB *trb,
59a70ccd 979 dma_addr_t *addr)
62c6ae04 980{
9b7d3334
AF
981 PCIDevice *pci_dev = PCI_DEVICE(xhci);
982
62c6ae04
HM
983 while (1) {
984 TRBType type;
9b7d3334 985 pci_dma_read(pci_dev, ring->dequeue, trb, TRB_SIZE);
62c6ae04
HM
986 trb->addr = ring->dequeue;
987 trb->ccs = ring->ccs;
988 le64_to_cpus(&trb->parameter);
989 le32_to_cpus(&trb->status);
990 le32_to_cpus(&trb->control);
991
0703a4a7
GH
992 trace_usb_xhci_fetch_trb(ring->dequeue, trb_name(trb),
993 trb->parameter, trb->status, trb->control);
62c6ae04
HM
994
995 if ((trb->control & TRB_C) != ring->ccs) {
996 return 0;
997 }
998
999 type = TRB_TYPE(*trb);
1000
1001 if (type != TR_LINK) {
1002 if (addr) {
1003 *addr = ring->dequeue;
1004 }
1005 ring->dequeue += TRB_SIZE;
1006 return type;
1007 } else {
1008 ring->dequeue = xhci_mask64(trb->parameter);
1009 if (trb->control & TRB_LK_TC) {
1010 ring->ccs = !ring->ccs;
1011 }
1012 }
1013 }
1014}
1015
1016static int xhci_ring_chain_length(XHCIState *xhci, const XHCIRing *ring)
1017{
9b7d3334 1018 PCIDevice *pci_dev = PCI_DEVICE(xhci);
62c6ae04
HM
1019 XHCITRB trb;
1020 int length = 0;
59a70ccd 1021 dma_addr_t dequeue = ring->dequeue;
62c6ae04
HM
1022 bool ccs = ring->ccs;
1023 /* hack to bundle together the two/three TDs that make a setup transfer */
1024 bool control_td_set = 0;
1025
1026 while (1) {
1027 TRBType type;
9b7d3334 1028 pci_dma_read(pci_dev, dequeue, &trb, TRB_SIZE);
62c6ae04
HM
1029 le64_to_cpus(&trb.parameter);
1030 le32_to_cpus(&trb.status);
1031 le32_to_cpus(&trb.control);
1032
62c6ae04
HM
1033 if ((trb.control & TRB_C) != ccs) {
1034 return -length;
1035 }
1036
1037 type = TRB_TYPE(trb);
1038
1039 if (type == TR_LINK) {
1040 dequeue = xhci_mask64(trb.parameter);
1041 if (trb.control & TRB_LK_TC) {
1042 ccs = !ccs;
1043 }
1044 continue;
1045 }
1046
1047 length += 1;
1048 dequeue += TRB_SIZE;
1049
1050 if (type == TR_SETUP) {
1051 control_td_set = 1;
1052 } else if (type == TR_STATUS) {
1053 control_td_set = 0;
1054 }
1055
1056 if (!control_td_set && !(trb.control & TRB_TR_CH)) {
1057 return length;
1058 }
1059 }
1060}
1061
962d11e1 1062static void xhci_er_reset(XHCIState *xhci, int v)
62c6ae04 1063{
962d11e1 1064 XHCIInterrupter *intr = &xhci->intr[v];
62c6ae04
HM
1065 XHCIEvRingSeg seg;
1066
e099ad4b
GH
1067 if (intr->erstsz == 0) {
1068 /* disabled */
1069 intr->er_start = 0;
1070 intr->er_size = 0;
1071 return;
1072 }
62c6ae04 1073 /* cache the (sole) event ring segment location */
962d11e1
GH
1074 if (intr->erstsz != 1) {
1075 fprintf(stderr, "xhci: invalid value for ERSTSZ: %d\n", intr->erstsz);
62c6ae04
HM
1076 xhci_die(xhci);
1077 return;
1078 }
962d11e1 1079 dma_addr_t erstba = xhci_addr64(intr->erstba_low, intr->erstba_high);
9b7d3334 1080 pci_dma_read(PCI_DEVICE(xhci), erstba, &seg, sizeof(seg));
62c6ae04
HM
1081 le32_to_cpus(&seg.addr_low);
1082 le32_to_cpus(&seg.addr_high);
1083 le32_to_cpus(&seg.size);
1084 if (seg.size < 16 || seg.size > 4096) {
1085 fprintf(stderr, "xhci: invalid value for segment size: %d\n", seg.size);
1086 xhci_die(xhci);
1087 return;
1088 }
962d11e1
GH
1089 intr->er_start = xhci_addr64(seg.addr_low, seg.addr_high);
1090 intr->er_size = seg.size;
62c6ae04 1091
962d11e1
GH
1092 intr->er_ep_idx = 0;
1093 intr->er_pcs = 1;
1094 intr->er_full = 0;
62c6ae04 1095
962d11e1
GH
1096 DPRINTF("xhci: event ring[%d]:" DMA_ADDR_FMT " [%d]\n",
1097 v, intr->er_start, intr->er_size);
62c6ae04
HM
1098}
1099
1100static void xhci_run(XHCIState *xhci)
1101{
fc0ddaca 1102 trace_usb_xhci_run();
62c6ae04 1103 xhci->usbsts &= ~USBSTS_HCH;
bc72ad67 1104 xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
62c6ae04
HM
1105}
1106
1107static void xhci_stop(XHCIState *xhci)
1108{
fc0ddaca 1109 trace_usb_xhci_stop();
62c6ae04
HM
1110 xhci->usbsts |= USBSTS_HCH;
1111 xhci->crcr_low &= ~CRCR_CRR;
1112}
1113
024426ac
GH
1114static XHCIStreamContext *xhci_alloc_stream_contexts(unsigned count,
1115 dma_addr_t base)
1116{
1117 XHCIStreamContext *stctx;
1118 unsigned int i;
1119
1120 stctx = g_new0(XHCIStreamContext, count);
1121 for (i = 0; i < count; i++) {
1122 stctx[i].pctx = base + i * 16;
1123 stctx[i].sct = -1;
1124 }
1125 return stctx;
1126}
1127
1128static void xhci_reset_streams(XHCIEPContext *epctx)
1129{
1130 unsigned int i;
1131
1132 for (i = 0; i < epctx->nr_pstreams; i++) {
1133 epctx->pstreams[i].sct = -1;
024426ac
GH
1134 }
1135}
1136
1137static void xhci_alloc_streams(XHCIEPContext *epctx, dma_addr_t base)
1138{
1139 assert(epctx->pstreams == NULL);
d063c311 1140 epctx->nr_pstreams = 2 << (epctx->max_pstreams + 1);
024426ac
GH
1141 epctx->pstreams = xhci_alloc_stream_contexts(epctx->nr_pstreams, base);
1142}
1143
1144static void xhci_free_streams(XHCIEPContext *epctx)
1145{
024426ac
GH
1146 assert(epctx->pstreams != NULL);
1147
024426ac
GH
1148 g_free(epctx->pstreams);
1149 epctx->pstreams = NULL;
1150 epctx->nr_pstreams = 0;
1151}
1152
72391da5
HG
1153static int xhci_epmask_to_eps_with_streams(XHCIState *xhci,
1154 unsigned int slotid,
1155 uint32_t epmask,
1156 XHCIEPContext **epctxs,
1157 USBEndpoint **eps)
1158{
1159 XHCISlot *slot;
1160 XHCIEPContext *epctx;
1161 USBEndpoint *ep;
1162 int i, j;
1163
1164 assert(slotid >= 1 && slotid <= xhci->numslots);
1165
1166 slot = &xhci->slots[slotid - 1];
1167
1168 for (i = 2, j = 0; i <= 31; i++) {
1169 if (!(epmask & (1 << i))) {
1170 continue;
1171 }
1172
1173 epctx = slot->eps[i - 1];
1174 ep = xhci_epid_to_usbep(xhci, slotid, i);
1175 if (!epctx || !epctx->nr_pstreams || !ep) {
1176 continue;
1177 }
1178
1179 if (epctxs) {
1180 epctxs[j] = epctx;
1181 }
1182 eps[j++] = ep;
1183 }
1184 return j;
1185}
1186
1187static void xhci_free_device_streams(XHCIState *xhci, unsigned int slotid,
1188 uint32_t epmask)
1189{
1190 USBEndpoint *eps[30];
1191 int nr_eps;
1192
1193 nr_eps = xhci_epmask_to_eps_with_streams(xhci, slotid, epmask, NULL, eps);
1194 if (nr_eps) {
1195 usb_device_free_streams(eps[0]->dev, eps, nr_eps);
1196 }
1197}
1198
1199static TRBCCode xhci_alloc_device_streams(XHCIState *xhci, unsigned int slotid,
1200 uint32_t epmask)
1201{
1202 XHCIEPContext *epctxs[30];
1203 USBEndpoint *eps[30];
1204 int i, r, nr_eps, req_nr_streams, dev_max_streams;
1205
1206 nr_eps = xhci_epmask_to_eps_with_streams(xhci, slotid, epmask, epctxs,
1207 eps);
1208 if (nr_eps == 0) {
1209 return CC_SUCCESS;
1210 }
1211
1212 req_nr_streams = epctxs[0]->nr_pstreams;
1213 dev_max_streams = eps[0]->max_streams;
1214
1215 for (i = 1; i < nr_eps; i++) {
1216 /*
1217 * HdG: I don't expect these to ever trigger, but if they do we need
1218 * to come up with another solution, ie group identical endpoints
1219 * together and make an usb_device_alloc_streams call per group.
1220 */
1221 if (epctxs[i]->nr_pstreams != req_nr_streams) {
1222 FIXME("guest streams config not identical for all eps");
1223 return CC_RESOURCE_ERROR;
1224 }
1225 if (eps[i]->max_streams != dev_max_streams) {
1226 FIXME("device streams config not identical for all eps");
1227 return CC_RESOURCE_ERROR;
1228 }
1229 }
1230
1231 /*
1232 * max-streams in both the device descriptor and in the controller is a
1233 * power of 2. But stream id 0 is reserved, so if a device can do up to 4
1234 * streams the guest will ask for 5 rounded up to the next power of 2 which
1235 * becomes 8. For emulated devices usb_device_alloc_streams is a nop.
1236 *
1237 * For redirected devices however this is an issue, as there we must ask
1238 * the real xhci controller to alloc streams, and the host driver for the
1239 * real xhci controller will likely disallow allocating more streams then
1240 * the device can handle.
1241 *
1242 * So we limit the requested nr_streams to the maximum number the device
1243 * can handle.
1244 */
1245 if (req_nr_streams > dev_max_streams) {
1246 req_nr_streams = dev_max_streams;
1247 }
1248
1249 r = usb_device_alloc_streams(eps[0]->dev, eps, nr_eps, req_nr_streams);
1250 if (r != 0) {
1251 fprintf(stderr, "xhci: alloc streams failed\n");
1252 return CC_RESOURCE_ERROR;
1253 }
1254
1255 return CC_SUCCESS;
1256}
1257
024426ac
GH
1258static XHCIStreamContext *xhci_find_stream(XHCIEPContext *epctx,
1259 unsigned int streamid,
1260 uint32_t *cc_error)
1261{
1262 XHCIStreamContext *sctx;
1263 dma_addr_t base;
1264 uint32_t ctx[2], sct;
1265
1266 assert(streamid != 0);
1267 if (epctx->lsa) {
1268 if (streamid >= epctx->nr_pstreams) {
1269 *cc_error = CC_INVALID_STREAM_ID_ERROR;
1270 return NULL;
1271 }
1272 sctx = epctx->pstreams + streamid;
1273 } else {
1274 FIXME("secondary streams not implemented yet");
1275 }
1276
1277 if (sctx->sct == -1) {
1278 xhci_dma_read_u32s(epctx->xhci, sctx->pctx, ctx, sizeof(ctx));
024426ac
GH
1279 sct = (ctx[0] >> 1) & 0x07;
1280 if (epctx->lsa && sct != 1) {
1281 *cc_error = CC_INVALID_STREAM_TYPE_ERROR;
1282 return NULL;
1283 }
1284 sctx->sct = sct;
1285 base = xhci_addr64(ctx[0] & ~0xf, ctx[1]);
1286 xhci_ring_init(epctx->xhci, &sctx->ring, base);
1287 }
1288 return sctx;
1289}
1290
62c6ae04 1291static void xhci_set_ep_state(XHCIState *xhci, XHCIEPContext *epctx,
024426ac 1292 XHCIStreamContext *sctx, uint32_t state)
62c6ae04 1293{
c90daa1c 1294 XHCIRing *ring = NULL;
62c6ae04 1295 uint32_t ctx[5];
024426ac 1296 uint32_t ctx2[2];
62c6ae04 1297
616b5d53 1298 xhci_dma_read_u32s(xhci, epctx->pctx, ctx, sizeof(ctx));
62c6ae04
HM
1299 ctx[0] &= ~EP_STATE_MASK;
1300 ctx[0] |= state;
024426ac
GH
1301
1302 /* update ring dequeue ptr */
1303 if (epctx->nr_pstreams) {
1304 if (sctx != NULL) {
c90daa1c 1305 ring = &sctx->ring;
024426ac
GH
1306 xhci_dma_read_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2));
1307 ctx2[0] &= 0xe;
1308 ctx2[0] |= sctx->ring.dequeue | sctx->ring.ccs;
1309 ctx2[1] = (sctx->ring.dequeue >> 16) >> 16;
1310 xhci_dma_write_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2));
1311 }
1312 } else {
c90daa1c
HG
1313 ring = &epctx->ring;
1314 }
1315 if (ring) {
1316 ctx[2] = ring->dequeue | ring->ccs;
1317 ctx[3] = (ring->dequeue >> 16) >> 16;
1318
024426ac
GH
1319 DPRINTF("xhci: set epctx: " DMA_ADDR_FMT " state=%d dequeue=%08x%08x\n",
1320 epctx->pctx, state, ctx[3], ctx[2]);
1321 }
1322
616b5d53 1323 xhci_dma_write_u32s(xhci, epctx->pctx, ctx, sizeof(ctx));
1c82392a
GH
1324 if (epctx->state != state) {
1325 trace_usb_xhci_ep_state(epctx->slotid, epctx->epid,
1326 ep_state_name(epctx->state),
1327 ep_state_name(state));
1328 }
62c6ae04
HM
1329 epctx->state = state;
1330}
1331
3d139684
GH
1332static void xhci_ep_kick_timer(void *opaque)
1333{
1334 XHCIEPContext *epctx = opaque;
024426ac 1335 xhci_kick_ep(epctx->xhci, epctx->slotid, epctx->epid, 0);
3d139684
GH
1336}
1337
492b21f6
GH
1338static XHCIEPContext *xhci_alloc_epctx(XHCIState *xhci,
1339 unsigned int slotid,
1340 unsigned int epid)
1341{
1342 XHCIEPContext *epctx;
1343 int i;
1344
1345 epctx = g_new0(XHCIEPContext, 1);
1346 epctx->xhci = xhci;
1347 epctx->slotid = slotid;
1348 epctx->epid = epid;
1349
1350 for (i = 0; i < ARRAY_SIZE(epctx->transfers); i++) {
4c5d82ec
HG
1351 epctx->transfers[i].xhci = xhci;
1352 epctx->transfers[i].slotid = slotid;
1353 epctx->transfers[i].epid = epid;
492b21f6
GH
1354 usb_packet_init(&epctx->transfers[i].packet);
1355 }
bc72ad67 1356 epctx->kick_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_ep_kick_timer, epctx);
492b21f6
GH
1357
1358 return epctx;
1359}
1360
003e15a1
GH
1361static void xhci_init_epctx(XHCIEPContext *epctx,
1362 dma_addr_t pctx, uint32_t *ctx)
62c6ae04 1363{
59a70ccd 1364 dma_addr_t dequeue;
62c6ae04 1365
62c6ae04 1366 dequeue = xhci_addr64(ctx[2] & ~0xf, ctx[3]);
62c6ae04
HM
1367
1368 epctx->type = (ctx[1] >> EP_TYPE_SHIFT) & EP_TYPE_MASK;
1369 DPRINTF("xhci: endpoint %d.%d type is %d\n", epid/2, epid%2, epctx->type);
1370 epctx->pctx = pctx;
1371 epctx->max_psize = ctx[1]>>16;
1372 epctx->max_psize *= 1+((ctx[1]>>8)&0xff);
024426ac
GH
1373 epctx->max_pstreams = (ctx[0] >> 10) & 0xf;
1374 epctx->lsa = (ctx[0] >> 15) & 1;
62c6ae04
HM
1375 DPRINTF("xhci: endpoint %d.%d max transaction (burst) size is %d\n",
1376 epid/2, epid%2, epctx->max_psize);
024426ac
GH
1377 if (epctx->max_pstreams) {
1378 xhci_alloc_streams(epctx, dequeue);
1379 } else {
003e15a1 1380 xhci_ring_init(epctx->xhci, &epctx->ring, dequeue);
024426ac
GH
1381 epctx->ring.ccs = ctx[2] & 1;
1382 }
62c6ae04 1383
ca716278 1384 epctx->interval = 1 << ((ctx[0] >> 16) & 0xff);
003e15a1
GH
1385}
1386
1387static TRBCCode xhci_enable_ep(XHCIState *xhci, unsigned int slotid,
1388 unsigned int epid, dma_addr_t pctx,
1389 uint32_t *ctx)
1390{
1391 XHCISlot *slot;
1392 XHCIEPContext *epctx;
1393
1394 trace_usb_xhci_ep_enable(slotid, epid);
1395 assert(slotid >= 1 && slotid <= xhci->numslots);
1396 assert(epid >= 1 && epid <= 31);
1397
1398 slot = &xhci->slots[slotid-1];
1399 if (slot->eps[epid-1]) {
1400 xhci_disable_ep(xhci, slotid, epid);
1401 }
1402
1403 epctx = xhci_alloc_epctx(xhci, slotid, epid);
1404 slot->eps[epid-1] = epctx;
1405 xhci_init_epctx(epctx, pctx, ctx);
1406
3d139684 1407 epctx->mfindex_last = 0;
3d139684 1408
62c6ae04
HM
1409 epctx->state = EP_RUNNING;
1410 ctx[0] &= ~EP_STATE_MASK;
1411 ctx[0] |= EP_RUNNING;
1412
1413 return CC_SUCCESS;
1414}
1415
582d6f4a 1416static int xhci_ep_nuke_one_xfer(XHCITransfer *t, TRBCCode report)
3151f209
HG
1417{
1418 int killed = 0;
1419
582d6f4a
HG
1420 if (report && (t->running_async || t->running_retry)) {
1421 t->status = report;
1422 xhci_xfer_report(t);
1423 }
1424
3151f209
HG
1425 if (t->running_async) {
1426 usb_cancel_packet(&t->packet);
1427 t->running_async = 0;
3151f209
HG
1428 killed = 1;
1429 }
1430 if (t->running_retry) {
1431 XHCIEPContext *epctx = t->xhci->slots[t->slotid-1].eps[t->epid-1];
1432 if (epctx) {
1433 epctx->retry = NULL;
bc72ad67 1434 timer_del(epctx->kick_timer);
3151f209
HG
1435 }
1436 t->running_retry = 0;
582d6f4a 1437 killed = 1;
3151f209
HG
1438 }
1439 if (t->trbs) {
1440 g_free(t->trbs);
1441 }
1442
1443 t->trbs = NULL;
1444 t->trb_count = t->trb_alloced = 0;
1445
1446 return killed;
1447}
1448
62c6ae04 1449static int xhci_ep_nuke_xfers(XHCIState *xhci, unsigned int slotid,
582d6f4a 1450 unsigned int epid, TRBCCode report)
62c6ae04
HM
1451{
1452 XHCISlot *slot;
1453 XHCIEPContext *epctx;
1454 int i, xferi, killed = 0;
f79738b0 1455 USBEndpoint *ep = NULL;
91062ae0 1456 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
1457 assert(epid >= 1 && epid <= 31);
1458
1459 DPRINTF("xhci_ep_nuke_xfers(%d, %d)\n", slotid, epid);
1460
1461 slot = &xhci->slots[slotid-1];
1462
1463 if (!slot->eps[epid-1]) {
1464 return 0;
1465 }
1466
1467 epctx = slot->eps[epid-1];
1468
1469 xferi = epctx->next_xfer;
1470 for (i = 0; i < TD_QUEUE; i++) {
582d6f4a
HG
1471 killed += xhci_ep_nuke_one_xfer(&epctx->transfers[xferi], report);
1472 if (killed) {
1473 report = 0; /* Only report once */
1474 }
0cb41e2c 1475 epctx->transfers[xferi].packet.ep = NULL;
62c6ae04
HM
1476 xferi = (xferi + 1) % TD_QUEUE;
1477 }
518ad5f2
HG
1478
1479 ep = xhci_epid_to_usbep(xhci, slotid, epid);
f79738b0
HG
1480 if (ep) {
1481 usb_device_ep_stopped(ep->dev, ep);
1482 }
62c6ae04
HM
1483 return killed;
1484}
1485
1486static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid,
1487 unsigned int epid)
1488{
1489 XHCISlot *slot;
1490 XHCIEPContext *epctx;
b21da4e5 1491 int i;
62c6ae04 1492
c1f6b493 1493 trace_usb_xhci_ep_disable(slotid, epid);
91062ae0 1494 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
1495 assert(epid >= 1 && epid <= 31);
1496
62c6ae04
HM
1497 slot = &xhci->slots[slotid-1];
1498
1499 if (!slot->eps[epid-1]) {
1500 DPRINTF("xhci: slot %d ep %d already disabled\n", slotid, epid);
1501 return CC_SUCCESS;
1502 }
1503
582d6f4a 1504 xhci_ep_nuke_xfers(xhci, slotid, epid, 0);
62c6ae04
HM
1505
1506 epctx = slot->eps[epid-1];
1507
024426ac
GH
1508 if (epctx->nr_pstreams) {
1509 xhci_free_streams(epctx);
1510 }
1511
b21da4e5
HG
1512 for (i = 0; i < ARRAY_SIZE(epctx->transfers); i++) {
1513 usb_packet_cleanup(&epctx->transfers[i].packet);
1514 }
1515
024426ac 1516 xhci_set_ep_state(xhci, epctx, NULL, EP_DISABLED);
62c6ae04 1517
bc72ad67 1518 timer_free(epctx->kick_timer);
62c6ae04
HM
1519 g_free(epctx);
1520 slot->eps[epid-1] = NULL;
1521
1522 return CC_SUCCESS;
1523}
1524
1525static TRBCCode xhci_stop_ep(XHCIState *xhci, unsigned int slotid,
1526 unsigned int epid)
1527{
1528 XHCISlot *slot;
1529 XHCIEPContext *epctx;
1530
c1f6b493 1531 trace_usb_xhci_ep_stop(slotid, epid);
91062ae0 1532 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
1533
1534 if (epid < 1 || epid > 31) {
1535 fprintf(stderr, "xhci: bad ep %d\n", epid);
1536 return CC_TRB_ERROR;
1537 }
1538
1539 slot = &xhci->slots[slotid-1];
1540
1541 if (!slot->eps[epid-1]) {
1542 DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1543 return CC_EP_NOT_ENABLED_ERROR;
1544 }
1545
582d6f4a 1546 if (xhci_ep_nuke_xfers(xhci, slotid, epid, CC_STOPPED) > 0) {
62c6ae04
HM
1547 fprintf(stderr, "xhci: FIXME: endpoint stopped w/ xfers running, "
1548 "data might be lost\n");
1549 }
1550
1551 epctx = slot->eps[epid-1];
1552
024426ac
GH
1553 xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED);
1554
1555 if (epctx->nr_pstreams) {
1556 xhci_reset_streams(epctx);
1557 }
62c6ae04
HM
1558
1559 return CC_SUCCESS;
1560}
1561
1562static TRBCCode xhci_reset_ep(XHCIState *xhci, unsigned int slotid,
1563 unsigned int epid)
1564{
1565 XHCISlot *slot;
1566 XHCIEPContext *epctx;
62c6ae04 1567
c1f6b493 1568 trace_usb_xhci_ep_reset(slotid, epid);
91062ae0 1569 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04 1570
62c6ae04
HM
1571 if (epid < 1 || epid > 31) {
1572 fprintf(stderr, "xhci: bad ep %d\n", epid);
1573 return CC_TRB_ERROR;
1574 }
1575
1576 slot = &xhci->slots[slotid-1];
1577
1578 if (!slot->eps[epid-1]) {
1579 DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1580 return CC_EP_NOT_ENABLED_ERROR;
1581 }
1582
1583 epctx = slot->eps[epid-1];
1584
1585 if (epctx->state != EP_HALTED) {
1586 fprintf(stderr, "xhci: reset EP while EP %d not halted (%d)\n",
1587 epid, epctx->state);
1588 return CC_CONTEXT_STATE_ERROR;
1589 }
1590
582d6f4a 1591 if (xhci_ep_nuke_xfers(xhci, slotid, epid, 0) > 0) {
62c6ae04
HM
1592 fprintf(stderr, "xhci: FIXME: endpoint reset w/ xfers running, "
1593 "data might be lost\n");
1594 }
1595
1596 uint8_t ep = epid>>1;
1597
1598 if (epid & 1) {
1599 ep |= 0x80;
1600 }
1601
75cc1c1f 1602 if (!xhci->slots[slotid-1].uport ||
de9de157
HG
1603 !xhci->slots[slotid-1].uport->dev ||
1604 !xhci->slots[slotid-1].uport->dev->attached) {
62c6ae04
HM
1605 return CC_USB_TRANSACTION_ERROR;
1606 }
1607
024426ac
GH
1608 xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED);
1609
1610 if (epctx->nr_pstreams) {
1611 xhci_reset_streams(epctx);
1612 }
62c6ae04
HM
1613
1614 return CC_SUCCESS;
1615}
1616
1617static TRBCCode xhci_set_ep_dequeue(XHCIState *xhci, unsigned int slotid,
024426ac
GH
1618 unsigned int epid, unsigned int streamid,
1619 uint64_t pdequeue)
62c6ae04
HM
1620{
1621 XHCISlot *slot;
1622 XHCIEPContext *epctx;
024426ac 1623 XHCIStreamContext *sctx;
59a70ccd 1624 dma_addr_t dequeue;
62c6ae04 1625
91062ae0 1626 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
1627
1628 if (epid < 1 || epid > 31) {
1629 fprintf(stderr, "xhci: bad ep %d\n", epid);
1630 return CC_TRB_ERROR;
1631 }
1632
024426ac 1633 trace_usb_xhci_ep_set_dequeue(slotid, epid, streamid, pdequeue);
62c6ae04
HM
1634 dequeue = xhci_mask64(pdequeue);
1635
1636 slot = &xhci->slots[slotid-1];
1637
1638 if (!slot->eps[epid-1]) {
1639 DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1640 return CC_EP_NOT_ENABLED_ERROR;
1641 }
1642
1643 epctx = slot->eps[epid-1];
1644
62c6ae04
HM
1645 if (epctx->state != EP_STOPPED) {
1646 fprintf(stderr, "xhci: set EP dequeue pointer while EP %d not stopped\n", epid);
1647 return CC_CONTEXT_STATE_ERROR;
1648 }
1649
024426ac
GH
1650 if (epctx->nr_pstreams) {
1651 uint32_t err;
1652 sctx = xhci_find_stream(epctx, streamid, &err);
1653 if (sctx == NULL) {
1654 return err;
1655 }
1656 xhci_ring_init(xhci, &sctx->ring, dequeue & ~0xf);
1657 sctx->ring.ccs = dequeue & 1;
1658 } else {
1659 sctx = NULL;
1660 xhci_ring_init(xhci, &epctx->ring, dequeue & ~0xF);
1661 epctx->ring.ccs = dequeue & 1;
1662 }
62c6ae04 1663
024426ac 1664 xhci_set_ep_state(xhci, epctx, sctx, EP_STOPPED);
62c6ae04
HM
1665
1666 return CC_SUCCESS;
1667}
1668
a6fb2ddb 1669static int xhci_xfer_create_sgl(XHCITransfer *xfer, int in_xfer)
62c6ae04 1670{
62c6ae04 1671 XHCIState *xhci = xfer->xhci;
d5a15814 1672 int i;
62c6ae04 1673
a6fb2ddb 1674 xfer->int_req = false;
9b7d3334 1675 pci_dma_sglist_init(&xfer->sgl, PCI_DEVICE(xhci), xfer->trb_count);
62c6ae04
HM
1676 for (i = 0; i < xfer->trb_count; i++) {
1677 XHCITRB *trb = &xfer->trbs[i];
59a70ccd 1678 dma_addr_t addr;
62c6ae04
HM
1679 unsigned int chunk = 0;
1680
a6fb2ddb
HG
1681 if (trb->control & TRB_TR_IOC) {
1682 xfer->int_req = true;
1683 }
1684
62c6ae04
HM
1685 switch (TRB_TYPE(*trb)) {
1686 case TR_DATA:
1687 if ((!(trb->control & TRB_TR_DIR)) != (!in_xfer)) {
1688 fprintf(stderr, "xhci: data direction mismatch for TR_DATA\n");
d5a15814 1689 goto err;
62c6ae04
HM
1690 }
1691 /* fallthrough */
1692 case TR_NORMAL:
1693 case TR_ISOCH:
1694 addr = xhci_mask64(trb->parameter);
d5a15814
GH
1695 chunk = trb->status & 0x1ffff;
1696 if (trb->control & TRB_TR_IDT) {
1697 if (chunk > 8 || in_xfer) {
1698 fprintf(stderr, "xhci: invalid immediate data TRB\n");
1699 goto err;
1700 }
1701 qemu_sglist_add(&xfer->sgl, trb->addr, chunk);
1702 } else {
1703 qemu_sglist_add(&xfer->sgl, addr, chunk);
1704 }
1705 break;
1706 }
1707 }
1708
d5a15814
GH
1709 return 0;
1710
1711err:
1712 qemu_sglist_destroy(&xfer->sgl);
1713 xhci_die(xhci);
1714 return -1;
1715}
1716
1717static void xhci_xfer_unmap(XHCITransfer *xfer)
1718{
1719 usb_packet_unmap(&xfer->packet, &xfer->sgl);
1720 qemu_sglist_destroy(&xfer->sgl);
1721}
1722
1723static void xhci_xfer_report(XHCITransfer *xfer)
1724{
1725 uint32_t edtla = 0;
1726 unsigned int left;
1727 bool reported = 0;
1728 bool shortpkt = 0;
1729 XHCIEvent event = {ER_TRANSFER, CC_SUCCESS};
1730 XHCIState *xhci = xfer->xhci;
1731 int i;
1732
9b8251c5 1733 left = xfer->packet.actual_length;
d5a15814
GH
1734
1735 for (i = 0; i < xfer->trb_count; i++) {
1736 XHCITRB *trb = &xfer->trbs[i];
1737 unsigned int chunk = 0;
1738
1739 switch (TRB_TYPE(*trb)) {
1740 case TR_DATA:
1741 case TR_NORMAL:
1742 case TR_ISOCH:
62c6ae04
HM
1743 chunk = trb->status & 0x1ffff;
1744 if (chunk > left) {
1745 chunk = left;
d5a15814
GH
1746 if (xfer->status == CC_SUCCESS) {
1747 shortpkt = 1;
62c6ae04
HM
1748 }
1749 }
1750 left -= chunk;
62c6ae04 1751 edtla += chunk;
62c6ae04
HM
1752 break;
1753 case TR_STATUS:
1754 reported = 0;
1755 shortpkt = 0;
1756 break;
1757 }
1758
d5a15814
GH
1759 if (!reported && ((trb->control & TRB_TR_IOC) ||
1760 (shortpkt && (trb->control & TRB_TR_ISP)) ||
9b8251c5 1761 (xfer->status != CC_SUCCESS && left == 0))) {
62c6ae04
HM
1762 event.slotid = xfer->slotid;
1763 event.epid = xfer->epid;
1764 event.length = (trb->status & 0x1ffff) - chunk;
1765 event.flags = 0;
1766 event.ptr = trb->addr;
1767 if (xfer->status == CC_SUCCESS) {
1768 event.ccode = shortpkt ? CC_SHORT_PACKET : CC_SUCCESS;
1769 } else {
1770 event.ccode = xfer->status;
1771 }
1772 if (TRB_TYPE(*trb) == TR_EVDATA) {
1773 event.ptr = trb->parameter;
1774 event.flags |= TRB_EV_ED;
1775 event.length = edtla & 0xffffff;
1776 DPRINTF("xhci_xfer_data: EDTLA=%d\n", event.length);
1777 edtla = 0;
1778 }
2d1de850 1779 xhci_event(xhci, &event, TRB_INTR(*trb));
62c6ae04 1780 reported = 1;
d5a15814
GH
1781 if (xfer->status != CC_SUCCESS) {
1782 return;
1783 }
62c6ae04
HM
1784 }
1785 }
62c6ae04
HM
1786}
1787
1788static void xhci_stall_ep(XHCITransfer *xfer)
1789{
1790 XHCIState *xhci = xfer->xhci;
1791 XHCISlot *slot = &xhci->slots[xfer->slotid-1];
1792 XHCIEPContext *epctx = slot->eps[xfer->epid-1];
024426ac
GH
1793 uint32_t err;
1794 XHCIStreamContext *sctx;
62c6ae04 1795
024426ac
GH
1796 if (epctx->nr_pstreams) {
1797 sctx = xhci_find_stream(epctx, xfer->streamid, &err);
1798 if (sctx == NULL) {
1799 return;
1800 }
1801 sctx->ring.dequeue = xfer->trbs[0].addr;
1802 sctx->ring.ccs = xfer->trbs[0].ccs;
1803 xhci_set_ep_state(xhci, epctx, sctx, EP_HALTED);
1804 } else {
1805 epctx->ring.dequeue = xfer->trbs[0].addr;
1806 epctx->ring.ccs = xfer->trbs[0].ccs;
1807 xhci_set_ep_state(xhci, epctx, NULL, EP_HALTED);
1808 }
62c6ae04
HM
1809}
1810
1811static int xhci_submit(XHCIState *xhci, XHCITransfer *xfer,
1812 XHCIEPContext *epctx);
1813
5c08106f
GH
1814static int xhci_setup_packet(XHCITransfer *xfer)
1815{
1816 XHCIState *xhci = xfer->xhci;
079d0b7f
GH
1817 USBEndpoint *ep;
1818 int dir;
1819
1820 dir = xfer->in_xfer ? USB_TOKEN_IN : USB_TOKEN_OUT;
5c08106f
GH
1821
1822 if (xfer->packet.ep) {
1823 ep = xfer->packet.ep;
5c08106f 1824 } else {
518ad5f2
HG
1825 ep = xhci_epid_to_usbep(xhci, xfer->slotid, xfer->epid);
1826 if (!ep) {
ccaf87a0
GH
1827 fprintf(stderr, "xhci: slot %d has no device\n",
1828 xfer->slotid);
5c08106f
GH
1829 return -1;
1830 }
5c08106f
GH
1831 }
1832
a6fb2ddb 1833 xhci_xfer_create_sgl(xfer, dir == USB_TOKEN_IN); /* Also sets int_req */
024426ac 1834 usb_packet_setup(&xfer->packet, dir, ep, xfer->streamid,
8550a02d 1835 xfer->trbs[0].addr, false, xfer->int_req);
a6fb2ddb 1836 usb_packet_map(&xfer->packet, &xfer->sgl);
62c6ae04 1837 DPRINTF("xhci: setup packet pid 0x%x addr %d ep %d\n",
518ad5f2 1838 xfer->packet.pid, ep->dev->addr, ep->nr);
62c6ae04
HM
1839 return 0;
1840}
1841
9a77a0f5 1842static int xhci_complete_packet(XHCITransfer *xfer)
62c6ae04 1843{
9a77a0f5 1844 if (xfer->packet.status == USB_RET_ASYNC) {
97df650b 1845 trace_usb_xhci_xfer_async(xfer);
7c605a23
GH
1846 xfer->running_async = 1;
1847 xfer->running_retry = 0;
1848 xfer->complete = 0;
7c605a23 1849 return 0;
9a77a0f5 1850 } else if (xfer->packet.status == USB_RET_NAK) {
97df650b 1851 trace_usb_xhci_xfer_nak(xfer);
7c605a23
GH
1852 xfer->running_async = 0;
1853 xfer->running_retry = 1;
62c6ae04 1854 xfer->complete = 0;
62c6ae04
HM
1855 return 0;
1856 } else {
7c605a23
GH
1857 xfer->running_async = 0;
1858 xfer->running_retry = 0;
62c6ae04 1859 xfer->complete = 1;
d5a15814 1860 xhci_xfer_unmap(xfer);
62c6ae04
HM
1861 }
1862
9a77a0f5
HG
1863 if (xfer->packet.status == USB_RET_SUCCESS) {
1864 trace_usb_xhci_xfer_success(xfer, xfer->packet.actual_length);
d5a15814
GH
1865 xfer->status = CC_SUCCESS;
1866 xhci_xfer_report(xfer);
62c6ae04
HM
1867 return 0;
1868 }
1869
1870 /* error */
9a77a0f5
HG
1871 trace_usb_xhci_xfer_error(xfer, xfer->packet.status);
1872 switch (xfer->packet.status) {
62c6ae04 1873 case USB_RET_NODEV:
ed60ff02 1874 case USB_RET_IOERROR:
62c6ae04 1875 xfer->status = CC_USB_TRANSACTION_ERROR;
d5a15814 1876 xhci_xfer_report(xfer);
62c6ae04
HM
1877 xhci_stall_ep(xfer);
1878 break;
1879 case USB_RET_STALL:
1880 xfer->status = CC_STALL_ERROR;
d5a15814 1881 xhci_xfer_report(xfer);
62c6ae04
HM
1882 xhci_stall_ep(xfer);
1883 break;
4e906d56
GH
1884 case USB_RET_BABBLE:
1885 xfer->status = CC_BABBLE_DETECTED;
1886 xhci_xfer_report(xfer);
1887 xhci_stall_ep(xfer);
1888 break;
62c6ae04 1889 default:
9a77a0f5
HG
1890 fprintf(stderr, "%s: FIXME: status = %d\n", __func__,
1891 xfer->packet.status);
024426ac 1892 FIXME("unhandled USB_RET_*");
62c6ae04
HM
1893 }
1894 return 0;
1895}
1896
1897static int xhci_fire_ctl_transfer(XHCIState *xhci, XHCITransfer *xfer)
1898{
1899 XHCITRB *trb_setup, *trb_status;
2850ca9e 1900 uint8_t bmRequestType;
62c6ae04 1901
62c6ae04
HM
1902 trb_setup = &xfer->trbs[0];
1903 trb_status = &xfer->trbs[xfer->trb_count-1];
1904
024426ac 1905 trace_usb_xhci_xfer_start(xfer, xfer->slotid, xfer->epid, xfer->streamid);
97df650b 1906
62c6ae04
HM
1907 /* at most one Event Data TRB allowed after STATUS */
1908 if (TRB_TYPE(*trb_status) == TR_EVDATA && xfer->trb_count > 2) {
1909 trb_status--;
1910 }
1911
1912 /* do some sanity checks */
1913 if (TRB_TYPE(*trb_setup) != TR_SETUP) {
1914 fprintf(stderr, "xhci: ep0 first TD not SETUP: %d\n",
1915 TRB_TYPE(*trb_setup));
1916 return -1;
1917 }
1918 if (TRB_TYPE(*trb_status) != TR_STATUS) {
1919 fprintf(stderr, "xhci: ep0 last TD not STATUS: %d\n",
1920 TRB_TYPE(*trb_status));
1921 return -1;
1922 }
1923 if (!(trb_setup->control & TRB_TR_IDT)) {
1924 fprintf(stderr, "xhci: Setup TRB doesn't have IDT set\n");
1925 return -1;
1926 }
1927 if ((trb_setup->status & 0x1ffff) != 8) {
1928 fprintf(stderr, "xhci: Setup TRB has bad length (%d)\n",
1929 (trb_setup->status & 0x1ffff));
1930 return -1;
1931 }
1932
1933 bmRequestType = trb_setup->parameter;
62c6ae04 1934
62c6ae04
HM
1935 xfer->in_xfer = bmRequestType & USB_DIR_IN;
1936 xfer->iso_xfer = false;
4d7a81c0 1937 xfer->timed_xfer = false;
62c6ae04 1938
5c08106f
GH
1939 if (xhci_setup_packet(xfer) < 0) {
1940 return -1;
1941 }
2850ca9e 1942 xfer->packet.parameter = trb_setup->parameter;
2850ca9e 1943
9a77a0f5 1944 usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
62c6ae04 1945
9a77a0f5 1946 xhci_complete_packet(xfer);
7c605a23 1947 if (!xfer->running_async && !xfer->running_retry) {
024426ac 1948 xhci_kick_ep(xhci, xfer->slotid, xfer->epid, 0);
62c6ae04
HM
1949 }
1950 return 0;
1951}
1952
4d7a81c0
GH
1953static void xhci_calc_intr_kick(XHCIState *xhci, XHCITransfer *xfer,
1954 XHCIEPContext *epctx, uint64_t mfindex)
1955{
1956 uint64_t asap = ((mfindex + epctx->interval - 1) &
1957 ~(epctx->interval-1));
1958 uint64_t kick = epctx->mfindex_last + epctx->interval;
1959
1960 assert(epctx->interval != 0);
1961 xfer->mfindex_kick = MAX(asap, kick);
1962}
1963
3d139684
GH
1964static void xhci_calc_iso_kick(XHCIState *xhci, XHCITransfer *xfer,
1965 XHCIEPContext *epctx, uint64_t mfindex)
1966{
1967 if (xfer->trbs[0].control & TRB_TR_SIA) {
1968 uint64_t asap = ((mfindex + epctx->interval - 1) &
1969 ~(epctx->interval-1));
1970 if (asap >= epctx->mfindex_last &&
1971 asap <= epctx->mfindex_last + epctx->interval * 4) {
1972 xfer->mfindex_kick = epctx->mfindex_last + epctx->interval;
1973 } else {
1974 xfer->mfindex_kick = asap;
1975 }
1976 } else {
1977 xfer->mfindex_kick = (xfer->trbs[0].control >> TRB_TR_FRAMEID_SHIFT)
1978 & TRB_TR_FRAMEID_MASK;
1979 xfer->mfindex_kick |= mfindex & ~0x3fff;
1980 if (xfer->mfindex_kick < mfindex) {
1981 xfer->mfindex_kick += 0x4000;
1982 }
1983 }
1984}
1985
4d7a81c0
GH
1986static void xhci_check_intr_iso_kick(XHCIState *xhci, XHCITransfer *xfer,
1987 XHCIEPContext *epctx, uint64_t mfindex)
3d139684
GH
1988{
1989 if (xfer->mfindex_kick > mfindex) {
bc72ad67 1990 timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
3d139684
GH
1991 (xfer->mfindex_kick - mfindex) * 125000);
1992 xfer->running_retry = 1;
1993 } else {
1994 epctx->mfindex_last = xfer->mfindex_kick;
bc72ad67 1995 timer_del(epctx->kick_timer);
3d139684
GH
1996 xfer->running_retry = 0;
1997 }
1998}
1999
2000
62c6ae04
HM
2001static int xhci_submit(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx)
2002{
3d139684 2003 uint64_t mfindex;
62c6ae04
HM
2004
2005 DPRINTF("xhci_submit(slotid=%d,epid=%d)\n", xfer->slotid, xfer->epid);
62c6ae04
HM
2006
2007 xfer->in_xfer = epctx->type>>2;
62c6ae04 2008
62c6ae04
HM
2009 switch(epctx->type) {
2010 case ET_INTR_OUT:
2011 case ET_INTR_IN:
4d7a81c0
GH
2012 xfer->pkts = 0;
2013 xfer->iso_xfer = false;
2014 xfer->timed_xfer = true;
2015 mfindex = xhci_mfindex_get(xhci);
2016 xhci_calc_intr_kick(xhci, xfer, epctx, mfindex);
2017 xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
2018 if (xfer->running_retry) {
2019 return -1;
2020 }
2021 break;
62c6ae04
HM
2022 case ET_BULK_OUT:
2023 case ET_BULK_IN:
3d139684
GH
2024 xfer->pkts = 0;
2025 xfer->iso_xfer = false;
4d7a81c0 2026 xfer->timed_xfer = false;
62c6ae04
HM
2027 break;
2028 case ET_ISO_OUT:
2029 case ET_ISO_IN:
3d139684
GH
2030 xfer->pkts = 1;
2031 xfer->iso_xfer = true;
4d7a81c0 2032 xfer->timed_xfer = true;
3d139684
GH
2033 mfindex = xhci_mfindex_get(xhci);
2034 xhci_calc_iso_kick(xhci, xfer, epctx, mfindex);
4d7a81c0 2035 xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
3d139684
GH
2036 if (xfer->running_retry) {
2037 return -1;
2038 }
62c6ae04
HM
2039 break;
2040 default:
079d0b7f
GH
2041 fprintf(stderr, "xhci: unknown or unhandled EP "
2042 "(type %d, in %d, ep %02x)\n",
2043 epctx->type, xfer->in_xfer, xfer->epid);
62c6ae04
HM
2044 return -1;
2045 }
2046
5c08106f
GH
2047 if (xhci_setup_packet(xfer) < 0) {
2048 return -1;
2049 }
9a77a0f5 2050 usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
62c6ae04 2051
9a77a0f5 2052 xhci_complete_packet(xfer);
7c605a23 2053 if (!xfer->running_async && !xfer->running_retry) {
024426ac 2054 xhci_kick_ep(xhci, xfer->slotid, xfer->epid, xfer->streamid);
62c6ae04
HM
2055 }
2056 return 0;
2057}
2058
2059static int xhci_fire_transfer(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx)
2060{
024426ac 2061 trace_usb_xhci_xfer_start(xfer, xfer->slotid, xfer->epid, xfer->streamid);
331e9406 2062 return xhci_submit(xhci, xfer, epctx);
62c6ae04
HM
2063}
2064
024426ac
GH
2065static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid,
2066 unsigned int epid, unsigned int streamid)
62c6ae04 2067{
024426ac 2068 XHCIStreamContext *stctx;
62c6ae04 2069 XHCIEPContext *epctx;
024426ac 2070 XHCIRing *ring;
36dfe324 2071 USBEndpoint *ep = NULL;
3d139684 2072 uint64_t mfindex;
62c6ae04
HM
2073 int length;
2074 int i;
2075
024426ac 2076 trace_usb_xhci_ep_kick(slotid, epid, streamid);
91062ae0 2077 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04 2078 assert(epid >= 1 && epid <= 31);
62c6ae04
HM
2079
2080 if (!xhci->slots[slotid-1].enabled) {
2081 fprintf(stderr, "xhci: xhci_kick_ep for disabled slot %d\n", slotid);
2082 return;
2083 }
2084 epctx = xhci->slots[slotid-1].eps[epid-1];
2085 if (!epctx) {
2086 fprintf(stderr, "xhci: xhci_kick_ep for disabled endpoint %d,%d\n",
2087 epid, slotid);
2088 return;
2089 }
2090
de9de157
HG
2091 /* If the device has been detached, but the guest has not noticed this
2092 yet the 2 above checks will succeed, but we must NOT continue */
2093 if (!xhci->slots[slotid - 1].uport ||
2094 !xhci->slots[slotid - 1].uport->dev ||
2095 !xhci->slots[slotid - 1].uport->dev->attached) {
2096 return;
2097 }
2098
7c605a23 2099 if (epctx->retry) {
7c605a23 2100 XHCITransfer *xfer = epctx->retry;
7c605a23 2101
97df650b 2102 trace_usb_xhci_xfer_retry(xfer);
7c605a23 2103 assert(xfer->running_retry);
4d7a81c0
GH
2104 if (xfer->timed_xfer) {
2105 /* time to kick the transfer? */
3d139684 2106 mfindex = xhci_mfindex_get(xhci);
4d7a81c0 2107 xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
3d139684
GH
2108 if (xfer->running_retry) {
2109 return;
2110 }
4d7a81c0
GH
2111 xfer->timed_xfer = 0;
2112 xfer->running_retry = 1;
2113 }
2114 if (xfer->iso_xfer) {
2115 /* retry iso transfer */
3d139684
GH
2116 if (xhci_setup_packet(xfer) < 0) {
2117 return;
2118 }
9a77a0f5
HG
2119 usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
2120 assert(xfer->packet.status != USB_RET_NAK);
2121 xhci_complete_packet(xfer);
3d139684
GH
2122 } else {
2123 /* retry nak'ed transfer */
2124 if (xhci_setup_packet(xfer) < 0) {
2125 return;
2126 }
9a77a0f5
HG
2127 usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
2128 if (xfer->packet.status == USB_RET_NAK) {
3d139684
GH
2129 return;
2130 }
9a77a0f5 2131 xhci_complete_packet(xfer);
7c605a23 2132 }
7c605a23
GH
2133 assert(!xfer->running_retry);
2134 epctx->retry = NULL;
2135 }
2136
62c6ae04
HM
2137 if (epctx->state == EP_HALTED) {
2138 DPRINTF("xhci: ep halted, not running schedule\n");
2139 return;
2140 }
2141
024426ac
GH
2142
2143 if (epctx->nr_pstreams) {
2144 uint32_t err;
2145 stctx = xhci_find_stream(epctx, streamid, &err);
2146 if (stctx == NULL) {
2147 return;
2148 }
2149 ring = &stctx->ring;
2150 xhci_set_ep_state(xhci, epctx, stctx, EP_RUNNING);
2151 } else {
2152 ring = &epctx->ring;
2153 streamid = 0;
2154 xhci_set_ep_state(xhci, epctx, NULL, EP_RUNNING);
2155 }
7d04c2b7 2156 assert(ring->dequeue != 0);
62c6ae04
HM
2157
2158 while (1) {
2159 XHCITransfer *xfer = &epctx->transfers[epctx->next_xfer];
331e9406 2160 if (xfer->running_async || xfer->running_retry) {
62c6ae04
HM
2161 break;
2162 }
024426ac 2163 length = xhci_ring_chain_length(xhci, ring);
62c6ae04 2164 if (length < 0) {
62c6ae04
HM
2165 break;
2166 } else if (length == 0) {
2167 break;
2168 }
62c6ae04
HM
2169 if (xfer->trbs && xfer->trb_alloced < length) {
2170 xfer->trb_count = 0;
2171 xfer->trb_alloced = 0;
2172 g_free(xfer->trbs);
2173 xfer->trbs = NULL;
2174 }
2175 if (!xfer->trbs) {
2176 xfer->trbs = g_malloc(sizeof(XHCITRB) * length);
2177 xfer->trb_alloced = length;
2178 }
2179 xfer->trb_count = length;
2180
2181 for (i = 0; i < length; i++) {
024426ac 2182 assert(xhci_ring_fetch(xhci, ring, &xfer->trbs[i], NULL));
62c6ae04 2183 }
024426ac 2184 xfer->streamid = streamid;
62c6ae04
HM
2185
2186 if (epid == 1) {
2187 if (xhci_fire_ctl_transfer(xhci, xfer) >= 0) {
2188 epctx->next_xfer = (epctx->next_xfer + 1) % TD_QUEUE;
36dfe324 2189 ep = xfer->packet.ep;
62c6ae04
HM
2190 } else {
2191 fprintf(stderr, "xhci: error firing CTL transfer\n");
2192 }
2193 } else {
2194 if (xhci_fire_transfer(xhci, xfer, epctx) >= 0) {
2195 epctx->next_xfer = (epctx->next_xfer + 1) % TD_QUEUE;
2196 } else {
4d7a81c0 2197 if (!xfer->timed_xfer) {
3d139684
GH
2198 fprintf(stderr, "xhci: error firing data transfer\n");
2199 }
62c6ae04
HM
2200 }
2201 }
2202
3c4866e0 2203 if (epctx->state == EP_HALTED) {
3c4866e0
GH
2204 break;
2205 }
7c605a23
GH
2206 if (xfer->running_retry) {
2207 DPRINTF("xhci: xfer nacked, stopping schedule\n");
2208 epctx->retry = xfer;
2209 break;
2210 }
62c6ae04 2211 }
518ad5f2
HG
2212
2213 ep = xhci_epid_to_usbep(xhci, slotid, epid);
36dfe324
HG
2214 if (ep) {
2215 usb_device_flush_ep_queue(ep->dev, ep);
2216 }
62c6ae04
HM
2217}
2218
2219static TRBCCode xhci_enable_slot(XHCIState *xhci, unsigned int slotid)
2220{
348f1037 2221 trace_usb_xhci_slot_enable(slotid);
91062ae0 2222 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04 2223 xhci->slots[slotid-1].enabled = 1;
ccaf87a0 2224 xhci->slots[slotid-1].uport = NULL;
62c6ae04
HM
2225 memset(xhci->slots[slotid-1].eps, 0, sizeof(XHCIEPContext*)*31);
2226
2227 return CC_SUCCESS;
2228}
2229
2230static TRBCCode xhci_disable_slot(XHCIState *xhci, unsigned int slotid)
2231{
2232 int i;
2233
348f1037 2234 trace_usb_xhci_slot_disable(slotid);
91062ae0 2235 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
2236
2237 for (i = 1; i <= 31; i++) {
2238 if (xhci->slots[slotid-1].eps[i-1]) {
2239 xhci_disable_ep(xhci, slotid, i);
2240 }
2241 }
2242
2243 xhci->slots[slotid-1].enabled = 0;
4034e693 2244 xhci->slots[slotid-1].addressed = 0;
5c67dd7b 2245 xhci->slots[slotid-1].uport = NULL;
62c6ae04
HM
2246 return CC_SUCCESS;
2247}
2248
ccaf87a0
GH
2249static USBPort *xhci_lookup_uport(XHCIState *xhci, uint32_t *slot_ctx)
2250{
2251 USBPort *uport;
2252 char path[32];
2253 int i, pos, port;
2254
2255 port = (slot_ctx[1]>>16) & 0xFF;
2256 port = xhci->ports[port-1].uport->index+1;
2257 pos = snprintf(path, sizeof(path), "%d", port);
2258 for (i = 0; i < 5; i++) {
2259 port = (slot_ctx[0] >> 4*i) & 0x0f;
2260 if (!port) {
2261 break;
2262 }
2263 pos += snprintf(path + pos, sizeof(path) - pos, ".%d", port);
2264 }
2265
2266 QTAILQ_FOREACH(uport, &xhci->bus.used, next) {
2267 if (strcmp(uport->path, path) == 0) {
2268 return uport;
2269 }
2270 }
2271 return NULL;
2272}
2273
62c6ae04
HM
2274static TRBCCode xhci_address_slot(XHCIState *xhci, unsigned int slotid,
2275 uint64_t pictx, bool bsr)
2276{
2277 XHCISlot *slot;
ccaf87a0 2278 USBPort *uport;
62c6ae04 2279 USBDevice *dev;
59a70ccd 2280 dma_addr_t ictx, octx, dcbaap;
62c6ae04
HM
2281 uint64_t poctx;
2282 uint32_t ictl_ctx[2];
2283 uint32_t slot_ctx[4];
2284 uint32_t ep0_ctx[5];
62c6ae04
HM
2285 int i;
2286 TRBCCode res;
2287
91062ae0 2288 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
2289
2290 dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high);
9b7d3334 2291 poctx = ldq_le_pci_dma(PCI_DEVICE(xhci), dcbaap + 8 * slotid);
62c6ae04 2292 ictx = xhci_mask64(pictx);
616b5d53 2293 octx = xhci_mask64(poctx);
62c6ae04 2294
59a70ccd
DG
2295 DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2296 DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
62c6ae04 2297
616b5d53 2298 xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
62c6ae04
HM
2299
2300 if (ictl_ctx[0] != 0x0 || ictl_ctx[1] != 0x3) {
2301 fprintf(stderr, "xhci: invalid input context control %08x %08x\n",
2302 ictl_ctx[0], ictl_ctx[1]);
2303 return CC_TRB_ERROR;
2304 }
2305
616b5d53
DG
2306 xhci_dma_read_u32s(xhci, ictx+32, slot_ctx, sizeof(slot_ctx));
2307 xhci_dma_read_u32s(xhci, ictx+64, ep0_ctx, sizeof(ep0_ctx));
62c6ae04
HM
2308
2309 DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n",
2310 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2311
2312 DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n",
2313 ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2314
ccaf87a0
GH
2315 uport = xhci_lookup_uport(xhci, slot_ctx);
2316 if (uport == NULL) {
2317 fprintf(stderr, "xhci: port not found\n");
62c6ae04 2318 return CC_TRB_ERROR;
ccaf87a0 2319 }
65d81ed4 2320 trace_usb_xhci_slot_address(slotid, uport->path);
ccaf87a0
GH
2321
2322 dev = uport->dev;
de9de157 2323 if (!dev || !dev->attached) {
ccaf87a0 2324 fprintf(stderr, "xhci: port %s not connected\n", uport->path);
62c6ae04
HM
2325 return CC_USB_TRANSACTION_ERROR;
2326 }
2327
91062ae0 2328 for (i = 0; i < xhci->numslots; i++) {
0bc85da6
GH
2329 if (i == slotid-1) {
2330 continue;
2331 }
ccaf87a0
GH
2332 if (xhci->slots[i].uport == uport) {
2333 fprintf(stderr, "xhci: port %s already assigned to slot %d\n",
2334 uport->path, i+1);
62c6ae04
HM
2335 return CC_TRB_ERROR;
2336 }
2337 }
2338
2339 slot = &xhci->slots[slotid-1];
ccaf87a0 2340 slot->uport = uport;
62c6ae04
HM
2341 slot->ctx = octx;
2342
2343 if (bsr) {
2344 slot_ctx[3] = SLOT_DEFAULT << SLOT_STATE_SHIFT;
2345 } else {
a820b575 2346 USBPacket p;
a6718874
GH
2347 uint8_t buf[1];
2348
af203be3 2349 slot_ctx[3] = (SLOT_ADDRESSED << SLOT_STATE_SHIFT) | slotid;
0bc85da6 2350 usb_device_reset(dev);
a6718874
GH
2351 memset(&p, 0, sizeof(p));
2352 usb_packet_addbuf(&p, buf, sizeof(buf));
a820b575 2353 usb_packet_setup(&p, USB_TOKEN_OUT,
8550a02d 2354 usb_ep_get(dev, USB_TOKEN_OUT, 0), 0,
a820b575
GH
2355 0, false, false);
2356 usb_device_handle_control(dev, &p,
62c6ae04 2357 DeviceOutRequest | USB_REQ_SET_ADDRESS,
af203be3 2358 slotid, 0, 0, NULL);
a820b575 2359 assert(p.status != USB_RET_ASYNC);
62c6ae04
HM
2360 }
2361
2362 res = xhci_enable_ep(xhci, slotid, 1, octx+32, ep0_ctx);
2363
2364 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2365 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2366 DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n",
2367 ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2368
616b5d53
DG
2369 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2370 xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
62c6ae04 2371
4034e693 2372 xhci->slots[slotid-1].addressed = 1;
62c6ae04
HM
2373 return res;
2374}
2375
2376
2377static TRBCCode xhci_configure_slot(XHCIState *xhci, unsigned int slotid,
2378 uint64_t pictx, bool dc)
2379{
59a70ccd 2380 dma_addr_t ictx, octx;
62c6ae04
HM
2381 uint32_t ictl_ctx[2];
2382 uint32_t slot_ctx[4];
2383 uint32_t islot_ctx[4];
2384 uint32_t ep_ctx[5];
2385 int i;
2386 TRBCCode res;
2387
348f1037 2388 trace_usb_xhci_slot_configure(slotid);
91062ae0 2389 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
2390
2391 ictx = xhci_mask64(pictx);
2392 octx = xhci->slots[slotid-1].ctx;
2393
59a70ccd
DG
2394 DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2395 DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
62c6ae04
HM
2396
2397 if (dc) {
2398 for (i = 2; i <= 31; i++) {
2399 if (xhci->slots[slotid-1].eps[i-1]) {
2400 xhci_disable_ep(xhci, slotid, i);
2401 }
2402 }
2403
616b5d53 2404 xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
62c6ae04
HM
2405 slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2406 slot_ctx[3] |= SLOT_ADDRESSED << SLOT_STATE_SHIFT;
2407 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2408 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
616b5d53 2409 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
62c6ae04
HM
2410
2411 return CC_SUCCESS;
2412 }
2413
616b5d53 2414 xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
62c6ae04
HM
2415
2416 if ((ictl_ctx[0] & 0x3) != 0x0 || (ictl_ctx[1] & 0x3) != 0x1) {
2417 fprintf(stderr, "xhci: invalid input context control %08x %08x\n",
2418 ictl_ctx[0], ictl_ctx[1]);
2419 return CC_TRB_ERROR;
2420 }
2421
616b5d53
DG
2422 xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx));
2423 xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
62c6ae04
HM
2424
2425 if (SLOT_STATE(slot_ctx[3]) < SLOT_ADDRESSED) {
2426 fprintf(stderr, "xhci: invalid slot state %08x\n", slot_ctx[3]);
2427 return CC_CONTEXT_STATE_ERROR;
2428 }
2429
72391da5
HG
2430 xhci_free_device_streams(xhci, slotid, ictl_ctx[0] | ictl_ctx[1]);
2431
62c6ae04
HM
2432 for (i = 2; i <= 31; i++) {
2433 if (ictl_ctx[0] & (1<<i)) {
2434 xhci_disable_ep(xhci, slotid, i);
2435 }
2436 if (ictl_ctx[1] & (1<<i)) {
616b5d53 2437 xhci_dma_read_u32s(xhci, ictx+32+(32*i), ep_ctx, sizeof(ep_ctx));
62c6ae04
HM
2438 DPRINTF("xhci: input ep%d.%d context: %08x %08x %08x %08x %08x\n",
2439 i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2],
2440 ep_ctx[3], ep_ctx[4]);
2441 xhci_disable_ep(xhci, slotid, i);
2442 res = xhci_enable_ep(xhci, slotid, i, octx+(32*i), ep_ctx);
2443 if (res != CC_SUCCESS) {
2444 return res;
2445 }
2446 DPRINTF("xhci: output ep%d.%d context: %08x %08x %08x %08x %08x\n",
2447 i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2],
2448 ep_ctx[3], ep_ctx[4]);
616b5d53 2449 xhci_dma_write_u32s(xhci, octx+(32*i), ep_ctx, sizeof(ep_ctx));
62c6ae04
HM
2450 }
2451 }
2452
72391da5
HG
2453 res = xhci_alloc_device_streams(xhci, slotid, ictl_ctx[1]);
2454 if (res != CC_SUCCESS) {
2455 for (i = 2; i <= 31; i++) {
2456 if (ictl_ctx[1] & (1 << i)) {
2457 xhci_disable_ep(xhci, slotid, i);
2458 }
2459 }
2460 return res;
2461 }
2462
62c6ae04
HM
2463 slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2464 slot_ctx[3] |= SLOT_CONFIGURED << SLOT_STATE_SHIFT;
2465 slot_ctx[0] &= ~(SLOT_CONTEXT_ENTRIES_MASK << SLOT_CONTEXT_ENTRIES_SHIFT);
2466 slot_ctx[0] |= islot_ctx[0] & (SLOT_CONTEXT_ENTRIES_MASK <<
2467 SLOT_CONTEXT_ENTRIES_SHIFT);
2468 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2469 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2470
616b5d53 2471 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
62c6ae04
HM
2472
2473 return CC_SUCCESS;
2474}
2475
2476
2477static TRBCCode xhci_evaluate_slot(XHCIState *xhci, unsigned int slotid,
2478 uint64_t pictx)
2479{
59a70ccd 2480 dma_addr_t ictx, octx;
62c6ae04
HM
2481 uint32_t ictl_ctx[2];
2482 uint32_t iep0_ctx[5];
2483 uint32_t ep0_ctx[5];
2484 uint32_t islot_ctx[4];
2485 uint32_t slot_ctx[4];
2486
348f1037 2487 trace_usb_xhci_slot_evaluate(slotid);
91062ae0 2488 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
2489
2490 ictx = xhci_mask64(pictx);
2491 octx = xhci->slots[slotid-1].ctx;
2492
59a70ccd
DG
2493 DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2494 DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
62c6ae04 2495
616b5d53 2496 xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
62c6ae04
HM
2497
2498 if (ictl_ctx[0] != 0x0 || ictl_ctx[1] & ~0x3) {
2499 fprintf(stderr, "xhci: invalid input context control %08x %08x\n",
2500 ictl_ctx[0], ictl_ctx[1]);
2501 return CC_TRB_ERROR;
2502 }
2503
2504 if (ictl_ctx[1] & 0x1) {
616b5d53 2505 xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx));
62c6ae04
HM
2506
2507 DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n",
2508 islot_ctx[0], islot_ctx[1], islot_ctx[2], islot_ctx[3]);
2509
616b5d53 2510 xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
62c6ae04
HM
2511
2512 slot_ctx[1] &= ~0xFFFF; /* max exit latency */
2513 slot_ctx[1] |= islot_ctx[1] & 0xFFFF;
2514 slot_ctx[2] &= ~0xFF00000; /* interrupter target */
2515 slot_ctx[2] |= islot_ctx[2] & 0xFF000000;
2516
2517 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2518 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2519
616b5d53 2520 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
62c6ae04
HM
2521 }
2522
2523 if (ictl_ctx[1] & 0x2) {
616b5d53 2524 xhci_dma_read_u32s(xhci, ictx+64, iep0_ctx, sizeof(iep0_ctx));
62c6ae04
HM
2525
2526 DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n",
2527 iep0_ctx[0], iep0_ctx[1], iep0_ctx[2],
2528 iep0_ctx[3], iep0_ctx[4]);
2529
616b5d53 2530 xhci_dma_read_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
62c6ae04
HM
2531
2532 ep0_ctx[1] &= ~0xFFFF0000; /* max packet size*/
2533 ep0_ctx[1] |= iep0_ctx[1] & 0xFFFF0000;
2534
2535 DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n",
2536 ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2537
616b5d53 2538 xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
62c6ae04
HM
2539 }
2540
2541 return CC_SUCCESS;
2542}
2543
2544static TRBCCode xhci_reset_slot(XHCIState *xhci, unsigned int slotid)
2545{
2546 uint32_t slot_ctx[4];
59a70ccd 2547 dma_addr_t octx;
62c6ae04
HM
2548 int i;
2549
348f1037 2550 trace_usb_xhci_slot_reset(slotid);
91062ae0 2551 assert(slotid >= 1 && slotid <= xhci->numslots);
62c6ae04
HM
2552
2553 octx = xhci->slots[slotid-1].ctx;
2554
59a70ccd 2555 DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
62c6ae04
HM
2556
2557 for (i = 2; i <= 31; i++) {
2558 if (xhci->slots[slotid-1].eps[i-1]) {
2559 xhci_disable_ep(xhci, slotid, i);
2560 }
2561 }
2562
616b5d53 2563 xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
62c6ae04
HM
2564 slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2565 slot_ctx[3] |= SLOT_DEFAULT << SLOT_STATE_SHIFT;
2566 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2567 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
616b5d53 2568 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
62c6ae04
HM
2569
2570 return CC_SUCCESS;
2571}
2572
2573static unsigned int xhci_get_slot(XHCIState *xhci, XHCIEvent *event, XHCITRB *trb)
2574{
2575 unsigned int slotid;
2576 slotid = (trb->control >> TRB_CR_SLOTID_SHIFT) & TRB_CR_SLOTID_MASK;
91062ae0 2577 if (slotid < 1 || slotid > xhci->numslots) {
62c6ae04
HM
2578 fprintf(stderr, "xhci: bad slot id %d\n", slotid);
2579 event->ccode = CC_TRB_ERROR;
2580 return 0;
2581 } else if (!xhci->slots[slotid-1].enabled) {
2582 fprintf(stderr, "xhci: slot id %d not enabled\n", slotid);
2583 event->ccode = CC_SLOT_NOT_ENABLED_ERROR;
2584 return 0;
2585 }
2586 return slotid;
2587}
2588
81251841
GH
2589/* cleanup slot state on usb device detach */
2590static void xhci_detach_slot(XHCIState *xhci, USBPort *uport)
2591{
0cb41e2c 2592 int slot, ep;
81251841
GH
2593
2594 for (slot = 0; slot < xhci->numslots; slot++) {
2595 if (xhci->slots[slot].uport == uport) {
2596 break;
2597 }
2598 }
2599 if (slot == xhci->numslots) {
2600 return;
2601 }
2602
0cb41e2c
GH
2603 for (ep = 0; ep < 31; ep++) {
2604 if (xhci->slots[slot].eps[ep]) {
582d6f4a 2605 xhci_ep_nuke_xfers(xhci, slot + 1, ep + 1, 0);
0cb41e2c
GH
2606 }
2607 }
81251841
GH
2608 xhci->slots[slot].uport = NULL;
2609}
2610
62c6ae04
HM
2611static TRBCCode xhci_get_port_bandwidth(XHCIState *xhci, uint64_t pctx)
2612{
59a70ccd 2613 dma_addr_t ctx;
0846e635 2614 uint8_t bw_ctx[xhci->numports+1];
62c6ae04
HM
2615
2616 DPRINTF("xhci_get_port_bandwidth()\n");
2617
2618 ctx = xhci_mask64(pctx);
2619
59a70ccd 2620 DPRINTF("xhci: bandwidth context at "DMA_ADDR_FMT"\n", ctx);
62c6ae04
HM
2621
2622 /* TODO: actually implement real values here */
2623 bw_ctx[0] = 0;
0846e635 2624 memset(&bw_ctx[1], 80, xhci->numports); /* 80% */
9b7d3334 2625 pci_dma_write(PCI_DEVICE(xhci), ctx, bw_ctx, sizeof(bw_ctx));
62c6ae04
HM
2626
2627 return CC_SUCCESS;
2628}
2629
2630static uint32_t rotl(uint32_t v, unsigned count)
2631{
2632 count &= 31;
2633 return (v << count) | (v >> (32 - count));
2634}
2635
2636
2637static uint32_t xhci_nec_challenge(uint32_t hi, uint32_t lo)
2638{
2639 uint32_t val;
2640 val = rotl(lo - 0x49434878, 32 - ((hi>>8) & 0x1F));
2641 val += rotl(lo + 0x49434878, hi & 0x1F);
2642 val -= rotl(hi ^ 0x49434878, (lo >> 16) & 0x1F);
2643 return ~val;
2644}
2645
59a70ccd 2646static void xhci_via_challenge(XHCIState *xhci, uint64_t addr)
62c6ae04 2647{
9b7d3334 2648 PCIDevice *pci_dev = PCI_DEVICE(xhci);
62c6ae04
HM
2649 uint32_t buf[8];
2650 uint32_t obuf[8];
59a70ccd 2651 dma_addr_t paddr = xhci_mask64(addr);
62c6ae04 2652
9b7d3334 2653 pci_dma_read(pci_dev, paddr, &buf, 32);
62c6ae04
HM
2654
2655 memcpy(obuf, buf, sizeof(obuf));
2656
2657 if ((buf[0] & 0xff) == 2) {
2658 obuf[0] = 0x49932000 + 0x54dc200 * buf[2] + 0x7429b578 * buf[3];
2659 obuf[0] |= (buf[2] * buf[3]) & 0xff;
2660 obuf[1] = 0x0132bb37 + 0xe89 * buf[2] + 0xf09 * buf[3];
2661 obuf[2] = 0x0066c2e9 + 0x2091 * buf[2] + 0x19bd * buf[3];
2662 obuf[3] = 0xd5281342 + 0x2cc9691 * buf[2] + 0x2367662 * buf[3];
2663 obuf[4] = 0x0123c75c + 0x1595 * buf[2] + 0x19ec * buf[3];
2664 obuf[5] = 0x00f695de + 0x26fd * buf[2] + 0x3e9 * buf[3];
2665 obuf[6] = obuf[2] ^ obuf[3] ^ 0x29472956;
2666 obuf[7] = obuf[2] ^ obuf[3] ^ 0x65866593;
2667 }
2668
9b7d3334 2669 pci_dma_write(pci_dev, paddr, &obuf, 32);
62c6ae04
HM
2670}
2671
2672static void xhci_process_commands(XHCIState *xhci)
2673{
2674 XHCITRB trb;
2675 TRBType type;
2676 XHCIEvent event = {ER_COMMAND_COMPLETE, CC_SUCCESS};
59a70ccd 2677 dma_addr_t addr;
62c6ae04
HM
2678 unsigned int i, slotid = 0;
2679
2680 DPRINTF("xhci_process_commands()\n");
2681 if (!xhci_running(xhci)) {
2682 DPRINTF("xhci_process_commands() called while xHC stopped or paused\n");
2683 return;
2684 }
2685
2686 xhci->crcr_low |= CRCR_CRR;
2687
2688 while ((type = xhci_ring_fetch(xhci, &xhci->cmd_ring, &trb, &addr))) {
2689 event.ptr = addr;
2690 switch (type) {
2691 case CR_ENABLE_SLOT:
91062ae0 2692 for (i = 0; i < xhci->numslots; i++) {
62c6ae04
HM
2693 if (!xhci->slots[i].enabled) {
2694 break;
2695 }
2696 }
91062ae0 2697 if (i >= xhci->numslots) {
62c6ae04
HM
2698 fprintf(stderr, "xhci: no device slots available\n");
2699 event.ccode = CC_NO_SLOTS_ERROR;
2700 } else {
2701 slotid = i+1;
2702 event.ccode = xhci_enable_slot(xhci, slotid);
2703 }
2704 break;
2705 case CR_DISABLE_SLOT:
2706 slotid = xhci_get_slot(xhci, &event, &trb);
2707 if (slotid) {
2708 event.ccode = xhci_disable_slot(xhci, slotid);
2709 }
2710 break;
2711 case CR_ADDRESS_DEVICE:
2712 slotid = xhci_get_slot(xhci, &event, &trb);
2713 if (slotid) {
2714 event.ccode = xhci_address_slot(xhci, slotid, trb.parameter,
2715 trb.control & TRB_CR_BSR);
2716 }
2717 break;
2718 case CR_CONFIGURE_ENDPOINT:
2719 slotid = xhci_get_slot(xhci, &event, &trb);
2720 if (slotid) {
2721 event.ccode = xhci_configure_slot(xhci, slotid, trb.parameter,
2722 trb.control & TRB_CR_DC);
2723 }
2724 break;
2725 case CR_EVALUATE_CONTEXT:
2726 slotid = xhci_get_slot(xhci, &event, &trb);
2727 if (slotid) {
2728 event.ccode = xhci_evaluate_slot(xhci, slotid, trb.parameter);
2729 }
2730 break;
2731 case CR_STOP_ENDPOINT:
2732 slotid = xhci_get_slot(xhci, &event, &trb);
2733 if (slotid) {
2734 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2735 & TRB_CR_EPID_MASK;
2736 event.ccode = xhci_stop_ep(xhci, slotid, epid);
2737 }
2738 break;
2739 case CR_RESET_ENDPOINT:
2740 slotid = xhci_get_slot(xhci, &event, &trb);
2741 if (slotid) {
2742 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2743 & TRB_CR_EPID_MASK;
2744 event.ccode = xhci_reset_ep(xhci, slotid, epid);
2745 }
2746 break;
2747 case CR_SET_TR_DEQUEUE:
2748 slotid = xhci_get_slot(xhci, &event, &trb);
2749 if (slotid) {
2750 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2751 & TRB_CR_EPID_MASK;
024426ac
GH
2752 unsigned int streamid = (trb.status >> 16) & 0xffff;
2753 event.ccode = xhci_set_ep_dequeue(xhci, slotid,
2754 epid, streamid,
62c6ae04
HM
2755 trb.parameter);
2756 }
2757 break;
2758 case CR_RESET_DEVICE:
2759 slotid = xhci_get_slot(xhci, &event, &trb);
2760 if (slotid) {
2761 event.ccode = xhci_reset_slot(xhci, slotid);
2762 }
2763 break;
2764 case CR_GET_PORT_BANDWIDTH:
2765 event.ccode = xhci_get_port_bandwidth(xhci, trb.parameter);
2766 break;
2767 case CR_VENDOR_VIA_CHALLENGE_RESPONSE:
59a70ccd 2768 xhci_via_challenge(xhci, trb.parameter);
62c6ae04
HM
2769 break;
2770 case CR_VENDOR_NEC_FIRMWARE_REVISION:
2771 event.type = 48; /* NEC reply */
2772 event.length = 0x3025;
2773 break;
2774 case CR_VENDOR_NEC_CHALLENGE_RESPONSE:
2775 {
2776 uint32_t chi = trb.parameter >> 32;
2777 uint32_t clo = trb.parameter;
2778 uint32_t val = xhci_nec_challenge(chi, clo);
2779 event.length = val & 0xFFFF;
2780 event.epid = val >> 16;
2781 slotid = val >> 24;
2782 event.type = 48; /* NEC reply */
2783 }
2784 break;
2785 default:
0ab966cf 2786 trace_usb_xhci_unimplemented("command", type);
62c6ae04
HM
2787 event.ccode = CC_TRB_ERROR;
2788 break;
2789 }
2790 event.slotid = slotid;
2d1de850 2791 xhci_event(xhci, &event, 0);
62c6ae04
HM
2792 }
2793}
2794
6a32f80f
GH
2795static bool xhci_port_have_device(XHCIPort *port)
2796{
2797 if (!port->uport->dev || !port->uport->dev->attached) {
2798 return false; /* no device present */
2799 }
2800 if (!((1 << port->uport->dev->speed) & port->speedmask)) {
2801 return false; /* speed mismatch */
2802 }
2803 return true;
2804}
2805
f705a362
GH
2806static void xhci_port_notify(XHCIPort *port, uint32_t bits)
2807{
2808 XHCIEvent ev = { ER_PORT_STATUS_CHANGE, CC_SUCCESS,
2809 port->portnr << 24 };
2810
2811 if ((port->portsc & bits) == bits) {
2812 return;
2813 }
bdfce20d 2814 trace_usb_xhci_port_notify(port->portnr, bits);
f705a362
GH
2815 port->portsc |= bits;
2816 if (!xhci_running(port->xhci)) {
2817 return;
2818 }
2819 xhci_event(port->xhci, &ev, 0);
2820}
2821
f3214027 2822static void xhci_port_update(XHCIPort *port, int is_detach)
62c6ae04 2823{
b62b0828
GH
2824 uint32_t pls = PLS_RX_DETECT;
2825
62c6ae04 2826 port->portsc = PORTSC_PP;
6a32f80f 2827 if (!is_detach && xhci_port_have_device(port)) {
62c6ae04 2828 port->portsc |= PORTSC_CCS;
0846e635 2829 switch (port->uport->dev->speed) {
62c6ae04
HM
2830 case USB_SPEED_LOW:
2831 port->portsc |= PORTSC_SPEED_LOW;
b62b0828 2832 pls = PLS_POLLING;
62c6ae04
HM
2833 break;
2834 case USB_SPEED_FULL:
2835 port->portsc |= PORTSC_SPEED_FULL;
b62b0828 2836 pls = PLS_POLLING;
62c6ae04
HM
2837 break;
2838 case USB_SPEED_HIGH:
2839 port->portsc |= PORTSC_SPEED_HIGH;
b62b0828 2840 pls = PLS_POLLING;
62c6ae04 2841 break;
0846e635
GH
2842 case USB_SPEED_SUPER:
2843 port->portsc |= PORTSC_SPEED_SUPER;
b62b0828
GH
2844 port->portsc |= PORTSC_PED;
2845 pls = PLS_U0;
0846e635 2846 break;
62c6ae04
HM
2847 }
2848 }
b62b0828 2849 set_field(&port->portsc, pls, PORTSC_PLS);
4f47f0f8 2850 trace_usb_xhci_port_link(port->portnr, pls);
f705a362 2851 xhci_port_notify(port, PORTSC_CSC);
62c6ae04
HM
2852}
2853
dad5b9ea 2854static void xhci_port_reset(XHCIPort *port, bool warm_reset)
40030130 2855{
4f47f0f8
GH
2856 trace_usb_xhci_port_reset(port->portnr);
2857
b62b0828
GH
2858 if (!xhci_port_have_device(port)) {
2859 return;
2860 }
2861
40030130 2862 usb_device_reset(port->uport->dev);
b62b0828
GH
2863
2864 switch (port->uport->dev->speed) {
dad5b9ea
GH
2865 case USB_SPEED_SUPER:
2866 if (warm_reset) {
2867 port->portsc |= PORTSC_WRC;
2868 }
2869 /* fall through */
b62b0828
GH
2870 case USB_SPEED_LOW:
2871 case USB_SPEED_FULL:
2872 case USB_SPEED_HIGH:
2873 set_field(&port->portsc, PLS_U0, PORTSC_PLS);
4f47f0f8 2874 trace_usb_xhci_port_link(port->portnr, PLS_U0);
b62b0828
GH
2875 port->portsc |= PORTSC_PED;
2876 break;
2877 }
2878
2879 port->portsc &= ~PORTSC_PR;
2880 xhci_port_notify(port, PORTSC_PRC);
40030130
GH
2881}
2882
64619739 2883static void xhci_reset(DeviceState *dev)
62c6ae04 2884{
37034575 2885 XHCIState *xhci = XHCI(dev);
62c6ae04
HM
2886 int i;
2887
2d754a10 2888 trace_usb_xhci_reset();
62c6ae04
HM
2889 if (!(xhci->usbsts & USBSTS_HCH)) {
2890 fprintf(stderr, "xhci: reset while running!\n");
2891 }
2892
2893 xhci->usbcmd = 0;
2894 xhci->usbsts = USBSTS_HCH;
2895 xhci->dnctrl = 0;
2896 xhci->crcr_low = 0;
2897 xhci->crcr_high = 0;
2898 xhci->dcbaap_low = 0;
2899 xhci->dcbaap_high = 0;
2900 xhci->config = 0;
62c6ae04 2901
91062ae0 2902 for (i = 0; i < xhci->numslots; i++) {
62c6ae04
HM
2903 xhci_disable_slot(xhci, i+1);
2904 }
2905
0846e635 2906 for (i = 0; i < xhci->numports; i++) {
f3214027 2907 xhci_port_update(xhci->ports + i, 0);
62c6ae04
HM
2908 }
2909
91062ae0 2910 for (i = 0; i < xhci->numintrs; i++) {
962d11e1
GH
2911 xhci->intr[i].iman = 0;
2912 xhci->intr[i].imod = 0;
2913 xhci->intr[i].erstsz = 0;
2914 xhci->intr[i].erstba_low = 0;
2915 xhci->intr[i].erstba_high = 0;
2916 xhci->intr[i].erdp_low = 0;
2917 xhci->intr[i].erdp_high = 0;
2918 xhci->intr[i].msix_used = 0;
62c6ae04 2919
962d11e1
GH
2920 xhci->intr[i].er_ep_idx = 0;
2921 xhci->intr[i].er_pcs = 1;
2922 xhci->intr[i].er_full = 0;
2923 xhci->intr[i].ev_buffer_put = 0;
2924 xhci->intr[i].ev_buffer_get = 0;
2925 }
01546fa6 2926
bc72ad67 2927 xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
01546fa6 2928 xhci_mfwrap_update(xhci);
62c6ae04
HM
2929}
2930
a8170e5e 2931static uint64_t xhci_cap_read(void *ptr, hwaddr reg, unsigned size)
62c6ae04 2932{
1b067564 2933 XHCIState *xhci = ptr;
2d754a10 2934 uint32_t ret;
62c6ae04
HM
2935
2936 switch (reg) {
2937 case 0x00: /* HCIVERSION, CAPLENGTH */
2d754a10
GH
2938 ret = 0x01000000 | LEN_CAP;
2939 break;
62c6ae04 2940 case 0x04: /* HCSPARAMS 1 */
0846e635 2941 ret = ((xhci->numports_2+xhci->numports_3)<<24)
91062ae0 2942 | (xhci->numintrs<<8) | xhci->numslots;
2d754a10 2943 break;
62c6ae04 2944 case 0x08: /* HCSPARAMS 2 */
2d754a10
GH
2945 ret = 0x0000000f;
2946 break;
62c6ae04 2947 case 0x0c: /* HCSPARAMS 3 */
2d754a10
GH
2948 ret = 0x00000000;
2949 break;
62c6ae04 2950 case 0x10: /* HCCPARAMS */
2d754a10 2951 if (sizeof(dma_addr_t) == 4) {
024426ac 2952 ret = 0x00087000;
2d754a10 2953 } else {
024426ac 2954 ret = 0x00087001;
2d754a10
GH
2955 }
2956 break;
62c6ae04 2957 case 0x14: /* DBOFF */
2d754a10
GH
2958 ret = OFF_DOORBELL;
2959 break;
62c6ae04 2960 case 0x18: /* RTSOFF */
2d754a10
GH
2961 ret = OFF_RUNTIME;
2962 break;
62c6ae04
HM
2963
2964 /* extended capabilities */
2965 case 0x20: /* Supported Protocol:00 */
2d754a10
GH
2966 ret = 0x02000402; /* USB 2.0 */
2967 break;
62c6ae04 2968 case 0x24: /* Supported Protocol:04 */
0ebfb144 2969 ret = 0x20425355; /* "USB " */
2d754a10 2970 break;
62c6ae04 2971 case 0x28: /* Supported Protocol:08 */
0846e635 2972 ret = 0x00000001 | (xhci->numports_2<<8);
2d754a10 2973 break;
62c6ae04 2974 case 0x2c: /* Supported Protocol:0c */
2d754a10
GH
2975 ret = 0x00000000; /* reserved */
2976 break;
62c6ae04 2977 case 0x30: /* Supported Protocol:00 */
2d754a10
GH
2978 ret = 0x03000002; /* USB 3.0 */
2979 break;
62c6ae04 2980 case 0x34: /* Supported Protocol:04 */
0ebfb144 2981 ret = 0x20425355; /* "USB " */
2d754a10 2982 break;
62c6ae04 2983 case 0x38: /* Supported Protocol:08 */
0846e635 2984 ret = 0x00000000 | (xhci->numports_2+1) | (xhci->numports_3<<8);
2d754a10 2985 break;
62c6ae04 2986 case 0x3c: /* Supported Protocol:0c */
2d754a10
GH
2987 ret = 0x00000000; /* reserved */
2988 break;
62c6ae04 2989 default:
0ab966cf 2990 trace_usb_xhci_unimplemented("cap read", reg);
2d754a10 2991 ret = 0;
62c6ae04 2992 }
2d754a10
GH
2993
2994 trace_usb_xhci_cap_read(reg, ret);
2995 return ret;
62c6ae04
HM
2996}
2997
a8170e5e 2998static uint64_t xhci_port_read(void *ptr, hwaddr reg, unsigned size)
62c6ae04 2999{
1d8a4e69 3000 XHCIPort *port = ptr;
2d754a10
GH
3001 uint32_t ret;
3002
1d8a4e69 3003 switch (reg) {
62c6ae04 3004 case 0x00: /* PORTSC */
1d8a4e69 3005 ret = port->portsc;
2d754a10 3006 break;
62c6ae04
HM
3007 case 0x04: /* PORTPMSC */
3008 case 0x08: /* PORTLI */
2d754a10
GH
3009 ret = 0;
3010 break;
62c6ae04
HM
3011 case 0x0c: /* reserved */
3012 default:
0ab966cf 3013 trace_usb_xhci_unimplemented("port read", reg);
2d754a10 3014 ret = 0;
62c6ae04 3015 }
2d754a10 3016
1d8a4e69 3017 trace_usb_xhci_port_read(port->portnr, reg, ret);
2d754a10 3018 return ret;
62c6ae04
HM
3019}
3020
a8170e5e 3021static void xhci_port_write(void *ptr, hwaddr reg,
1d8a4e69 3022 uint64_t val, unsigned size)
62c6ae04 3023{
1d8a4e69 3024 XHCIPort *port = ptr;
bdfce20d 3025 uint32_t portsc, notify;
62c6ae04 3026
1d8a4e69 3027 trace_usb_xhci_port_write(port->portnr, reg, val);
2d754a10 3028
1d8a4e69 3029 switch (reg) {
62c6ae04 3030 case 0x00: /* PORTSC */
bdfce20d 3031 /* write-1-to-start bits */
dad5b9ea
GH
3032 if (val & PORTSC_WPR) {
3033 xhci_port_reset(port, true);
3034 break;
3035 }
bdfce20d 3036 if (val & PORTSC_PR) {
dad5b9ea 3037 xhci_port_reset(port, false);
bdfce20d
GH
3038 break;
3039 }
3040
1d8a4e69 3041 portsc = port->portsc;
bdfce20d 3042 notify = 0;
62c6ae04
HM
3043 /* write-1-to-clear bits*/
3044 portsc &= ~(val & (PORTSC_CSC|PORTSC_PEC|PORTSC_WRC|PORTSC_OCC|
3045 PORTSC_PRC|PORTSC_PLC|PORTSC_CEC));
3046 if (val & PORTSC_LWS) {
3047 /* overwrite PLS only when LWS=1 */
bdfce20d
GH
3048 uint32_t old_pls = get_field(port->portsc, PORTSC_PLS);
3049 uint32_t new_pls = get_field(val, PORTSC_PLS);
3050 switch (new_pls) {
3051 case PLS_U0:
3052 if (old_pls != PLS_U0) {
3053 set_field(&portsc, new_pls, PORTSC_PLS);
3054 trace_usb_xhci_port_link(port->portnr, new_pls);
3055 notify = PORTSC_PLC;
3056 }
3057 break;
3058 case PLS_U3:
3059 if (old_pls < PLS_U3) {
3060 set_field(&portsc, new_pls, PORTSC_PLS);
3061 trace_usb_xhci_port_link(port->portnr, new_pls);
3062 }
3063 break;
3064 case PLS_RESUME:
3065 /* windows does this for some reason, don't spam stderr */
3066 break;
3067 default:
3068 fprintf(stderr, "%s: ignore pls write (old %d, new %d)\n",
3069 __func__, old_pls, new_pls);
3070 break;
3071 }
62c6ae04
HM
3072 }
3073 /* read/write bits */
3074 portsc &= ~(PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE);
3075 portsc |= (val & (PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE));
40030130 3076 port->portsc = portsc;
bdfce20d
GH
3077 if (notify) {
3078 xhci_port_notify(port, notify);
62c6ae04 3079 }
62c6ae04
HM
3080 break;
3081 case 0x04: /* PORTPMSC */
3082 case 0x08: /* PORTLI */
3083 default:
0ab966cf 3084 trace_usb_xhci_unimplemented("port write", reg);
62c6ae04
HM
3085 }
3086}
3087
a8170e5e 3088static uint64_t xhci_oper_read(void *ptr, hwaddr reg, unsigned size)
62c6ae04 3089{
1b067564 3090 XHCIState *xhci = ptr;
2d754a10 3091 uint32_t ret;
62c6ae04 3092
62c6ae04
HM
3093 switch (reg) {
3094 case 0x00: /* USBCMD */
2d754a10
GH
3095 ret = xhci->usbcmd;
3096 break;
62c6ae04 3097 case 0x04: /* USBSTS */
2d754a10
GH
3098 ret = xhci->usbsts;
3099 break;
62c6ae04 3100 case 0x08: /* PAGESIZE */
2d754a10
GH
3101 ret = 1; /* 4KiB */
3102 break;
62c6ae04 3103 case 0x14: /* DNCTRL */
2d754a10
GH
3104 ret = xhci->dnctrl;
3105 break;
62c6ae04 3106 case 0x18: /* CRCR low */
2d754a10
GH
3107 ret = xhci->crcr_low & ~0xe;
3108 break;
62c6ae04 3109 case 0x1c: /* CRCR high */
2d754a10
GH
3110 ret = xhci->crcr_high;
3111 break;
62c6ae04 3112 case 0x30: /* DCBAAP low */
2d754a10
GH
3113 ret = xhci->dcbaap_low;
3114 break;
62c6ae04 3115 case 0x34: /* DCBAAP high */
2d754a10
GH
3116 ret = xhci->dcbaap_high;
3117 break;
62c6ae04 3118 case 0x38: /* CONFIG */
2d754a10
GH
3119 ret = xhci->config;
3120 break;
62c6ae04 3121 default:
0ab966cf 3122 trace_usb_xhci_unimplemented("oper read", reg);
2d754a10 3123 ret = 0;
62c6ae04 3124 }
2d754a10
GH
3125
3126 trace_usb_xhci_oper_read(reg, ret);
3127 return ret;
62c6ae04
HM
3128}
3129
a8170e5e 3130static void xhci_oper_write(void *ptr, hwaddr reg,
1b067564 3131 uint64_t val, unsigned size)
62c6ae04 3132{
1b067564 3133 XHCIState *xhci = ptr;
37034575 3134 DeviceState *d = DEVICE(ptr);
1b067564 3135
2d754a10
GH
3136 trace_usb_xhci_oper_write(reg, val);
3137
62c6ae04
HM
3138 switch (reg) {
3139 case 0x00: /* USBCMD */
3140 if ((val & USBCMD_RS) && !(xhci->usbcmd & USBCMD_RS)) {
3141 xhci_run(xhci);
3142 } else if (!(val & USBCMD_RS) && (xhci->usbcmd & USBCMD_RS)) {
3143 xhci_stop(xhci);
3144 }
f1f8bc21
GH
3145 if (val & USBCMD_CSS) {
3146 /* save state */
3147 xhci->usbsts &= ~USBSTS_SRE;
3148 }
3149 if (val & USBCMD_CRS) {
3150 /* restore state */
3151 xhci->usbsts |= USBSTS_SRE;
3152 }
62c6ae04 3153 xhci->usbcmd = val & 0xc0f;
01546fa6 3154 xhci_mfwrap_update(xhci);
62c6ae04 3155 if (val & USBCMD_HCRST) {
37034575 3156 xhci_reset(d);
62c6ae04 3157 }
4c4abe7c 3158 xhci_intx_update(xhci);
62c6ae04
HM
3159 break;
3160
3161 case 0x04: /* USBSTS */
3162 /* these bits are write-1-to-clear */
3163 xhci->usbsts &= ~(val & (USBSTS_HSE|USBSTS_EINT|USBSTS_PCD|USBSTS_SRE));
4c4abe7c 3164 xhci_intx_update(xhci);
62c6ae04
HM
3165 break;
3166
3167 case 0x14: /* DNCTRL */
3168 xhci->dnctrl = val & 0xffff;
3169 break;
3170 case 0x18: /* CRCR low */
3171 xhci->crcr_low = (val & 0xffffffcf) | (xhci->crcr_low & CRCR_CRR);
3172 break;
3173 case 0x1c: /* CRCR high */
3174 xhci->crcr_high = val;
3175 if (xhci->crcr_low & (CRCR_CA|CRCR_CS) && (xhci->crcr_low & CRCR_CRR)) {
3176 XHCIEvent event = {ER_COMMAND_COMPLETE, CC_COMMAND_RING_STOPPED};
3177 xhci->crcr_low &= ~CRCR_CRR;
2d1de850 3178 xhci_event(xhci, &event, 0);
62c6ae04
HM
3179 DPRINTF("xhci: command ring stopped (CRCR=%08x)\n", xhci->crcr_low);
3180 } else {
59a70ccd 3181 dma_addr_t base = xhci_addr64(xhci->crcr_low & ~0x3f, val);
62c6ae04
HM
3182 xhci_ring_init(xhci, &xhci->cmd_ring, base);
3183 }
3184 xhci->crcr_low &= ~(CRCR_CA | CRCR_CS);
3185 break;
3186 case 0x30: /* DCBAAP low */
3187 xhci->dcbaap_low = val & 0xffffffc0;
3188 break;
3189 case 0x34: /* DCBAAP high */
3190 xhci->dcbaap_high = val;
3191 break;
3192 case 0x38: /* CONFIG */
3193 xhci->config = val & 0xff;
3194 break;
3195 default:
0ab966cf 3196 trace_usb_xhci_unimplemented("oper write", reg);
62c6ae04
HM
3197 }
3198}
3199
a8170e5e 3200static uint64_t xhci_runtime_read(void *ptr, hwaddr reg,
1b067564 3201 unsigned size)
62c6ae04 3202{
1b067564 3203 XHCIState *xhci = ptr;
43d9d604 3204 uint32_t ret = 0;
62c6ae04 3205
43d9d604
GH
3206 if (reg < 0x20) {
3207 switch (reg) {
3208 case 0x00: /* MFINDEX */
3209 ret = xhci_mfindex_get(xhci) & 0x3fff;
3210 break;
3211 default:
0ab966cf 3212 trace_usb_xhci_unimplemented("runtime read", reg);
43d9d604
GH
3213 break;
3214 }
3215 } else {
3216 int v = (reg - 0x20) / 0x20;
3217 XHCIInterrupter *intr = &xhci->intr[v];
3218 switch (reg & 0x1f) {
3219 case 0x00: /* IMAN */
3220 ret = intr->iman;
3221 break;
3222 case 0x04: /* IMOD */
3223 ret = intr->imod;
3224 break;
3225 case 0x08: /* ERSTSZ */
3226 ret = intr->erstsz;
3227 break;
3228 case 0x10: /* ERSTBA low */
3229 ret = intr->erstba_low;
3230 break;
3231 case 0x14: /* ERSTBA high */
3232 ret = intr->erstba_high;
3233 break;
3234 case 0x18: /* ERDP low */
3235 ret = intr->erdp_low;
3236 break;
3237 case 0x1c: /* ERDP high */
3238 ret = intr->erdp_high;
3239 break;
3240 }
62c6ae04 3241 }
2d754a10
GH
3242
3243 trace_usb_xhci_runtime_read(reg, ret);
3244 return ret;
62c6ae04
HM
3245}
3246
a8170e5e 3247static void xhci_runtime_write(void *ptr, hwaddr reg,
1b067564 3248 uint64_t val, unsigned size)
62c6ae04 3249{
1b067564 3250 XHCIState *xhci = ptr;
43d9d604
GH
3251 int v = (reg - 0x20) / 0x20;
3252 XHCIInterrupter *intr = &xhci->intr[v];
8e9f18b6 3253 trace_usb_xhci_runtime_write(reg, val);
62c6ae04 3254
43d9d604 3255 if (reg < 0x20) {
0ab966cf 3256 trace_usb_xhci_unimplemented("runtime write", reg);
43d9d604
GH
3257 return;
3258 }
3259
3260 switch (reg & 0x1f) {
3261 case 0x00: /* IMAN */
62c6ae04 3262 if (val & IMAN_IP) {
962d11e1 3263 intr->iman &= ~IMAN_IP;
62c6ae04 3264 }
962d11e1
GH
3265 intr->iman &= ~IMAN_IE;
3266 intr->iman |= val & IMAN_IE;
43d9d604
GH
3267 if (v == 0) {
3268 xhci_intx_update(xhci);
3269 }
3270 xhci_msix_update(xhci, v);
62c6ae04 3271 break;
43d9d604 3272 case 0x04: /* IMOD */
962d11e1 3273 intr->imod = val;
62c6ae04 3274 break;
43d9d604 3275 case 0x08: /* ERSTSZ */
962d11e1 3276 intr->erstsz = val & 0xffff;
62c6ae04 3277 break;
43d9d604 3278 case 0x10: /* ERSTBA low */
62c6ae04 3279 /* XXX NEC driver bug: it doesn't align this to 64 bytes
962d11e1
GH
3280 intr->erstba_low = val & 0xffffffc0; */
3281 intr->erstba_low = val & 0xfffffff0;
62c6ae04 3282 break;
43d9d604 3283 case 0x14: /* ERSTBA high */
962d11e1 3284 intr->erstba_high = val;
43d9d604 3285 xhci_er_reset(xhci, v);
62c6ae04 3286 break;
43d9d604 3287 case 0x18: /* ERDP low */
62c6ae04 3288 if (val & ERDP_EHB) {
962d11e1 3289 intr->erdp_low &= ~ERDP_EHB;
62c6ae04 3290 }
962d11e1 3291 intr->erdp_low = (val & ~ERDP_EHB) | (intr->erdp_low & ERDP_EHB);
62c6ae04 3292 break;
43d9d604 3293 case 0x1c: /* ERDP high */
962d11e1 3294 intr->erdp_high = val;
43d9d604 3295 xhci_events_update(xhci, v);
62c6ae04
HM
3296 break;
3297 default:
0ab966cf 3298 trace_usb_xhci_unimplemented("oper write", reg);
62c6ae04
HM
3299 }
3300}
3301
a8170e5e 3302static uint64_t xhci_doorbell_read(void *ptr, hwaddr reg,
1b067564 3303 unsigned size)
62c6ae04 3304{
62c6ae04 3305 /* doorbells always read as 0 */
2d754a10 3306 trace_usb_xhci_doorbell_read(reg, 0);
62c6ae04
HM
3307 return 0;
3308}
3309
a8170e5e 3310static void xhci_doorbell_write(void *ptr, hwaddr reg,
1b067564 3311 uint64_t val, unsigned size)
62c6ae04 3312{
1b067564 3313 XHCIState *xhci = ptr;
024426ac 3314 unsigned int epid, streamid;
1b067564 3315
2d754a10 3316 trace_usb_xhci_doorbell_write(reg, val);
62c6ae04
HM
3317
3318 if (!xhci_running(xhci)) {
3319 fprintf(stderr, "xhci: wrote doorbell while xHC stopped or paused\n");
3320 return;
3321 }
3322
3323 reg >>= 2;
3324
3325 if (reg == 0) {
3326 if (val == 0) {
3327 xhci_process_commands(xhci);
3328 } else {
1b067564
GH
3329 fprintf(stderr, "xhci: bad doorbell 0 write: 0x%x\n",
3330 (uint32_t)val);
62c6ae04
HM
3331 }
3332 } else {
024426ac
GH
3333 epid = val & 0xff;
3334 streamid = (val >> 16) & 0xffff;
91062ae0 3335 if (reg > xhci->numslots) {
1b067564 3336 fprintf(stderr, "xhci: bad doorbell %d\n", (int)reg);
024426ac 3337 } else if (epid > 31) {
1b067564
GH
3338 fprintf(stderr, "xhci: bad doorbell %d write: 0x%x\n",
3339 (int)reg, (uint32_t)val);
62c6ae04 3340 } else {
024426ac 3341 xhci_kick_ep(xhci, reg, epid, streamid);
62c6ae04
HM
3342 }
3343 }
3344}
3345
6d3bc22e
GH
3346static void xhci_cap_write(void *opaque, hwaddr addr, uint64_t val,
3347 unsigned width)
3348{
3349 /* nothing */
3350}
3351
1b067564
GH
3352static const MemoryRegionOps xhci_cap_ops = {
3353 .read = xhci_cap_read,
6d3bc22e 3354 .write = xhci_cap_write,
6ee021d4 3355 .valid.min_access_size = 1,
1b067564 3356 .valid.max_access_size = 4,
6ee021d4
GH
3357 .impl.min_access_size = 4,
3358 .impl.max_access_size = 4,
1b067564
GH
3359 .endianness = DEVICE_LITTLE_ENDIAN,
3360};
62c6ae04 3361
1b067564
GH
3362static const MemoryRegionOps xhci_oper_ops = {
3363 .read = xhci_oper_read,
3364 .write = xhci_oper_write,
3365 .valid.min_access_size = 4,
3366 .valid.max_access_size = 4,
3367 .endianness = DEVICE_LITTLE_ENDIAN,
3368};
62c6ae04 3369
1d8a4e69
GH
3370static const MemoryRegionOps xhci_port_ops = {
3371 .read = xhci_port_read,
3372 .write = xhci_port_write,
3373 .valid.min_access_size = 4,
3374 .valid.max_access_size = 4,
3375 .endianness = DEVICE_LITTLE_ENDIAN,
3376};
3377
1b067564
GH
3378static const MemoryRegionOps xhci_runtime_ops = {
3379 .read = xhci_runtime_read,
3380 .write = xhci_runtime_write,
3381 .valid.min_access_size = 4,
3382 .valid.max_access_size = 4,
3383 .endianness = DEVICE_LITTLE_ENDIAN,
3384};
62c6ae04 3385
1b067564
GH
3386static const MemoryRegionOps xhci_doorbell_ops = {
3387 .read = xhci_doorbell_read,
3388 .write = xhci_doorbell_write,
62c6ae04
HM
3389 .valid.min_access_size = 4,
3390 .valid.max_access_size = 4,
3391 .endianness = DEVICE_LITTLE_ENDIAN,
3392};
3393
3394static void xhci_attach(USBPort *usbport)
3395{
3396 XHCIState *xhci = usbport->opaque;
0846e635 3397 XHCIPort *port = xhci_lookup_port(xhci, usbport);
62c6ae04 3398
f3214027 3399 xhci_port_update(port, 0);
62c6ae04
HM
3400}
3401
3402static void xhci_detach(USBPort *usbport)
3403{
3404 XHCIState *xhci = usbport->opaque;
0846e635 3405 XHCIPort *port = xhci_lookup_port(xhci, usbport);
62c6ae04 3406
f3dcf638 3407 xhci_detach_slot(xhci, usbport);
f3214027 3408 xhci_port_update(port, 1);
62c6ae04
HM
3409}
3410
8c735e43
GH
3411static void xhci_wakeup(USBPort *usbport)
3412{
3413 XHCIState *xhci = usbport->opaque;
0846e635 3414 XHCIPort *port = xhci_lookup_port(xhci, usbport);
8c735e43 3415
85e05d82 3416 if (get_field(port->portsc, PORTSC_PLS) != PLS_U3) {
8c735e43
GH
3417 return;
3418 }
85e05d82 3419 set_field(&port->portsc, PLS_RESUME, PORTSC_PLS);
f705a362 3420 xhci_port_notify(port, PORTSC_PLC);
8c735e43
GH
3421}
3422
62c6ae04
HM
3423static void xhci_complete(USBPort *port, USBPacket *packet)
3424{
3425 XHCITransfer *xfer = container_of(packet, XHCITransfer, packet);
3426
9a77a0f5 3427 if (packet->status == USB_RET_REMOVE_FROM_QUEUE) {
582d6f4a 3428 xhci_ep_nuke_one_xfer(xfer, 0);
0cae7b1a
HG
3429 return;
3430 }
9a77a0f5 3431 xhci_complete_packet(xfer);
024426ac 3432 xhci_kick_ep(xfer->xhci, xfer->slotid, xfer->epid, xfer->streamid);
62c6ae04
HM
3433}
3434
ccaf87a0 3435static void xhci_child_detach(USBPort *uport, USBDevice *child)
62c6ae04 3436{
ccaf87a0
GH
3437 USBBus *bus = usb_bus_from_device(child);
3438 XHCIState *xhci = container_of(bus, XHCIState, bus);
ccaf87a0 3439
81251841 3440 xhci_detach_slot(xhci, uport);
62c6ae04
HM
3441}
3442
1d8a4e69 3443static USBPortOps xhci_uport_ops = {
62c6ae04
HM
3444 .attach = xhci_attach,
3445 .detach = xhci_detach,
8c735e43 3446 .wakeup = xhci_wakeup,
62c6ae04
HM
3447 .complete = xhci_complete,
3448 .child_detach = xhci_child_detach,
3449};
3450
7c605a23
GH
3451static int xhci_find_epid(USBEndpoint *ep)
3452{
3453 if (ep->nr == 0) {
3454 return 1;
3455 }
3456 if (ep->pid == USB_TOKEN_IN) {
3457 return ep->nr * 2 + 1;
3458 } else {
3459 return ep->nr * 2;
3460 }
3461}
3462
518ad5f2
HG
3463static USBEndpoint *xhci_epid_to_usbep(XHCIState *xhci,
3464 unsigned int slotid, unsigned int epid)
3465{
3466 assert(slotid >= 1 && slotid <= xhci->numslots);
3467
3468 if (!xhci->slots[slotid - 1].uport) {
3469 return NULL;
3470 }
3471
3472 return usb_ep_get(xhci->slots[slotid - 1].uport->dev,
3473 (epid & 1) ? USB_TOKEN_IN : USB_TOKEN_OUT, epid >> 1);
3474}
3475
8550a02d
GH
3476static void xhci_wakeup_endpoint(USBBus *bus, USBEndpoint *ep,
3477 unsigned int stream)
7c605a23
GH
3478{
3479 XHCIState *xhci = container_of(bus, XHCIState, bus);
3480 int slotid;
3481
3482 DPRINTF("%s\n", __func__);
af203be3 3483 slotid = ep->dev->addr;
7c605a23
GH
3484 if (slotid == 0 || !xhci->slots[slotid-1].enabled) {
3485 DPRINTF("%s: oops, no slot for dev %d\n", __func__, ep->dev->addr);
3486 return;
3487 }
024426ac 3488 xhci_kick_ep(xhci, slotid, xhci_find_epid(ep), stream);
7c605a23
GH
3489}
3490
62c6ae04 3491static USBBusOps xhci_bus_ops = {
7c605a23 3492 .wakeup_endpoint = xhci_wakeup_endpoint,
62c6ae04
HM
3493};
3494
37034575 3495static void usb_xhci_init(XHCIState *xhci)
62c6ae04 3496{
37034575 3497 DeviceState *dev = DEVICE(xhci);
0846e635
GH
3498 XHCIPort *port;
3499 int i, usbports, speedmask;
62c6ae04
HM
3500
3501 xhci->usbsts = USBSTS_HCH;
3502
0846e635
GH
3503 if (xhci->numports_2 > MAXPORTS_2) {
3504 xhci->numports_2 = MAXPORTS_2;
3505 }
3506 if (xhci->numports_3 > MAXPORTS_3) {
3507 xhci->numports_3 = MAXPORTS_3;
3508 }
3509 usbports = MAX(xhci->numports_2, xhci->numports_3);
3510 xhci->numports = xhci->numports_2 + xhci->numports_3;
3511
c889b3a5 3512 usb_bus_new(&xhci->bus, sizeof(xhci->bus), &xhci_bus_ops, dev);
62c6ae04 3513
0846e635
GH
3514 for (i = 0; i < usbports; i++) {
3515 speedmask = 0;
3516 if (i < xhci->numports_2) {
3517 port = &xhci->ports[i];
3518 port->portnr = i + 1;
3519 port->uport = &xhci->uports[i];
3520 port->speedmask =
3521 USB_SPEED_MASK_LOW |
3522 USB_SPEED_MASK_FULL |
3523 USB_SPEED_MASK_HIGH;
1d8a4e69 3524 snprintf(port->name, sizeof(port->name), "usb2 port #%d", i+1);
0846e635
GH
3525 speedmask |= port->speedmask;
3526 }
3527 if (i < xhci->numports_3) {
3528 port = &xhci->ports[i + xhci->numports_2];
3529 port->portnr = i + 1 + xhci->numports_2;
3530 port->uport = &xhci->uports[i];
3531 port->speedmask = USB_SPEED_MASK_SUPER;
1d8a4e69 3532 snprintf(port->name, sizeof(port->name), "usb3 port #%d", i+1);
0846e635
GH
3533 speedmask |= port->speedmask;
3534 }
3535 usb_register_port(&xhci->bus, &xhci->uports[i], xhci, i,
1d8a4e69 3536 &xhci_uport_ops, speedmask);
62c6ae04 3537 }
62c6ae04
HM
3538}
3539
3540static int usb_xhci_initfn(struct PCIDevice *dev)
3541{
1d8a4e69 3542 int i, ret;
62c6ae04 3543
37034575 3544 XHCIState *xhci = XHCI(dev);
62c6ae04 3545
9b7d3334
AF
3546 dev->config[PCI_CLASS_PROG] = 0x30; /* xHCI */
3547 dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin 1 */
3548 dev->config[PCI_CACHE_LINE_SIZE] = 0x10;
3549 dev->config[0x60] = 0x30; /* release number */
62c6ae04 3550
37034575 3551 usb_xhci_init(xhci);
62c6ae04 3552
91062ae0
GH
3553 if (xhci->numintrs > MAXINTRS) {
3554 xhci->numintrs = MAXINTRS;
3555 }
c94a7c69
GH
3556 while (xhci->numintrs & (xhci->numintrs - 1)) { /* ! power of 2 */
3557 xhci->numintrs++;
3558 }
91062ae0
GH
3559 if (xhci->numintrs < 1) {
3560 xhci->numintrs = 1;
3561 }
3562 if (xhci->numslots > MAXSLOTS) {
3563 xhci->numslots = MAXSLOTS;
3564 }
3565 if (xhci->numslots < 1) {
3566 xhci->numslots = 1;
3567 }
3568
bc72ad67 3569 xhci->mfwrap_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_mfwrap_timer, xhci);
01546fa6 3570
22fc860b
PB
3571 memory_region_init(&xhci->mem, OBJECT(xhci), "xhci", LEN_REGS);
3572 memory_region_init_io(&xhci->mem_cap, OBJECT(xhci), &xhci_cap_ops, xhci,
1b067564 3573 "capabilities", LEN_CAP);
22fc860b 3574 memory_region_init_io(&xhci->mem_oper, OBJECT(xhci), &xhci_oper_ops, xhci,
1d8a4e69 3575 "operational", 0x400);
22fc860b 3576 memory_region_init_io(&xhci->mem_runtime, OBJECT(xhci), &xhci_runtime_ops, xhci,
1b067564 3577 "runtime", LEN_RUNTIME);
22fc860b 3578 memory_region_init_io(&xhci->mem_doorbell, OBJECT(xhci), &xhci_doorbell_ops, xhci,
1b067564
GH
3579 "doorbell", LEN_DOORBELL);
3580
3581 memory_region_add_subregion(&xhci->mem, 0, &xhci->mem_cap);
3582 memory_region_add_subregion(&xhci->mem, OFF_OPER, &xhci->mem_oper);
3583 memory_region_add_subregion(&xhci->mem, OFF_RUNTIME, &xhci->mem_runtime);
3584 memory_region_add_subregion(&xhci->mem, OFF_DOORBELL, &xhci->mem_doorbell);
3585
1d8a4e69
GH
3586 for (i = 0; i < xhci->numports; i++) {
3587 XHCIPort *port = &xhci->ports[i];
3588 uint32_t offset = OFF_OPER + 0x400 + 0x10 * i;
3589 port->xhci = xhci;
22fc860b 3590 memory_region_init_io(&port->mem, OBJECT(xhci), &xhci_port_ops, port,
1d8a4e69
GH
3591 port->name, 0x10);
3592 memory_region_add_subregion(&xhci->mem, offset, &port->mem);
3593 }
3594
9b7d3334 3595 pci_register_bar(dev, 0,
62c6ae04
HM
3596 PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64,
3597 &xhci->mem);
3598
9b7d3334 3599 ret = pcie_endpoint_cap_init(dev, 0xa0);
62c6ae04
HM
3600 assert(ret >= 0);
3601
c5e9b02d 3602 if (xhci->flags & (1 << XHCI_FLAG_USE_MSI)) {
9b7d3334 3603 msi_init(dev, 0x70, xhci->numintrs, true, false);
62c6ae04 3604 }
4c47f800 3605 if (xhci->flags & (1 << XHCI_FLAG_USE_MSI_X)) {
9b7d3334 3606 msix_init(dev, xhci->numintrs,
4c47f800
GH
3607 &xhci->mem, 0, OFF_MSIX_TABLE,
3608 &xhci->mem, 0, OFF_MSIX_PBA,
3609 0x90);
3610 }
62c6ae04
HM
3611
3612 return 0;
3613}
3614
37352df3
GH
3615static int usb_xhci_post_load(void *opaque, int version_id)
3616{
3617 XHCIState *xhci = opaque;
9b7d3334 3618 PCIDevice *pci_dev = PCI_DEVICE(xhci);
37352df3
GH
3619 XHCISlot *slot;
3620 XHCIEPContext *epctx;
3621 dma_addr_t dcbaap, pctx;
3622 uint32_t slot_ctx[4];
3623 uint32_t ep_ctx[5];
3624 int slotid, epid, state, intr;
3625
3626 dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high);
3627
3628 for (slotid = 1; slotid <= xhci->numslots; slotid++) {
3629 slot = &xhci->slots[slotid-1];
3630 if (!slot->addressed) {
3631 continue;
3632 }
3633 slot->ctx =
9b7d3334 3634 xhci_mask64(ldq_le_pci_dma(pci_dev, dcbaap + 8 * slotid));
37352df3
GH
3635 xhci_dma_read_u32s(xhci, slot->ctx, slot_ctx, sizeof(slot_ctx));
3636 slot->uport = xhci_lookup_uport(xhci, slot_ctx);
3637 assert(slot->uport && slot->uport->dev);
3638
3639 for (epid = 1; epid <= 32; epid++) {
3640 pctx = slot->ctx + 32 * epid;
3641 xhci_dma_read_u32s(xhci, pctx, ep_ctx, sizeof(ep_ctx));
3642 state = ep_ctx[0] & EP_STATE_MASK;
3643 if (state == EP_DISABLED) {
3644 continue;
3645 }
3646 epctx = xhci_alloc_epctx(xhci, slotid, epid);
3647 slot->eps[epid-1] = epctx;
3648 xhci_init_epctx(epctx, pctx, ep_ctx);
3649 epctx->state = state;
3650 if (state == EP_RUNNING) {
3651 /* kick endpoint after vmload is finished */
bc72ad67 3652 timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
37352df3
GH
3653 }
3654 }
3655 }
3656
3657 for (intr = 0; intr < xhci->numintrs; intr++) {
3658 if (xhci->intr[intr].msix_used) {
9b7d3334 3659 msix_vector_use(pci_dev, intr);
37352df3 3660 } else {
9b7d3334 3661 msix_vector_unuse(pci_dev, intr);
37352df3
GH
3662 }
3663 }
3664
3665 return 0;
3666}
3667
3668static const VMStateDescription vmstate_xhci_ring = {
3669 .name = "xhci-ring",
3670 .version_id = 1,
3671 .fields = (VMStateField[]) {
3672 VMSTATE_UINT64(dequeue, XHCIRing),
3673 VMSTATE_BOOL(ccs, XHCIRing),
3674 VMSTATE_END_OF_LIST()
3675 }
3676};
3677
3678static const VMStateDescription vmstate_xhci_port = {
3679 .name = "xhci-port",
3680 .version_id = 1,
3681 .fields = (VMStateField[]) {
3682 VMSTATE_UINT32(portsc, XHCIPort),
3683 VMSTATE_END_OF_LIST()
3684 }
3685};
3686
3687static const VMStateDescription vmstate_xhci_slot = {
3688 .name = "xhci-slot",
3689 .version_id = 1,
3690 .fields = (VMStateField[]) {
3691 VMSTATE_BOOL(enabled, XHCISlot),
3692 VMSTATE_BOOL(addressed, XHCISlot),
3693 VMSTATE_END_OF_LIST()
3694 }
3695};
3696
3697static const VMStateDescription vmstate_xhci_event = {
3698 .name = "xhci-event",
3699 .version_id = 1,
3700 .fields = (VMStateField[]) {
3701 VMSTATE_UINT32(type, XHCIEvent),
3702 VMSTATE_UINT32(ccode, XHCIEvent),
3703 VMSTATE_UINT64(ptr, XHCIEvent),
3704 VMSTATE_UINT32(length, XHCIEvent),
3705 VMSTATE_UINT32(flags, XHCIEvent),
3706 VMSTATE_UINT8(slotid, XHCIEvent),
3707 VMSTATE_UINT8(epid, XHCIEvent),
3708 }
3709};
3710
3711static bool xhci_er_full(void *opaque, int version_id)
3712{
3713 struct XHCIInterrupter *intr = opaque;
3714 return intr->er_full;
3715}
3716
3717static const VMStateDescription vmstate_xhci_intr = {
3718 .name = "xhci-intr",
3719 .version_id = 1,
3720 .fields = (VMStateField[]) {
3721 /* registers */
3722 VMSTATE_UINT32(iman, XHCIInterrupter),
3723 VMSTATE_UINT32(imod, XHCIInterrupter),
3724 VMSTATE_UINT32(erstsz, XHCIInterrupter),
3725 VMSTATE_UINT32(erstba_low, XHCIInterrupter),
3726 VMSTATE_UINT32(erstba_high, XHCIInterrupter),
3727 VMSTATE_UINT32(erdp_low, XHCIInterrupter),
3728 VMSTATE_UINT32(erdp_high, XHCIInterrupter),
3729
3730 /* state */
3731 VMSTATE_BOOL(msix_used, XHCIInterrupter),
3732 VMSTATE_BOOL(er_pcs, XHCIInterrupter),
3733 VMSTATE_UINT64(er_start, XHCIInterrupter),
3734 VMSTATE_UINT32(er_size, XHCIInterrupter),
3735 VMSTATE_UINT32(er_ep_idx, XHCIInterrupter),
3736
3737 /* event queue (used if ring is full) */
3738 VMSTATE_BOOL(er_full, XHCIInterrupter),
3739 VMSTATE_UINT32_TEST(ev_buffer_put, XHCIInterrupter, xhci_er_full),
3740 VMSTATE_UINT32_TEST(ev_buffer_get, XHCIInterrupter, xhci_er_full),
3741 VMSTATE_STRUCT_ARRAY_TEST(ev_buffer, XHCIInterrupter, EV_QUEUE,
3742 xhci_er_full, 1,
3743 vmstate_xhci_event, XHCIEvent),
3744
3745 VMSTATE_END_OF_LIST()
3746 }
3747};
3748
62c6ae04
HM
3749static const VMStateDescription vmstate_xhci = {
3750 .name = "xhci",
37352df3
GH
3751 .version_id = 1,
3752 .post_load = usb_xhci_post_load,
3753 .fields = (VMStateField[]) {
9b7d3334
AF
3754 VMSTATE_PCIE_DEVICE(parent_obj, XHCIState),
3755 VMSTATE_MSIX(parent_obj, XHCIState),
37352df3
GH
3756
3757 VMSTATE_STRUCT_VARRAY_UINT32(ports, XHCIState, numports, 1,
3758 vmstate_xhci_port, XHCIPort),
3759 VMSTATE_STRUCT_VARRAY_UINT32(slots, XHCIState, numslots, 1,
3760 vmstate_xhci_slot, XHCISlot),
3761 VMSTATE_STRUCT_VARRAY_UINT32(intr, XHCIState, numintrs, 1,
3762 vmstate_xhci_intr, XHCIInterrupter),
3763
3764 /* Operational Registers */
3765 VMSTATE_UINT32(usbcmd, XHCIState),
3766 VMSTATE_UINT32(usbsts, XHCIState),
3767 VMSTATE_UINT32(dnctrl, XHCIState),
3768 VMSTATE_UINT32(crcr_low, XHCIState),
3769 VMSTATE_UINT32(crcr_high, XHCIState),
3770 VMSTATE_UINT32(dcbaap_low, XHCIState),
3771 VMSTATE_UINT32(dcbaap_high, XHCIState),
3772 VMSTATE_UINT32(config, XHCIState),
3773
3774 /* Runtime Registers & state */
3775 VMSTATE_INT64(mfindex_start, XHCIState),
3776 VMSTATE_TIMER(mfwrap_timer, XHCIState),
3777 VMSTATE_STRUCT(cmd_ring, XHCIState, 1, vmstate_xhci_ring, XHCIRing),
3778
3779 VMSTATE_END_OF_LIST()
3780 }
62c6ae04
HM
3781};
3782
39bffca2 3783static Property xhci_properties[] = {
91062ae0
GH
3784 DEFINE_PROP_BIT("msi", XHCIState, flags, XHCI_FLAG_USE_MSI, true),
3785 DEFINE_PROP_BIT("msix", XHCIState, flags, XHCI_FLAG_USE_MSI_X, true),
3786 DEFINE_PROP_UINT32("intrs", XHCIState, numintrs, MAXINTRS),
3787 DEFINE_PROP_UINT32("slots", XHCIState, numslots, MAXSLOTS),
3788 DEFINE_PROP_UINT32("p2", XHCIState, numports_2, 4),
3789 DEFINE_PROP_UINT32("p3", XHCIState, numports_3, 4),
39bffca2
AL
3790 DEFINE_PROP_END_OF_LIST(),
3791};
3792
40021f08
AL
3793static void xhci_class_init(ObjectClass *klass, void *data)
3794{
3795 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
39bffca2 3796 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08 3797
39bffca2
AL
3798 dc->vmsd = &vmstate_xhci;
3799 dc->props = xhci_properties;
64619739 3800 dc->reset = xhci_reset;
2897ae02 3801 dc->hotpluggable = false;
125ee0ed 3802 set_bit(DEVICE_CATEGORY_USB, dc->categories);
40021f08
AL
3803 k->init = usb_xhci_initfn;
3804 k->vendor_id = PCI_VENDOR_ID_NEC;
3805 k->device_id = PCI_DEVICE_ID_NEC_UPD720200;
3806 k->class_id = PCI_CLASS_SERIAL_USB;
3807 k->revision = 0x03;
3808 k->is_express = 1;
40021f08
AL
3809}
3810
8c43a6f0 3811static const TypeInfo xhci_info = {
37034575 3812 .name = TYPE_XHCI,
39bffca2
AL
3813 .parent = TYPE_PCI_DEVICE,
3814 .instance_size = sizeof(XHCIState),
3815 .class_init = xhci_class_init,
62c6ae04
HM
3816};
3817
83f7d43a 3818static void xhci_register_types(void)
62c6ae04 3819{
39bffca2 3820 type_register_static(&xhci_info);
62c6ae04 3821}
83f7d43a
AF
3822
3823type_init(xhci_register_types)