]> git.proxmox.com Git - mirror_qemu.git/blame - hw/vfio/pci.c
vfio/pci: Rename INTx functions for easier tracing
[mirror_qemu.git] / hw / vfio / pci.c
CommitLineData
65501a74
AW
1/*
2 * vfio based device assignment support
3 *
4 * Copyright Red Hat, Inc. 2012
5 *
6 * Authors:
7 * Alex Williamson <alex.williamson@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
12 * Based on qemu-kvm device-assignment:
13 * Adapted for KVM by Qumranet.
14 * Copyright (c) 2007, Neocleus, Alex Novik (alex@neocleus.com)
15 * Copyright (c) 2007, Neocleus, Guy Zana (guy@neocleus.com)
16 * Copyright (C) 2008, Qumranet, Amit Shah (amit.shah@qumranet.com)
17 * Copyright (C) 2008, Red Hat, Amit Shah (amit.shah@redhat.com)
18 * Copyright (C) 2008, IBM, Muli Ben-Yehuda (muli@il.ibm.com)
19 */
20
6dcfdbad 21#include <linux/vfio.h>
65501a74
AW
22#include <sys/ioctl.h>
23#include <sys/mman.h>
24#include <sys/stat.h>
25#include <sys/types.h>
6dcfdbad 26#include <unistd.h>
65501a74
AW
27
28#include "config.h"
022c62cb 29#include "exec/address-spaces.h"
022c62cb 30#include "exec/memory.h"
83c9f4ca
PB
31#include "hw/pci/msi.h"
32#include "hw/pci/msix.h"
33#include "hw/pci/pci.h"
5c97e5eb 34#include "qemu-common.h"
1de7afc9 35#include "qemu/error-report.h"
6dcfdbad 36#include "qemu/event_notifier.h"
1de7afc9
PB
37#include "qemu/queue.h"
38#include "qemu/range.h"
6dcfdbad
AW
39#include "sysemu/kvm.h"
40#include "sysemu/sysemu.h"
385f57cf 41#include "trace.h"
cf7087db 42#include "hw/vfio/vfio.h"
e2c7d025 43#include "hw/vfio/vfio-common.h"
462037c9 44
9ee27d73 45struct VFIOPCIDevice;
7076eabc
AW
46
47typedef struct VFIOQuirk {
48 MemoryRegion mem;
9ee27d73 49 struct VFIOPCIDevice *vdev;
7076eabc 50 QLIST_ENTRY(VFIOQuirk) next;
39360f0b
AW
51 struct {
52 uint32_t base_offset:TARGET_PAGE_BITS;
53 uint32_t address_offset:TARGET_PAGE_BITS;
54 uint32_t address_size:3;
55 uint32_t bar:3;
56
57 uint32_t address_match;
58 uint32_t address_mask;
59
60 uint32_t address_val:TARGET_PAGE_BITS;
61 uint32_t data_offset:TARGET_PAGE_BITS;
62 uint32_t data_size:3;
63
64 uint8_t flags;
65 uint8_t read_flags;
66 uint8_t write_flags;
67 } data;
7076eabc
AW
68} VFIOQuirk;
69
a664477d
EA
70typedef struct VFIOBAR {
71 VFIORegion region;
39360f0b
AW
72 bool ioport;
73 bool mem64;
7076eabc 74 QLIST_HEAD(, VFIOQuirk) quirks;
5c97e5eb
AW
75} VFIOBAR;
76
f15689c7
AW
77typedef struct VFIOVGARegion {
78 MemoryRegion mem;
79 off_t offset;
80 int nr;
7076eabc 81 QLIST_HEAD(, VFIOQuirk) quirks;
f15689c7
AW
82} VFIOVGARegion;
83
84typedef struct VFIOVGA {
85 off_t fd_offset;
86 int fd;
87 VFIOVGARegion region[QEMU_PCI_VGA_NUM_REGIONS];
88} VFIOVGA;
89
5c97e5eb
AW
90typedef struct VFIOINTx {
91 bool pending; /* interrupt pending */
92 bool kvm_accel; /* set when QEMU bypass through KVM enabled */
93 uint8_t pin; /* which pin to pull for qemu_set_irq */
94 EventNotifier interrupt; /* eventfd triggered on interrupt */
95 EventNotifier unmask; /* eventfd for unmask on QEMU bypass */
96 PCIINTxRoute route; /* routing info for QEMU bypass */
97 uint32_t mmap_timeout; /* delay to re-enable mmaps after interrupt */
98 QEMUTimer *mmap_timer; /* enable mmaps after periods w/o interrupts */
99} VFIOINTx;
100
5c97e5eb 101typedef struct VFIOMSIVector {
c048be5c
AW
102 /*
103 * Two interrupt paths are configured per vector. The first, is only used
104 * for interrupts injected via QEMU. This is typically the non-accel path,
105 * but may also be used when we want QEMU to handle masking and pending
106 * bits. The KVM path bypasses QEMU and is therefore higher performance,
107 * but requires masking at the device. virq is used to track the MSI route
108 * through KVM, thus kvm_interrupt is only available when virq is set to a
109 * valid (>= 0) value.
110 */
111 EventNotifier interrupt;
112 EventNotifier kvm_interrupt;
9ee27d73 113 struct VFIOPCIDevice *vdev; /* back pointer to device */
c048be5c 114 int virq;
5c97e5eb
AW
115 bool use;
116} VFIOMSIVector;
117
118enum {
119 VFIO_INT_NONE = 0,
120 VFIO_INT_INTx = 1,
121 VFIO_INT_MSI = 2,
122 VFIO_INT_MSIX = 3,
123};
124
5c97e5eb
AW
125/* Cache of MSI-X setup plus extra mmap and memory region for split BAR map */
126typedef struct VFIOMSIXInfo {
127 uint8_t table_bar;
128 uint8_t pba_bar;
129 uint16_t entries;
130 uint32_t table_offset;
131 uint32_t pba_offset;
132 MemoryRegion mmap_mem;
133 void *mmap;
134} VFIOMSIXInfo;
135
9ee27d73 136typedef struct VFIOPCIDevice {
5c97e5eb 137 PCIDevice pdev;
5546a621 138 VFIODevice vbasedev;
5c97e5eb
AW
139 VFIOINTx intx;
140 unsigned int config_size;
4b5d5e87 141 uint8_t *emulated_config_bits; /* QEMU emulated bits, little-endian */
5c97e5eb
AW
142 off_t config_offset; /* Offset of config space region within device fd */
143 unsigned int rom_size;
144 off_t rom_offset; /* Offset of ROM region within device fd */
6f864e6e 145 void *rom;
5c97e5eb
AW
146 int msi_cap_size;
147 VFIOMSIVector *msi_vectors;
148 VFIOMSIXInfo *msix;
149 int nr_vectors; /* Number of MSI/MSIX vectors currently in use */
150 int interrupt; /* Current interrupt type */
151 VFIOBAR bars[PCI_NUM_REGIONS - 1]; /* No ROM */
f15689c7 152 VFIOVGA vga; /* 0xa0000, 0x3b0, 0x3c0 */
5c97e5eb 153 PCIHostDeviceAddress host;
7b4b0e9e 154 EventNotifier err_notifier;
47cbe50c 155 EventNotifier req_notifier;
5655f931 156 int (*resetfn)(struct VFIOPCIDevice *);
f15689c7
AW
157 uint32_t features;
158#define VFIO_FEATURE_ENABLE_VGA_BIT 0
159#define VFIO_FEATURE_ENABLE_VGA (1 << VFIO_FEATURE_ENABLE_VGA_BIT)
47cbe50c
AW
160#define VFIO_FEATURE_ENABLE_REQ_BIT 1
161#define VFIO_FEATURE_ENABLE_REQ (1 << VFIO_FEATURE_ENABLE_REQ_BIT)
c29029dd 162 int32_t bootindex;
ba661818 163 uint8_t pm_cap;
f15689c7 164 bool has_vga;
7b4b0e9e 165 bool pci_aer;
47cbe50c 166 bool req_enabled;
befe5176
AW
167 bool has_flr;
168 bool has_pm_reset;
e638073c 169 bool rom_read_failed;
9ee27d73 170} VFIOPCIDevice;
5c97e5eb 171
4b943029
BD
172typedef struct VFIORomBlacklistEntry {
173 uint16_t vendor_id;
174 uint16_t device_id;
175} VFIORomBlacklistEntry;
176
177/*
178 * List of device ids/vendor ids for which to disable
179 * option rom loading. This avoids the guest hangs during rom
180 * execution as noticed with the BCM 57810 card for lack of a
181 * more better way to handle such issues.
182 * The user can still override by specifying a romfile or
183 * rombar=1.
184 * Please see https://bugs.launchpad.net/qemu/+bug/1284874
185 * for an analysis of the 57810 card hang. When adding
186 * a new vendor id/device id combination below, please also add
187 * your card/environment details and information that could
188 * help in debugging to the bug tracking this issue
189 */
190static const VFIORomBlacklistEntry romblacklist[] = {
191 /* Broadcom BCM 57810 */
192 { 0x14e4, 0x168e }
193};
194
65501a74
AW
195#define MSIX_CAP_LENGTH 12
196
9ee27d73 197static void vfio_disable_interrupts(VFIOPCIDevice *vdev);
65501a74 198static uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len);
7076eabc
AW
199static void vfio_pci_write_config(PCIDevice *pdev, uint32_t addr,
200 uint32_t val, int len);
9ee27d73 201static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled);
65501a74 202
ea486926
AW
203/*
204 * Disabling BAR mmaping can be slow, but toggling it around INTx can
205 * also be a huge overhead. We try to get the best of both worlds by
206 * waiting until an interrupt to disable mmaps (subsequent transitions
207 * to the same state are effectively no overhead). If the interrupt has
208 * been serviced and the time gap is long enough, we re-enable mmaps for
209 * performance. This works well for things like graphics cards, which
210 * may not use their interrupt at all and are penalized to an unusable
211 * level by read/write BAR traps. Other devices, like NICs, have more
212 * regular interrupts and see much better latency by staying in non-mmap
213 * mode. We therefore set the default mmap_timeout such that a ping
214 * is just enough to keep the mmap disabled. Users can experiment with
215 * other options with the x-intx-mmap-timeout-ms parameter (a value of
216 * zero disables the timer).
217 */
218static void vfio_intx_mmap_enable(void *opaque)
219{
9ee27d73 220 VFIOPCIDevice *vdev = opaque;
ea486926
AW
221
222 if (vdev->intx.pending) {
bc72ad67
AB
223 timer_mod(vdev->intx.mmap_timer,
224 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926
AW
225 return;
226 }
227
228 vfio_mmap_set_enabled(vdev, true);
229}
230
65501a74
AW
231static void vfio_intx_interrupt(void *opaque)
232{
9ee27d73 233 VFIOPCIDevice *vdev = opaque;
65501a74
AW
234
235 if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) {
236 return;
237 }
238
df92ee44 239 trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin);
65501a74
AW
240
241 vdev->intx.pending = true;
68919cac 242 pci_irq_assert(&vdev->pdev);
ea486926
AW
243 vfio_mmap_set_enabled(vdev, false);
244 if (vdev->intx.mmap_timeout) {
bc72ad67
AB
245 timer_mod(vdev->intx.mmap_timer,
246 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926 247 }
65501a74
AW
248}
249
870cb6f1 250static void vfio_intx_eoi(VFIODevice *vbasedev)
65501a74 251{
a664477d
EA
252 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
253
65501a74
AW
254 if (!vdev->intx.pending) {
255 return;
256 }
257
870cb6f1 258 trace_vfio_intx_eoi(vbasedev->name);
65501a74
AW
259
260 vdev->intx.pending = false;
68919cac 261 pci_irq_deassert(&vdev->pdev);
a664477d 262 vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74
AW
263}
264
870cb6f1 265static void vfio_intx_enable_kvm(VFIOPCIDevice *vdev)
e1d1e586
AW
266{
267#ifdef CONFIG_KVM
268 struct kvm_irqfd irqfd = {
269 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
270 .gsi = vdev->intx.route.irq,
271 .flags = KVM_IRQFD_FLAG_RESAMPLE,
272 };
273 struct vfio_irq_set *irq_set;
274 int ret, argsz;
275 int32_t *pfd;
276
82ca8912 277 if (!VFIO_ALLOW_KVM_INTX || !kvm_irqfds_enabled() ||
e1d1e586 278 vdev->intx.route.mode != PCI_INTX_ENABLED ||
9fc0e2d8 279 !kvm_resamplefds_enabled()) {
e1d1e586
AW
280 return;
281 }
282
283 /* Get to a known interrupt state */
284 qemu_set_fd_handler(irqfd.fd, NULL, NULL, vdev);
5546a621 285 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 286 vdev->intx.pending = false;
68919cac 287 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
288
289 /* Get an eventfd for resample/unmask */
290 if (event_notifier_init(&vdev->intx.unmask, 0)) {
312fd5f2 291 error_report("vfio: Error: event_notifier_init failed eoi");
e1d1e586
AW
292 goto fail;
293 }
294
295 /* KVM triggers it, VFIO listens for it */
296 irqfd.resamplefd = event_notifier_get_fd(&vdev->intx.unmask);
297
298 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
312fd5f2 299 error_report("vfio: Error: Failed to setup resample irqfd: %m");
e1d1e586
AW
300 goto fail_irqfd;
301 }
302
303 argsz = sizeof(*irq_set) + sizeof(*pfd);
304
305 irq_set = g_malloc0(argsz);
306 irq_set->argsz = argsz;
307 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_UNMASK;
308 irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
309 irq_set->start = 0;
310 irq_set->count = 1;
311 pfd = (int32_t *)&irq_set->data;
312
313 *pfd = irqfd.resamplefd;
314
5546a621 315 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
e1d1e586
AW
316 g_free(irq_set);
317 if (ret) {
312fd5f2 318 error_report("vfio: Error: Failed to setup INTx unmask fd: %m");
e1d1e586
AW
319 goto fail_vfio;
320 }
321
322 /* Let'em rip */
5546a621 323 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
324
325 vdev->intx.kvm_accel = true;
326
870cb6f1 327 trace_vfio_intx_enable_kvm(vdev->vbasedev.name);
e1d1e586
AW
328
329 return;
330
331fail_vfio:
332 irqfd.flags = KVM_IRQFD_FLAG_DEASSIGN;
333 kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd);
334fail_irqfd:
335 event_notifier_cleanup(&vdev->intx.unmask);
336fail:
337 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
5546a621 338 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
339#endif
340}
341
870cb6f1 342static void vfio_intx_disable_kvm(VFIOPCIDevice *vdev)
e1d1e586
AW
343{
344#ifdef CONFIG_KVM
345 struct kvm_irqfd irqfd = {
346 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
347 .gsi = vdev->intx.route.irq,
348 .flags = KVM_IRQFD_FLAG_DEASSIGN,
349 };
350
351 if (!vdev->intx.kvm_accel) {
352 return;
353 }
354
355 /*
356 * Get to a known state, hardware masked, QEMU ready to accept new
357 * interrupts, QEMU IRQ de-asserted.
358 */
5546a621 359 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 360 vdev->intx.pending = false;
68919cac 361 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
362
363 /* Tell KVM to stop listening for an INTx irqfd */
364 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
312fd5f2 365 error_report("vfio: Error: Failed to disable INTx irqfd: %m");
e1d1e586
AW
366 }
367
368 /* We only need to close the eventfd for VFIO to cleanup the kernel side */
369 event_notifier_cleanup(&vdev->intx.unmask);
370
371 /* QEMU starts listening for interrupt events. */
372 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
373
374 vdev->intx.kvm_accel = false;
375
376 /* If we've missed an event, let it re-fire through QEMU */
5546a621 377 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 378
870cb6f1 379 trace_vfio_intx_disable_kvm(vdev->vbasedev.name);
e1d1e586
AW
380#endif
381}
382
870cb6f1 383static void vfio_intx_update(PCIDevice *pdev)
e1d1e586 384{
9ee27d73 385 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
e1d1e586
AW
386 PCIINTxRoute route;
387
388 if (vdev->interrupt != VFIO_INT_INTx) {
389 return;
390 }
391
392 route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin);
393
394 if (!pci_intx_route_changed(&vdev->intx.route, &route)) {
395 return; /* Nothing changed */
396 }
397
870cb6f1
AW
398 trace_vfio_intx_update(vdev->vbasedev.name,
399 vdev->intx.route.irq, route.irq);
e1d1e586 400
870cb6f1 401 vfio_intx_disable_kvm(vdev);
e1d1e586
AW
402
403 vdev->intx.route = route;
404
405 if (route.mode != PCI_INTX_ENABLED) {
406 return;
407 }
408
870cb6f1 409 vfio_intx_enable_kvm(vdev);
e1d1e586
AW
410
411 /* Re-enable the interrupt in cased we missed an EOI */
870cb6f1 412 vfio_intx_eoi(&vdev->vbasedev);
e1d1e586
AW
413}
414
870cb6f1 415static int vfio_intx_enable(VFIOPCIDevice *vdev)
65501a74 416{
65501a74 417 uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1);
1a403133
AW
418 int ret, argsz;
419 struct vfio_irq_set *irq_set;
420 int32_t *pfd;
65501a74 421
ea486926 422 if (!pin) {
65501a74
AW
423 return 0;
424 }
425
426 vfio_disable_interrupts(vdev);
427
428 vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */
68919cac 429 pci_config_set_interrupt_pin(vdev->pdev.config, pin);
e1d1e586
AW
430
431#ifdef CONFIG_KVM
432 /*
433 * Only conditional to avoid generating error messages on platforms
434 * where we won't actually use the result anyway.
435 */
9fc0e2d8 436 if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) {
e1d1e586
AW
437 vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev,
438 vdev->intx.pin);
439 }
440#endif
441
65501a74
AW
442 ret = event_notifier_init(&vdev->intx.interrupt, 0);
443 if (ret) {
312fd5f2 444 error_report("vfio: Error: event_notifier_init failed");
65501a74
AW
445 return ret;
446 }
447
1a403133
AW
448 argsz = sizeof(*irq_set) + sizeof(*pfd);
449
450 irq_set = g_malloc0(argsz);
451 irq_set->argsz = argsz;
452 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
453 irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
454 irq_set->start = 0;
455 irq_set->count = 1;
456 pfd = (int32_t *)&irq_set->data;
457
458 *pfd = event_notifier_get_fd(&vdev->intx.interrupt);
459 qemu_set_fd_handler(*pfd, vfio_intx_interrupt, NULL, vdev);
65501a74 460
5546a621 461 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
1a403133
AW
462 g_free(irq_set);
463 if (ret) {
312fd5f2 464 error_report("vfio: Error: Failed to setup INTx fd: %m");
1a403133 465 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
ce59af2d 466 event_notifier_cleanup(&vdev->intx.interrupt);
65501a74
AW
467 return -errno;
468 }
469
870cb6f1 470 vfio_intx_enable_kvm(vdev);
e1d1e586 471
65501a74
AW
472 vdev->interrupt = VFIO_INT_INTx;
473
870cb6f1 474 trace_vfio_intx_enable(vdev->vbasedev.name);
65501a74
AW
475
476 return 0;
477}
478
870cb6f1 479static void vfio_intx_disable(VFIOPCIDevice *vdev)
65501a74
AW
480{
481 int fd;
482
bc72ad67 483 timer_del(vdev->intx.mmap_timer);
870cb6f1 484 vfio_intx_disable_kvm(vdev);
5546a621 485 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74 486 vdev->intx.pending = false;
68919cac 487 pci_irq_deassert(&vdev->pdev);
65501a74
AW
488 vfio_mmap_set_enabled(vdev, true);
489
490 fd = event_notifier_get_fd(&vdev->intx.interrupt);
491 qemu_set_fd_handler(fd, NULL, NULL, vdev);
492 event_notifier_cleanup(&vdev->intx.interrupt);
493
494 vdev->interrupt = VFIO_INT_NONE;
495
870cb6f1 496 trace_vfio_intx_disable(vdev->vbasedev.name);
65501a74
AW
497}
498
499/*
500 * MSI/X
501 */
502static void vfio_msi_interrupt(void *opaque)
503{
504 VFIOMSIVector *vector = opaque;
9ee27d73 505 VFIOPCIDevice *vdev = vector->vdev;
65501a74
AW
506 int nr = vector - vdev->msi_vectors;
507
508 if (!event_notifier_test_and_clear(&vector->interrupt)) {
509 return;
510 }
511
8b6d1408 512#ifdef DEBUG_VFIO
b3ebc10c
AW
513 MSIMessage msg;
514
515 if (vdev->interrupt == VFIO_INT_MSIX) {
b3ebc10c 516 msg = msix_get_message(&vdev->pdev, nr);
9035f8c0
AW
517 } else if (vdev->interrupt == VFIO_INT_MSI) {
518 msg = msi_get_message(&vdev->pdev, nr);
b3ebc10c
AW
519 } else {
520 abort();
521 }
522
bc5baffa 523 trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data);
b3ebc10c 524#endif
65501a74
AW
525
526 if (vdev->interrupt == VFIO_INT_MSIX) {
527 msix_notify(&vdev->pdev, nr);
528 } else if (vdev->interrupt == VFIO_INT_MSI) {
529 msi_notify(&vdev->pdev, nr);
530 } else {
312fd5f2 531 error_report("vfio: MSI interrupt receieved, but not enabled?");
65501a74
AW
532 }
533}
534
9ee27d73 535static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix)
65501a74
AW
536{
537 struct vfio_irq_set *irq_set;
538 int ret = 0, i, argsz;
539 int32_t *fds;
540
541 argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds));
542
543 irq_set = g_malloc0(argsz);
544 irq_set->argsz = argsz;
545 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
546 irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX;
547 irq_set->start = 0;
548 irq_set->count = vdev->nr_vectors;
549 fds = (int32_t *)&irq_set->data;
550
551 for (i = 0; i < vdev->nr_vectors; i++) {
c048be5c
AW
552 int fd = -1;
553
554 /*
555 * MSI vs MSI-X - The guest has direct access to MSI mask and pending
556 * bits, therefore we always use the KVM signaling path when setup.
557 * MSI-X mask and pending bits are emulated, so we want to use the
558 * KVM signaling path only when configured and unmasked.
559 */
560 if (vdev->msi_vectors[i].use) {
561 if (vdev->msi_vectors[i].virq < 0 ||
562 (msix && msix_is_masked(&vdev->pdev, i))) {
563 fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt);
564 } else {
565 fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt);
566 }
65501a74 567 }
c048be5c
AW
568
569 fds[i] = fd;
65501a74
AW
570 }
571
5546a621 572 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74
AW
573
574 g_free(irq_set);
575
65501a74
AW
576 return ret;
577}
578
f4d45d47
AW
579static void vfio_add_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage *msg,
580 bool msix)
581{
582 int virq;
583
584 if ((msix && !VFIO_ALLOW_KVM_MSIX) ||
585 (!msix && !VFIO_ALLOW_KVM_MSI) || !msg) {
586 return;
587 }
588
589 if (event_notifier_init(&vector->kvm_interrupt, 0)) {
590 return;
591 }
592
593 virq = kvm_irqchip_add_msi_route(kvm_state, *msg);
594 if (virq < 0) {
595 event_notifier_cleanup(&vector->kvm_interrupt);
596 return;
597 }
598
1c9b71a7 599 if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
f4d45d47
AW
600 NULL, virq) < 0) {
601 kvm_irqchip_release_virq(kvm_state, virq);
602 event_notifier_cleanup(&vector->kvm_interrupt);
603 return;
604 }
605
f4d45d47
AW
606 vector->virq = virq;
607}
608
609static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector)
610{
1c9b71a7
EA
611 kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
612 vector->virq);
f4d45d47
AW
613 kvm_irqchip_release_virq(kvm_state, vector->virq);
614 vector->virq = -1;
615 event_notifier_cleanup(&vector->kvm_interrupt);
616}
617
618static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg)
619{
620 kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg);
f4d45d47
AW
621}
622
b0223e29
AW
623static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr,
624 MSIMessage *msg, IOHandler *handler)
65501a74 625{
9ee27d73 626 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74
AW
627 VFIOMSIVector *vector;
628 int ret;
629
df92ee44 630 trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr);
65501a74 631
65501a74 632 vector = &vdev->msi_vectors[nr];
65501a74 633
f4d45d47
AW
634 if (!vector->use) {
635 vector->vdev = vdev;
636 vector->virq = -1;
637 if (event_notifier_init(&vector->interrupt, 0)) {
638 error_report("vfio: Error: event_notifier_init failed");
639 }
640 vector->use = true;
641 msix_vector_use(pdev, nr);
65501a74
AW
642 }
643
f4d45d47
AW
644 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
645 handler, NULL, vector);
646
65501a74
AW
647 /*
648 * Attempt to enable route through KVM irqchip,
649 * default to userspace handling if unavailable.
650 */
f4d45d47
AW
651 if (vector->virq >= 0) {
652 if (!msg) {
653 vfio_remove_kvm_msi_virq(vector);
654 } else {
655 vfio_update_kvm_msi_virq(vector, *msg);
65501a74 656 }
f4d45d47
AW
657 } else {
658 vfio_add_kvm_msi_virq(vector, msg, true);
65501a74
AW
659 }
660
661 /*
662 * We don't want to have the host allocate all possible MSI vectors
663 * for a device if they're not in use, so we shutdown and incrementally
664 * increase them as needed.
665 */
666 if (vdev->nr_vectors < nr + 1) {
5546a621 667 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
65501a74
AW
668 vdev->nr_vectors = nr + 1;
669 ret = vfio_enable_vectors(vdev, true);
670 if (ret) {
312fd5f2 671 error_report("vfio: failed to enable vectors, %d", ret);
65501a74 672 }
65501a74 673 } else {
1a403133
AW
674 int argsz;
675 struct vfio_irq_set *irq_set;
676 int32_t *pfd;
677
678 argsz = sizeof(*irq_set) + sizeof(*pfd);
679
680 irq_set = g_malloc0(argsz);
681 irq_set->argsz = argsz;
682 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
683 VFIO_IRQ_SET_ACTION_TRIGGER;
684 irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
685 irq_set->start = nr;
686 irq_set->count = 1;
687 pfd = (int32_t *)&irq_set->data;
688
f4d45d47
AW
689 if (vector->virq >= 0) {
690 *pfd = event_notifier_get_fd(&vector->kvm_interrupt);
691 } else {
692 *pfd = event_notifier_get_fd(&vector->interrupt);
693 }
1a403133 694
5546a621 695 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
1a403133 696 g_free(irq_set);
65501a74 697 if (ret) {
312fd5f2 698 error_report("vfio: failed to modify vector, %d", ret);
65501a74 699 }
65501a74
AW
700 }
701
702 return 0;
703}
704
b0223e29
AW
705static int vfio_msix_vector_use(PCIDevice *pdev,
706 unsigned int nr, MSIMessage msg)
707{
708 return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt);
709}
710
65501a74
AW
711static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr)
712{
9ee27d73 713 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 714 VFIOMSIVector *vector = &vdev->msi_vectors[nr];
65501a74 715
df92ee44 716 trace_vfio_msix_vector_release(vdev->vbasedev.name, nr);
65501a74
AW
717
718 /*
f4d45d47
AW
719 * There are still old guests that mask and unmask vectors on every
720 * interrupt. If we're using QEMU bypass with a KVM irqfd, leave all of
721 * the KVM setup in place, simply switch VFIO to use the non-bypass
722 * eventfd. We'll then fire the interrupt through QEMU and the MSI-X
723 * core will mask the interrupt and set pending bits, allowing it to
724 * be re-asserted on unmask. Nothing to do if already using QEMU mode.
65501a74 725 */
f4d45d47
AW
726 if (vector->virq >= 0) {
727 int argsz;
728 struct vfio_irq_set *irq_set;
729 int32_t *pfd;
1a403133 730
f4d45d47 731 argsz = sizeof(*irq_set) + sizeof(*pfd);
1a403133 732
f4d45d47
AW
733 irq_set = g_malloc0(argsz);
734 irq_set->argsz = argsz;
735 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
736 VFIO_IRQ_SET_ACTION_TRIGGER;
737 irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
738 irq_set->start = nr;
739 irq_set->count = 1;
740 pfd = (int32_t *)&irq_set->data;
1a403133 741
f4d45d47 742 *pfd = event_notifier_get_fd(&vector->interrupt);
1a403133 743
5546a621 744 ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74 745
f4d45d47 746 g_free(irq_set);
65501a74 747 }
65501a74
AW
748}
749
9ee27d73 750static void vfio_enable_msix(VFIOPCIDevice *vdev)
fd704adc
AW
751{
752 vfio_disable_interrupts(vdev);
753
754 vdev->msi_vectors = g_malloc0(vdev->msix->entries * sizeof(VFIOMSIVector));
755
756 vdev->interrupt = VFIO_INT_MSIX;
757
b0223e29
AW
758 /*
759 * Some communication channels between VF & PF or PF & fw rely on the
760 * physical state of the device and expect that enabling MSI-X from the
761 * guest enables the same on the host. When our guest is Linux, the
762 * guest driver call to pci_enable_msix() sets the enabling bit in the
763 * MSI-X capability, but leaves the vector table masked. We therefore
764 * can't rely on a vector_use callback (from request_irq() in the guest)
765 * to switch the physical device into MSI-X mode because that may come a
766 * long time after pci_enable_msix(). This code enables vector 0 with
767 * triggering to userspace, then immediately release the vector, leaving
768 * the physical device with no vectors enabled, but MSI-X enabled, just
769 * like the guest view.
770 */
771 vfio_msix_vector_do_use(&vdev->pdev, 0, NULL, NULL);
772 vfio_msix_vector_release(&vdev->pdev, 0);
773
fd704adc 774 if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use,
bbef882c 775 vfio_msix_vector_release, NULL)) {
312fd5f2 776 error_report("vfio: msix_set_vector_notifiers failed");
fd704adc
AW
777 }
778
df92ee44 779 trace_vfio_enable_msix(vdev->vbasedev.name);
fd704adc
AW
780}
781
9ee27d73 782static void vfio_enable_msi(VFIOPCIDevice *vdev)
65501a74
AW
783{
784 int ret, i;
785
786 vfio_disable_interrupts(vdev);
787
788 vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev);
789retry:
790 vdev->msi_vectors = g_malloc0(vdev->nr_vectors * sizeof(VFIOMSIVector));
791
792 for (i = 0; i < vdev->nr_vectors; i++) {
65501a74 793 VFIOMSIVector *vector = &vdev->msi_vectors[i];
9b3af4c0 794 MSIMessage msg = msi_get_message(&vdev->pdev, i);
65501a74
AW
795
796 vector->vdev = vdev;
f4d45d47 797 vector->virq = -1;
65501a74
AW
798 vector->use = true;
799
800 if (event_notifier_init(&vector->interrupt, 0)) {
312fd5f2 801 error_report("vfio: Error: event_notifier_init failed");
65501a74
AW
802 }
803
f4d45d47
AW
804 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
805 vfio_msi_interrupt, NULL, vector);
806
65501a74
AW
807 /*
808 * Attempt to enable route through KVM irqchip,
809 * default to userspace handling if unavailable.
810 */
9b3af4c0 811 vfio_add_kvm_msi_virq(vector, &msg, false);
65501a74
AW
812 }
813
f4d45d47
AW
814 /* Set interrupt type prior to possible interrupts */
815 vdev->interrupt = VFIO_INT_MSI;
816
65501a74
AW
817 ret = vfio_enable_vectors(vdev, false);
818 if (ret) {
819 if (ret < 0) {
312fd5f2 820 error_report("vfio: Error: Failed to setup MSI fds: %m");
65501a74
AW
821 } else if (ret != vdev->nr_vectors) {
822 error_report("vfio: Error: Failed to enable %d "
312fd5f2 823 "MSI vectors, retry with %d", vdev->nr_vectors, ret);
65501a74
AW
824 }
825
826 for (i = 0; i < vdev->nr_vectors; i++) {
827 VFIOMSIVector *vector = &vdev->msi_vectors[i];
828 if (vector->virq >= 0) {
f4d45d47 829 vfio_remove_kvm_msi_virq(vector);
65501a74 830 }
f4d45d47
AW
831 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
832 NULL, NULL, NULL);
65501a74
AW
833 event_notifier_cleanup(&vector->interrupt);
834 }
835
836 g_free(vdev->msi_vectors);
837
838 if (ret > 0 && ret != vdev->nr_vectors) {
839 vdev->nr_vectors = ret;
840 goto retry;
841 }
842 vdev->nr_vectors = 0;
843
f4d45d47
AW
844 /*
845 * Failing to setup MSI doesn't really fall within any specification.
846 * Let's try leaving interrupts disabled and hope the guest figures
847 * out to fall back to INTx for this device.
848 */
849 error_report("vfio: Error: Failed to enable MSI");
850 vdev->interrupt = VFIO_INT_NONE;
851
65501a74
AW
852 return;
853 }
854
df92ee44 855 trace_vfio_enable_msi(vdev->vbasedev.name, vdev->nr_vectors);
65501a74
AW
856}
857
9ee27d73 858static void vfio_disable_msi_common(VFIOPCIDevice *vdev)
fd704adc 859{
f4d45d47
AW
860 int i;
861
862 for (i = 0; i < vdev->nr_vectors; i++) {
863 VFIOMSIVector *vector = &vdev->msi_vectors[i];
864 if (vdev->msi_vectors[i].use) {
865 if (vector->virq >= 0) {
866 vfio_remove_kvm_msi_virq(vector);
867 }
868 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
869 NULL, NULL, NULL);
870 event_notifier_cleanup(&vector->interrupt);
871 }
872 }
873
fd704adc
AW
874 g_free(vdev->msi_vectors);
875 vdev->msi_vectors = NULL;
876 vdev->nr_vectors = 0;
877 vdev->interrupt = VFIO_INT_NONE;
878
870cb6f1 879 vfio_intx_enable(vdev);
fd704adc
AW
880}
881
9ee27d73 882static void vfio_disable_msix(VFIOPCIDevice *vdev)
fd704adc 883{
3e40ba0f
AW
884 int i;
885
fd704adc
AW
886 msix_unset_vector_notifiers(&vdev->pdev);
887
3e40ba0f
AW
888 /*
889 * MSI-X will only release vectors if MSI-X is still enabled on the
890 * device, check through the rest and release it ourselves if necessary.
891 */
892 for (i = 0; i < vdev->nr_vectors; i++) {
893 if (vdev->msi_vectors[i].use) {
894 vfio_msix_vector_release(&vdev->pdev, i);
f4d45d47 895 msix_vector_unuse(&vdev->pdev, i);
3e40ba0f
AW
896 }
897 }
898
fd704adc 899 if (vdev->nr_vectors) {
5546a621 900 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
fd704adc
AW
901 }
902
903 vfio_disable_msi_common(vdev);
904
df92ee44 905 trace_vfio_disable_msix(vdev->vbasedev.name);
fd704adc
AW
906}
907
9ee27d73 908static void vfio_disable_msi(VFIOPCIDevice *vdev)
65501a74 909{
5546a621 910 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX);
fd704adc 911 vfio_disable_msi_common(vdev);
65501a74 912
df92ee44 913 trace_vfio_disable_msi(vdev->vbasedev.name);
65501a74
AW
914}
915
9ee27d73 916static void vfio_update_msi(VFIOPCIDevice *vdev)
c7679d45
AW
917{
918 int i;
919
920 for (i = 0; i < vdev->nr_vectors; i++) {
921 VFIOMSIVector *vector = &vdev->msi_vectors[i];
922 MSIMessage msg;
923
924 if (!vector->use || vector->virq < 0) {
925 continue;
926 }
927
928 msg = msi_get_message(&vdev->pdev, i);
f4d45d47 929 vfio_update_kvm_msi_virq(vector, msg);
c7679d45
AW
930 }
931}
932
9ee27d73 933static void vfio_pci_load_rom(VFIOPCIDevice *vdev)
6f864e6e
AW
934{
935 struct vfio_region_info reg_info = {
936 .argsz = sizeof(reg_info),
937 .index = VFIO_PCI_ROM_REGION_INDEX
938 };
939 uint64_t size;
940 off_t off = 0;
7d489dcd 941 ssize_t bytes;
6f864e6e 942
5546a621 943 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_REGION_INFO, &reg_info)) {
6f864e6e
AW
944 error_report("vfio: Error getting ROM info: %m");
945 return;
946 }
947
df92ee44 948 trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info.size,
385f57cf
EA
949 (unsigned long)reg_info.offset,
950 (unsigned long)reg_info.flags);
6f864e6e
AW
951
952 vdev->rom_size = size = reg_info.size;
953 vdev->rom_offset = reg_info.offset;
954
955 if (!vdev->rom_size) {
e638073c 956 vdev->rom_read_failed = true;
d20b43df 957 error_report("vfio-pci: Cannot read device rom at "
df92ee44 958 "%s", vdev->vbasedev.name);
d20b43df
BD
959 error_printf("Device option ROM contents are probably invalid "
960 "(check dmesg).\nSkip option ROM probe with rombar=0, "
961 "or load from file with romfile=\n");
6f864e6e
AW
962 return;
963 }
964
965 vdev->rom = g_malloc(size);
966 memset(vdev->rom, 0xff, size);
967
968 while (size) {
5546a621
EA
969 bytes = pread(vdev->vbasedev.fd, vdev->rom + off,
970 size, vdev->rom_offset + off);
6f864e6e
AW
971 if (bytes == 0) {
972 break;
973 } else if (bytes > 0) {
974 off += bytes;
975 size -= bytes;
976 } else {
977 if (errno == EINTR || errno == EAGAIN) {
978 continue;
979 }
980 error_report("vfio: Error reading device ROM: %m");
981 break;
982 }
983 }
984}
985
986static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size)
987{
9ee27d73 988 VFIOPCIDevice *vdev = opaque;
75bd0c72
ND
989 union {
990 uint8_t byte;
991 uint16_t word;
992 uint32_t dword;
993 uint64_t qword;
994 } val;
995 uint64_t data = 0;
6f864e6e
AW
996
997 /* Load the ROM lazily when the guest tries to read it */
db01eedb 998 if (unlikely(!vdev->rom && !vdev->rom_read_failed)) {
6f864e6e
AW
999 vfio_pci_load_rom(vdev);
1000 }
1001
6758008e 1002 memcpy(&val, vdev->rom + addr,
6f864e6e
AW
1003 (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0);
1004
75bd0c72
ND
1005 switch (size) {
1006 case 1:
1007 data = val.byte;
1008 break;
1009 case 2:
1010 data = le16_to_cpu(val.word);
1011 break;
1012 case 4:
1013 data = le32_to_cpu(val.dword);
1014 break;
1015 default:
1016 hw_error("vfio: unsupported read size, %d bytes\n", size);
1017 break;
1018 }
1019
df92ee44 1020 trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data);
6f864e6e 1021
75bd0c72 1022 return data;
6f864e6e
AW
1023}
1024
64fa25a0
AW
1025static void vfio_rom_write(void *opaque, hwaddr addr,
1026 uint64_t data, unsigned size)
1027{
1028}
1029
6f864e6e
AW
1030static const MemoryRegionOps vfio_rom_ops = {
1031 .read = vfio_rom_read,
64fa25a0 1032 .write = vfio_rom_write,
6758008e 1033 .endianness = DEVICE_LITTLE_ENDIAN,
6f864e6e
AW
1034};
1035
9ee27d73 1036static bool vfio_blacklist_opt_rom(VFIOPCIDevice *vdev)
4b943029
BD
1037{
1038 PCIDevice *pdev = &vdev->pdev;
1039 uint16_t vendor_id, device_id;
1040 int count = 0;
1041
1042 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1043 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1044
1045 while (count < ARRAY_SIZE(romblacklist)) {
1046 if (romblacklist[count].vendor_id == vendor_id &&
1047 romblacklist[count].device_id == device_id) {
1048 return true;
1049 }
1050 count++;
1051 }
1052
1053 return false;
1054}
1055
9ee27d73 1056static void vfio_pci_size_rom(VFIOPCIDevice *vdev)
6f864e6e 1057{
b1c50c5f 1058 uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK);
6f864e6e 1059 off_t offset = vdev->config_offset + PCI_ROM_ADDRESS;
4b943029 1060 DeviceState *dev = DEVICE(vdev);
6f864e6e 1061 char name[32];
5546a621 1062 int fd = vdev->vbasedev.fd;
6f864e6e
AW
1063
1064 if (vdev->pdev.romfile || !vdev->pdev.rom_bar) {
4b943029
BD
1065 /* Since pci handles romfile, just print a message and return */
1066 if (vfio_blacklist_opt_rom(vdev) && vdev->pdev.romfile) {
1067 error_printf("Warning : Device at %04x:%02x:%02x.%x "
1068 "is known to cause system instability issues during "
1069 "option rom execution. "
1070 "Proceeding anyway since user specified romfile\n",
1071 vdev->host.domain, vdev->host.bus, vdev->host.slot,
1072 vdev->host.function);
1073 }
6f864e6e
AW
1074 return;
1075 }
1076
1077 /*
1078 * Use the same size ROM BAR as the physical device. The contents
1079 * will get filled in later when the guest tries to read it.
1080 */
5546a621
EA
1081 if (pread(fd, &orig, 4, offset) != 4 ||
1082 pwrite(fd, &size, 4, offset) != 4 ||
1083 pread(fd, &size, 4, offset) != 4 ||
1084 pwrite(fd, &orig, 4, offset) != 4) {
6f864e6e
AW
1085 error_report("%s(%04x:%02x:%02x.%x) failed: %m",
1086 __func__, vdev->host.domain, vdev->host.bus,
1087 vdev->host.slot, vdev->host.function);
1088 return;
1089 }
1090
b1c50c5f 1091 size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1;
6f864e6e
AW
1092
1093 if (!size) {
1094 return;
1095 }
1096
4b943029
BD
1097 if (vfio_blacklist_opt_rom(vdev)) {
1098 if (dev->opts && qemu_opt_get(dev->opts, "rombar")) {
1099 error_printf("Warning : Device at %04x:%02x:%02x.%x "
1100 "is known to cause system instability issues during "
1101 "option rom execution. "
1102 "Proceeding anyway since user specified non zero value for "
1103 "rombar\n",
1104 vdev->host.domain, vdev->host.bus, vdev->host.slot,
1105 vdev->host.function);
1106 } else {
1107 error_printf("Warning : Rom loading for device at "
1108 "%04x:%02x:%02x.%x has been disabled due to "
1109 "system instability issues. "
1110 "Specify rombar=1 or romfile to force\n",
1111 vdev->host.domain, vdev->host.bus, vdev->host.slot,
1112 vdev->host.function);
1113 return;
1114 }
1115 }
1116
df92ee44 1117 trace_vfio_pci_size_rom(vdev->vbasedev.name, size);
6f864e6e
AW
1118
1119 snprintf(name, sizeof(name), "vfio[%04x:%02x:%02x.%x].rom",
1120 vdev->host.domain, vdev->host.bus, vdev->host.slot,
1121 vdev->host.function);
1122
1123 memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev),
1124 &vfio_rom_ops, vdev, name, size);
1125
1126 pci_register_bar(&vdev->pdev, PCI_ROM_SLOT,
1127 PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom);
1128
1129 vdev->pdev.has_rom = true;
e638073c 1130 vdev->rom_read_failed = false;
6f864e6e
AW
1131}
1132
f15689c7
AW
1133static void vfio_vga_write(void *opaque, hwaddr addr,
1134 uint64_t data, unsigned size)
1135{
1136 VFIOVGARegion *region = opaque;
1137 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1138 union {
1139 uint8_t byte;
1140 uint16_t word;
1141 uint32_t dword;
1142 uint64_t qword;
1143 } buf;
1144 off_t offset = vga->fd_offset + region->offset + addr;
1145
1146 switch (size) {
1147 case 1:
1148 buf.byte = data;
1149 break;
1150 case 2:
1151 buf.word = cpu_to_le16(data);
1152 break;
1153 case 4:
1154 buf.dword = cpu_to_le32(data);
1155 break;
1156 default:
4e505ddd 1157 hw_error("vfio: unsupported write size, %d bytes", size);
f15689c7
AW
1158 break;
1159 }
1160
1161 if (pwrite(vga->fd, &buf, size, offset) != size) {
1162 error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m",
1163 __func__, region->offset + addr, data, size);
1164 }
1165
385f57cf 1166 trace_vfio_vga_write(region->offset + addr, data, size);
f15689c7
AW
1167}
1168
1169static uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size)
1170{
1171 VFIOVGARegion *region = opaque;
1172 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1173 union {
1174 uint8_t byte;
1175 uint16_t word;
1176 uint32_t dword;
1177 uint64_t qword;
1178 } buf;
1179 uint64_t data = 0;
1180 off_t offset = vga->fd_offset + region->offset + addr;
1181
1182 if (pread(vga->fd, &buf, size, offset) != size) {
1183 error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m",
1184 __func__, region->offset + addr, size);
1185 return (uint64_t)-1;
1186 }
1187
1188 switch (size) {
1189 case 1:
1190 data = buf.byte;
1191 break;
1192 case 2:
1193 data = le16_to_cpu(buf.word);
1194 break;
1195 case 4:
1196 data = le32_to_cpu(buf.dword);
1197 break;
1198 default:
4e505ddd 1199 hw_error("vfio: unsupported read size, %d bytes", size);
f15689c7
AW
1200 break;
1201 }
1202
385f57cf 1203 trace_vfio_vga_read(region->offset + addr, size, data);
f15689c7
AW
1204
1205 return data;
1206}
1207
1208static const MemoryRegionOps vfio_vga_ops = {
1209 .read = vfio_vga_read,
1210 .write = vfio_vga_write,
1211 .endianness = DEVICE_LITTLE_ENDIAN,
1212};
1213
7076eabc
AW
1214/*
1215 * Device specific quirks
1216 */
1217
39360f0b
AW
1218/* Is range1 fully contained within range2? */
1219static bool vfio_range_contained(uint64_t first1, uint64_t len1,
1220 uint64_t first2, uint64_t len2) {
1221 return (first1 >= first2 && first1 + len1 <= first2 + len2);
1222}
7076eabc 1223
39360f0b
AW
1224static bool vfio_flags_enabled(uint8_t flags, uint8_t mask)
1225{
1226 return (mask && (flags & mask) == mask);
1227}
1228
1229static uint64_t vfio_generic_window_quirk_read(void *opaque,
1230 hwaddr addr, unsigned size)
7076eabc
AW
1231{
1232 VFIOQuirk *quirk = opaque;
9ee27d73 1233 VFIOPCIDevice *vdev = quirk->vdev;
39360f0b 1234 uint64_t data;
7076eabc 1235
39360f0b
AW
1236 if (vfio_flags_enabled(quirk->data.flags, quirk->data.read_flags) &&
1237 ranges_overlap(addr, size,
1238 quirk->data.data_offset, quirk->data.data_size)) {
1239 hwaddr offset = addr - quirk->data.data_offset;
1240
1241 if (!vfio_range_contained(addr, size, quirk->data.data_offset,
1242 quirk->data.data_size)) {
4e505ddd 1243 hw_error("%s: window data read not fully contained: %s",
39360f0b
AW
1244 __func__, memory_region_name(&quirk->mem));
1245 }
1246
1247 data = vfio_pci_read_config(&vdev->pdev,
1248 quirk->data.address_val + offset, size);
1249
385f57cf 1250 trace_vfio_generic_window_quirk_read(memory_region_name(&quirk->mem),
df92ee44 1251 vdev->vbasedev.name,
385f57cf
EA
1252 quirk->data.bar,
1253 addr, size, data);
39360f0b 1254 } else {
a664477d
EA
1255 data = vfio_region_read(&vdev->bars[quirk->data.bar].region,
1256 addr + quirk->data.base_offset, size);
7076eabc
AW
1257 }
1258
1259 return data;
1260}
1261
39360f0b
AW
1262static void vfio_generic_window_quirk_write(void *opaque, hwaddr addr,
1263 uint64_t data, unsigned size)
7076eabc 1264{
39360f0b 1265 VFIOQuirk *quirk = opaque;
9ee27d73 1266 VFIOPCIDevice *vdev = quirk->vdev;
7076eabc 1267
39360f0b
AW
1268 if (ranges_overlap(addr, size,
1269 quirk->data.address_offset, quirk->data.address_size)) {
7076eabc 1270
39360f0b 1271 if (addr != quirk->data.address_offset) {
4e505ddd 1272 hw_error("%s: offset write into address window: %s",
39360f0b
AW
1273 __func__, memory_region_name(&quirk->mem));
1274 }
1275
1276 if ((data & ~quirk->data.address_mask) == quirk->data.address_match) {
1277 quirk->data.flags |= quirk->data.write_flags |
1278 quirk->data.read_flags;
1279 quirk->data.address_val = data & quirk->data.address_mask;
1280 } else {
1281 quirk->data.flags &= ~(quirk->data.write_flags |
1282 quirk->data.read_flags);
1283 }
7076eabc
AW
1284 }
1285
39360f0b
AW
1286 if (vfio_flags_enabled(quirk->data.flags, quirk->data.write_flags) &&
1287 ranges_overlap(addr, size,
1288 quirk->data.data_offset, quirk->data.data_size)) {
1289 hwaddr offset = addr - quirk->data.data_offset;
7076eabc 1290
39360f0b
AW
1291 if (!vfio_range_contained(addr, size, quirk->data.data_offset,
1292 quirk->data.data_size)) {
4e505ddd 1293 hw_error("%s: window data write not fully contained: %s",
39360f0b
AW
1294 __func__, memory_region_name(&quirk->mem));
1295 }
7076eabc 1296
39360f0b
AW
1297 vfio_pci_write_config(&vdev->pdev,
1298 quirk->data.address_val + offset, data, size);
385f57cf 1299 trace_vfio_generic_window_quirk_write(memory_region_name(&quirk->mem),
df92ee44
EA
1300 vdev->vbasedev.name,
1301 quirk->data.bar,
1302 addr, data, size);
39360f0b
AW
1303 return;
1304 }
7076eabc 1305
a664477d 1306 vfio_region_write(&vdev->bars[quirk->data.bar].region,
39360f0b 1307 addr + quirk->data.base_offset, data, size);
7076eabc
AW
1308}
1309
39360f0b
AW
1310static const MemoryRegionOps vfio_generic_window_quirk = {
1311 .read = vfio_generic_window_quirk_read,
1312 .write = vfio_generic_window_quirk_write,
1313 .endianness = DEVICE_LITTLE_ENDIAN,
1314};
1315
1316static uint64_t vfio_generic_quirk_read(void *opaque,
1317 hwaddr addr, unsigned size)
7076eabc
AW
1318{
1319 VFIOQuirk *quirk = opaque;
9ee27d73 1320 VFIOPCIDevice *vdev = quirk->vdev;
39360f0b
AW
1321 hwaddr base = quirk->data.address_match & TARGET_PAGE_MASK;
1322 hwaddr offset = quirk->data.address_match & ~TARGET_PAGE_MASK;
1323 uint64_t data;
7076eabc 1324
39360f0b
AW
1325 if (vfio_flags_enabled(quirk->data.flags, quirk->data.read_flags) &&
1326 ranges_overlap(addr, size, offset, quirk->data.address_mask + 1)) {
1327 if (!vfio_range_contained(addr, size, offset,
1328 quirk->data.address_mask + 1)) {
4e505ddd 1329 hw_error("%s: read not fully contained: %s",
39360f0b
AW
1330 __func__, memory_region_name(&quirk->mem));
1331 }
7076eabc 1332
39360f0b
AW
1333 data = vfio_pci_read_config(&vdev->pdev, addr - offset, size);
1334
385f57cf 1335 trace_vfio_generic_quirk_read(memory_region_name(&quirk->mem),
df92ee44 1336 vdev->vbasedev.name, quirk->data.bar,
385f57cf 1337 addr + base, size, data);
39360f0b 1338 } else {
a664477d
EA
1339 data = vfio_region_read(&vdev->bars[quirk->data.bar].region,
1340 addr + base, size);
39360f0b 1341 }
7076eabc
AW
1342
1343 return data;
1344}
1345
39360f0b
AW
1346static void vfio_generic_quirk_write(void *opaque, hwaddr addr,
1347 uint64_t data, unsigned size)
7076eabc
AW
1348{
1349 VFIOQuirk *quirk = opaque;
9ee27d73 1350 VFIOPCIDevice *vdev = quirk->vdev;
39360f0b
AW
1351 hwaddr base = quirk->data.address_match & TARGET_PAGE_MASK;
1352 hwaddr offset = quirk->data.address_match & ~TARGET_PAGE_MASK;
1353
1354 if (vfio_flags_enabled(quirk->data.flags, quirk->data.write_flags) &&
1355 ranges_overlap(addr, size, offset, quirk->data.address_mask + 1)) {
1356 if (!vfio_range_contained(addr, size, offset,
1357 quirk->data.address_mask + 1)) {
4e505ddd 1358 hw_error("%s: write not fully contained: %s",
39360f0b
AW
1359 __func__, memory_region_name(&quirk->mem));
1360 }
7076eabc 1361
39360f0b 1362 vfio_pci_write_config(&vdev->pdev, addr - offset, data, size);
7076eabc 1363
385f57cf 1364 trace_vfio_generic_quirk_write(memory_region_name(&quirk->mem),
df92ee44 1365 vdev->vbasedev.name, quirk->data.bar,
385f57cf 1366 addr + base, data, size);
39360f0b 1367 } else {
a664477d
EA
1368 vfio_region_write(&vdev->bars[quirk->data.bar].region,
1369 addr + base, data, size);
39360f0b 1370 }
7076eabc
AW
1371}
1372
39360f0b
AW
1373static const MemoryRegionOps vfio_generic_quirk = {
1374 .read = vfio_generic_quirk_read,
1375 .write = vfio_generic_quirk_write,
7076eabc
AW
1376 .endianness = DEVICE_LITTLE_ENDIAN,
1377};
1378
39360f0b
AW
1379#define PCI_VENDOR_ID_ATI 0x1002
1380
1381/*
1382 * Radeon HD cards (HD5450 & HD7850) report the upper byte of the I/O port BAR
1383 * through VGA register 0x3c3. On newer cards, the I/O port BAR is always
1384 * BAR4 (older cards like the X550 used BAR1, but we don't care to support
1385 * those). Note that on bare metal, a read of 0x3c3 doesn't always return the
1386 * I/O port BAR address. Originally this was coded to return the virtual BAR
1387 * address only if the physical register read returns the actual BAR address,
1388 * but users have reported greater success if we return the virtual address
1389 * unconditionally.
1390 */
1391static uint64_t vfio_ati_3c3_quirk_read(void *opaque,
1392 hwaddr addr, unsigned size)
1393{
1394 VFIOQuirk *quirk = opaque;
9ee27d73 1395 VFIOPCIDevice *vdev = quirk->vdev;
39360f0b
AW
1396 uint64_t data = vfio_pci_read_config(&vdev->pdev,
1397 PCI_BASE_ADDRESS_0 + (4 * 4) + 1,
1398 size);
385f57cf 1399 trace_vfio_ati_3c3_quirk_read(data);
39360f0b
AW
1400
1401 return data;
1402}
1403
1404static const MemoryRegionOps vfio_ati_3c3_quirk = {
1405 .read = vfio_ati_3c3_quirk_read,
1406 .endianness = DEVICE_LITTLE_ENDIAN,
1407};
1408
9ee27d73 1409static void vfio_vga_probe_ati_3c3_quirk(VFIOPCIDevice *vdev)
7076eabc
AW
1410{
1411 PCIDevice *pdev = &vdev->pdev;
7076eabc
AW
1412 VFIOQuirk *quirk;
1413
39360f0b 1414 if (pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_ATI) {
7076eabc
AW
1415 return;
1416 }
1417
39360f0b
AW
1418 /*
1419 * As long as the BAR is >= 256 bytes it will be aligned such that the
1420 * lower byte is always zero. Filter out anything else, if it exists.
1421 */
a664477d 1422 if (!vdev->bars[4].ioport || vdev->bars[4].region.size < 256) {
7076eabc
AW
1423 return;
1424 }
1425
1426 quirk = g_malloc0(sizeof(*quirk));
1427 quirk->vdev = vdev;
1428
39360f0b
AW
1429 memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_ati_3c3_quirk, quirk,
1430 "vfio-ati-3c3-quirk", 1);
1431 memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
1432 3 /* offset 3 bytes from 0x3c0 */, &quirk->mem);
7076eabc 1433
39360f0b
AW
1434 QLIST_INSERT_HEAD(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks,
1435 quirk, next);
7076eabc 1436
df92ee44 1437 trace_vfio_vga_probe_ati_3c3_quirk(vdev->vbasedev.name);
7076eabc
AW
1438}
1439
1440/*
39360f0b
AW
1441 * Newer ATI/AMD devices, including HD5450 and HD7850, have a window to PCI
1442 * config space through MMIO BAR2 at offset 0x4000. Nothing seems to access
1443 * the MMIO space directly, but a window to this space is provided through
1444 * I/O port BAR4. Offset 0x0 is the address register and offset 0x4 is the
1445 * data register. When the address is programmed to a range of 0x4000-0x4fff
1446 * PCI configuration space is available. Experimentation seems to indicate
1447 * that only read-only access is provided, but we drop writes when the window
1448 * is enabled to config space nonetheless.
7076eabc 1449 */
9ee27d73 1450static void vfio_probe_ati_bar4_window_quirk(VFIOPCIDevice *vdev, int nr)
7076eabc 1451{
7076eabc 1452 PCIDevice *pdev = &vdev->pdev;
39360f0b 1453 VFIOQuirk *quirk;
7076eabc 1454
39360f0b
AW
1455 if (!vdev->has_vga || nr != 4 ||
1456 pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_ATI) {
1457 return;
7076eabc
AW
1458 }
1459
39360f0b
AW
1460 quirk = g_malloc0(sizeof(*quirk));
1461 quirk->vdev = vdev;
1462 quirk->data.address_size = 4;
1463 quirk->data.data_offset = 4;
1464 quirk->data.data_size = 4;
1465 quirk->data.address_match = 0x4000;
1466 quirk->data.address_mask = PCIE_CONFIG_SPACE_SIZE - 1;
1467 quirk->data.bar = nr;
1468 quirk->data.read_flags = quirk->data.write_flags = 1;
1469
1470 memory_region_init_io(&quirk->mem, OBJECT(vdev),
1471 &vfio_generic_window_quirk, quirk,
1472 "vfio-ati-bar4-window-quirk", 8);
a664477d 1473 memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
39360f0b 1474 quirk->data.base_offset, &quirk->mem, 1);
7076eabc 1475
39360f0b 1476 QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
7076eabc 1477
df92ee44 1478 trace_vfio_probe_ati_bar4_window_quirk(vdev->vbasedev.name);
7076eabc
AW
1479}
1480
4cb47d28
AW
1481#define PCI_VENDOR_ID_REALTEK 0x10ec
1482
1483/*
1484 * RTL8168 devices have a backdoor that can access the MSI-X table. At BAR2
1485 * offset 0x70 there is a dword data register, offset 0x74 is a dword address
1486 * register. According to the Linux r8169 driver, the MSI-X table is addressed
1487 * when the "type" portion of the address register is set to 0x1. This appears
1488 * to be bits 16:30. Bit 31 is both a write indicator and some sort of
1489 * "address latched" indicator. Bits 12:15 are a mask field, which we can
1490 * ignore because the MSI-X table should always be accessed as a dword (full
1491 * mask). Bits 0:11 is offset within the type.
1492 *
1493 * Example trace:
1494 *
1495 * Read from MSI-X table offset 0
1496 * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x1f000, 4) // store read addr
1497 * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x8001f000 // latch
1498 * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x70, 4) = 0xfee00398 // read data
1499 *
1500 * Write 0xfee00000 to MSI-X table offset 0
1501 * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x70, 0xfee00000, 4) // write data
1502 * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x8001f000, 4) // do write
1503 * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x1f000 // complete
1504 */
1505
1506static uint64_t vfio_rtl8168_window_quirk_read(void *opaque,
1507 hwaddr addr, unsigned size)
1508{
1509 VFIOQuirk *quirk = opaque;
9ee27d73 1510 VFIOPCIDevice *vdev = quirk->vdev;
d451008e
AW
1511 uint64_t val = 0;
1512
1513 if (!quirk->data.flags) { /* Non-MSI-X table access */
1514 return vfio_region_read(&vdev->bars[quirk->data.bar].region,
1515 addr + 0x70, size);
1516 }
4cb47d28
AW
1517
1518 switch (addr) {
1519 case 4: /* address */
d451008e 1520 val = quirk->data.address_match ^ 0x80000000U; /* latch/complete */
4cb47d28
AW
1521 break;
1522 case 0: /* data */
d451008e 1523 if ((vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX)) {
3b643495 1524 memory_region_dispatch_read(&vdev->pdev.msix_table_mmio,
d451008e
AW
1525 (hwaddr)(quirk->data.address_match & 0xfff),
1526 &val, size, MEMTXATTRS_UNSPECIFIED);
4cb47d28 1527 }
d451008e 1528 break;
4cb47d28
AW
1529 }
1530
d451008e
AW
1531 trace_vfio_rtl8168_quirk_read(vdev->vbasedev.name,
1532 addr ? "address" : "data", val);
1533 return val;
4cb47d28
AW
1534}
1535
1536static void vfio_rtl8168_window_quirk_write(void *opaque, hwaddr addr,
1537 uint64_t data, unsigned size)
1538{
1539 VFIOQuirk *quirk = opaque;
9ee27d73 1540 VFIOPCIDevice *vdev = quirk->vdev;
4cb47d28
AW
1541
1542 switch (addr) {
1543 case 4: /* address */
d451008e
AW
1544 if ((data & 0x7fff0000) == 0x10000) { /* MSI-X table */
1545 quirk->data.flags = 1; /* Activate reads */
4cb47d28
AW
1546 quirk->data.address_match = data;
1547
d451008e
AW
1548 trace_vfio_rtl8168_quirk_write(vdev->vbasedev.name, data);
1549
1550 if (data & 0x80000000U) { /* Do write */
1551 if (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX) {
1552 hwaddr offset = data & 0xfff;
1553 uint64_t val = quirk->data.address_mask;
1554
1555 trace_vfio_rtl8168_quirk_msix(vdev->vbasedev.name,
1556 (uint16_t)offset, val);
1557
1558 /* Write to the proper guest MSI-X table instead */
1559 memory_region_dispatch_write(&vdev->pdev.msix_table_mmio,
1560 offset, val, size,
1561 MEMTXATTRS_UNSPECIFIED);
1562 }
1563 return; /* Do not write guest MSI-X data to hardware */
1564 }
1565 } else {
1566 quirk->data.flags = 0; /* De-activate reads, non-MSI-X */
4cb47d28 1567 }
4cb47d28
AW
1568 break;
1569 case 0: /* data */
1570 quirk->data.address_mask = data;
1571 break;
1572 }
1573
a664477d
EA
1574 vfio_region_write(&vdev->bars[quirk->data.bar].region,
1575 addr + 0x70, data, size);
4cb47d28
AW
1576}
1577
1578static const MemoryRegionOps vfio_rtl8168_window_quirk = {
1579 .read = vfio_rtl8168_window_quirk_read,
1580 .write = vfio_rtl8168_window_quirk_write,
1581 .valid = {
1582 .min_access_size = 4,
1583 .max_access_size = 4,
1584 .unaligned = false,
1585 },
1586 .endianness = DEVICE_LITTLE_ENDIAN,
1587};
1588
9ee27d73 1589static void vfio_probe_rtl8168_bar2_window_quirk(VFIOPCIDevice *vdev, int nr)
4cb47d28
AW
1590{
1591 PCIDevice *pdev = &vdev->pdev;
1592 VFIOQuirk *quirk;
1593
1594 if (pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_REALTEK ||
1595 pci_get_word(pdev->config + PCI_DEVICE_ID) != 0x8168 || nr != 2) {
1596 return;
1597 }
1598
1599 quirk = g_malloc0(sizeof(*quirk));
1600 quirk->vdev = vdev;
1601 quirk->data.bar = nr;
1602
1603 memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_rtl8168_window_quirk,
1604 quirk, "vfio-rtl8168-window-quirk", 8);
a664477d 1605 memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
4cb47d28
AW
1606 0x70, &quirk->mem, 1);
1607
1608 QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
1609
d451008e 1610 trace_vfio_rtl8168_quirk_enable(vdev->vbasedev.name);
4cb47d28 1611}
d451008e 1612
39360f0b
AW
1613/*
1614 * Trap the BAR2 MMIO window to config space as well.
1615 */
9ee27d73 1616static void vfio_probe_ati_bar2_4000_quirk(VFIOPCIDevice *vdev, int nr)
7076eabc
AW
1617{
1618 PCIDevice *pdev = &vdev->pdev;
7076eabc
AW
1619 VFIOQuirk *quirk;
1620
39360f0b
AW
1621 /* Only enable on newer devices where BAR2 is 64bit */
1622 if (!vdev->has_vga || nr != 2 || !vdev->bars[2].mem64 ||
7076eabc
AW
1623 pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_ATI) {
1624 return;
1625 }
1626
7076eabc
AW
1627 quirk = g_malloc0(sizeof(*quirk));
1628 quirk->vdev = vdev;
39360f0b
AW
1629 quirk->data.flags = quirk->data.read_flags = quirk->data.write_flags = 1;
1630 quirk->data.address_match = 0x4000;
1631 quirk->data.address_mask = PCIE_CONFIG_SPACE_SIZE - 1;
1632 quirk->data.bar = nr;
1633
1634 memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_generic_quirk, quirk,
1635 "vfio-ati-bar2-4000-quirk",
1636 TARGET_PAGE_ALIGN(quirk->data.address_mask + 1));
a664477d 1637 memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
39360f0b
AW
1638 quirk->data.address_match & TARGET_PAGE_MASK,
1639 &quirk->mem, 1);
7076eabc
AW
1640
1641 QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
1642
df92ee44 1643 trace_vfio_probe_ati_bar2_4000_quirk(vdev->vbasedev.name);
7076eabc
AW
1644}
1645
39360f0b
AW
1646/*
1647 * Older ATI/AMD cards like the X550 have a similar window to that above.
1648 * I/O port BAR1 provides a window to a mirror of PCI config space located
1649 * in BAR2 at offset 0xf00. We don't care to support such older cards, but
1650 * note it for future reference.
1651 */
1652
7076eabc
AW
1653#define PCI_VENDOR_ID_NVIDIA 0x10de
1654
1655/*
1656 * Nvidia has several different methods to get to config space, the
1657 * nouveu project has several of these documented here:
1658 * https://github.com/pathscale/envytools/tree/master/hwdocs
1659 *
1660 * The first quirk is actually not documented in envytools and is found
1661 * on 10de:01d1 (NVIDIA Corporation G72 [GeForce 7300 LE]). This is an
1662 * NV46 chipset. The backdoor uses the legacy VGA I/O ports to access
1663 * the mirror of PCI config space found at BAR0 offset 0x1800. The access
1664 * sequence first writes 0x338 to I/O port 0x3d4. The target offset is
1665 * then written to 0x3d0. Finally 0x538 is written for a read and 0x738
1666 * is written for a write to 0x3d4. The BAR0 offset is then accessible
1667 * through 0x3d0. This quirk doesn't seem to be necessary on newer cards
1668 * that use the I/O port BAR5 window but it doesn't hurt to leave it.
1669 */
1670enum {
39360f0b 1671 NV_3D0_NONE = 0,
7076eabc
AW
1672 NV_3D0_SELECT,
1673 NV_3D0_WINDOW,
1674 NV_3D0_READ,
1675 NV_3D0_WRITE,
1676};
1677
1678static uint64_t vfio_nvidia_3d0_quirk_read(void *opaque,
1679 hwaddr addr, unsigned size)
1680{
1681 VFIOQuirk *quirk = opaque;
9ee27d73 1682 VFIOPCIDevice *vdev = quirk->vdev;
7076eabc
AW
1683 PCIDevice *pdev = &vdev->pdev;
1684 uint64_t data = vfio_vga_read(&vdev->vga.region[QEMU_PCI_VGA_IO_HI],
39360f0b 1685 addr + quirk->data.base_offset, size);
7076eabc 1686
39360f0b
AW
1687 if (quirk->data.flags == NV_3D0_READ && addr == quirk->data.data_offset) {
1688 data = vfio_pci_read_config(pdev, quirk->data.address_val, size);
385f57cf 1689 trace_vfio_nvidia_3d0_quirk_read(size, data);
7076eabc
AW
1690 }
1691
39360f0b 1692 quirk->data.flags = NV_3D0_NONE;
7076eabc
AW
1693
1694 return data;
1695}
1696
1697static void vfio_nvidia_3d0_quirk_write(void *opaque, hwaddr addr,
1698 uint64_t data, unsigned size)
1699{
1700 VFIOQuirk *quirk = opaque;
9ee27d73 1701 VFIOPCIDevice *vdev = quirk->vdev;
7076eabc
AW
1702 PCIDevice *pdev = &vdev->pdev;
1703
39360f0b 1704 switch (quirk->data.flags) {
7076eabc 1705 case NV_3D0_NONE:
39360f0b
AW
1706 if (addr == quirk->data.address_offset && data == 0x338) {
1707 quirk->data.flags = NV_3D0_SELECT;
7076eabc
AW
1708 }
1709 break;
1710 case NV_3D0_SELECT:
39360f0b
AW
1711 quirk->data.flags = NV_3D0_NONE;
1712 if (addr == quirk->data.data_offset &&
1713 (data & ~quirk->data.address_mask) == quirk->data.address_match) {
1714 quirk->data.flags = NV_3D0_WINDOW;
1715 quirk->data.address_val = data & quirk->data.address_mask;
7076eabc
AW
1716 }
1717 break;
1718 case NV_3D0_WINDOW:
39360f0b
AW
1719 quirk->data.flags = NV_3D0_NONE;
1720 if (addr == quirk->data.address_offset) {
7076eabc 1721 if (data == 0x538) {
39360f0b 1722 quirk->data.flags = NV_3D0_READ;
7076eabc 1723 } else if (data == 0x738) {
39360f0b 1724 quirk->data.flags = NV_3D0_WRITE;
7076eabc
AW
1725 }
1726 }
1727 break;
1728 case NV_3D0_WRITE:
39360f0b
AW
1729 quirk->data.flags = NV_3D0_NONE;
1730 if (addr == quirk->data.data_offset) {
1731 vfio_pci_write_config(pdev, quirk->data.address_val, data, size);
385f57cf 1732 trace_vfio_nvidia_3d0_quirk_write(data, size);
7076eabc
AW
1733 return;
1734 }
1735 break;
7076eabc
AW
1736 }
1737
1738 vfio_vga_write(&vdev->vga.region[QEMU_PCI_VGA_IO_HI],
39360f0b 1739 addr + quirk->data.base_offset, data, size);
7076eabc
AW
1740}
1741
1742static const MemoryRegionOps vfio_nvidia_3d0_quirk = {
1743 .read = vfio_nvidia_3d0_quirk_read,
1744 .write = vfio_nvidia_3d0_quirk_write,
1745 .endianness = DEVICE_LITTLE_ENDIAN,
1746};
1747
9ee27d73 1748static void vfio_vga_probe_nvidia_3d0_quirk(VFIOPCIDevice *vdev)
7076eabc
AW
1749{
1750 PCIDevice *pdev = &vdev->pdev;
1751 VFIOQuirk *quirk;
1752
1753 if (pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_NVIDIA ||
a664477d 1754 !vdev->bars[1].region.size) {
7076eabc
AW
1755 return;
1756 }
1757
1758 quirk = g_malloc0(sizeof(*quirk));
1759 quirk->vdev = vdev;
39360f0b
AW
1760 quirk->data.base_offset = 0x10;
1761 quirk->data.address_offset = 4;
1762 quirk->data.address_size = 2;
1763 quirk->data.address_match = 0x1800;
1764 quirk->data.address_mask = PCI_CONFIG_SPACE_SIZE - 1;
1765 quirk->data.data_offset = 0;
1766 quirk->data.data_size = 4;
1767
1768 memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_nvidia_3d0_quirk,
1769 quirk, "vfio-nvidia-3d0-quirk", 6);
7076eabc 1770 memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
39360f0b 1771 quirk->data.base_offset, &quirk->mem);
7076eabc
AW
1772
1773 QLIST_INSERT_HEAD(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks,
1774 quirk, next);
1775
df92ee44 1776 trace_vfio_vga_probe_nvidia_3d0_quirk(vdev->vbasedev.name);
7076eabc
AW
1777}
1778
1779/*
1780 * The second quirk is documented in envytools. The I/O port BAR5 is just
1781 * a set of address/data ports to the MMIO BARs. The BAR we care about is
1782 * again BAR0. This backdoor is apparently a bit newer than the one above
1783 * so we need to not only trap 256 bytes @0x1800, but all of PCI config
1784 * space, including extended space is available at the 4k @0x88000.
1785 */
1786enum {
1787 NV_BAR5_ADDRESS = 0x1,
1788 NV_BAR5_ENABLE = 0x2,
1789 NV_BAR5_MASTER = 0x4,
1790 NV_BAR5_VALID = 0x7,
1791};
1792
7076eabc
AW
1793static void vfio_nvidia_bar5_window_quirk_write(void *opaque, hwaddr addr,
1794 uint64_t data, unsigned size)
1795{
1796 VFIOQuirk *quirk = opaque;
7076eabc 1797
7076eabc
AW
1798 switch (addr) {
1799 case 0x0:
1800 if (data & 0x1) {
39360f0b 1801 quirk->data.flags |= NV_BAR5_MASTER;
7076eabc 1802 } else {
39360f0b 1803 quirk->data.flags &= ~NV_BAR5_MASTER;
7076eabc
AW
1804 }
1805 break;
1806 case 0x4:
1807 if (data & 0x1) {
39360f0b 1808 quirk->data.flags |= NV_BAR5_ENABLE;
7076eabc 1809 } else {
39360f0b 1810 quirk->data.flags &= ~NV_BAR5_ENABLE;
7076eabc
AW
1811 }
1812 break;
1813 case 0x8:
39360f0b 1814 if (quirk->data.flags & NV_BAR5_MASTER) {
7076eabc 1815 if ((data & ~0xfff) == 0x88000) {
39360f0b
AW
1816 quirk->data.flags |= NV_BAR5_ADDRESS;
1817 quirk->data.address_val = data & 0xfff;
7076eabc 1818 } else if ((data & ~0xff) == 0x1800) {
39360f0b
AW
1819 quirk->data.flags |= NV_BAR5_ADDRESS;
1820 quirk->data.address_val = data & 0xff;
7076eabc 1821 } else {
39360f0b 1822 quirk->data.flags &= ~NV_BAR5_ADDRESS;
7076eabc
AW
1823 }
1824 }
1825 break;
7076eabc
AW
1826 }
1827
39360f0b 1828 vfio_generic_window_quirk_write(opaque, addr, data, size);
7076eabc
AW
1829}
1830
1831static const MemoryRegionOps vfio_nvidia_bar5_window_quirk = {
39360f0b 1832 .read = vfio_generic_window_quirk_read,
7076eabc
AW
1833 .write = vfio_nvidia_bar5_window_quirk_write,
1834 .valid.min_access_size = 4,
1835 .endianness = DEVICE_LITTLE_ENDIAN,
1836};
1837
9ee27d73 1838static void vfio_probe_nvidia_bar5_window_quirk(VFIOPCIDevice *vdev, int nr)
7076eabc
AW
1839{
1840 PCIDevice *pdev = &vdev->pdev;
1841 VFIOQuirk *quirk;
1842
1843 if (!vdev->has_vga || nr != 5 ||
1844 pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_NVIDIA) {
1845 return;
1846 }
1847
1848 quirk = g_malloc0(sizeof(*quirk));
1849 quirk->vdev = vdev;
39360f0b
AW
1850 quirk->data.read_flags = quirk->data.write_flags = NV_BAR5_VALID;
1851 quirk->data.address_offset = 0x8;
1852 quirk->data.address_size = 0; /* actually 4, but avoids generic code */
1853 quirk->data.data_offset = 0xc;
1854 quirk->data.data_size = 4;
1855 quirk->data.bar = nr;
1856
1857 memory_region_init_io(&quirk->mem, OBJECT(vdev),
1858 &vfio_nvidia_bar5_window_quirk, quirk,
7076eabc 1859 "vfio-nvidia-bar5-window-quirk", 16);
a664477d
EA
1860 memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
1861 0, &quirk->mem, 1);
7076eabc
AW
1862
1863 QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
1864
df92ee44 1865 trace_vfio_probe_nvidia_bar5_window_quirk(vdev->vbasedev.name);
7076eabc
AW
1866}
1867
96eeeba0
AW
1868static void vfio_nvidia_88000_quirk_write(void *opaque, hwaddr addr,
1869 uint64_t data, unsigned size)
1870{
1871 VFIOQuirk *quirk = opaque;
9ee27d73 1872 VFIOPCIDevice *vdev = quirk->vdev;
96eeeba0
AW
1873 PCIDevice *pdev = &vdev->pdev;
1874 hwaddr base = quirk->data.address_match & TARGET_PAGE_MASK;
1875
1876 vfio_generic_quirk_write(opaque, addr, data, size);
1877
1878 /*
1879 * Nvidia seems to acknowledge MSI interrupts by writing 0xff to the
1880 * MSI capability ID register. Both the ID and next register are
1881 * read-only, so we allow writes covering either of those to real hw.
1882 * NB - only fixed for the 0x88000 MMIO window.
1883 */
1884 if ((pdev->cap_present & QEMU_PCI_CAP_MSI) &&
1885 vfio_range_contained(addr, size, pdev->msi_cap, PCI_MSI_FLAGS)) {
a664477d
EA
1886 vfio_region_write(&vdev->bars[quirk->data.bar].region,
1887 addr + base, data, size);
96eeeba0
AW
1888 }
1889}
1890
1891static const MemoryRegionOps vfio_nvidia_88000_quirk = {
1892 .read = vfio_generic_quirk_read,
1893 .write = vfio_nvidia_88000_quirk_write,
1894 .endianness = DEVICE_LITTLE_ENDIAN,
1895};
1896
7076eabc
AW
1897/*
1898 * Finally, BAR0 itself. We want to redirect any accesses to either
1899 * 0x1800 or 0x88000 through the PCI config space access functions.
1900 *
1901 * NB - quirk at a page granularity or else they don't seem to work when
1902 * BARs are mmap'd
1903 *
1904 * Here's offset 0x88000...
1905 */
9ee27d73 1906static void vfio_probe_nvidia_bar0_88000_quirk(VFIOPCIDevice *vdev, int nr)
7076eabc
AW
1907{
1908 PCIDevice *pdev = &vdev->pdev;
1909 VFIOQuirk *quirk;
fe08275d 1910 uint16_t vendor, class;
7076eabc 1911
fe08275d
AW
1912 vendor = pci_get_word(pdev->config + PCI_VENDOR_ID);
1913 class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1914
1915 if (nr != 0 || vendor != PCI_VENDOR_ID_NVIDIA ||
1916 class != PCI_CLASS_DISPLAY_VGA) {
7076eabc
AW
1917 return;
1918 }
1919
1920 quirk = g_malloc0(sizeof(*quirk));
1921 quirk->vdev = vdev;
39360f0b
AW
1922 quirk->data.flags = quirk->data.read_flags = quirk->data.write_flags = 1;
1923 quirk->data.address_match = 0x88000;
1924 quirk->data.address_mask = PCIE_CONFIG_SPACE_SIZE - 1;
1925 quirk->data.bar = nr;
1926
96eeeba0 1927 memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_nvidia_88000_quirk,
39360f0b
AW
1928 quirk, "vfio-nvidia-bar0-88000-quirk",
1929 TARGET_PAGE_ALIGN(quirk->data.address_mask + 1));
a664477d 1930 memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
39360f0b
AW
1931 quirk->data.address_match & TARGET_PAGE_MASK,
1932 &quirk->mem, 1);
7076eabc
AW
1933
1934 QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
1935
df92ee44 1936 trace_vfio_probe_nvidia_bar0_88000_quirk(vdev->vbasedev.name);
7076eabc
AW
1937}
1938
1939/*
1940 * And here's the same for BAR0 offset 0x1800...
1941 */
9ee27d73 1942static void vfio_probe_nvidia_bar0_1800_quirk(VFIOPCIDevice *vdev, int nr)
7076eabc
AW
1943{
1944 PCIDevice *pdev = &vdev->pdev;
1945 VFIOQuirk *quirk;
1946
1947 if (!vdev->has_vga || nr != 0 ||
1948 pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_NVIDIA) {
1949 return;
1950 }
1951
1952 /* Log the chipset ID */
385f57cf 1953 trace_vfio_probe_nvidia_bar0_1800_quirk_id(
a664477d
EA
1954 (unsigned int)(vfio_region_read(&vdev->bars[0].region, 0, 4) >> 20)
1955 & 0xff);
7076eabc
AW
1956
1957 quirk = g_malloc0(sizeof(*quirk));
1958 quirk->vdev = vdev;
39360f0b
AW
1959 quirk->data.flags = quirk->data.read_flags = quirk->data.write_flags = 1;
1960 quirk->data.address_match = 0x1800;
1961 quirk->data.address_mask = PCI_CONFIG_SPACE_SIZE - 1;
1962 quirk->data.bar = nr;
7076eabc 1963
39360f0b 1964 memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_generic_quirk, quirk,
7076eabc 1965 "vfio-nvidia-bar0-1800-quirk",
39360f0b 1966 TARGET_PAGE_ALIGN(quirk->data.address_mask + 1));
a664477d 1967 memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
39360f0b
AW
1968 quirk->data.address_match & TARGET_PAGE_MASK,
1969 &quirk->mem, 1);
7076eabc
AW
1970
1971 QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
1972
df92ee44 1973 trace_vfio_probe_nvidia_bar0_1800_quirk(vdev->vbasedev.name);
7076eabc
AW
1974}
1975
1976/*
1977 * TODO - Some Nvidia devices provide config access to their companion HDA
1978 * device and even to their parent bridge via these config space mirrors.
1979 * Add quirks for those regions.
1980 */
1981
1982/*
1983 * Common quirk probe entry points.
1984 */
9ee27d73 1985static void vfio_vga_quirk_setup(VFIOPCIDevice *vdev)
7076eabc
AW
1986{
1987 vfio_vga_probe_ati_3c3_quirk(vdev);
1988 vfio_vga_probe_nvidia_3d0_quirk(vdev);
1989}
1990
9ee27d73 1991static void vfio_vga_quirk_teardown(VFIOPCIDevice *vdev)
ba5e6bfa
PB
1992{
1993 VFIOQuirk *quirk;
1994 int i;
1995
1996 for (i = 0; i < ARRAY_SIZE(vdev->vga.region); i++) {
1997 QLIST_FOREACH(quirk, &vdev->vga.region[i].quirks, next) {
1998 memory_region_del_subregion(&vdev->vga.region[i].mem, &quirk->mem);
1999 }
2000 }
2001}
2002
2003static void vfio_vga_quirk_free(VFIOPCIDevice *vdev)
7076eabc
AW
2004{
2005 int i;
2006
2007 for (i = 0; i < ARRAY_SIZE(vdev->vga.region); i++) {
2008 while (!QLIST_EMPTY(&vdev->vga.region[i].quirks)) {
2009 VFIOQuirk *quirk = QLIST_FIRST(&vdev->vga.region[i].quirks);
d8d95814 2010 object_unparent(OBJECT(&quirk->mem));
7076eabc
AW
2011 QLIST_REMOVE(quirk, next);
2012 g_free(quirk);
2013 }
2014 }
2015}
2016
9ee27d73 2017static void vfio_bar_quirk_setup(VFIOPCIDevice *vdev, int nr)
7076eabc 2018{
39360f0b
AW
2019 vfio_probe_ati_bar4_window_quirk(vdev, nr);
2020 vfio_probe_ati_bar2_4000_quirk(vdev, nr);
7076eabc
AW
2021 vfio_probe_nvidia_bar5_window_quirk(vdev, nr);
2022 vfio_probe_nvidia_bar0_88000_quirk(vdev, nr);
2023 vfio_probe_nvidia_bar0_1800_quirk(vdev, nr);
4cb47d28 2024 vfio_probe_rtl8168_bar2_window_quirk(vdev, nr);
7076eabc
AW
2025}
2026
9ee27d73 2027static void vfio_bar_quirk_teardown(VFIOPCIDevice *vdev, int nr)
ba5e6bfa
PB
2028{
2029 VFIOBAR *bar = &vdev->bars[nr];
2030 VFIOQuirk *quirk;
2031
2032 QLIST_FOREACH(quirk, &bar->quirks, next) {
2033 memory_region_del_subregion(&bar->region.mem, &quirk->mem);
2034 }
2035}
2036
2037static void vfio_bar_quirk_free(VFIOPCIDevice *vdev, int nr)
7076eabc
AW
2038{
2039 VFIOBAR *bar = &vdev->bars[nr];
2040
2041 while (!QLIST_EMPTY(&bar->quirks)) {
2042 VFIOQuirk *quirk = QLIST_FIRST(&bar->quirks);
d8d95814 2043 object_unparent(OBJECT(&quirk->mem));
7076eabc
AW
2044 QLIST_REMOVE(quirk, next);
2045 g_free(quirk);
2046 }
2047}
2048
65501a74
AW
2049/*
2050 * PCI config space
2051 */
2052static uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len)
2053{
9ee27d73 2054 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
4b5d5e87 2055 uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val;
65501a74 2056
4b5d5e87
AW
2057 memcpy(&emu_bits, vdev->emulated_config_bits + addr, len);
2058 emu_bits = le32_to_cpu(emu_bits);
65501a74 2059
4b5d5e87
AW
2060 if (emu_bits) {
2061 emu_val = pci_default_read_config(pdev, addr, len);
2062 }
2063
2064 if (~emu_bits & (0xffffffffU >> (32 - len * 8))) {
2065 ssize_t ret;
2066
5546a621
EA
2067 ret = pread(vdev->vbasedev.fd, &phys_val, len,
2068 vdev->config_offset + addr);
4b5d5e87 2069 if (ret != len) {
312fd5f2 2070 error_report("%s(%04x:%02x:%02x.%x, 0x%x, 0x%x) failed: %m",
65501a74
AW
2071 __func__, vdev->host.domain, vdev->host.bus,
2072 vdev->host.slot, vdev->host.function, addr, len);
2073 return -errno;
2074 }
4b5d5e87 2075 phys_val = le32_to_cpu(phys_val);
65501a74
AW
2076 }
2077
4b5d5e87 2078 val = (emu_val & emu_bits) | (phys_val & ~emu_bits);
65501a74 2079
df92ee44 2080 trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val);
65501a74
AW
2081
2082 return val;
2083}
2084
2085static void vfio_pci_write_config(PCIDevice *pdev, uint32_t addr,
2086 uint32_t val, int len)
2087{
9ee27d73 2088 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74
AW
2089 uint32_t val_le = cpu_to_le32(val);
2090
df92ee44 2091 trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len);
65501a74
AW
2092
2093 /* Write everything to VFIO, let it filter out what we can't write */
5546a621
EA
2094 if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr)
2095 != len) {
312fd5f2 2096 error_report("%s(%04x:%02x:%02x.%x, 0x%x, 0x%x, 0x%x) failed: %m",
65501a74
AW
2097 __func__, vdev->host.domain, vdev->host.bus,
2098 vdev->host.slot, vdev->host.function, addr, val, len);
2099 }
2100
65501a74
AW
2101 /* MSI/MSI-X Enabling/Disabling */
2102 if (pdev->cap_present & QEMU_PCI_CAP_MSI &&
2103 ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) {
2104 int is_enabled, was_enabled = msi_enabled(pdev);
2105
2106 pci_default_write_config(pdev, addr, val, len);
2107
2108 is_enabled = msi_enabled(pdev);
2109
c7679d45
AW
2110 if (!was_enabled) {
2111 if (is_enabled) {
2112 vfio_enable_msi(vdev);
2113 }
2114 } else {
2115 if (!is_enabled) {
2116 vfio_disable_msi(vdev);
2117 } else {
2118 vfio_update_msi(vdev);
2119 }
65501a74 2120 }
4b5d5e87 2121 } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX &&
65501a74
AW
2122 ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) {
2123 int is_enabled, was_enabled = msix_enabled(pdev);
2124
2125 pci_default_write_config(pdev, addr, val, len);
2126
2127 is_enabled = msix_enabled(pdev);
2128
2129 if (!was_enabled && is_enabled) {
fd704adc 2130 vfio_enable_msix(vdev);
65501a74 2131 } else if (was_enabled && !is_enabled) {
fd704adc 2132 vfio_disable_msix(vdev);
65501a74 2133 }
4b5d5e87
AW
2134 } else {
2135 /* Write everything to QEMU to keep emulated bits correct */
2136 pci_default_write_config(pdev, addr, val, len);
65501a74
AW
2137 }
2138}
2139
65501a74
AW
2140/*
2141 * Interrupt setup
2142 */
9ee27d73 2143static void vfio_disable_interrupts(VFIOPCIDevice *vdev)
65501a74 2144{
b3e27c3a
AW
2145 /*
2146 * More complicated than it looks. Disabling MSI/X transitions the
2147 * device to INTx mode (if supported). Therefore we need to first
2148 * disable MSI/X and then cleanup by disabling INTx.
2149 */
2150 if (vdev->interrupt == VFIO_INT_MSIX) {
fd704adc 2151 vfio_disable_msix(vdev);
b3e27c3a
AW
2152 } else if (vdev->interrupt == VFIO_INT_MSI) {
2153 vfio_disable_msi(vdev);
2154 }
2155
2156 if (vdev->interrupt == VFIO_INT_INTx) {
870cb6f1 2157 vfio_intx_disable(vdev);
65501a74
AW
2158 }
2159}
2160
9ee27d73 2161static int vfio_setup_msi(VFIOPCIDevice *vdev, int pos)
65501a74
AW
2162{
2163 uint16_t ctrl;
2164 bool msi_64bit, msi_maskbit;
2165 int ret, entries;
2166
5546a621 2167 if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl),
65501a74
AW
2168 vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
2169 return -errno;
2170 }
2171 ctrl = le16_to_cpu(ctrl);
2172
2173 msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT);
2174 msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT);
2175 entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1);
2176
df92ee44 2177 trace_vfio_setup_msi(vdev->vbasedev.name, pos);
65501a74
AW
2178
2179 ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit);
2180 if (ret < 0) {
e43b9a5a
AW
2181 if (ret == -ENOTSUP) {
2182 return 0;
2183 }
312fd5f2 2184 error_report("vfio: msi_init failed");
65501a74
AW
2185 return ret;
2186 }
2187 vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0);
2188
2189 return 0;
2190}
2191
2192/*
2193 * We don't have any control over how pci_add_capability() inserts
2194 * capabilities into the chain. In order to setup MSI-X we need a
2195 * MemoryRegion for the BAR. In order to setup the BAR and not
2196 * attempt to mmap the MSI-X table area, which VFIO won't allow, we
2197 * need to first look for where the MSI-X table lives. So we
2198 * unfortunately split MSI-X setup across two functions.
2199 */
9ee27d73 2200static int vfio_early_setup_msix(VFIOPCIDevice *vdev)
65501a74
AW
2201{
2202 uint8_t pos;
2203 uint16_t ctrl;
2204 uint32_t table, pba;
5546a621 2205 int fd = vdev->vbasedev.fd;
b5bd049f 2206 VFIOMSIXInfo *msix;
65501a74
AW
2207
2208 pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX);
2209 if (!pos) {
2210 return 0;
2211 }
2212
5546a621 2213 if (pread(fd, &ctrl, sizeof(ctrl),
65501a74
AW
2214 vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
2215 return -errno;
2216 }
2217
5546a621 2218 if (pread(fd, &table, sizeof(table),
65501a74
AW
2219 vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) {
2220 return -errno;
2221 }
2222
5546a621 2223 if (pread(fd, &pba, sizeof(pba),
65501a74
AW
2224 vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) {
2225 return -errno;
2226 }
2227
2228 ctrl = le16_to_cpu(ctrl);
2229 table = le32_to_cpu(table);
2230 pba = le32_to_cpu(pba);
2231
b5bd049f
AW
2232 msix = g_malloc0(sizeof(*msix));
2233 msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK;
2234 msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK;
2235 msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK;
2236 msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK;
2237 msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
65501a74 2238
43302969
GL
2239 /*
2240 * Test the size of the pba_offset variable and catch if it extends outside
2241 * of the specified BAR. If it is the case, we need to apply a hardware
2242 * specific quirk if the device is known or we have a broken configuration.
2243 */
b5bd049f 2244 if (msix->pba_offset >= vdev->bars[msix->pba_bar].region.size) {
43302969
GL
2245 PCIDevice *pdev = &vdev->pdev;
2246 uint16_t vendor = pci_get_word(pdev->config + PCI_VENDOR_ID);
2247 uint16_t device = pci_get_word(pdev->config + PCI_DEVICE_ID);
2248
2249 /*
2250 * Chelsio T5 Virtual Function devices are encoded as 0x58xx for T5
2251 * adapters. The T5 hardware returns an incorrect value of 0x8000 for
2252 * the VF PBA offset while the BAR itself is only 8k. The correct value
2253 * is 0x1000, so we hard code that here.
2254 */
2255 if (vendor == PCI_VENDOR_ID_CHELSIO && (device & 0xff00) == 0x5800) {
b5bd049f 2256 msix->pba_offset = 0x1000;
43302969
GL
2257 } else {
2258 error_report("vfio: Hardware reports invalid configuration, "
2259 "MSIX PBA outside of specified BAR");
b5bd049f 2260 g_free(msix);
43302969
GL
2261 return -EINVAL;
2262 }
2263 }
2264
b5bd049f
AW
2265 trace_vfio_early_setup_msix(vdev->vbasedev.name, pos, msix->table_bar,
2266 msix->table_offset, msix->entries);
2267 vdev->msix = msix;
65501a74
AW
2268
2269 return 0;
2270}
2271
9ee27d73 2272static int vfio_setup_msix(VFIOPCIDevice *vdev, int pos)
65501a74
AW
2273{
2274 int ret;
2275
65501a74 2276 ret = msix_init(&vdev->pdev, vdev->msix->entries,
a664477d 2277 &vdev->bars[vdev->msix->table_bar].region.mem,
65501a74 2278 vdev->msix->table_bar, vdev->msix->table_offset,
a664477d 2279 &vdev->bars[vdev->msix->pba_bar].region.mem,
65501a74
AW
2280 vdev->msix->pba_bar, vdev->msix->pba_offset, pos);
2281 if (ret < 0) {
e43b9a5a
AW
2282 if (ret == -ENOTSUP) {
2283 return 0;
2284 }
312fd5f2 2285 error_report("vfio: msix_init failed");
65501a74
AW
2286 return ret;
2287 }
2288
65501a74
AW
2289 return 0;
2290}
2291
9ee27d73 2292static void vfio_teardown_msi(VFIOPCIDevice *vdev)
65501a74
AW
2293{
2294 msi_uninit(&vdev->pdev);
2295
2296 if (vdev->msix) {
a664477d
EA
2297 msix_uninit(&vdev->pdev,
2298 &vdev->bars[vdev->msix->table_bar].region.mem,
2299 &vdev->bars[vdev->msix->pba_bar].region.mem);
65501a74
AW
2300 }
2301}
2302
2303/*
2304 * Resource setup
2305 */
9ee27d73 2306static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled)
65501a74
AW
2307{
2308 int i;
2309
2310 for (i = 0; i < PCI_ROM_SLOT; i++) {
2311 VFIOBAR *bar = &vdev->bars[i];
2312
a664477d 2313 if (!bar->region.size) {
65501a74
AW
2314 continue;
2315 }
2316
a664477d 2317 memory_region_set_enabled(&bar->region.mmap_mem, enabled);
65501a74
AW
2318 if (vdev->msix && vdev->msix->table_bar == i) {
2319 memory_region_set_enabled(&vdev->msix->mmap_mem, enabled);
2320 }
2321 }
2322}
2323
ba5e6bfa 2324static void vfio_unregister_bar(VFIOPCIDevice *vdev, int nr)
65501a74
AW
2325{
2326 VFIOBAR *bar = &vdev->bars[nr];
2327
a664477d 2328 if (!bar->region.size) {
65501a74
AW
2329 return;
2330 }
2331
7076eabc
AW
2332 vfio_bar_quirk_teardown(vdev, nr);
2333
a664477d 2334 memory_region_del_subregion(&bar->region.mem, &bar->region.mmap_mem);
65501a74
AW
2335
2336 if (vdev->msix && vdev->msix->table_bar == nr) {
a664477d 2337 memory_region_del_subregion(&bar->region.mem, &vdev->msix->mmap_mem);
ba5e6bfa
PB
2338 }
2339}
2340
2341static void vfio_unmap_bar(VFIOPCIDevice *vdev, int nr)
2342{
2343 VFIOBAR *bar = &vdev->bars[nr];
2344
2345 if (!bar->region.size) {
2346 return;
2347 }
2348
2349 vfio_bar_quirk_free(vdev, nr);
2350
2351 munmap(bar->region.mmap, memory_region_size(&bar->region.mmap_mem));
2352
2353 if (vdev->msix && vdev->msix->table_bar == nr) {
65501a74
AW
2354 munmap(vdev->msix->mmap, memory_region_size(&vdev->msix->mmap_mem));
2355 }
65501a74
AW
2356}
2357
9ee27d73 2358static void vfio_map_bar(VFIOPCIDevice *vdev, int nr)
65501a74
AW
2359{
2360 VFIOBAR *bar = &vdev->bars[nr];
29c6e6df 2361 uint64_t size = bar->region.size;
65501a74
AW
2362 char name[64];
2363 uint32_t pci_bar;
2364 uint8_t type;
2365 int ret;
2366
2367 /* Skip both unimplemented BARs and the upper half of 64bit BARS. */
2368 if (!size) {
2369 return;
2370 }
2371
2372 snprintf(name, sizeof(name), "VFIO %04x:%02x:%02x.%x BAR %d",
2373 vdev->host.domain, vdev->host.bus, vdev->host.slot,
2374 vdev->host.function, nr);
2375
2376 /* Determine what type of BAR this is for registration */
5546a621 2377 ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar),
65501a74
AW
2378 vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr));
2379 if (ret != sizeof(pci_bar)) {
312fd5f2 2380 error_report("vfio: Failed to read BAR %d (%m)", nr);
65501a74
AW
2381 return;
2382 }
2383
2384 pci_bar = le32_to_cpu(pci_bar);
39360f0b
AW
2385 bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO);
2386 bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64);
2387 type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK :
2388 ~PCI_BASE_ADDRESS_MEM_MASK);
65501a74
AW
2389
2390 /* A "slow" read/write mapping underlies all BARs */
a664477d 2391 memory_region_init_io(&bar->region.mem, OBJECT(vdev), &vfio_region_ops,
39360f0b 2392 bar, name, size);
a664477d 2393 pci_register_bar(&vdev->pdev, nr, type, &bar->region.mem);
65501a74
AW
2394
2395 /*
2396 * We can't mmap areas overlapping the MSIX vector table, so we
2397 * potentially insert a direct-mapped subregion before and after it.
2398 */
2399 if (vdev->msix && vdev->msix->table_bar == nr) {
f7ceed19 2400 size = vdev->msix->table_offset & qemu_real_host_page_mask;
65501a74
AW
2401 }
2402
2403 strncat(name, " mmap", sizeof(name) - strlen(name) - 1);
a664477d
EA
2404 if (vfio_mmap_region(OBJECT(vdev), &bar->region, &bar->region.mem,
2405 &bar->region.mmap_mem, &bar->region.mmap,
2406 size, 0, name)) {
312fd5f2 2407 error_report("%s unsupported. Performance may be slow", name);
65501a74
AW
2408 }
2409
2410 if (vdev->msix && vdev->msix->table_bar == nr) {
29c6e6df 2411 uint64_t start;
65501a74 2412
f7ceed19
PC
2413 start = REAL_HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset +
2414 (vdev->msix->entries *
2415 PCI_MSIX_ENTRY_SIZE));
65501a74 2416
a664477d 2417 size = start < bar->region.size ? bar->region.size - start : 0;
65501a74
AW
2418 strncat(name, " msix-hi", sizeof(name) - strlen(name) - 1);
2419 /* VFIOMSIXInfo contains another MemoryRegion for this mapping */
a664477d
EA
2420 if (vfio_mmap_region(OBJECT(vdev), &bar->region, &bar->region.mem,
2421 &vdev->msix->mmap_mem,
65501a74 2422 &vdev->msix->mmap, size, start, name)) {
312fd5f2 2423 error_report("%s unsupported. Performance may be slow", name);
65501a74
AW
2424 }
2425 }
7076eabc
AW
2426
2427 vfio_bar_quirk_setup(vdev, nr);
65501a74
AW
2428}
2429
9ee27d73 2430static void vfio_map_bars(VFIOPCIDevice *vdev)
65501a74
AW
2431{
2432 int i;
2433
2434 for (i = 0; i < PCI_ROM_SLOT; i++) {
2435 vfio_map_bar(vdev, i);
2436 }
f15689c7
AW
2437
2438 if (vdev->has_vga) {
3c161542
PB
2439 memory_region_init_io(&vdev->vga.region[QEMU_PCI_VGA_MEM].mem,
2440 OBJECT(vdev), &vfio_vga_ops,
f15689c7
AW
2441 &vdev->vga.region[QEMU_PCI_VGA_MEM],
2442 "vfio-vga-mmio@0xa0000",
2443 QEMU_PCI_VGA_MEM_SIZE);
3c161542
PB
2444 memory_region_init_io(&vdev->vga.region[QEMU_PCI_VGA_IO_LO].mem,
2445 OBJECT(vdev), &vfio_vga_ops,
f15689c7
AW
2446 &vdev->vga.region[QEMU_PCI_VGA_IO_LO],
2447 "vfio-vga-io@0x3b0",
2448 QEMU_PCI_VGA_IO_LO_SIZE);
3c161542
PB
2449 memory_region_init_io(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
2450 OBJECT(vdev), &vfio_vga_ops,
f15689c7
AW
2451 &vdev->vga.region[QEMU_PCI_VGA_IO_HI],
2452 "vfio-vga-io@0x3c0",
2453 QEMU_PCI_VGA_IO_HI_SIZE);
2454
2455 pci_register_vga(&vdev->pdev, &vdev->vga.region[QEMU_PCI_VGA_MEM].mem,
2456 &vdev->vga.region[QEMU_PCI_VGA_IO_LO].mem,
2457 &vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem);
7076eabc 2458 vfio_vga_quirk_setup(vdev);
f15689c7 2459 }
65501a74
AW
2460}
2461
ba5e6bfa 2462static void vfio_unregister_bars(VFIOPCIDevice *vdev)
65501a74
AW
2463{
2464 int i;
2465
2466 for (i = 0; i < PCI_ROM_SLOT; i++) {
ba5e6bfa 2467 vfio_unregister_bar(vdev, i);
65501a74 2468 }
f15689c7
AW
2469
2470 if (vdev->has_vga) {
7076eabc 2471 vfio_vga_quirk_teardown(vdev);
f15689c7 2472 pci_unregister_vga(&vdev->pdev);
f15689c7 2473 }
65501a74
AW
2474}
2475
ba5e6bfa
PB
2476static void vfio_unmap_bars(VFIOPCIDevice *vdev)
2477{
2478 int i;
2479
2480 for (i = 0; i < PCI_ROM_SLOT; i++) {
2481 vfio_unmap_bar(vdev, i);
2482 }
2483
2484 if (vdev->has_vga) {
2485 vfio_vga_quirk_free(vdev);
2486 }
2487}
2488
65501a74
AW
2489/*
2490 * General setup
2491 */
2492static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos)
2493{
2494 uint8_t tmp, next = 0xff;
2495
2496 for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp;
2497 tmp = pdev->config[tmp + 1]) {
2498 if (tmp > pos && tmp < next) {
2499 next = tmp;
2500 }
2501 }
2502
2503 return next - pos;
2504}
2505
96adc5c7
AW
2506static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask)
2507{
2508 pci_set_word(buf, (pci_get_word(buf) & ~mask) | val);
2509}
2510
9ee27d73 2511static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
2512 uint16_t val, uint16_t mask)
2513{
2514 vfio_set_word_bits(vdev->pdev.config + pos, val, mask);
2515 vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask);
2516 vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask);
2517}
2518
2519static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask)
2520{
2521 pci_set_long(buf, (pci_get_long(buf) & ~mask) | val);
2522}
2523
9ee27d73 2524static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
2525 uint32_t val, uint32_t mask)
2526{
2527 vfio_set_long_bits(vdev->pdev.config + pos, val, mask);
2528 vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask);
2529 vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask);
2530}
2531
9ee27d73 2532static int vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size)
96adc5c7
AW
2533{
2534 uint16_t flags;
2535 uint8_t type;
2536
2537 flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS);
2538 type = (flags & PCI_EXP_FLAGS_TYPE) >> 4;
2539
2540 if (type != PCI_EXP_TYPE_ENDPOINT &&
2541 type != PCI_EXP_TYPE_LEG_END &&
2542 type != PCI_EXP_TYPE_RC_END) {
2543
2544 error_report("vfio: Assignment of PCIe type 0x%x "
2545 "devices is not currently supported", type);
2546 return -EINVAL;
2547 }
2548
2549 if (!pci_bus_is_express(vdev->pdev.bus)) {
2550 /*
2551 * Use express capability as-is on PCI bus. It doesn't make much
2552 * sense to even expose, but some drivers (ex. tg3) depend on it
2553 * and guests don't seem to be particular about it. We'll need
2554 * to revist this or force express devices to express buses if we
2555 * ever expose an IOMMU to the guest.
2556 */
2557 } else if (pci_bus_is_root(vdev->pdev.bus)) {
2558 /*
2559 * On a Root Complex bus Endpoints become Root Complex Integrated
2560 * Endpoints, which changes the type and clears the LNK & LNK2 fields.
2561 */
2562 if (type == PCI_EXP_TYPE_ENDPOINT) {
2563 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
2564 PCI_EXP_TYPE_RC_END << 4,
2565 PCI_EXP_FLAGS_TYPE);
2566
2567 /* Link Capabilities, Status, and Control goes away */
2568 if (size > PCI_EXP_LNKCTL) {
2569 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0);
2570 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
2571 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0);
2572
2573#ifndef PCI_EXP_LNKCAP2
2574#define PCI_EXP_LNKCAP2 44
2575#endif
2576#ifndef PCI_EXP_LNKSTA2
2577#define PCI_EXP_LNKSTA2 50
2578#endif
2579 /* Link 2 Capabilities, Status, and Control goes away */
2580 if (size > PCI_EXP_LNKCAP2) {
2581 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0);
2582 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0);
2583 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0);
2584 }
2585 }
2586
2587 } else if (type == PCI_EXP_TYPE_LEG_END) {
2588 /*
2589 * Legacy endpoints don't belong on the root complex. Windows
2590 * seems to be happier with devices if we skip the capability.
2591 */
2592 return 0;
2593 }
2594
2595 } else {
2596 /*
2597 * Convert Root Complex Integrated Endpoints to regular endpoints.
2598 * These devices don't support LNK/LNK2 capabilities, so make them up.
2599 */
2600 if (type == PCI_EXP_TYPE_RC_END) {
2601 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
2602 PCI_EXP_TYPE_ENDPOINT << 4,
2603 PCI_EXP_FLAGS_TYPE);
2604 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP,
2605 PCI_EXP_LNK_MLW_1 | PCI_EXP_LNK_LS_25, ~0);
2606 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
2607 }
2608
2609 /* Mark the Link Status bits as emulated to allow virtual negotiation */
2610 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA,
2611 pci_get_word(vdev->pdev.config + pos +
2612 PCI_EXP_LNKSTA),
2613 PCI_EXP_LNKCAP_MLW | PCI_EXP_LNKCAP_SLS);
2614 }
2615
2616 pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size);
2617 if (pos >= 0) {
2618 vdev->pdev.exp.exp_cap = pos;
2619 }
2620
2621 return pos;
2622}
2623
9ee27d73 2624static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
2625{
2626 uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP);
2627
2628 if (cap & PCI_EXP_DEVCAP_FLR) {
df92ee44 2629 trace_vfio_check_pcie_flr(vdev->vbasedev.name);
befe5176
AW
2630 vdev->has_flr = true;
2631 }
2632}
2633
9ee27d73 2634static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
2635{
2636 uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL);
2637
2638 if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) {
df92ee44 2639 trace_vfio_check_pm_reset(vdev->vbasedev.name);
befe5176
AW
2640 vdev->has_pm_reset = true;
2641 }
2642}
2643
9ee27d73 2644static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
2645{
2646 uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP);
2647
2648 if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) {
df92ee44 2649 trace_vfio_check_af_flr(vdev->vbasedev.name);
befe5176
AW
2650 vdev->has_flr = true;
2651 }
2652}
2653
9ee27d73 2654static int vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos)
65501a74
AW
2655{
2656 PCIDevice *pdev = &vdev->pdev;
2657 uint8_t cap_id, next, size;
2658 int ret;
2659
2660 cap_id = pdev->config[pos];
2661 next = pdev->config[pos + 1];
2662
2663 /*
2664 * If it becomes important to configure capabilities to their actual
2665 * size, use this as the default when it's something we don't recognize.
2666 * Since QEMU doesn't actually handle many of the config accesses,
2667 * exact size doesn't seem worthwhile.
2668 */
2669 size = vfio_std_cap_max_size(pdev, pos);
2670
2671 /*
2672 * pci_add_capability always inserts the new capability at the head
2673 * of the chain. Therefore to end up with a chain that matches the
2674 * physical device, we insert from the end by making this recursive.
2675 * This is also why we pre-caclulate size above as cached config space
2676 * will be changed as we unwind the stack.
2677 */
2678 if (next) {
2679 ret = vfio_add_std_cap(vdev, next);
2680 if (ret) {
2681 return ret;
2682 }
2683 } else {
96adc5c7
AW
2684 /* Begin the rebuild, use QEMU emulated list bits */
2685 pdev->config[PCI_CAPABILITY_LIST] = 0;
2686 vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff;
2687 vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
65501a74
AW
2688 }
2689
96adc5c7
AW
2690 /* Use emulated next pointer to allow dropping caps */
2691 pci_set_byte(vdev->emulated_config_bits + pos + 1, 0xff);
2692
65501a74
AW
2693 switch (cap_id) {
2694 case PCI_CAP_ID_MSI:
2695 ret = vfio_setup_msi(vdev, pos);
2696 break;
96adc5c7 2697 case PCI_CAP_ID_EXP:
befe5176 2698 vfio_check_pcie_flr(vdev, pos);
96adc5c7
AW
2699 ret = vfio_setup_pcie_cap(vdev, pos, size);
2700 break;
65501a74
AW
2701 case PCI_CAP_ID_MSIX:
2702 ret = vfio_setup_msix(vdev, pos);
2703 break;
ba661818 2704 case PCI_CAP_ID_PM:
befe5176 2705 vfio_check_pm_reset(vdev, pos);
ba661818 2706 vdev->pm_cap = pos;
befe5176
AW
2707 ret = pci_add_capability(pdev, cap_id, pos, size);
2708 break;
2709 case PCI_CAP_ID_AF:
2710 vfio_check_af_flr(vdev, pos);
2711 ret = pci_add_capability(pdev, cap_id, pos, size);
2712 break;
65501a74
AW
2713 default:
2714 ret = pci_add_capability(pdev, cap_id, pos, size);
2715 break;
2716 }
2717
2718 if (ret < 0) {
2719 error_report("vfio: %04x:%02x:%02x.%x Error adding PCI capability "
312fd5f2 2720 "0x%x[0x%x]@0x%x: %d", vdev->host.domain,
65501a74
AW
2721 vdev->host.bus, vdev->host.slot, vdev->host.function,
2722 cap_id, size, pos, ret);
2723 return ret;
2724 }
2725
2726 return 0;
2727}
2728
9ee27d73 2729static int vfio_add_capabilities(VFIOPCIDevice *vdev)
65501a74
AW
2730{
2731 PCIDevice *pdev = &vdev->pdev;
2732
2733 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) ||
2734 !pdev->config[PCI_CAPABILITY_LIST]) {
2735 return 0; /* Nothing to add */
2736 }
2737
2738 return vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST]);
2739}
2740
9ee27d73 2741static void vfio_pci_pre_reset(VFIOPCIDevice *vdev)
f16f39c3
AW
2742{
2743 PCIDevice *pdev = &vdev->pdev;
2744 uint16_t cmd;
2745
2746 vfio_disable_interrupts(vdev);
2747
2748 /* Make sure the device is in D0 */
2749 if (vdev->pm_cap) {
2750 uint16_t pmcsr;
2751 uint8_t state;
2752
2753 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2754 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2755 if (state) {
2756 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
2757 vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2);
2758 /* vfio handles the necessary delay here */
2759 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2760 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2761 if (state) {
4e505ddd 2762 error_report("vfio: Unable to power on device, stuck in D%d",
f16f39c3
AW
2763 state);
2764 }
2765 }
2766 }
2767
2768 /*
2769 * Stop any ongoing DMA by disconecting I/O, MMIO, and bus master.
2770 * Also put INTx Disable in known state.
2771 */
2772 cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2);
2773 cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
2774 PCI_COMMAND_INTX_DISABLE);
2775 vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2);
2776}
2777
9ee27d73 2778static void vfio_pci_post_reset(VFIOPCIDevice *vdev)
f16f39c3 2779{
870cb6f1 2780 vfio_intx_enable(vdev);
f16f39c3
AW
2781}
2782
2783static bool vfio_pci_host_match(PCIHostDeviceAddress *host1,
2784 PCIHostDeviceAddress *host2)
2785{
2786 return (host1->domain == host2->domain && host1->bus == host2->bus &&
2787 host1->slot == host2->slot && host1->function == host2->function);
2788}
2789
9ee27d73 2790static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single)
f16f39c3
AW
2791{
2792 VFIOGroup *group;
2793 struct vfio_pci_hot_reset_info *info;
2794 struct vfio_pci_dependent_device *devices;
2795 struct vfio_pci_hot_reset *reset;
2796 int32_t *fds;
2797 int ret, i, count;
2798 bool multi = false;
2799
df92ee44 2800 trace_vfio_pci_hot_reset(vdev->vbasedev.name, single ? "one" : "multi");
f16f39c3
AW
2801
2802 vfio_pci_pre_reset(vdev);
b47d8efa 2803 vdev->vbasedev.needs_reset = false;
f16f39c3
AW
2804
2805 info = g_malloc0(sizeof(*info));
2806 info->argsz = sizeof(*info);
2807
5546a621 2808 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
2809 if (ret && errno != ENOSPC) {
2810 ret = -errno;
2811 if (!vdev->has_pm_reset) {
2812 error_report("vfio: Cannot reset device %04x:%02x:%02x.%x, "
2813 "no available reset mechanism.", vdev->host.domain,
2814 vdev->host.bus, vdev->host.slot, vdev->host.function);
2815 }
2816 goto out_single;
2817 }
2818
2819 count = info->count;
2820 info = g_realloc(info, sizeof(*info) + (count * sizeof(*devices)));
2821 info->argsz = sizeof(*info) + (count * sizeof(*devices));
2822 devices = &info->devices[0];
2823
5546a621 2824 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
2825 if (ret) {
2826 ret = -errno;
2827 error_report("vfio: hot reset info failed: %m");
2828 goto out_single;
2829 }
2830
df92ee44 2831 trace_vfio_pci_hot_reset_has_dep_devices(vdev->vbasedev.name);
f16f39c3
AW
2832
2833 /* Verify that we have all the groups required */
2834 for (i = 0; i < info->count; i++) {
2835 PCIHostDeviceAddress host;
9ee27d73 2836 VFIOPCIDevice *tmp;
b47d8efa 2837 VFIODevice *vbasedev_iter;
f16f39c3
AW
2838
2839 host.domain = devices[i].segment;
2840 host.bus = devices[i].bus;
2841 host.slot = PCI_SLOT(devices[i].devfn);
2842 host.function = PCI_FUNC(devices[i].devfn);
2843
385f57cf 2844 trace_vfio_pci_hot_reset_dep_devices(host.domain,
f16f39c3
AW
2845 host.bus, host.slot, host.function, devices[i].group_id);
2846
2847 if (vfio_pci_host_match(&host, &vdev->host)) {
2848 continue;
2849 }
2850
62356b72 2851 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2852 if (group->groupid == devices[i].group_id) {
2853 break;
2854 }
2855 }
2856
2857 if (!group) {
2858 if (!vdev->has_pm_reset) {
df92ee44 2859 error_report("vfio: Cannot reset device %s, "
f16f39c3 2860 "depends on group %d which is not owned.",
df92ee44 2861 vdev->vbasedev.name, devices[i].group_id);
f16f39c3
AW
2862 }
2863 ret = -EPERM;
2864 goto out;
2865 }
2866
2867 /* Prep dependent devices for reset and clear our marker. */
b47d8efa
EA
2868 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2869 if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
2870 continue;
2871 }
2872 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
f16f39c3
AW
2873 if (vfio_pci_host_match(&host, &tmp->host)) {
2874 if (single) {
f16f39c3
AW
2875 ret = -EINVAL;
2876 goto out_single;
2877 }
2878 vfio_pci_pre_reset(tmp);
b47d8efa 2879 tmp->vbasedev.needs_reset = false;
f16f39c3
AW
2880 multi = true;
2881 break;
2882 }
2883 }
2884 }
2885
2886 if (!single && !multi) {
f16f39c3
AW
2887 ret = -EINVAL;
2888 goto out_single;
2889 }
2890
2891 /* Determine how many group fds need to be passed */
2892 count = 0;
62356b72 2893 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2894 for (i = 0; i < info->count; i++) {
2895 if (group->groupid == devices[i].group_id) {
2896 count++;
2897 break;
2898 }
2899 }
2900 }
2901
2902 reset = g_malloc0(sizeof(*reset) + (count * sizeof(*fds)));
2903 reset->argsz = sizeof(*reset) + (count * sizeof(*fds));
2904 fds = &reset->group_fds[0];
2905
2906 /* Fill in group fds */
62356b72 2907 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2908 for (i = 0; i < info->count; i++) {
2909 if (group->groupid == devices[i].group_id) {
2910 fds[reset->count++] = group->fd;
2911 break;
2912 }
2913 }
2914 }
2915
2916 /* Bus reset! */
5546a621 2917 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_PCI_HOT_RESET, reset);
f16f39c3
AW
2918 g_free(reset);
2919
df92ee44 2920 trace_vfio_pci_hot_reset_result(vdev->vbasedev.name,
385f57cf 2921 ret ? "%m" : "Success");
f16f39c3
AW
2922
2923out:
2924 /* Re-enable INTx on affected devices */
2925 for (i = 0; i < info->count; i++) {
2926 PCIHostDeviceAddress host;
9ee27d73 2927 VFIOPCIDevice *tmp;
b47d8efa 2928 VFIODevice *vbasedev_iter;
f16f39c3
AW
2929
2930 host.domain = devices[i].segment;
2931 host.bus = devices[i].bus;
2932 host.slot = PCI_SLOT(devices[i].devfn);
2933 host.function = PCI_FUNC(devices[i].devfn);
2934
2935 if (vfio_pci_host_match(&host, &vdev->host)) {
2936 continue;
2937 }
2938
62356b72 2939 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2940 if (group->groupid == devices[i].group_id) {
2941 break;
2942 }
2943 }
2944
2945 if (!group) {
2946 break;
2947 }
2948
b47d8efa
EA
2949 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2950 if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
2951 continue;
2952 }
2953 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
f16f39c3
AW
2954 if (vfio_pci_host_match(&host, &tmp->host)) {
2955 vfio_pci_post_reset(tmp);
2956 break;
2957 }
2958 }
2959 }
2960out_single:
2961 vfio_pci_post_reset(vdev);
2962 g_free(info);
2963
2964 return ret;
2965}
2966
2967/*
2968 * We want to differentiate hot reset of mulitple in-use devices vs hot reset
2969 * of a single in-use device. VFIO_DEVICE_RESET will already handle the case
2970 * of doing hot resets when there is only a single device per bus. The in-use
2971 * here refers to how many VFIODevices are affected. A hot reset that affects
2972 * multiple devices, but only a single in-use device, means that we can call
2973 * it from our bus ->reset() callback since the extent is effectively a single
2974 * device. This allows us to make use of it in the hotplug path. When there
2975 * are multiple in-use devices, we can only trigger the hot reset during a
2976 * system reset and thus from our reset handler. We separate _one vs _multi
2977 * here so that we don't overlap and do a double reset on the system reset
2978 * path where both our reset handler and ->reset() callback are used. Calling
2979 * _one() will only do a hot reset for the one in-use devices case, calling
2980 * _multi() will do nothing if a _one() would have been sufficient.
2981 */
9ee27d73 2982static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev)
f16f39c3
AW
2983{
2984 return vfio_pci_hot_reset(vdev, true);
2985}
2986
b47d8efa 2987static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev)
f16f39c3 2988{
b47d8efa 2989 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
f16f39c3
AW
2990 return vfio_pci_hot_reset(vdev, false);
2991}
2992
b47d8efa
EA
2993static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev)
2994{
2995 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2996 if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) {
2997 vbasedev->needs_reset = true;
2998 }
2999}
3000
3001static VFIODeviceOps vfio_pci_ops = {
3002 .vfio_compute_needs_reset = vfio_pci_compute_needs_reset,
3003 .vfio_hot_reset_multi = vfio_pci_hot_reset_multi,
870cb6f1 3004 .vfio_eoi = vfio_intx_eoi,
b47d8efa
EA
3005};
3006
217e9fdc 3007static int vfio_populate_device(VFIOPCIDevice *vdev)
65501a74 3008{
217e9fdc 3009 VFIODevice *vbasedev = &vdev->vbasedev;
65501a74 3010 struct vfio_region_info reg_info = { .argsz = sizeof(reg_info) };
7b4b0e9e 3011 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) };
d13dd2d7 3012 int i, ret = -1;
65501a74
AW
3013
3014 /* Sanity check device */
d13dd2d7 3015 if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) {
312fd5f2 3016 error_report("vfio: Um, this isn't a PCI device");
65501a74
AW
3017 goto error;
3018 }
3019
d13dd2d7 3020 if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) {
312fd5f2 3021 error_report("vfio: unexpected number of io regions %u",
d13dd2d7 3022 vbasedev->num_regions);
65501a74
AW
3023 goto error;
3024 }
3025
d13dd2d7
EA
3026 if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) {
3027 error_report("vfio: unexpected number of irqs %u", vbasedev->num_irqs);
65501a74
AW
3028 goto error;
3029 }
3030
3031 for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) {
3032 reg_info.index = i;
3033
d13dd2d7 3034 ret = ioctl(vbasedev->fd, VFIO_DEVICE_GET_REGION_INFO, &reg_info);
65501a74 3035 if (ret) {
312fd5f2 3036 error_report("vfio: Error getting region %d info: %m", i);
65501a74
AW
3037 goto error;
3038 }
3039
d13dd2d7
EA
3040 trace_vfio_populate_device_region(vbasedev->name, i,
3041 (unsigned long)reg_info.size,
3042 (unsigned long)reg_info.offset,
3043 (unsigned long)reg_info.flags);
65501a74 3044
d13dd2d7 3045 vdev->bars[i].region.vbasedev = vbasedev;
a664477d
EA
3046 vdev->bars[i].region.flags = reg_info.flags;
3047 vdev->bars[i].region.size = reg_info.size;
3048 vdev->bars[i].region.fd_offset = reg_info.offset;
3049 vdev->bars[i].region.nr = i;
7076eabc 3050 QLIST_INIT(&vdev->bars[i].quirks);
65501a74
AW
3051 }
3052
65501a74
AW
3053 reg_info.index = VFIO_PCI_CONFIG_REGION_INDEX;
3054
5546a621 3055 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_REGION_INFO, &reg_info);
65501a74 3056 if (ret) {
312fd5f2 3057 error_report("vfio: Error getting config info: %m");
65501a74
AW
3058 goto error;
3059 }
3060
d13dd2d7
EA
3061 trace_vfio_populate_device_config(vdev->vbasedev.name,
3062 (unsigned long)reg_info.size,
3063 (unsigned long)reg_info.offset,
3064 (unsigned long)reg_info.flags);
65501a74
AW
3065
3066 vdev->config_size = reg_info.size;
6a659bbf
AW
3067 if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) {
3068 vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS;
3069 }
65501a74
AW
3070 vdev->config_offset = reg_info.offset;
3071
f15689c7 3072 if ((vdev->features & VFIO_FEATURE_ENABLE_VGA) &&
d13dd2d7 3073 vbasedev->num_regions > VFIO_PCI_VGA_REGION_INDEX) {
f15689c7
AW
3074 struct vfio_region_info vga_info = {
3075 .argsz = sizeof(vga_info),
3076 .index = VFIO_PCI_VGA_REGION_INDEX,
3077 };
3078
5546a621 3079 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_REGION_INFO, &vga_info);
f15689c7
AW
3080 if (ret) {
3081 error_report(
3082 "vfio: Device does not support requested feature x-vga");
3083 goto error;
3084 }
3085
3086 if (!(vga_info.flags & VFIO_REGION_INFO_FLAG_READ) ||
3087 !(vga_info.flags & VFIO_REGION_INFO_FLAG_WRITE) ||
3088 vga_info.size < 0xbffff + 1) {
3089 error_report("vfio: Unexpected VGA info, flags 0x%lx, size 0x%lx",
3090 (unsigned long)vga_info.flags,
3091 (unsigned long)vga_info.size);
3092 goto error;
3093 }
3094
3095 vdev->vga.fd_offset = vga_info.offset;
5546a621 3096 vdev->vga.fd = vdev->vbasedev.fd;
f15689c7
AW
3097
3098 vdev->vga.region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE;
3099 vdev->vga.region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM;
7076eabc 3100 QLIST_INIT(&vdev->vga.region[QEMU_PCI_VGA_MEM].quirks);
f15689c7
AW
3101
3102 vdev->vga.region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE;
3103 vdev->vga.region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO;
7076eabc 3104 QLIST_INIT(&vdev->vga.region[QEMU_PCI_VGA_IO_LO].quirks);
f15689c7
AW
3105
3106 vdev->vga.region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE;
3107 vdev->vga.region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI;
7076eabc 3108 QLIST_INIT(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks);
f15689c7
AW
3109
3110 vdev->has_vga = true;
3111 }
47cbe50c 3112
7b4b0e9e
VMP
3113 irq_info.index = VFIO_PCI_ERR_IRQ_INDEX;
3114
5546a621 3115 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
7b4b0e9e
VMP
3116 if (ret) {
3117 /* This can fail for an old kernel or legacy PCI dev */
d13dd2d7 3118 trace_vfio_populate_device_get_irq_info_failure();
7b4b0e9e
VMP
3119 ret = 0;
3120 } else if (irq_info.count == 1) {
3121 vdev->pci_aer = true;
3122 } else {
df92ee44 3123 error_report("vfio: %s "
8fbf47c3 3124 "Could not enable error recovery for the device",
df92ee44 3125 vbasedev->name);
7b4b0e9e 3126 }
f15689c7 3127
d13dd2d7
EA
3128error:
3129 return ret;
3130}
3131
9ee27d73 3132static void vfio_put_device(VFIOPCIDevice *vdev)
65501a74 3133{
462037c9 3134 g_free(vdev->vbasedev.name);
65501a74 3135 if (vdev->msix) {
3a4dbe6a 3136 object_unparent(OBJECT(&vdev->msix->mmap_mem));
65501a74
AW
3137 g_free(vdev->msix);
3138 vdev->msix = NULL;
3139 }
d13dd2d7 3140 vfio_put_base_device(&vdev->vbasedev);
65501a74
AW
3141}
3142
7b4b0e9e
VMP
3143static void vfio_err_notifier_handler(void *opaque)
3144{
9ee27d73 3145 VFIOPCIDevice *vdev = opaque;
7b4b0e9e
VMP
3146
3147 if (!event_notifier_test_and_clear(&vdev->err_notifier)) {
3148 return;
3149 }
3150
3151 /*
3152 * TBD. Retrieve the error details and decide what action
3153 * needs to be taken. One of the actions could be to pass
3154 * the error to the guest and have the guest driver recover
3155 * from the error. This requires that PCIe capabilities be
3156 * exposed to the guest. For now, we just terminate the
3157 * guest to contain the error.
3158 */
3159
8fbf47c3
AW
3160 error_report("%s(%04x:%02x:%02x.%x) Unrecoverable error detected. "
3161 "Please collect any data possible and then kill the guest",
3162 __func__, vdev->host.domain, vdev->host.bus,
3163 vdev->host.slot, vdev->host.function);
7b4b0e9e 3164
ba29776f 3165 vm_stop(RUN_STATE_INTERNAL_ERROR);
7b4b0e9e
VMP
3166}
3167
3168/*
3169 * Registers error notifier for devices supporting error recovery.
3170 * If we encounter a failure in this function, we report an error
3171 * and continue after disabling error recovery support for the
3172 * device.
3173 */
9ee27d73 3174static void vfio_register_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e
VMP
3175{
3176 int ret;
3177 int argsz;
3178 struct vfio_irq_set *irq_set;
3179 int32_t *pfd;
3180
3181 if (!vdev->pci_aer) {
3182 return;
3183 }
3184
3185 if (event_notifier_init(&vdev->err_notifier, 0)) {
8fbf47c3 3186 error_report("vfio: Unable to init event notifier for error detection");
7b4b0e9e
VMP
3187 vdev->pci_aer = false;
3188 return;
3189 }
3190
3191 argsz = sizeof(*irq_set) + sizeof(*pfd);
3192
3193 irq_set = g_malloc0(argsz);
3194 irq_set->argsz = argsz;
3195 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
3196 VFIO_IRQ_SET_ACTION_TRIGGER;
3197 irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
3198 irq_set->start = 0;
3199 irq_set->count = 1;
3200 pfd = (int32_t *)&irq_set->data;
3201
3202 *pfd = event_notifier_get_fd(&vdev->err_notifier);
3203 qemu_set_fd_handler(*pfd, vfio_err_notifier_handler, NULL, vdev);
3204
5546a621 3205 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
7b4b0e9e 3206 if (ret) {
8fbf47c3 3207 error_report("vfio: Failed to set up error notification");
7b4b0e9e
VMP
3208 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
3209 event_notifier_cleanup(&vdev->err_notifier);
3210 vdev->pci_aer = false;
3211 }
3212 g_free(irq_set);
3213}
3214
9ee27d73 3215static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e
VMP
3216{
3217 int argsz;
3218 struct vfio_irq_set *irq_set;
3219 int32_t *pfd;
3220 int ret;
3221
3222 if (!vdev->pci_aer) {
3223 return;
3224 }
3225
3226 argsz = sizeof(*irq_set) + sizeof(*pfd);
3227
3228 irq_set = g_malloc0(argsz);
3229 irq_set->argsz = argsz;
3230 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
3231 VFIO_IRQ_SET_ACTION_TRIGGER;
3232 irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
3233 irq_set->start = 0;
3234 irq_set->count = 1;
3235 pfd = (int32_t *)&irq_set->data;
3236 *pfd = -1;
3237
5546a621 3238 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
7b4b0e9e 3239 if (ret) {
8fbf47c3 3240 error_report("vfio: Failed to de-assign error fd: %m");
7b4b0e9e
VMP
3241 }
3242 g_free(irq_set);
3243 qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier),
3244 NULL, NULL, vdev);
3245 event_notifier_cleanup(&vdev->err_notifier);
3246}
3247
47cbe50c
AW
3248static void vfio_req_notifier_handler(void *opaque)
3249{
3250 VFIOPCIDevice *vdev = opaque;
3251
3252 if (!event_notifier_test_and_clear(&vdev->req_notifier)) {
3253 return;
3254 }
3255
3256 qdev_unplug(&vdev->pdev.qdev, NULL);
3257}
3258
3259static void vfio_register_req_notifier(VFIOPCIDevice *vdev)
3260{
3261 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
3262 .index = VFIO_PCI_REQ_IRQ_INDEX };
3263 int argsz;
3264 struct vfio_irq_set *irq_set;
3265 int32_t *pfd;
3266
3267 if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) {
3268 return;
3269 }
3270
3271 if (ioctl(vdev->vbasedev.fd,
3272 VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) {
3273 return;
3274 }
3275
3276 if (event_notifier_init(&vdev->req_notifier, 0)) {
3277 error_report("vfio: Unable to init event notifier for device request");
3278 return;
3279 }
3280
3281 argsz = sizeof(*irq_set) + sizeof(*pfd);
3282
3283 irq_set = g_malloc0(argsz);
3284 irq_set->argsz = argsz;
3285 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
3286 VFIO_IRQ_SET_ACTION_TRIGGER;
3287 irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
3288 irq_set->start = 0;
3289 irq_set->count = 1;
3290 pfd = (int32_t *)&irq_set->data;
3291
3292 *pfd = event_notifier_get_fd(&vdev->req_notifier);
3293 qemu_set_fd_handler(*pfd, vfio_req_notifier_handler, NULL, vdev);
3294
3295 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
3296 error_report("vfio: Failed to set up device request notification");
3297 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
3298 event_notifier_cleanup(&vdev->req_notifier);
3299 } else {
3300 vdev->req_enabled = true;
3301 }
3302
3303 g_free(irq_set);
3304}
3305
3306static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev)
3307{
3308 int argsz;
3309 struct vfio_irq_set *irq_set;
3310 int32_t *pfd;
3311
3312 if (!vdev->req_enabled) {
3313 return;
3314 }
3315
3316 argsz = sizeof(*irq_set) + sizeof(*pfd);
3317
3318 irq_set = g_malloc0(argsz);
3319 irq_set->argsz = argsz;
3320 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
3321 VFIO_IRQ_SET_ACTION_TRIGGER;
3322 irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
3323 irq_set->start = 0;
3324 irq_set->count = 1;
3325 pfd = (int32_t *)&irq_set->data;
3326 *pfd = -1;
3327
3328 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
3329 error_report("vfio: Failed to de-assign device request fd: %m");
3330 }
3331 g_free(irq_set);
3332 qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier),
3333 NULL, NULL, vdev);
3334 event_notifier_cleanup(&vdev->req_notifier);
3335
3336 vdev->req_enabled = false;
3337}
3338
5655f931
AW
3339/*
3340 * AMD Radeon PCI config reset, based on Linux:
3341 * drivers/gpu/drm/radeon/ci_smc.c:ci_is_smc_running()
3342 * drivers/gpu/drm/radeon/radeon_device.c:radeon_pci_config_reset
3343 * drivers/gpu/drm/radeon/ci_smc.c:ci_reset_smc()
3344 * drivers/gpu/drm/radeon/ci_smc.c:ci_stop_smc_clock()
3345 * IDs: include/drm/drm_pciids.h
3346 * Registers: http://cgit.freedesktop.org/~agd5f/linux/commit/?id=4e2aa447f6f0
3347 *
3348 * Bonaire and Hawaii GPUs do not respond to a bus reset. This is a bug in the
3349 * hardware that should be fixed on future ASICs. The symptom of this is that
3350 * once the accerlated driver loads, Windows guests will bsod on subsequent
3351 * attmpts to load the driver, such as after VM reset or shutdown/restart. To
3352 * work around this, we do an AMD specific PCI config reset, followed by an SMC
3353 * reset. The PCI config reset only works if SMC firmware is running, so we
3354 * have a dependency on the state of the device as to whether this reset will
3355 * be effective. There are still cases where we won't be able to kick the
3356 * device into working, but this greatly improves the usability overall. The
3357 * config reset magic is relatively common on AMD GPUs, but the setup and SMC
3358 * poking is largely ASIC specific.
3359 */
3360static bool vfio_radeon_smc_is_running(VFIOPCIDevice *vdev)
3361{
3362 uint32_t clk, pc_c;
3363
3364 /*
67cc32eb 3365 * Registers 200h and 204h are index and data registers for accessing
5655f931
AW
3366 * indirect configuration registers within the device.
3367 */
3368 vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4);
3369 clk = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
3370 vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000370, 4);
3371 pc_c = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
3372
3373 return (!(clk & 1) && (0x20100 <= pc_c));
3374}
3375
3376/*
3377 * The scope of a config reset is controlled by a mode bit in the misc register
3378 * and a fuse, exposed as a bit in another register. The fuse is the default
3379 * (0 = GFX, 1 = whole GPU), the misc bit is a toggle, with the forumula
3380 * scope = !(misc ^ fuse), where the resulting scope is defined the same as
3381 * the fuse. A truth table therefore tells us that if misc == fuse, we need
3382 * to flip the value of the bit in the misc register.
3383 */
3384static void vfio_radeon_set_gfx_only_reset(VFIOPCIDevice *vdev)
3385{
3386 uint32_t misc, fuse;
3387 bool a, b;
3388
3389 vfio_region_write(&vdev->bars[5].region, 0x200, 0xc00c0000, 4);
3390 fuse = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
3391 b = fuse & 64;
3392
3393 vfio_region_write(&vdev->bars[5].region, 0x200, 0xc0000010, 4);
3394 misc = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
3395 a = misc & 2;
3396
3397 if (a == b) {
3398 vfio_region_write(&vdev->bars[5].region, 0x204, misc ^ 2, 4);
3399 vfio_region_read(&vdev->bars[5].region, 0x204, 4); /* flush */
3400 }
3401}
3402
3403static int vfio_radeon_reset(VFIOPCIDevice *vdev)
3404{
3405 PCIDevice *pdev = &vdev->pdev;
3406 int i, ret = 0;
3407 uint32_t data;
3408
3409 /* Defer to a kernel implemented reset */
3410 if (vdev->vbasedev.reset_works) {
3411 return -ENODEV;
3412 }
3413
3414 /* Enable only memory BAR access */
3415 vfio_pci_write_config(pdev, PCI_COMMAND, PCI_COMMAND_MEMORY, 2);
3416
3417 /* Reset only works if SMC firmware is loaded and running */
3418 if (!vfio_radeon_smc_is_running(vdev)) {
3419 ret = -EINVAL;
3420 goto out;
3421 }
3422
3423 /* Make sure only the GFX function is reset */
3424 vfio_radeon_set_gfx_only_reset(vdev);
3425
3426 /* AMD PCI config reset */
3427 vfio_pci_write_config(pdev, 0x7c, 0x39d5e86b, 4);
3428 usleep(100);
3429
3430 /* Read back the memory size to make sure we're out of reset */
3431 for (i = 0; i < 100000; i++) {
3432 if (vfio_region_read(&vdev->bars[5].region, 0x5428, 4) != 0xffffffff) {
3433 break;
3434 }
3435 usleep(1);
3436 }
3437
3438 /* Reset SMC */
3439 vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000000, 4);
3440 data = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
3441 data |= 1;
3442 vfio_region_write(&vdev->bars[5].region, 0x204, data, 4);
3443
3444 /* Disable SMC clock */
3445 vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4);
3446 data = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
3447 data |= 1;
3448 vfio_region_write(&vdev->bars[5].region, 0x204, data, 4);
3449
3450out:
3451 /* Restore PCI command register */
3452 vfio_pci_write_config(pdev, PCI_COMMAND, 0, 2);
3453
3454 return ret;
3455}
3456
3457static void vfio_setup_resetfn(VFIOPCIDevice *vdev)
3458{
3459 PCIDevice *pdev = &vdev->pdev;
3460 uint16_t vendor, device;
3461
3462 vendor = pci_get_word(pdev->config + PCI_VENDOR_ID);
3463 device = pci_get_word(pdev->config + PCI_DEVICE_ID);
3464
3465 switch (vendor) {
3466 case 0x1002:
3467 switch (device) {
3468 /* Bonaire */
3469 case 0x6649: /* Bonaire [FirePro W5100] */
3470 case 0x6650:
3471 case 0x6651:
3472 case 0x6658: /* Bonaire XTX [Radeon R7 260X] */
3473 case 0x665c: /* Bonaire XT [Radeon HD 7790/8770 / R9 260 OEM] */
3474 case 0x665d: /* Bonaire [Radeon R7 200 Series] */
3475 /* Hawaii */
3476 case 0x67A0: /* Hawaii XT GL [FirePro W9100] */
3477 case 0x67A1: /* Hawaii PRO GL [FirePro W8100] */
3478 case 0x67A2:
3479 case 0x67A8:
3480 case 0x67A9:
3481 case 0x67AA:
3482 case 0x67B0: /* Hawaii XT [Radeon R9 290X] */
3483 case 0x67B1: /* Hawaii PRO [Radeon R9 290] */
3484 case 0x67B8:
3485 case 0x67B9:
3486 case 0x67BA:
3487 case 0x67BE:
3488 vdev->resetfn = vfio_radeon_reset;
3489 break;
3490 }
3491 break;
3492 }
3493}
3494
65501a74
AW
3495static int vfio_initfn(PCIDevice *pdev)
3496{
b47d8efa
EA
3497 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
3498 VFIODevice *vbasedev_iter;
65501a74
AW
3499 VFIOGroup *group;
3500 char path[PATH_MAX], iommu_group_path[PATH_MAX], *group_name;
3501 ssize_t len;
3502 struct stat st;
3503 int groupid;
3504 int ret;
3505
3506 /* Check that the host device exists */
3507 snprintf(path, sizeof(path),
3508 "/sys/bus/pci/devices/%04x:%02x:%02x.%01x/",
3509 vdev->host.domain, vdev->host.bus, vdev->host.slot,
3510 vdev->host.function);
3511 if (stat(path, &st) < 0) {
312fd5f2 3512 error_report("vfio: error: no such host device: %s", path);
65501a74
AW
3513 return -errno;
3514 }
3515
b47d8efa
EA
3516 vdev->vbasedev.ops = &vfio_pci_ops;
3517
462037c9
EA
3518 vdev->vbasedev.type = VFIO_DEVICE_TYPE_PCI;
3519 vdev->vbasedev.name = g_strdup_printf("%04x:%02x:%02x.%01x",
3520 vdev->host.domain, vdev->host.bus,
3521 vdev->host.slot, vdev->host.function);
3522
65501a74
AW
3523 strncat(path, "iommu_group", sizeof(path) - strlen(path) - 1);
3524
13665a2d
MA
3525 len = readlink(path, iommu_group_path, sizeof(path));
3526 if (len <= 0 || len >= sizeof(path)) {
312fd5f2 3527 error_report("vfio: error no iommu_group for device");
c6d231e2 3528 return len < 0 ? -errno : -ENAMETOOLONG;
65501a74
AW
3529 }
3530
3531 iommu_group_path[len] = 0;
3532 group_name = basename(iommu_group_path);
3533
3534 if (sscanf(group_name, "%d", &groupid) != 1) {
312fd5f2 3535 error_report("vfio: error reading %s: %m", path);
65501a74
AW
3536 return -errno;
3537 }
3538
df92ee44 3539 trace_vfio_initfn(vdev->vbasedev.name, groupid);
65501a74 3540
0688448b 3541 group = vfio_get_group(groupid, pci_device_iommu_address_space(pdev));
65501a74 3542 if (!group) {
312fd5f2 3543 error_report("vfio: failed to get group %d", groupid);
65501a74
AW
3544 return -ENOENT;
3545 }
3546
3547 snprintf(path, sizeof(path), "%04x:%02x:%02x.%01x",
3548 vdev->host.domain, vdev->host.bus, vdev->host.slot,
3549 vdev->host.function);
3550
b47d8efa
EA
3551 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
3552 if (strcmp(vbasedev_iter->name, vdev->vbasedev.name) == 0) {
312fd5f2 3553 error_report("vfio: error: device %s is already attached", path);
65501a74
AW
3554 vfio_put_group(group);
3555 return -EBUSY;
3556 }
3557 }
3558
d13dd2d7 3559 ret = vfio_get_device(group, path, &vdev->vbasedev);
65501a74 3560 if (ret) {
312fd5f2 3561 error_report("vfio: failed to get device %s", path);
65501a74
AW
3562 vfio_put_group(group);
3563 return ret;
3564 }
3565
217e9fdc
PB
3566 ret = vfio_populate_device(vdev);
3567 if (ret) {
77a10d04 3568 return ret;
217e9fdc
PB
3569 }
3570
65501a74 3571 /* Get a copy of config space */
5546a621 3572 ret = pread(vdev->vbasedev.fd, vdev->pdev.config,
65501a74
AW
3573 MIN(pci_config_size(&vdev->pdev), vdev->config_size),
3574 vdev->config_offset);
3575 if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) {
3576 ret = ret < 0 ? -errno : -EFAULT;
312fd5f2 3577 error_report("vfio: Failed to read device config space");
77a10d04 3578 return ret;
65501a74
AW
3579 }
3580
4b5d5e87
AW
3581 /* vfio emulates a lot for us, but some bits need extra love */
3582 vdev->emulated_config_bits = g_malloc0(vdev->config_size);
3583
3584 /* QEMU can choose to expose the ROM or not */
3585 memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4);
3586
3587 /* QEMU can change multi-function devices to single function, or reverse */
3588 vdev->emulated_config_bits[PCI_HEADER_TYPE] =
3589 PCI_HEADER_TYPE_MULTI_FUNCTION;
3590
187d6232
AW
3591 /* Restore or clear multifunction, this is always controlled by QEMU */
3592 if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
3593 vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
3594 } else {
3595 vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
3596 }
3597
65501a74
AW
3598 /*
3599 * Clear host resource mapping info. If we choose not to register a
3600 * BAR, such as might be the case with the option ROM, we can get
3601 * confusing, unwritable, residual addresses from the host here.
3602 */
3603 memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24);
3604 memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4);
3605
6f864e6e 3606 vfio_pci_size_rom(vdev);
65501a74
AW
3607
3608 ret = vfio_early_setup_msix(vdev);
3609 if (ret) {
77a10d04 3610 return ret;
65501a74
AW
3611 }
3612
3613 vfio_map_bars(vdev);
3614
3615 ret = vfio_add_capabilities(vdev);
3616 if (ret) {
3617 goto out_teardown;
3618 }
3619
4b5d5e87
AW
3620 /* QEMU emulates all of MSI & MSIX */
3621 if (pdev->cap_present & QEMU_PCI_CAP_MSIX) {
3622 memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff,
3623 MSIX_CAP_LENGTH);
3624 }
3625
3626 if (pdev->cap_present & QEMU_PCI_CAP_MSI) {
3627 memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff,
3628 vdev->msi_cap_size);
3629 }
3630
65501a74 3631 if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) {
bc72ad67 3632 vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
ea486926 3633 vfio_intx_mmap_enable, vdev);
870cb6f1
AW
3634 pci_device_set_intx_routing_notifier(&vdev->pdev, vfio_intx_update);
3635 ret = vfio_intx_enable(vdev);
65501a74
AW
3636 if (ret) {
3637 goto out_teardown;
3638 }
3639 }
3640
7b4b0e9e 3641 vfio_register_err_notifier(vdev);
47cbe50c 3642 vfio_register_req_notifier(vdev);
5655f931 3643 vfio_setup_resetfn(vdev);
c29029dd 3644
65501a74
AW
3645 return 0;
3646
3647out_teardown:
3648 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3649 vfio_teardown_msi(vdev);
ba5e6bfa 3650 vfio_unregister_bars(vdev);
77a10d04
PB
3651 return ret;
3652}
3653
3654static void vfio_instance_finalize(Object *obj)
3655{
3656 PCIDevice *pci_dev = PCI_DEVICE(obj);
3657 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pci_dev);
3658 VFIOGroup *group = vdev->vbasedev.group;
3659
ba5e6bfa 3660 vfio_unmap_bars(vdev);
4b5d5e87 3661 g_free(vdev->emulated_config_bits);
77a10d04 3662 g_free(vdev->rom);
65501a74
AW
3663 vfio_put_device(vdev);
3664 vfio_put_group(group);
65501a74
AW
3665}
3666
3667static void vfio_exitfn(PCIDevice *pdev)
3668{
9ee27d73 3669 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 3670
47cbe50c 3671 vfio_unregister_req_notifier(vdev);
7b4b0e9e 3672 vfio_unregister_err_notifier(vdev);
65501a74
AW
3673 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3674 vfio_disable_interrupts(vdev);
ea486926 3675 if (vdev->intx.mmap_timer) {
bc72ad67 3676 timer_free(vdev->intx.mmap_timer);
ea486926 3677 }
65501a74 3678 vfio_teardown_msi(vdev);
ba5e6bfa 3679 vfio_unregister_bars(vdev);
65501a74
AW
3680}
3681
3682static void vfio_pci_reset(DeviceState *dev)
3683{
3684 PCIDevice *pdev = DO_UPCAST(PCIDevice, qdev, dev);
9ee27d73 3685 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 3686
df92ee44 3687 trace_vfio_pci_reset(vdev->vbasedev.name);
5834a83f 3688
f16f39c3 3689 vfio_pci_pre_reset(vdev);
ba661818 3690
5655f931
AW
3691 if (vdev->resetfn && !vdev->resetfn(vdev)) {
3692 goto post_reset;
3693 }
3694
b47d8efa
EA
3695 if (vdev->vbasedev.reset_works &&
3696 (vdev->has_flr || !vdev->has_pm_reset) &&
5546a621 3697 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 3698 trace_vfio_pci_reset_flr(vdev->vbasedev.name);
f16f39c3 3699 goto post_reset;
ba661818
AW
3700 }
3701
f16f39c3
AW
3702 /* See if we can do our own bus reset */
3703 if (!vfio_pci_hot_reset_one(vdev)) {
3704 goto post_reset;
3705 }
5834a83f 3706
f16f39c3 3707 /* If nothing else works and the device supports PM reset, use it */
b47d8efa 3708 if (vdev->vbasedev.reset_works && vdev->has_pm_reset &&
5546a621 3709 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 3710 trace_vfio_pci_reset_pm(vdev->vbasedev.name);
f16f39c3 3711 goto post_reset;
65501a74 3712 }
5834a83f 3713
f16f39c3
AW
3714post_reset:
3715 vfio_pci_post_reset(vdev);
65501a74
AW
3716}
3717
abc5b3bf
GA
3718static void vfio_instance_init(Object *obj)
3719{
3720 PCIDevice *pci_dev = PCI_DEVICE(obj);
9ee27d73 3721 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, PCI_DEVICE(obj));
abc5b3bf
GA
3722
3723 device_add_bootindex_property(obj, &vdev->bootindex,
3724 "bootindex", NULL,
3725 &pci_dev->qdev, NULL);
3726}
3727
65501a74 3728static Property vfio_pci_dev_properties[] = {
9ee27d73
EA
3729 DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host),
3730 DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice,
ea486926 3731 intx.mmap_timeout, 1100),
9ee27d73 3732 DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features,
f15689c7 3733 VFIO_FEATURE_ENABLE_VGA_BIT, false),
47cbe50c
AW
3734 DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features,
3735 VFIO_FEATURE_ENABLE_REQ_BIT, true),
6ee47c90 3736 DEFINE_PROP_BOOL("x-mmap", VFIOPCIDevice, vbasedev.allow_mmap, true),
65501a74
AW
3737 /*
3738 * TODO - support passed fds... is this necessary?
9ee27d73
EA
3739 * DEFINE_PROP_STRING("vfiofd", VFIOPCIDevice, vfiofd_name),
3740 * DEFINE_PROP_STRING("vfiogroupfd, VFIOPCIDevice, vfiogroupfd_name),
65501a74
AW
3741 */
3742 DEFINE_PROP_END_OF_LIST(),
3743};
3744
d9f0e638
AW
3745static const VMStateDescription vfio_pci_vmstate = {
3746 .name = "vfio-pci",
3747 .unmigratable = 1,
3748};
65501a74
AW
3749
3750static void vfio_pci_dev_class_init(ObjectClass *klass, void *data)
3751{
3752 DeviceClass *dc = DEVICE_CLASS(klass);
3753 PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass);
3754
3755 dc->reset = vfio_pci_reset;
3756 dc->props = vfio_pci_dev_properties;
d9f0e638
AW
3757 dc->vmsd = &vfio_pci_vmstate;
3758 dc->desc = "VFIO-based PCI device assignment";
125ee0ed 3759 set_bit(DEVICE_CATEGORY_MISC, dc->categories);
65501a74
AW
3760 pdc->init = vfio_initfn;
3761 pdc->exit = vfio_exitfn;
3762 pdc->config_read = vfio_pci_read_config;
3763 pdc->config_write = vfio_pci_write_config;
6a659bbf 3764 pdc->is_express = 1; /* We might be */
65501a74
AW
3765}
3766
3767static const TypeInfo vfio_pci_dev_info = {
3768 .name = "vfio-pci",
3769 .parent = TYPE_PCI_DEVICE,
9ee27d73 3770 .instance_size = sizeof(VFIOPCIDevice),
65501a74 3771 .class_init = vfio_pci_dev_class_init,
abc5b3bf 3772 .instance_init = vfio_instance_init,
77a10d04 3773 .instance_finalize = vfio_instance_finalize,
65501a74
AW
3774};
3775
3776static void register_vfio_pci_dev_type(void)
3777{
3778 type_register_static(&vfio_pci_dev_info);
3779}
3780
3781type_init(register_vfio_pci_dev_type)