]> git.proxmox.com Git - mirror_qemu.git/blame - hw/vfio/pci.c
hw/vfio/pci: fix double free in vfio_msi_disable
[mirror_qemu.git] / hw / vfio / pci.c
CommitLineData
65501a74
AW
1/*
2 * vfio based device assignment support
3 *
4 * Copyright Red Hat, Inc. 2012
5 *
6 * Authors:
7 * Alex Williamson <alex.williamson@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
12 * Based on qemu-kvm device-assignment:
13 * Adapted for KVM by Qumranet.
14 * Copyright (c) 2007, Neocleus, Alex Novik (alex@neocleus.com)
15 * Copyright (c) 2007, Neocleus, Guy Zana (guy@neocleus.com)
16 * Copyright (C) 2008, Qumranet, Amit Shah (amit.shah@qumranet.com)
17 * Copyright (C) 2008, Red Hat, Amit Shah (amit.shah@redhat.com)
18 * Copyright (C) 2008, IBM, Muli Ben-Yehuda (muli@il.ibm.com)
19 */
20
c6eacb1a 21#include "qemu/osdep.h"
6dcfdbad 22#include <linux/vfio.h>
65501a74 23#include <sys/ioctl.h>
65501a74 24
650d103d 25#include "hw/hw.h"
83c9f4ca
PB
26#include "hw/pci/msi.h"
27#include "hw/pci/msix.h"
0282abf0 28#include "hw/pci/pci_bridge.h"
a27bd6c7 29#include "hw/qdev-properties.h"
d6454270 30#include "migration/vmstate.h"
1de7afc9 31#include "qemu/error-report.h"
db725815 32#include "qemu/main-loop.h"
0b8fa32f 33#include "qemu/module.h"
922a01a0 34#include "qemu/option.h"
1de7afc9 35#include "qemu/range.h"
e0255bb1 36#include "qemu/units.h"
6dcfdbad 37#include "sysemu/kvm.h"
54d31236 38#include "sysemu/runstate.h"
6dcfdbad 39#include "sysemu/sysemu.h"
78f33d2b 40#include "pci.h"
385f57cf 41#include "trace.h"
1108b2f8 42#include "qapi/error.h"
4b943029 43
2683ccd5
LQ
44#define TYPE_VFIO_PCI "vfio-pci"
45#define PCI_VFIO(obj) OBJECT_CHECK(VFIOPCIDevice, obj, TYPE_VFIO_PCI)
46
f75ca627 47#define TYPE_VFIO_PCI_NOHOTPLUG "vfio-pci-nohotplug"
0c0c8f8a 48
9ee27d73 49static void vfio_disable_interrupts(VFIOPCIDevice *vdev);
9ee27d73 50static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled);
65501a74 51
ea486926
AW
52/*
53 * Disabling BAR mmaping can be slow, but toggling it around INTx can
54 * also be a huge overhead. We try to get the best of both worlds by
55 * waiting until an interrupt to disable mmaps (subsequent transitions
56 * to the same state are effectively no overhead). If the interrupt has
57 * been serviced and the time gap is long enough, we re-enable mmaps for
58 * performance. This works well for things like graphics cards, which
59 * may not use their interrupt at all and are penalized to an unusable
60 * level by read/write BAR traps. Other devices, like NICs, have more
61 * regular interrupts and see much better latency by staying in non-mmap
62 * mode. We therefore set the default mmap_timeout such that a ping
63 * is just enough to keep the mmap disabled. Users can experiment with
64 * other options with the x-intx-mmap-timeout-ms parameter (a value of
65 * zero disables the timer).
66 */
67static void vfio_intx_mmap_enable(void *opaque)
68{
9ee27d73 69 VFIOPCIDevice *vdev = opaque;
ea486926
AW
70
71 if (vdev->intx.pending) {
bc72ad67
AB
72 timer_mod(vdev->intx.mmap_timer,
73 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926
AW
74 return;
75 }
76
77 vfio_mmap_set_enabled(vdev, true);
78}
79
65501a74
AW
80static void vfio_intx_interrupt(void *opaque)
81{
9ee27d73 82 VFIOPCIDevice *vdev = opaque;
65501a74
AW
83
84 if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) {
85 return;
86 }
87
df92ee44 88 trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin);
65501a74
AW
89
90 vdev->intx.pending = true;
68919cac 91 pci_irq_assert(&vdev->pdev);
ea486926
AW
92 vfio_mmap_set_enabled(vdev, false);
93 if (vdev->intx.mmap_timeout) {
bc72ad67
AB
94 timer_mod(vdev->intx.mmap_timer,
95 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926 96 }
65501a74
AW
97}
98
870cb6f1 99static void vfio_intx_eoi(VFIODevice *vbasedev)
65501a74 100{
a664477d
EA
101 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
102
65501a74
AW
103 if (!vdev->intx.pending) {
104 return;
105 }
106
870cb6f1 107 trace_vfio_intx_eoi(vbasedev->name);
65501a74
AW
108
109 vdev->intx.pending = false;
68919cac 110 pci_irq_deassert(&vdev->pdev);
a664477d 111 vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74
AW
112}
113
7dfb3424 114static void vfio_intx_enable_kvm(VFIOPCIDevice *vdev, Error **errp)
e1d1e586
AW
115{
116#ifdef CONFIG_KVM
117 struct kvm_irqfd irqfd = {
118 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
119 .gsi = vdev->intx.route.irq,
120 .flags = KVM_IRQFD_FLAG_RESAMPLE,
121 };
201a7331 122 Error *err = NULL;
e1d1e586 123
46746dba 124 if (vdev->no_kvm_intx || !kvm_irqfds_enabled() ||
e1d1e586 125 vdev->intx.route.mode != PCI_INTX_ENABLED ||
9fc0e2d8 126 !kvm_resamplefds_enabled()) {
e1d1e586
AW
127 return;
128 }
129
130 /* Get to a known interrupt state */
131 qemu_set_fd_handler(irqfd.fd, NULL, NULL, vdev);
5546a621 132 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 133 vdev->intx.pending = false;
68919cac 134 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
135
136 /* Get an eventfd for resample/unmask */
137 if (event_notifier_init(&vdev->intx.unmask, 0)) {
7dfb3424 138 error_setg(errp, "event_notifier_init failed eoi");
e1d1e586
AW
139 goto fail;
140 }
141
142 /* KVM triggers it, VFIO listens for it */
143 irqfd.resamplefd = event_notifier_get_fd(&vdev->intx.unmask);
144
145 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
7dfb3424 146 error_setg_errno(errp, errno, "failed to setup resample irqfd");
e1d1e586
AW
147 goto fail_irqfd;
148 }
149
201a7331
EA
150 if (vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX, 0,
151 VFIO_IRQ_SET_ACTION_UNMASK,
152 irqfd.resamplefd, &err)) {
153 error_propagate(errp, err);
e1d1e586
AW
154 goto fail_vfio;
155 }
156
157 /* Let'em rip */
5546a621 158 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
159
160 vdev->intx.kvm_accel = true;
161
870cb6f1 162 trace_vfio_intx_enable_kvm(vdev->vbasedev.name);
e1d1e586
AW
163
164 return;
165
166fail_vfio:
167 irqfd.flags = KVM_IRQFD_FLAG_DEASSIGN;
168 kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd);
169fail_irqfd:
170 event_notifier_cleanup(&vdev->intx.unmask);
171fail:
172 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
5546a621 173 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
174#endif
175}
176
870cb6f1 177static void vfio_intx_disable_kvm(VFIOPCIDevice *vdev)
e1d1e586
AW
178{
179#ifdef CONFIG_KVM
180 struct kvm_irqfd irqfd = {
181 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
182 .gsi = vdev->intx.route.irq,
183 .flags = KVM_IRQFD_FLAG_DEASSIGN,
184 };
185
186 if (!vdev->intx.kvm_accel) {
187 return;
188 }
189
190 /*
191 * Get to a known state, hardware masked, QEMU ready to accept new
192 * interrupts, QEMU IRQ de-asserted.
193 */
5546a621 194 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 195 vdev->intx.pending = false;
68919cac 196 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
197
198 /* Tell KVM to stop listening for an INTx irqfd */
199 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
312fd5f2 200 error_report("vfio: Error: Failed to disable INTx irqfd: %m");
e1d1e586
AW
201 }
202
203 /* We only need to close the eventfd for VFIO to cleanup the kernel side */
204 event_notifier_cleanup(&vdev->intx.unmask);
205
206 /* QEMU starts listening for interrupt events. */
207 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
208
209 vdev->intx.kvm_accel = false;
210
211 /* If we've missed an event, let it re-fire through QEMU */
5546a621 212 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 213
870cb6f1 214 trace_vfio_intx_disable_kvm(vdev->vbasedev.name);
e1d1e586
AW
215#endif
216}
217
870cb6f1 218static void vfio_intx_update(PCIDevice *pdev)
e1d1e586 219{
2683ccd5 220 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
e1d1e586 221 PCIINTxRoute route;
7dfb3424 222 Error *err = NULL;
e1d1e586
AW
223
224 if (vdev->interrupt != VFIO_INT_INTx) {
225 return;
226 }
227
228 route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin);
229
230 if (!pci_intx_route_changed(&vdev->intx.route, &route)) {
231 return; /* Nothing changed */
232 }
233
870cb6f1
AW
234 trace_vfio_intx_update(vdev->vbasedev.name,
235 vdev->intx.route.irq, route.irq);
e1d1e586 236
870cb6f1 237 vfio_intx_disable_kvm(vdev);
e1d1e586
AW
238
239 vdev->intx.route = route;
240
241 if (route.mode != PCI_INTX_ENABLED) {
242 return;
243 }
244
7dfb3424
EA
245 vfio_intx_enable_kvm(vdev, &err);
246 if (err) {
e1eb292a 247 warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7dfb3424 248 }
e1d1e586
AW
249
250 /* Re-enable the interrupt in cased we missed an EOI */
870cb6f1 251 vfio_intx_eoi(&vdev->vbasedev);
e1d1e586
AW
252}
253
7dfb3424 254static int vfio_intx_enable(VFIOPCIDevice *vdev, Error **errp)
65501a74 255{
65501a74 256 uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1);
7dfb3424 257 Error *err = NULL;
201a7331
EA
258 int32_t fd;
259 int ret;
260
65501a74 261
ea486926 262 if (!pin) {
65501a74
AW
263 return 0;
264 }
265
266 vfio_disable_interrupts(vdev);
267
268 vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */
68919cac 269 pci_config_set_interrupt_pin(vdev->pdev.config, pin);
e1d1e586
AW
270
271#ifdef CONFIG_KVM
272 /*
273 * Only conditional to avoid generating error messages on platforms
274 * where we won't actually use the result anyway.
275 */
9fc0e2d8 276 if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) {
e1d1e586
AW
277 vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev,
278 vdev->intx.pin);
279 }
280#endif
281
65501a74
AW
282 ret = event_notifier_init(&vdev->intx.interrupt, 0);
283 if (ret) {
7dfb3424 284 error_setg_errno(errp, -ret, "event_notifier_init failed");
65501a74
AW
285 return ret;
286 }
201a7331
EA
287 fd = event_notifier_get_fd(&vdev->intx.interrupt);
288 qemu_set_fd_handler(fd, vfio_intx_interrupt, NULL, vdev);
65501a74 289
201a7331
EA
290 if (vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX, 0,
291 VFIO_IRQ_SET_ACTION_TRIGGER, fd, &err)) {
292 error_propagate(errp, err);
293 qemu_set_fd_handler(fd, NULL, NULL, vdev);
ce59af2d 294 event_notifier_cleanup(&vdev->intx.interrupt);
201a7331 295 return -errno;
65501a74
AW
296 }
297
7dfb3424
EA
298 vfio_intx_enable_kvm(vdev, &err);
299 if (err) {
e1eb292a 300 warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7dfb3424 301 }
e1d1e586 302
65501a74
AW
303 vdev->interrupt = VFIO_INT_INTx;
304
870cb6f1 305 trace_vfio_intx_enable(vdev->vbasedev.name);
201a7331 306 return 0;
65501a74
AW
307}
308
870cb6f1 309static void vfio_intx_disable(VFIOPCIDevice *vdev)
65501a74
AW
310{
311 int fd;
312
bc72ad67 313 timer_del(vdev->intx.mmap_timer);
870cb6f1 314 vfio_intx_disable_kvm(vdev);
5546a621 315 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74 316 vdev->intx.pending = false;
68919cac 317 pci_irq_deassert(&vdev->pdev);
65501a74
AW
318 vfio_mmap_set_enabled(vdev, true);
319
320 fd = event_notifier_get_fd(&vdev->intx.interrupt);
321 qemu_set_fd_handler(fd, NULL, NULL, vdev);
322 event_notifier_cleanup(&vdev->intx.interrupt);
323
324 vdev->interrupt = VFIO_INT_NONE;
325
870cb6f1 326 trace_vfio_intx_disable(vdev->vbasedev.name);
65501a74
AW
327}
328
329/*
330 * MSI/X
331 */
332static void vfio_msi_interrupt(void *opaque)
333{
334 VFIOMSIVector *vector = opaque;
9ee27d73 335 VFIOPCIDevice *vdev = vector->vdev;
0de70dc7
AW
336 MSIMessage (*get_msg)(PCIDevice *dev, unsigned vector);
337 void (*notify)(PCIDevice *dev, unsigned vector);
338 MSIMessage msg;
65501a74
AW
339 int nr = vector - vdev->msi_vectors;
340
341 if (!event_notifier_test_and_clear(&vector->interrupt)) {
342 return;
343 }
344
b3ebc10c 345 if (vdev->interrupt == VFIO_INT_MSIX) {
0de70dc7
AW
346 get_msg = msix_get_message;
347 notify = msix_notify;
95239e16
AW
348
349 /* A masked vector firing needs to use the PBA, enable it */
350 if (msix_is_masked(&vdev->pdev, nr)) {
351 set_bit(nr, vdev->msix->pending);
352 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, true);
353 trace_vfio_msix_pba_enable(vdev->vbasedev.name);
354 }
9035f8c0 355 } else if (vdev->interrupt == VFIO_INT_MSI) {
0de70dc7
AW
356 get_msg = msi_get_message;
357 notify = msi_notify;
b3ebc10c
AW
358 } else {
359 abort();
360 }
361
0de70dc7 362 msg = get_msg(&vdev->pdev, nr);
bc5baffa 363 trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data);
0de70dc7 364 notify(&vdev->pdev, nr);
65501a74
AW
365}
366
9ee27d73 367static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix)
65501a74
AW
368{
369 struct vfio_irq_set *irq_set;
370 int ret = 0, i, argsz;
371 int32_t *fds;
372
373 argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds));
374
375 irq_set = g_malloc0(argsz);
376 irq_set->argsz = argsz;
377 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
378 irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX;
379 irq_set->start = 0;
380 irq_set->count = vdev->nr_vectors;
381 fds = (int32_t *)&irq_set->data;
382
383 for (i = 0; i < vdev->nr_vectors; i++) {
c048be5c
AW
384 int fd = -1;
385
386 /*
387 * MSI vs MSI-X - The guest has direct access to MSI mask and pending
388 * bits, therefore we always use the KVM signaling path when setup.
389 * MSI-X mask and pending bits are emulated, so we want to use the
390 * KVM signaling path only when configured and unmasked.
391 */
392 if (vdev->msi_vectors[i].use) {
393 if (vdev->msi_vectors[i].virq < 0 ||
394 (msix && msix_is_masked(&vdev->pdev, i))) {
395 fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt);
396 } else {
397 fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt);
398 }
65501a74 399 }
c048be5c
AW
400
401 fds[i] = fd;
65501a74
AW
402 }
403
5546a621 404 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74
AW
405
406 g_free(irq_set);
407
65501a74
AW
408 return ret;
409}
410
46746dba 411static void vfio_add_kvm_msi_virq(VFIOPCIDevice *vdev, VFIOMSIVector *vector,
d1f6af6a 412 int vector_n, bool msix)
f4d45d47
AW
413{
414 int virq;
415
d1f6af6a 416 if ((msix && vdev->no_kvm_msix) || (!msix && vdev->no_kvm_msi)) {
f4d45d47
AW
417 return;
418 }
419
420 if (event_notifier_init(&vector->kvm_interrupt, 0)) {
421 return;
422 }
423
d1f6af6a 424 virq = kvm_irqchip_add_msi_route(kvm_state, vector_n, &vdev->pdev);
f4d45d47
AW
425 if (virq < 0) {
426 event_notifier_cleanup(&vector->kvm_interrupt);
427 return;
428 }
429
1c9b71a7 430 if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
f4d45d47
AW
431 NULL, virq) < 0) {
432 kvm_irqchip_release_virq(kvm_state, virq);
433 event_notifier_cleanup(&vector->kvm_interrupt);
434 return;
435 }
436
f4d45d47
AW
437 vector->virq = virq;
438}
439
440static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector)
441{
1c9b71a7
EA
442 kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
443 vector->virq);
f4d45d47
AW
444 kvm_irqchip_release_virq(kvm_state, vector->virq);
445 vector->virq = -1;
446 event_notifier_cleanup(&vector->kvm_interrupt);
447}
448
dc9f06ca
PF
449static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg,
450 PCIDevice *pdev)
f4d45d47 451{
dc9f06ca 452 kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg, pdev);
3f1fea0f 453 kvm_irqchip_commit_routes(kvm_state);
f4d45d47
AW
454}
455
b0223e29
AW
456static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr,
457 MSIMessage *msg, IOHandler *handler)
65501a74 458{
2683ccd5 459 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
65501a74
AW
460 VFIOMSIVector *vector;
461 int ret;
462
df92ee44 463 trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr);
65501a74 464
65501a74 465 vector = &vdev->msi_vectors[nr];
65501a74 466
f4d45d47
AW
467 if (!vector->use) {
468 vector->vdev = vdev;
469 vector->virq = -1;
470 if (event_notifier_init(&vector->interrupt, 0)) {
471 error_report("vfio: Error: event_notifier_init failed");
472 }
473 vector->use = true;
474 msix_vector_use(pdev, nr);
65501a74
AW
475 }
476
f4d45d47
AW
477 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
478 handler, NULL, vector);
479
65501a74
AW
480 /*
481 * Attempt to enable route through KVM irqchip,
482 * default to userspace handling if unavailable.
483 */
f4d45d47
AW
484 if (vector->virq >= 0) {
485 if (!msg) {
486 vfio_remove_kvm_msi_virq(vector);
487 } else {
dc9f06ca 488 vfio_update_kvm_msi_virq(vector, *msg, pdev);
65501a74 489 }
f4d45d47 490 } else {
6d17a018
DG
491 if (msg) {
492 vfio_add_kvm_msi_virq(vdev, vector, nr, true);
493 }
65501a74
AW
494 }
495
496 /*
497 * We don't want to have the host allocate all possible MSI vectors
498 * for a device if they're not in use, so we shutdown and incrementally
499 * increase them as needed.
500 */
501 if (vdev->nr_vectors < nr + 1) {
5546a621 502 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
65501a74
AW
503 vdev->nr_vectors = nr + 1;
504 ret = vfio_enable_vectors(vdev, true);
505 if (ret) {
312fd5f2 506 error_report("vfio: failed to enable vectors, %d", ret);
65501a74 507 }
65501a74 508 } else {
201a7331
EA
509 Error *err = NULL;
510 int32_t fd;
1a403133 511
f4d45d47 512 if (vector->virq >= 0) {
201a7331 513 fd = event_notifier_get_fd(&vector->kvm_interrupt);
f4d45d47 514 } else {
201a7331 515 fd = event_notifier_get_fd(&vector->interrupt);
f4d45d47 516 }
1a403133 517
201a7331
EA
518 if (vfio_set_irq_signaling(&vdev->vbasedev,
519 VFIO_PCI_MSIX_IRQ_INDEX, nr,
520 VFIO_IRQ_SET_ACTION_TRIGGER, fd, &err)) {
521 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
65501a74 522 }
65501a74
AW
523 }
524
95239e16
AW
525 /* Disable PBA emulation when nothing more is pending. */
526 clear_bit(nr, vdev->msix->pending);
527 if (find_first_bit(vdev->msix->pending,
528 vdev->nr_vectors) == vdev->nr_vectors) {
529 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
530 trace_vfio_msix_pba_disable(vdev->vbasedev.name);
531 }
532
65501a74
AW
533 return 0;
534}
535
b0223e29
AW
536static int vfio_msix_vector_use(PCIDevice *pdev,
537 unsigned int nr, MSIMessage msg)
538{
539 return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt);
540}
541
65501a74
AW
542static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr)
543{
2683ccd5 544 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
65501a74 545 VFIOMSIVector *vector = &vdev->msi_vectors[nr];
65501a74 546
df92ee44 547 trace_vfio_msix_vector_release(vdev->vbasedev.name, nr);
65501a74
AW
548
549 /*
f4d45d47
AW
550 * There are still old guests that mask and unmask vectors on every
551 * interrupt. If we're using QEMU bypass with a KVM irqfd, leave all of
552 * the KVM setup in place, simply switch VFIO to use the non-bypass
553 * eventfd. We'll then fire the interrupt through QEMU and the MSI-X
554 * core will mask the interrupt and set pending bits, allowing it to
555 * be re-asserted on unmask. Nothing to do if already using QEMU mode.
65501a74 556 */
f4d45d47 557 if (vector->virq >= 0) {
201a7331 558 int32_t fd = event_notifier_get_fd(&vector->interrupt);
5053bd78 559 Error *err = NULL;
1a403133 560
5053bd78
EA
561 if (vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX, nr,
562 VFIO_IRQ_SET_ACTION_TRIGGER, fd, &err)) {
563 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
564 }
65501a74 565 }
65501a74
AW
566}
567
0de70dc7 568static void vfio_msix_enable(VFIOPCIDevice *vdev)
fd704adc
AW
569{
570 vfio_disable_interrupts(vdev);
571
bdd81add 572 vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->msix->entries);
fd704adc
AW
573
574 vdev->interrupt = VFIO_INT_MSIX;
575
b0223e29
AW
576 /*
577 * Some communication channels between VF & PF or PF & fw rely on the
578 * physical state of the device and expect that enabling MSI-X from the
579 * guest enables the same on the host. When our guest is Linux, the
580 * guest driver call to pci_enable_msix() sets the enabling bit in the
581 * MSI-X capability, but leaves the vector table masked. We therefore
582 * can't rely on a vector_use callback (from request_irq() in the guest)
583 * to switch the physical device into MSI-X mode because that may come a
584 * long time after pci_enable_msix(). This code enables vector 0 with
585 * triggering to userspace, then immediately release the vector, leaving
586 * the physical device with no vectors enabled, but MSI-X enabled, just
587 * like the guest view.
588 */
589 vfio_msix_vector_do_use(&vdev->pdev, 0, NULL, NULL);
590 vfio_msix_vector_release(&vdev->pdev, 0);
591
fd704adc 592 if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use,
bbef882c 593 vfio_msix_vector_release, NULL)) {
312fd5f2 594 error_report("vfio: msix_set_vector_notifiers failed");
fd704adc
AW
595 }
596
0de70dc7 597 trace_vfio_msix_enable(vdev->vbasedev.name);
fd704adc
AW
598}
599
0de70dc7 600static void vfio_msi_enable(VFIOPCIDevice *vdev)
65501a74
AW
601{
602 int ret, i;
603
604 vfio_disable_interrupts(vdev);
605
606 vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev);
607retry:
bdd81add 608 vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->nr_vectors);
65501a74
AW
609
610 for (i = 0; i < vdev->nr_vectors; i++) {
65501a74
AW
611 VFIOMSIVector *vector = &vdev->msi_vectors[i];
612
613 vector->vdev = vdev;
f4d45d47 614 vector->virq = -1;
65501a74
AW
615 vector->use = true;
616
617 if (event_notifier_init(&vector->interrupt, 0)) {
312fd5f2 618 error_report("vfio: Error: event_notifier_init failed");
65501a74
AW
619 }
620
f4d45d47
AW
621 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
622 vfio_msi_interrupt, NULL, vector);
623
65501a74
AW
624 /*
625 * Attempt to enable route through KVM irqchip,
626 * default to userspace handling if unavailable.
627 */
d1f6af6a 628 vfio_add_kvm_msi_virq(vdev, vector, i, false);
65501a74
AW
629 }
630
f4d45d47
AW
631 /* Set interrupt type prior to possible interrupts */
632 vdev->interrupt = VFIO_INT_MSI;
633
65501a74
AW
634 ret = vfio_enable_vectors(vdev, false);
635 if (ret) {
636 if (ret < 0) {
312fd5f2 637 error_report("vfio: Error: Failed to setup MSI fds: %m");
65501a74
AW
638 } else if (ret != vdev->nr_vectors) {
639 error_report("vfio: Error: Failed to enable %d "
312fd5f2 640 "MSI vectors, retry with %d", vdev->nr_vectors, ret);
65501a74
AW
641 }
642
643 for (i = 0; i < vdev->nr_vectors; i++) {
644 VFIOMSIVector *vector = &vdev->msi_vectors[i];
645 if (vector->virq >= 0) {
f4d45d47 646 vfio_remove_kvm_msi_virq(vector);
65501a74 647 }
f4d45d47
AW
648 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
649 NULL, NULL, NULL);
65501a74
AW
650 event_notifier_cleanup(&vector->interrupt);
651 }
652
653 g_free(vdev->msi_vectors);
d964d3b5 654 vdev->msi_vectors = NULL;
65501a74
AW
655
656 if (ret > 0 && ret != vdev->nr_vectors) {
657 vdev->nr_vectors = ret;
658 goto retry;
659 }
660 vdev->nr_vectors = 0;
661
f4d45d47
AW
662 /*
663 * Failing to setup MSI doesn't really fall within any specification.
664 * Let's try leaving interrupts disabled and hope the guest figures
665 * out to fall back to INTx for this device.
666 */
667 error_report("vfio: Error: Failed to enable MSI");
668 vdev->interrupt = VFIO_INT_NONE;
669
65501a74
AW
670 return;
671 }
672
0de70dc7 673 trace_vfio_msi_enable(vdev->vbasedev.name, vdev->nr_vectors);
65501a74
AW
674}
675
0de70dc7 676static void vfio_msi_disable_common(VFIOPCIDevice *vdev)
fd704adc 677{
7dfb3424 678 Error *err = NULL;
f4d45d47
AW
679 int i;
680
681 for (i = 0; i < vdev->nr_vectors; i++) {
682 VFIOMSIVector *vector = &vdev->msi_vectors[i];
683 if (vdev->msi_vectors[i].use) {
684 if (vector->virq >= 0) {
685 vfio_remove_kvm_msi_virq(vector);
686 }
687 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
688 NULL, NULL, NULL);
689 event_notifier_cleanup(&vector->interrupt);
690 }
691 }
692
fd704adc
AW
693 g_free(vdev->msi_vectors);
694 vdev->msi_vectors = NULL;
695 vdev->nr_vectors = 0;
696 vdev->interrupt = VFIO_INT_NONE;
697
7dfb3424
EA
698 vfio_intx_enable(vdev, &err);
699 if (err) {
c3b8e3e0 700 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7dfb3424 701 }
fd704adc
AW
702}
703
0de70dc7 704static void vfio_msix_disable(VFIOPCIDevice *vdev)
fd704adc 705{
3e40ba0f
AW
706 int i;
707
fd704adc
AW
708 msix_unset_vector_notifiers(&vdev->pdev);
709
3e40ba0f
AW
710 /*
711 * MSI-X will only release vectors if MSI-X is still enabled on the
712 * device, check through the rest and release it ourselves if necessary.
713 */
714 for (i = 0; i < vdev->nr_vectors; i++) {
715 if (vdev->msi_vectors[i].use) {
716 vfio_msix_vector_release(&vdev->pdev, i);
f4d45d47 717 msix_vector_unuse(&vdev->pdev, i);
3e40ba0f
AW
718 }
719 }
720
fd704adc 721 if (vdev->nr_vectors) {
5546a621 722 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
fd704adc
AW
723 }
724
0de70dc7 725 vfio_msi_disable_common(vdev);
fd704adc 726
95239e16
AW
727 memset(vdev->msix->pending, 0,
728 BITS_TO_LONGS(vdev->msix->entries) * sizeof(unsigned long));
729
0de70dc7 730 trace_vfio_msix_disable(vdev->vbasedev.name);
fd704adc
AW
731}
732
0de70dc7 733static void vfio_msi_disable(VFIOPCIDevice *vdev)
65501a74 734{
5546a621 735 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX);
0de70dc7 736 vfio_msi_disable_common(vdev);
65501a74 737
0de70dc7 738 trace_vfio_msi_disable(vdev->vbasedev.name);
65501a74
AW
739}
740
9ee27d73 741static void vfio_update_msi(VFIOPCIDevice *vdev)
c7679d45
AW
742{
743 int i;
744
745 for (i = 0; i < vdev->nr_vectors; i++) {
746 VFIOMSIVector *vector = &vdev->msi_vectors[i];
747 MSIMessage msg;
748
749 if (!vector->use || vector->virq < 0) {
750 continue;
751 }
752
753 msg = msi_get_message(&vdev->pdev, i);
dc9f06ca 754 vfio_update_kvm_msi_virq(vector, msg, &vdev->pdev);
c7679d45
AW
755 }
756}
757
9ee27d73 758static void vfio_pci_load_rom(VFIOPCIDevice *vdev)
6f864e6e 759{
46900226 760 struct vfio_region_info *reg_info;
6f864e6e
AW
761 uint64_t size;
762 off_t off = 0;
7d489dcd 763 ssize_t bytes;
6f864e6e 764
46900226
AW
765 if (vfio_get_region_info(&vdev->vbasedev,
766 VFIO_PCI_ROM_REGION_INDEX, &reg_info)) {
6f864e6e
AW
767 error_report("vfio: Error getting ROM info: %m");
768 return;
769 }
770
46900226
AW
771 trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info->size,
772 (unsigned long)reg_info->offset,
773 (unsigned long)reg_info->flags);
774
775 vdev->rom_size = size = reg_info->size;
776 vdev->rom_offset = reg_info->offset;
6f864e6e 777
46900226 778 g_free(reg_info);
6f864e6e
AW
779
780 if (!vdev->rom_size) {
e638073c 781 vdev->rom_read_failed = true;
d20b43df 782 error_report("vfio-pci: Cannot read device rom at "
df92ee44 783 "%s", vdev->vbasedev.name);
d20b43df
BD
784 error_printf("Device option ROM contents are probably invalid "
785 "(check dmesg).\nSkip option ROM probe with rombar=0, "
786 "or load from file with romfile=\n");
6f864e6e
AW
787 return;
788 }
789
790 vdev->rom = g_malloc(size);
791 memset(vdev->rom, 0xff, size);
792
793 while (size) {
5546a621
EA
794 bytes = pread(vdev->vbasedev.fd, vdev->rom + off,
795 size, vdev->rom_offset + off);
6f864e6e
AW
796 if (bytes == 0) {
797 break;
798 } else if (bytes > 0) {
799 off += bytes;
800 size -= bytes;
801 } else {
802 if (errno == EINTR || errno == EAGAIN) {
803 continue;
804 }
805 error_report("vfio: Error reading device ROM: %m");
806 break;
807 }
808 }
e2e5ee9c
AW
809
810 /*
811 * Test the ROM signature against our device, if the vendor is correct
812 * but the device ID doesn't match, store the correct device ID and
813 * recompute the checksum. Intel IGD devices need this and are known
814 * to have bogus checksums so we can't simply adjust the checksum.
815 */
816 if (pci_get_word(vdev->rom) == 0xaa55 &&
817 pci_get_word(vdev->rom + 0x18) + 8 < vdev->rom_size &&
818 !memcmp(vdev->rom + pci_get_word(vdev->rom + 0x18), "PCIR", 4)) {
819 uint16_t vid, did;
820
821 vid = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 4);
822 did = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6);
823
824 if (vid == vdev->vendor_id && did != vdev->device_id) {
825 int i;
826 uint8_t csum, *data = vdev->rom;
827
828 pci_set_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6,
829 vdev->device_id);
830 data[6] = 0;
831
832 for (csum = 0, i = 0; i < vdev->rom_size; i++) {
833 csum += data[i];
834 }
835
836 data[6] = -csum;
837 }
838 }
6f864e6e
AW
839}
840
841static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size)
842{
9ee27d73 843 VFIOPCIDevice *vdev = opaque;
75bd0c72
ND
844 union {
845 uint8_t byte;
846 uint16_t word;
847 uint32_t dword;
848 uint64_t qword;
849 } val;
850 uint64_t data = 0;
6f864e6e
AW
851
852 /* Load the ROM lazily when the guest tries to read it */
db01eedb 853 if (unlikely(!vdev->rom && !vdev->rom_read_failed)) {
6f864e6e
AW
854 vfio_pci_load_rom(vdev);
855 }
856
6758008e 857 memcpy(&val, vdev->rom + addr,
6f864e6e
AW
858 (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0);
859
75bd0c72
ND
860 switch (size) {
861 case 1:
862 data = val.byte;
863 break;
864 case 2:
865 data = le16_to_cpu(val.word);
866 break;
867 case 4:
868 data = le32_to_cpu(val.dword);
869 break;
870 default:
871 hw_error("vfio: unsupported read size, %d bytes\n", size);
872 break;
873 }
874
df92ee44 875 trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data);
6f864e6e 876
75bd0c72 877 return data;
6f864e6e
AW
878}
879
64fa25a0
AW
880static void vfio_rom_write(void *opaque, hwaddr addr,
881 uint64_t data, unsigned size)
882{
883}
884
6f864e6e
AW
885static const MemoryRegionOps vfio_rom_ops = {
886 .read = vfio_rom_read,
64fa25a0 887 .write = vfio_rom_write,
6758008e 888 .endianness = DEVICE_LITTLE_ENDIAN,
6f864e6e
AW
889};
890
9ee27d73 891static void vfio_pci_size_rom(VFIOPCIDevice *vdev)
6f864e6e 892{
b1c50c5f 893 uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK);
6f864e6e 894 off_t offset = vdev->config_offset + PCI_ROM_ADDRESS;
4b943029 895 DeviceState *dev = DEVICE(vdev);
062ed5d8 896 char *name;
5546a621 897 int fd = vdev->vbasedev.fd;
6f864e6e
AW
898
899 if (vdev->pdev.romfile || !vdev->pdev.rom_bar) {
4b943029
BD
900 /* Since pci handles romfile, just print a message and return */
901 if (vfio_blacklist_opt_rom(vdev) && vdev->pdev.romfile) {
8f8f5885
MA
902 warn_report("Device at %s is known to cause system instability"
903 " issues during option rom execution",
904 vdev->vbasedev.name);
905 error_printf("Proceeding anyway since user specified romfile\n");
4b943029 906 }
6f864e6e
AW
907 return;
908 }
909
910 /*
911 * Use the same size ROM BAR as the physical device. The contents
912 * will get filled in later when the guest tries to read it.
913 */
5546a621
EA
914 if (pread(fd, &orig, 4, offset) != 4 ||
915 pwrite(fd, &size, 4, offset) != 4 ||
916 pread(fd, &size, 4, offset) != 4 ||
917 pwrite(fd, &orig, 4, offset) != 4) {
7df9381b 918 error_report("%s(%s) failed: %m", __func__, vdev->vbasedev.name);
6f864e6e
AW
919 return;
920 }
921
b1c50c5f 922 size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1;
6f864e6e
AW
923
924 if (!size) {
925 return;
926 }
927
4b943029
BD
928 if (vfio_blacklist_opt_rom(vdev)) {
929 if (dev->opts && qemu_opt_get(dev->opts, "rombar")) {
8f8f5885
MA
930 warn_report("Device at %s is known to cause system instability"
931 " issues during option rom execution",
932 vdev->vbasedev.name);
933 error_printf("Proceeding anyway since user specified"
934 " non zero value for rombar\n");
4b943029 935 } else {
8f8f5885
MA
936 warn_report("Rom loading for device at %s has been disabled"
937 " due to system instability issues",
938 vdev->vbasedev.name);
939 error_printf("Specify rombar=1 or romfile to force\n");
4b943029
BD
940 return;
941 }
942 }
943
df92ee44 944 trace_vfio_pci_size_rom(vdev->vbasedev.name, size);
6f864e6e 945
062ed5d8 946 name = g_strdup_printf("vfio[%s].rom", vdev->vbasedev.name);
6f864e6e
AW
947
948 memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev),
949 &vfio_rom_ops, vdev, name, size);
062ed5d8 950 g_free(name);
6f864e6e
AW
951
952 pci_register_bar(&vdev->pdev, PCI_ROM_SLOT,
953 PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom);
954
e638073c 955 vdev->rom_read_failed = false;
6f864e6e
AW
956}
957
c00d61d8 958void vfio_vga_write(void *opaque, hwaddr addr,
f15689c7
AW
959 uint64_t data, unsigned size)
960{
961 VFIOVGARegion *region = opaque;
962 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
963 union {
964 uint8_t byte;
965 uint16_t word;
966 uint32_t dword;
967 uint64_t qword;
968 } buf;
969 off_t offset = vga->fd_offset + region->offset + addr;
970
971 switch (size) {
972 case 1:
973 buf.byte = data;
974 break;
975 case 2:
976 buf.word = cpu_to_le16(data);
977 break;
978 case 4:
979 buf.dword = cpu_to_le32(data);
980 break;
981 default:
4e505ddd 982 hw_error("vfio: unsupported write size, %d bytes", size);
f15689c7
AW
983 break;
984 }
985
986 if (pwrite(vga->fd, &buf, size, offset) != size) {
987 error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m",
988 __func__, region->offset + addr, data, size);
989 }
990
385f57cf 991 trace_vfio_vga_write(region->offset + addr, data, size);
f15689c7
AW
992}
993
c00d61d8 994uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size)
f15689c7
AW
995{
996 VFIOVGARegion *region = opaque;
997 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
998 union {
999 uint8_t byte;
1000 uint16_t word;
1001 uint32_t dword;
1002 uint64_t qword;
1003 } buf;
1004 uint64_t data = 0;
1005 off_t offset = vga->fd_offset + region->offset + addr;
1006
1007 if (pread(vga->fd, &buf, size, offset) != size) {
1008 error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m",
1009 __func__, region->offset + addr, size);
1010 return (uint64_t)-1;
1011 }
1012
1013 switch (size) {
1014 case 1:
1015 data = buf.byte;
1016 break;
1017 case 2:
1018 data = le16_to_cpu(buf.word);
1019 break;
1020 case 4:
1021 data = le32_to_cpu(buf.dword);
1022 break;
1023 default:
4e505ddd 1024 hw_error("vfio: unsupported read size, %d bytes", size);
f15689c7
AW
1025 break;
1026 }
1027
385f57cf 1028 trace_vfio_vga_read(region->offset + addr, size, data);
f15689c7
AW
1029
1030 return data;
1031}
1032
1033static const MemoryRegionOps vfio_vga_ops = {
1034 .read = vfio_vga_read,
1035 .write = vfio_vga_write,
1036 .endianness = DEVICE_LITTLE_ENDIAN,
1037};
1038
95251725
YX
1039/*
1040 * Expand memory region of sub-page(size < PAGE_SIZE) MMIO BAR to page
1041 * size if the BAR is in an exclusive page in host so that we could map
1042 * this BAR to guest. But this sub-page BAR may not occupy an exclusive
1043 * page in guest. So we should set the priority of the expanded memory
1044 * region to zero in case of overlap with BARs which share the same page
1045 * with the sub-page BAR in guest. Besides, we should also recover the
1046 * size of this sub-page BAR when its base address is changed in guest
1047 * and not page aligned any more.
1048 */
1049static void vfio_sub_page_bar_update_mapping(PCIDevice *pdev, int bar)
1050{
2683ccd5 1051 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
95251725 1052 VFIORegion *region = &vdev->bars[bar].region;
3a286732 1053 MemoryRegion *mmap_mr, *region_mr, *base_mr;
95251725
YX
1054 PCIIORegion *r;
1055 pcibus_t bar_addr;
1056 uint64_t size = region->size;
1057
1058 /* Make sure that the whole region is allowed to be mmapped */
1059 if (region->nr_mmaps != 1 || !region->mmaps[0].mmap ||
1060 region->mmaps[0].size != region->size) {
1061 return;
1062 }
1063
1064 r = &pdev->io_regions[bar];
1065 bar_addr = r->addr;
3a286732
AW
1066 base_mr = vdev->bars[bar].mr;
1067 region_mr = region->mem;
95251725
YX
1068 mmap_mr = &region->mmaps[0].mem;
1069
1070 /* If BAR is mapped and page aligned, update to fill PAGE_SIZE */
1071 if (bar_addr != PCI_BAR_UNMAPPED &&
1072 !(bar_addr & ~qemu_real_host_page_mask)) {
1073 size = qemu_real_host_page_size;
1074 }
1075
1076 memory_region_transaction_begin();
1077
3a286732
AW
1078 if (vdev->bars[bar].size < size) {
1079 memory_region_set_size(base_mr, size);
1080 }
1081 memory_region_set_size(region_mr, size);
95251725 1082 memory_region_set_size(mmap_mr, size);
3a286732
AW
1083 if (size != vdev->bars[bar].size && memory_region_is_mapped(base_mr)) {
1084 memory_region_del_subregion(r->address_space, base_mr);
95251725 1085 memory_region_add_subregion_overlap(r->address_space,
3a286732 1086 bar_addr, base_mr, 0);
95251725
YX
1087 }
1088
1089 memory_region_transaction_commit();
1090}
1091
65501a74
AW
1092/*
1093 * PCI config space
1094 */
c00d61d8 1095uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len)
65501a74 1096{
2683ccd5 1097 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
4b5d5e87 1098 uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val;
65501a74 1099
4b5d5e87
AW
1100 memcpy(&emu_bits, vdev->emulated_config_bits + addr, len);
1101 emu_bits = le32_to_cpu(emu_bits);
65501a74 1102
4b5d5e87
AW
1103 if (emu_bits) {
1104 emu_val = pci_default_read_config(pdev, addr, len);
1105 }
1106
1107 if (~emu_bits & (0xffffffffU >> (32 - len * 8))) {
1108 ssize_t ret;
1109
5546a621
EA
1110 ret = pread(vdev->vbasedev.fd, &phys_val, len,
1111 vdev->config_offset + addr);
4b5d5e87 1112 if (ret != len) {
7df9381b
AW
1113 error_report("%s(%s, 0x%x, 0x%x) failed: %m",
1114 __func__, vdev->vbasedev.name, addr, len);
65501a74
AW
1115 return -errno;
1116 }
4b5d5e87 1117 phys_val = le32_to_cpu(phys_val);
65501a74
AW
1118 }
1119
4b5d5e87 1120 val = (emu_val & emu_bits) | (phys_val & ~emu_bits);
65501a74 1121
df92ee44 1122 trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val);
65501a74
AW
1123
1124 return val;
1125}
1126
c00d61d8
AW
1127void vfio_pci_write_config(PCIDevice *pdev,
1128 uint32_t addr, uint32_t val, int len)
65501a74 1129{
2683ccd5 1130 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
65501a74
AW
1131 uint32_t val_le = cpu_to_le32(val);
1132
df92ee44 1133 trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len);
65501a74
AW
1134
1135 /* Write everything to VFIO, let it filter out what we can't write */
5546a621
EA
1136 if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr)
1137 != len) {
7df9381b
AW
1138 error_report("%s(%s, 0x%x, 0x%x, 0x%x) failed: %m",
1139 __func__, vdev->vbasedev.name, addr, val, len);
65501a74
AW
1140 }
1141
65501a74
AW
1142 /* MSI/MSI-X Enabling/Disabling */
1143 if (pdev->cap_present & QEMU_PCI_CAP_MSI &&
1144 ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) {
1145 int is_enabled, was_enabled = msi_enabled(pdev);
1146
1147 pci_default_write_config(pdev, addr, val, len);
1148
1149 is_enabled = msi_enabled(pdev);
1150
c7679d45
AW
1151 if (!was_enabled) {
1152 if (is_enabled) {
0de70dc7 1153 vfio_msi_enable(vdev);
c7679d45
AW
1154 }
1155 } else {
1156 if (!is_enabled) {
0de70dc7 1157 vfio_msi_disable(vdev);
c7679d45
AW
1158 } else {
1159 vfio_update_msi(vdev);
1160 }
65501a74 1161 }
4b5d5e87 1162 } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX &&
65501a74
AW
1163 ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) {
1164 int is_enabled, was_enabled = msix_enabled(pdev);
1165
1166 pci_default_write_config(pdev, addr, val, len);
1167
1168 is_enabled = msix_enabled(pdev);
1169
1170 if (!was_enabled && is_enabled) {
0de70dc7 1171 vfio_msix_enable(vdev);
65501a74 1172 } else if (was_enabled && !is_enabled) {
0de70dc7 1173 vfio_msix_disable(vdev);
65501a74 1174 }
95251725
YX
1175 } else if (ranges_overlap(addr, len, PCI_BASE_ADDRESS_0, 24) ||
1176 range_covers_byte(addr, len, PCI_COMMAND)) {
1177 pcibus_t old_addr[PCI_NUM_REGIONS - 1];
1178 int bar;
1179
1180 for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
1181 old_addr[bar] = pdev->io_regions[bar].addr;
1182 }
1183
1184 pci_default_write_config(pdev, addr, val, len);
1185
1186 for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
1187 if (old_addr[bar] != pdev->io_regions[bar].addr &&
3a286732
AW
1188 vdev->bars[bar].region.size > 0 &&
1189 vdev->bars[bar].region.size < qemu_real_host_page_size) {
95251725
YX
1190 vfio_sub_page_bar_update_mapping(pdev, bar);
1191 }
1192 }
4b5d5e87
AW
1193 } else {
1194 /* Write everything to QEMU to keep emulated bits correct */
1195 pci_default_write_config(pdev, addr, val, len);
65501a74
AW
1196 }
1197}
1198
65501a74
AW
1199/*
1200 * Interrupt setup
1201 */
9ee27d73 1202static void vfio_disable_interrupts(VFIOPCIDevice *vdev)
65501a74 1203{
b3e27c3a
AW
1204 /*
1205 * More complicated than it looks. Disabling MSI/X transitions the
1206 * device to INTx mode (if supported). Therefore we need to first
1207 * disable MSI/X and then cleanup by disabling INTx.
1208 */
1209 if (vdev->interrupt == VFIO_INT_MSIX) {
0de70dc7 1210 vfio_msix_disable(vdev);
b3e27c3a 1211 } else if (vdev->interrupt == VFIO_INT_MSI) {
0de70dc7 1212 vfio_msi_disable(vdev);
b3e27c3a
AW
1213 }
1214
1215 if (vdev->interrupt == VFIO_INT_INTx) {
870cb6f1 1216 vfio_intx_disable(vdev);
65501a74
AW
1217 }
1218}
1219
7ef165b9 1220static int vfio_msi_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
65501a74
AW
1221{
1222 uint16_t ctrl;
1223 bool msi_64bit, msi_maskbit;
1224 int ret, entries;
1108b2f8 1225 Error *err = NULL;
65501a74 1226
5546a621 1227 if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl),
65501a74 1228 vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
7ef165b9 1229 error_setg_errno(errp, errno, "failed reading MSI PCI_CAP_FLAGS");
65501a74
AW
1230 return -errno;
1231 }
1232 ctrl = le16_to_cpu(ctrl);
1233
1234 msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT);
1235 msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT);
1236 entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1);
1237
0de70dc7 1238 trace_vfio_msi_setup(vdev->vbasedev.name, pos);
65501a74 1239
1108b2f8 1240 ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit, &err);
65501a74 1241 if (ret < 0) {
e43b9a5a
AW
1242 if (ret == -ENOTSUP) {
1243 return 0;
1244 }
4b576648 1245 error_propagate_prepend(errp, err, "msi_init failed: ");
65501a74
AW
1246 return ret;
1247 }
1248 vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0);
1249
1250 return 0;
1251}
1252
db0da029
AW
1253static void vfio_pci_fixup_msix_region(VFIOPCIDevice *vdev)
1254{
1255 off_t start, end;
1256 VFIORegion *region = &vdev->bars[vdev->msix->table_bar].region;
1257
ae0215b2
AK
1258 /*
1259 * If the host driver allows mapping of a MSIX data, we are going to
1260 * do map the entire BAR and emulate MSIX table on top of that.
1261 */
1262 if (vfio_has_region_cap(&vdev->vbasedev, region->nr,
1263 VFIO_REGION_INFO_CAP_MSIX_MAPPABLE)) {
1264 return;
1265 }
1266
db0da029
AW
1267 /*
1268 * We expect to find a single mmap covering the whole BAR, anything else
1269 * means it's either unsupported or already setup.
1270 */
1271 if (region->nr_mmaps != 1 || region->mmaps[0].offset ||
1272 region->size != region->mmaps[0].size) {
1273 return;
1274 }
1275
1276 /* MSI-X table start and end aligned to host page size */
1277 start = vdev->msix->table_offset & qemu_real_host_page_mask;
1278 end = REAL_HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset +
1279 (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE));
1280
1281 /*
1282 * Does the MSI-X table cover the beginning of the BAR? The whole BAR?
1283 * NB - Host page size is necessarily a power of two and so is the PCI
1284 * BAR (not counting EA yet), therefore if we have host page aligned
1285 * @start and @end, then any remainder of the BAR before or after those
1286 * must be at least host page sized and therefore mmap'able.
1287 */
1288 if (!start) {
1289 if (end >= region->size) {
1290 region->nr_mmaps = 0;
1291 g_free(region->mmaps);
1292 region->mmaps = NULL;
1293 trace_vfio_msix_fixup(vdev->vbasedev.name,
1294 vdev->msix->table_bar, 0, 0);
1295 } else {
1296 region->mmaps[0].offset = end;
1297 region->mmaps[0].size = region->size - end;
1298 trace_vfio_msix_fixup(vdev->vbasedev.name,
1299 vdev->msix->table_bar, region->mmaps[0].offset,
1300 region->mmaps[0].offset + region->mmaps[0].size);
1301 }
1302
1303 /* Maybe it's aligned at the end of the BAR */
1304 } else if (end >= region->size) {
1305 region->mmaps[0].size = start;
1306 trace_vfio_msix_fixup(vdev->vbasedev.name,
1307 vdev->msix->table_bar, region->mmaps[0].offset,
1308 region->mmaps[0].offset + region->mmaps[0].size);
1309
1310 /* Otherwise it must split the BAR */
1311 } else {
1312 region->nr_mmaps = 2;
1313 region->mmaps = g_renew(VFIOMmap, region->mmaps, 2);
1314
1315 memcpy(&region->mmaps[1], &region->mmaps[0], sizeof(VFIOMmap));
1316
1317 region->mmaps[0].size = start;
1318 trace_vfio_msix_fixup(vdev->vbasedev.name,
1319 vdev->msix->table_bar, region->mmaps[0].offset,
1320 region->mmaps[0].offset + region->mmaps[0].size);
1321
1322 region->mmaps[1].offset = end;
1323 region->mmaps[1].size = region->size - end;
1324 trace_vfio_msix_fixup(vdev->vbasedev.name,
1325 vdev->msix->table_bar, region->mmaps[1].offset,
1326 region->mmaps[1].offset + region->mmaps[1].size);
1327 }
1328}
1329
89d5202e
AW
1330static void vfio_pci_relocate_msix(VFIOPCIDevice *vdev, Error **errp)
1331{
1332 int target_bar = -1;
1333 size_t msix_sz;
1334
1335 if (!vdev->msix || vdev->msix_relo == OFF_AUTOPCIBAR_OFF) {
1336 return;
1337 }
1338
1339 /* The actual minimum size of MSI-X structures */
1340 msix_sz = (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE) +
1341 (QEMU_ALIGN_UP(vdev->msix->entries, 64) / 8);
1342 /* Round up to host pages, we don't want to share a page */
1343 msix_sz = REAL_HOST_PAGE_ALIGN(msix_sz);
1344 /* PCI BARs must be a power of 2 */
1345 msix_sz = pow2ceil(msix_sz);
1346
1347 if (vdev->msix_relo == OFF_AUTOPCIBAR_AUTO) {
1348 /*
1349 * TODO: Lookup table for known devices.
1350 *
1351 * Logically we might use an algorithm here to select the BAR adding
1352 * the least additional MMIO space, but we cannot programatically
1353 * predict the driver dependency on BAR ordering or sizing, therefore
1354 * 'auto' becomes a lookup for combinations reported to work.
1355 */
1356 if (target_bar < 0) {
1357 error_setg(errp, "No automatic MSI-X relocation available for "
1358 "device %04x:%04x", vdev->vendor_id, vdev->device_id);
1359 return;
1360 }
1361 } else {
1362 target_bar = (int)(vdev->msix_relo - OFF_AUTOPCIBAR_BAR0);
1363 }
1364
1365 /* I/O port BARs cannot host MSI-X structures */
1366 if (vdev->bars[target_bar].ioport) {
1367 error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1368 "I/O port BAR", target_bar);
1369 return;
1370 }
1371
1372 /* Cannot use a BAR in the "shadow" of a 64-bit BAR */
1373 if (!vdev->bars[target_bar].size &&
1374 target_bar > 0 && vdev->bars[target_bar - 1].mem64) {
1375 error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1376 "consumed by 64-bit BAR %d", target_bar, target_bar - 1);
1377 return;
1378 }
1379
1380 /* 2GB max size for 32-bit BARs, cannot double if already > 1G */
e0255bb1 1381 if (vdev->bars[target_bar].size > 1 * GiB &&
89d5202e
AW
1382 !vdev->bars[target_bar].mem64) {
1383 error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1384 "no space to extend 32-bit BAR", target_bar);
1385 return;
1386 }
1387
1388 /*
1389 * If adding a new BAR, test if we can make it 64bit. We make it
1390 * prefetchable since QEMU MSI-X emulation has no read side effects
1391 * and doing so makes mapping more flexible.
1392 */
1393 if (!vdev->bars[target_bar].size) {
1394 if (target_bar < (PCI_ROM_SLOT - 1) &&
1395 !vdev->bars[target_bar + 1].size) {
1396 vdev->bars[target_bar].mem64 = true;
1397 vdev->bars[target_bar].type = PCI_BASE_ADDRESS_MEM_TYPE_64;
1398 }
1399 vdev->bars[target_bar].type |= PCI_BASE_ADDRESS_MEM_PREFETCH;
1400 vdev->bars[target_bar].size = msix_sz;
1401 vdev->msix->table_offset = 0;
1402 } else {
1403 vdev->bars[target_bar].size = MAX(vdev->bars[target_bar].size * 2,
1404 msix_sz * 2);
1405 /*
1406 * Due to above size calc, MSI-X always starts halfway into the BAR,
1407 * which will always be a separate host page.
1408 */
1409 vdev->msix->table_offset = vdev->bars[target_bar].size / 2;
1410 }
1411
1412 vdev->msix->table_bar = target_bar;
1413 vdev->msix->pba_bar = target_bar;
1414 /* Requires 8-byte alignment, but PCI_MSIX_ENTRY_SIZE guarantees that */
1415 vdev->msix->pba_offset = vdev->msix->table_offset +
1416 (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE);
1417
1418 trace_vfio_msix_relo(vdev->vbasedev.name,
1419 vdev->msix->table_bar, vdev->msix->table_offset);
1420}
1421
65501a74
AW
1422/*
1423 * We don't have any control over how pci_add_capability() inserts
1424 * capabilities into the chain. In order to setup MSI-X we need a
1425 * MemoryRegion for the BAR. In order to setup the BAR and not
1426 * attempt to mmap the MSI-X table area, which VFIO won't allow, we
1427 * need to first look for where the MSI-X table lives. So we
1428 * unfortunately split MSI-X setup across two functions.
1429 */
ec3bcf42 1430static void vfio_msix_early_setup(VFIOPCIDevice *vdev, Error **errp)
65501a74
AW
1431{
1432 uint8_t pos;
1433 uint16_t ctrl;
1434 uint32_t table, pba;
5546a621 1435 int fd = vdev->vbasedev.fd;
b5bd049f 1436 VFIOMSIXInfo *msix;
65501a74
AW
1437
1438 pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX);
1439 if (!pos) {
ec3bcf42 1440 return;
65501a74
AW
1441 }
1442
5546a621 1443 if (pread(fd, &ctrl, sizeof(ctrl),
b58b17f7 1444 vdev->config_offset + pos + PCI_MSIX_FLAGS) != sizeof(ctrl)) {
008d0e2d 1445 error_setg_errno(errp, errno, "failed to read PCI MSIX FLAGS");
ec3bcf42 1446 return;
65501a74
AW
1447 }
1448
5546a621 1449 if (pread(fd, &table, sizeof(table),
65501a74 1450 vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) {
008d0e2d 1451 error_setg_errno(errp, errno, "failed to read PCI MSIX TABLE");
ec3bcf42 1452 return;
65501a74
AW
1453 }
1454
5546a621 1455 if (pread(fd, &pba, sizeof(pba),
65501a74 1456 vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) {
008d0e2d 1457 error_setg_errno(errp, errno, "failed to read PCI MSIX PBA");
ec3bcf42 1458 return;
65501a74
AW
1459 }
1460
1461 ctrl = le16_to_cpu(ctrl);
1462 table = le32_to_cpu(table);
1463 pba = le32_to_cpu(pba);
1464
b5bd049f
AW
1465 msix = g_malloc0(sizeof(*msix));
1466 msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK;
1467 msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK;
1468 msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK;
1469 msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK;
1470 msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
65501a74 1471
43302969
GL
1472 /*
1473 * Test the size of the pba_offset variable and catch if it extends outside
1474 * of the specified BAR. If it is the case, we need to apply a hardware
1475 * specific quirk if the device is known or we have a broken configuration.
1476 */
b5bd049f 1477 if (msix->pba_offset >= vdev->bars[msix->pba_bar].region.size) {
43302969
GL
1478 /*
1479 * Chelsio T5 Virtual Function devices are encoded as 0x58xx for T5
1480 * adapters. The T5 hardware returns an incorrect value of 0x8000 for
1481 * the VF PBA offset while the BAR itself is only 8k. The correct value
1482 * is 0x1000, so we hard code that here.
1483 */
ff635e37
AW
1484 if (vdev->vendor_id == PCI_VENDOR_ID_CHELSIO &&
1485 (vdev->device_id & 0xff00) == 0x5800) {
b5bd049f 1486 msix->pba_offset = 0x1000;
c60807de 1487 } else if (vdev->msix_relo == OFF_AUTOPCIBAR_OFF) {
008d0e2d
EA
1488 error_setg(errp, "hardware reports invalid configuration, "
1489 "MSIX PBA outside of specified BAR");
b5bd049f 1490 g_free(msix);
ec3bcf42 1491 return;
43302969
GL
1492 }
1493 }
1494
0de70dc7 1495 trace_vfio_msix_early_setup(vdev->vbasedev.name, pos, msix->table_bar,
b5bd049f
AW
1496 msix->table_offset, msix->entries);
1497 vdev->msix = msix;
65501a74 1498
db0da029 1499 vfio_pci_fixup_msix_region(vdev);
89d5202e
AW
1500
1501 vfio_pci_relocate_msix(vdev, errp);
65501a74
AW
1502}
1503
7ef165b9 1504static int vfio_msix_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
65501a74
AW
1505{
1506 int ret;
ee640c62 1507 Error *err = NULL;
65501a74 1508
95239e16
AW
1509 vdev->msix->pending = g_malloc0(BITS_TO_LONGS(vdev->msix->entries) *
1510 sizeof(unsigned long));
65501a74 1511 ret = msix_init(&vdev->pdev, vdev->msix->entries,
3a286732 1512 vdev->bars[vdev->msix->table_bar].mr,
65501a74 1513 vdev->msix->table_bar, vdev->msix->table_offset,
3a286732 1514 vdev->bars[vdev->msix->pba_bar].mr,
ee640c62
C
1515 vdev->msix->pba_bar, vdev->msix->pba_offset, pos,
1516 &err);
65501a74 1517 if (ret < 0) {
e43b9a5a 1518 if (ret == -ENOTSUP) {
e1eb292a 1519 warn_report_err(err);
e43b9a5a
AW
1520 return 0;
1521 }
ee640c62
C
1522
1523 error_propagate(errp, err);
65501a74
AW
1524 return ret;
1525 }
1526
95239e16
AW
1527 /*
1528 * The PCI spec suggests that devices provide additional alignment for
1529 * MSI-X structures and avoid overlapping non-MSI-X related registers.
1530 * For an assigned device, this hopefully means that emulation of MSI-X
1531 * structures does not affect the performance of the device. If devices
1532 * fail to provide that alignment, a significant performance penalty may
1533 * result, for instance Mellanox MT27500 VFs:
1534 * http://www.spinics.net/lists/kvm/msg125881.html
1535 *
1536 * The PBA is simply not that important for such a serious regression and
1537 * most drivers do not appear to look at it. The solution for this is to
1538 * disable the PBA MemoryRegion unless it's being used. We disable it
1539 * here and only enable it if a masked vector fires through QEMU. As the
1540 * vector-use notifier is called, which occurs on unmask, we test whether
1541 * PBA emulation is needed and again disable if not.
1542 */
1543 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
1544
fcad0d21
AK
1545 /*
1546 * The emulated machine may provide a paravirt interface for MSIX setup
1547 * so it is not strictly necessary to emulate MSIX here. This becomes
1548 * helpful when frequently accessed MMIO registers are located in
1549 * subpages adjacent to the MSIX table but the MSIX data containing page
1550 * cannot be mapped because of a host page size bigger than the MSIX table
1551 * alignment.
1552 */
1553 if (object_property_get_bool(OBJECT(qdev_get_machine()),
1554 "vfio-no-msix-emulation", NULL)) {
1555 memory_region_set_enabled(&vdev->pdev.msix_table_mmio, false);
1556 }
1557
65501a74
AW
1558 return 0;
1559}
1560
9ee27d73 1561static void vfio_teardown_msi(VFIOPCIDevice *vdev)
65501a74
AW
1562{
1563 msi_uninit(&vdev->pdev);
1564
1565 if (vdev->msix) {
a664477d 1566 msix_uninit(&vdev->pdev,
3a286732
AW
1567 vdev->bars[vdev->msix->table_bar].mr,
1568 vdev->bars[vdev->msix->pba_bar].mr);
95239e16 1569 g_free(vdev->msix->pending);
65501a74
AW
1570 }
1571}
1572
1573/*
1574 * Resource setup
1575 */
9ee27d73 1576static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled)
65501a74
AW
1577{
1578 int i;
1579
1580 for (i = 0; i < PCI_ROM_SLOT; i++) {
db0da029 1581 vfio_region_mmaps_set_enabled(&vdev->bars[i].region, enabled);
65501a74
AW
1582 }
1583}
1584
3a286732 1585static void vfio_bar_prepare(VFIOPCIDevice *vdev, int nr)
65501a74
AW
1586{
1587 VFIOBAR *bar = &vdev->bars[nr];
1588
65501a74 1589 uint32_t pci_bar;
65501a74
AW
1590 int ret;
1591
1592 /* Skip both unimplemented BARs and the upper half of 64bit BARS. */
2d82f8a3 1593 if (!bar->region.size) {
65501a74
AW
1594 return;
1595 }
1596
65501a74 1597 /* Determine what type of BAR this is for registration */
5546a621 1598 ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar),
65501a74
AW
1599 vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr));
1600 if (ret != sizeof(pci_bar)) {
312fd5f2 1601 error_report("vfio: Failed to read BAR %d (%m)", nr);
65501a74
AW
1602 return;
1603 }
1604
1605 pci_bar = le32_to_cpu(pci_bar);
39360f0b
AW
1606 bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO);
1607 bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64);
3a286732
AW
1608 bar->type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK :
1609 ~PCI_BASE_ADDRESS_MEM_MASK);
1610 bar->size = bar->region.size;
1611}
1612
1613static void vfio_bars_prepare(VFIOPCIDevice *vdev)
1614{
1615 int i;
1616
1617 for (i = 0; i < PCI_ROM_SLOT; i++) {
1618 vfio_bar_prepare(vdev, i);
1619 }
1620}
1621
1622static void vfio_bar_register(VFIOPCIDevice *vdev, int nr)
1623{
1624 VFIOBAR *bar = &vdev->bars[nr];
1625 char *name;
65501a74 1626
3a286732
AW
1627 if (!bar->size) {
1628 return;
65501a74 1629 }
7076eabc 1630
3a286732
AW
1631 bar->mr = g_new0(MemoryRegion, 1);
1632 name = g_strdup_printf("%s base BAR %d", vdev->vbasedev.name, nr);
1633 memory_region_init_io(bar->mr, OBJECT(vdev), NULL, NULL, name, bar->size);
1634 g_free(name);
1635
1636 if (bar->region.size) {
1637 memory_region_add_subregion(bar->mr, 0, bar->region.mem);
1638
1639 if (vfio_region_mmap(&bar->region)) {
1640 error_report("Failed to mmap %s BAR %d. Performance may be slow",
1641 vdev->vbasedev.name, nr);
1642 }
1643 }
1644
1645 pci_register_bar(&vdev->pdev, nr, bar->type, bar->mr);
65501a74
AW
1646}
1647
3a286732 1648static void vfio_bars_register(VFIOPCIDevice *vdev)
65501a74
AW
1649{
1650 int i;
1651
1652 for (i = 0; i < PCI_ROM_SLOT; i++) {
3a286732 1653 vfio_bar_register(vdev, i);
65501a74
AW
1654 }
1655}
1656
2d82f8a3 1657static void vfio_bars_exit(VFIOPCIDevice *vdev)
65501a74
AW
1658{
1659 int i;
1660
1661 for (i = 0; i < PCI_ROM_SLOT; i++) {
3a286732
AW
1662 VFIOBAR *bar = &vdev->bars[i];
1663
2d82f8a3 1664 vfio_bar_quirk_exit(vdev, i);
3a286732
AW
1665 vfio_region_exit(&bar->region);
1666 if (bar->region.size) {
1667 memory_region_del_subregion(bar->mr, bar->region.mem);
1668 }
65501a74 1669 }
f15689c7 1670
2d82f8a3 1671 if (vdev->vga) {
f15689c7 1672 pci_unregister_vga(&vdev->pdev);
2d82f8a3 1673 vfio_vga_quirk_exit(vdev);
f15689c7 1674 }
65501a74
AW
1675}
1676
2d82f8a3 1677static void vfio_bars_finalize(VFIOPCIDevice *vdev)
ba5e6bfa
PB
1678{
1679 int i;
1680
1681 for (i = 0; i < PCI_ROM_SLOT; i++) {
3a286732
AW
1682 VFIOBAR *bar = &vdev->bars[i];
1683
2d82f8a3 1684 vfio_bar_quirk_finalize(vdev, i);
3a286732
AW
1685 vfio_region_finalize(&bar->region);
1686 if (bar->size) {
1687 object_unparent(OBJECT(bar->mr));
1688 g_free(bar->mr);
1689 }
ba5e6bfa
PB
1690 }
1691
2d82f8a3
AW
1692 if (vdev->vga) {
1693 vfio_vga_quirk_finalize(vdev);
1694 for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) {
1695 object_unparent(OBJECT(&vdev->vga->region[i].mem));
1696 }
1697 g_free(vdev->vga);
ba5e6bfa
PB
1698 }
1699}
1700
65501a74
AW
1701/*
1702 * General setup
1703 */
1704static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos)
1705{
88caf177
CF
1706 uint8_t tmp;
1707 uint16_t next = PCI_CONFIG_SPACE_SIZE;
65501a74
AW
1708
1709 for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp;
3fc1c182 1710 tmp = pdev->config[tmp + PCI_CAP_LIST_NEXT]) {
65501a74
AW
1711 if (tmp > pos && tmp < next) {
1712 next = tmp;
1713 }
1714 }
1715
1716 return next - pos;
1717}
1718
325ae8d5
CF
1719
1720static uint16_t vfio_ext_cap_max_size(const uint8_t *config, uint16_t pos)
1721{
1722 uint16_t tmp, next = PCIE_CONFIG_SPACE_SIZE;
1723
1724 for (tmp = PCI_CONFIG_SPACE_SIZE; tmp;
1725 tmp = PCI_EXT_CAP_NEXT(pci_get_long(config + tmp))) {
1726 if (tmp > pos && tmp < next) {
1727 next = tmp;
1728 }
1729 }
1730
1731 return next - pos;
1732}
1733
96adc5c7
AW
1734static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask)
1735{
1736 pci_set_word(buf, (pci_get_word(buf) & ~mask) | val);
1737}
1738
9ee27d73 1739static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
1740 uint16_t val, uint16_t mask)
1741{
1742 vfio_set_word_bits(vdev->pdev.config + pos, val, mask);
1743 vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask);
1744 vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask);
1745}
1746
1747static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask)
1748{
1749 pci_set_long(buf, (pci_get_long(buf) & ~mask) | val);
1750}
1751
9ee27d73 1752static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
1753 uint32_t val, uint32_t mask)
1754{
1755 vfio_set_long_bits(vdev->pdev.config + pos, val, mask);
1756 vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask);
1757 vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask);
1758}
1759
7ef165b9
EA
1760static int vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size,
1761 Error **errp)
96adc5c7
AW
1762{
1763 uint16_t flags;
1764 uint8_t type;
1765
1766 flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS);
1767 type = (flags & PCI_EXP_FLAGS_TYPE) >> 4;
1768
1769 if (type != PCI_EXP_TYPE_ENDPOINT &&
1770 type != PCI_EXP_TYPE_LEG_END &&
1771 type != PCI_EXP_TYPE_RC_END) {
1772
7ef165b9
EA
1773 error_setg(errp, "assignment of PCIe type 0x%x "
1774 "devices is not currently supported", type);
96adc5c7
AW
1775 return -EINVAL;
1776 }
1777
fd56e061
DG
1778 if (!pci_bus_is_express(pci_get_bus(&vdev->pdev))) {
1779 PCIBus *bus = pci_get_bus(&vdev->pdev);
0282abf0
AW
1780 PCIDevice *bridge;
1781
96adc5c7 1782 /*
0282abf0
AW
1783 * Traditionally PCI device assignment exposes the PCIe capability
1784 * as-is on non-express buses. The reason being that some drivers
1785 * simply assume that it's there, for example tg3. However when
1786 * we're running on a native PCIe machine type, like Q35, we need
1787 * to hide the PCIe capability. The reason for this is twofold;
1788 * first Windows guests get a Code 10 error when the PCIe capability
1789 * is exposed in this configuration. Therefore express devices won't
1790 * work at all unless they're attached to express buses in the VM.
1791 * Second, a native PCIe machine introduces the possibility of fine
1792 * granularity IOMMUs supporting both translation and isolation.
1793 * Guest code to discover the IOMMU visibility of a device, such as
1794 * IOMMU grouping code on Linux, is very aware of device types and
1795 * valid transitions between bus types. An express device on a non-
1796 * express bus is not a valid combination on bare metal systems.
1797 *
1798 * Drivers that require a PCIe capability to make the device
1799 * functional are simply going to need to have their devices placed
1800 * on a PCIe bus in the VM.
96adc5c7 1801 */
0282abf0
AW
1802 while (!pci_bus_is_root(bus)) {
1803 bridge = pci_bridge_get_device(bus);
fd56e061 1804 bus = pci_get_bus(bridge);
0282abf0
AW
1805 }
1806
1807 if (pci_bus_is_express(bus)) {
1808 return 0;
1809 }
1810
fd56e061 1811 } else if (pci_bus_is_root(pci_get_bus(&vdev->pdev))) {
96adc5c7
AW
1812 /*
1813 * On a Root Complex bus Endpoints become Root Complex Integrated
1814 * Endpoints, which changes the type and clears the LNK & LNK2 fields.
1815 */
1816 if (type == PCI_EXP_TYPE_ENDPOINT) {
1817 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1818 PCI_EXP_TYPE_RC_END << 4,
1819 PCI_EXP_FLAGS_TYPE);
1820
1821 /* Link Capabilities, Status, and Control goes away */
1822 if (size > PCI_EXP_LNKCTL) {
1823 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0);
1824 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1825 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0);
1826
1827#ifndef PCI_EXP_LNKCAP2
1828#define PCI_EXP_LNKCAP2 44
1829#endif
1830#ifndef PCI_EXP_LNKSTA2
1831#define PCI_EXP_LNKSTA2 50
1832#endif
1833 /* Link 2 Capabilities, Status, and Control goes away */
1834 if (size > PCI_EXP_LNKCAP2) {
1835 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0);
1836 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0);
1837 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0);
1838 }
1839 }
1840
1841 } else if (type == PCI_EXP_TYPE_LEG_END) {
1842 /*
1843 * Legacy endpoints don't belong on the root complex. Windows
1844 * seems to be happier with devices if we skip the capability.
1845 */
1846 return 0;
1847 }
1848
1849 } else {
1850 /*
1851 * Convert Root Complex Integrated Endpoints to regular endpoints.
1852 * These devices don't support LNK/LNK2 capabilities, so make them up.
1853 */
1854 if (type == PCI_EXP_TYPE_RC_END) {
1855 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1856 PCI_EXP_TYPE_ENDPOINT << 4,
1857 PCI_EXP_FLAGS_TYPE);
1858 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP,
d96a0ac7
AW
1859 QEMU_PCI_EXP_LNKCAP_MLW(QEMU_PCI_EXP_LNK_X1) |
1860 QEMU_PCI_EXP_LNKCAP_MLS(QEMU_PCI_EXP_LNK_2_5GT), ~0);
96adc5c7
AW
1861 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1862 }
96adc5c7
AW
1863 }
1864
47985727
AW
1865 /*
1866 * Intel 82599 SR-IOV VFs report an invalid PCIe capability version 0
1867 * (Niantic errate #35) causing Windows to error with a Code 10 for the
1868 * device on Q35. Fixup any such devices to report version 1. If we
1869 * were to remove the capability entirely the guest would lose extended
1870 * config space.
1871 */
1872 if ((flags & PCI_EXP_FLAGS_VERS) == 0) {
1873 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1874 1, PCI_EXP_FLAGS_VERS);
1875 }
1876
9a7c2a59
MZ
1877 pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size,
1878 errp);
1879 if (pos < 0) {
1880 return pos;
96adc5c7
AW
1881 }
1882
9a7c2a59
MZ
1883 vdev->pdev.exp.exp_cap = pos;
1884
96adc5c7
AW
1885 return pos;
1886}
1887
9ee27d73 1888static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1889{
1890 uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP);
1891
1892 if (cap & PCI_EXP_DEVCAP_FLR) {
df92ee44 1893 trace_vfio_check_pcie_flr(vdev->vbasedev.name);
befe5176
AW
1894 vdev->has_flr = true;
1895 }
1896}
1897
9ee27d73 1898static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1899{
1900 uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL);
1901
1902 if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) {
df92ee44 1903 trace_vfio_check_pm_reset(vdev->vbasedev.name);
befe5176
AW
1904 vdev->has_pm_reset = true;
1905 }
1906}
1907
9ee27d73 1908static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1909{
1910 uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP);
1911
1912 if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) {
df92ee44 1913 trace_vfio_check_af_flr(vdev->vbasedev.name);
befe5176
AW
1914 vdev->has_flr = true;
1915 }
1916}
1917
7ef165b9 1918static int vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos, Error **errp)
65501a74
AW
1919{
1920 PCIDevice *pdev = &vdev->pdev;
1921 uint8_t cap_id, next, size;
1922 int ret;
1923
1924 cap_id = pdev->config[pos];
3fc1c182 1925 next = pdev->config[pos + PCI_CAP_LIST_NEXT];
65501a74
AW
1926
1927 /*
1928 * If it becomes important to configure capabilities to their actual
1929 * size, use this as the default when it's something we don't recognize.
1930 * Since QEMU doesn't actually handle many of the config accesses,
1931 * exact size doesn't seem worthwhile.
1932 */
1933 size = vfio_std_cap_max_size(pdev, pos);
1934
1935 /*
1936 * pci_add_capability always inserts the new capability at the head
1937 * of the chain. Therefore to end up with a chain that matches the
1938 * physical device, we insert from the end by making this recursive.
3fc1c182 1939 * This is also why we pre-calculate size above as cached config space
65501a74
AW
1940 * will be changed as we unwind the stack.
1941 */
1942 if (next) {
7ef165b9 1943 ret = vfio_add_std_cap(vdev, next, errp);
65501a74 1944 if (ret) {
5b31c822 1945 return ret;
65501a74
AW
1946 }
1947 } else {
96adc5c7
AW
1948 /* Begin the rebuild, use QEMU emulated list bits */
1949 pdev->config[PCI_CAPABILITY_LIST] = 0;
1950 vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff;
1951 vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
e3f79f3b
AW
1952
1953 ret = vfio_add_virt_caps(vdev, errp);
1954 if (ret) {
1955 return ret;
1956 }
65501a74
AW
1957 }
1958
e3f79f3b
AW
1959 /* Scale down size, esp in case virt caps were added above */
1960 size = MIN(size, vfio_std_cap_max_size(pdev, pos));
1961
96adc5c7 1962 /* Use emulated next pointer to allow dropping caps */
3fc1c182 1963 pci_set_byte(vdev->emulated_config_bits + pos + PCI_CAP_LIST_NEXT, 0xff);
96adc5c7 1964
65501a74
AW
1965 switch (cap_id) {
1966 case PCI_CAP_ID_MSI:
7ef165b9 1967 ret = vfio_msi_setup(vdev, pos, errp);
65501a74 1968 break;
96adc5c7 1969 case PCI_CAP_ID_EXP:
befe5176 1970 vfio_check_pcie_flr(vdev, pos);
7ef165b9 1971 ret = vfio_setup_pcie_cap(vdev, pos, size, errp);
96adc5c7 1972 break;
65501a74 1973 case PCI_CAP_ID_MSIX:
7ef165b9 1974 ret = vfio_msix_setup(vdev, pos, errp);
65501a74 1975 break;
ba661818 1976 case PCI_CAP_ID_PM:
befe5176 1977 vfio_check_pm_reset(vdev, pos);
ba661818 1978 vdev->pm_cap = pos;
27841278 1979 ret = pci_add_capability(pdev, cap_id, pos, size, errp);
befe5176
AW
1980 break;
1981 case PCI_CAP_ID_AF:
1982 vfio_check_af_flr(vdev, pos);
27841278 1983 ret = pci_add_capability(pdev, cap_id, pos, size, errp);
befe5176 1984 break;
65501a74 1985 default:
27841278 1986 ret = pci_add_capability(pdev, cap_id, pos, size, errp);
65501a74
AW
1987 break;
1988 }
5b31c822 1989
65501a74 1990 if (ret < 0) {
7ef165b9
EA
1991 error_prepend(errp,
1992 "failed to add PCI capability 0x%x[0x%x]@0x%x: ",
1993 cap_id, size, pos);
65501a74
AW
1994 return ret;
1995 }
1996
1997 return 0;
1998}
1999
7ef165b9 2000static void vfio_add_ext_cap(VFIOPCIDevice *vdev)
325ae8d5
CF
2001{
2002 PCIDevice *pdev = &vdev->pdev;
2003 uint32_t header;
2004 uint16_t cap_id, next, size;
2005 uint8_t cap_ver;
2006 uint8_t *config;
2007
e37dac06 2008 /* Only add extended caps if we have them and the guest can see them */
fd56e061 2009 if (!pci_is_express(pdev) || !pci_bus_is_express(pci_get_bus(pdev)) ||
e37dac06 2010 !pci_get_long(pdev->config + PCI_CONFIG_SPACE_SIZE)) {
7ef165b9 2011 return;
e37dac06
AW
2012 }
2013
325ae8d5
CF
2014 /*
2015 * pcie_add_capability always inserts the new capability at the tail
2016 * of the chain. Therefore to end up with a chain that matches the
2017 * physical device, we cache the config space to avoid overwriting
2018 * the original config space when we parse the extended capabilities.
2019 */
2020 config = g_memdup(pdev->config, vdev->config_size);
2021
e37dac06
AW
2022 /*
2023 * Extended capabilities are chained with each pointing to the next, so we
2024 * can drop anything other than the head of the chain simply by modifying
d0d1cd70
AW
2025 * the previous next pointer. Seed the head of the chain here such that
2026 * we can simply skip any capabilities we want to drop below, regardless
2027 * of their position in the chain. If this stub capability still exists
2028 * after we add the capabilities we want to expose, update the capability
2029 * ID to zero. Note that we cannot seed with the capability header being
2030 * zero as this conflicts with definition of an absent capability chain
2031 * and prevents capabilities beyond the head of the list from being added.
2032 * By replacing the dummy capability ID with zero after walking the device
2033 * chain, we also transparently mark extended capabilities as absent if
2034 * no capabilities were added. Note that the PCIe spec defines an absence
2035 * of extended capabilities to be determined by a value of zero for the
2036 * capability ID, version, AND next pointer. A non-zero next pointer
2037 * should be sufficient to indicate additional capabilities are present,
2038 * which will occur if we call pcie_add_capability() below. The entire
2039 * first dword is emulated to support this.
2040 *
2041 * NB. The kernel side does similar masking, so be prepared that our
2042 * view of the device may also contain a capability ID zero in the head
2043 * of the chain. Skip it for the same reason that we cannot seed the
2044 * chain with a zero capability.
e37dac06
AW
2045 */
2046 pci_set_long(pdev->config + PCI_CONFIG_SPACE_SIZE,
2047 PCI_EXT_CAP(0xFFFF, 0, 0));
2048 pci_set_long(pdev->wmask + PCI_CONFIG_SPACE_SIZE, 0);
2049 pci_set_long(vdev->emulated_config_bits + PCI_CONFIG_SPACE_SIZE, ~0);
2050
325ae8d5
CF
2051 for (next = PCI_CONFIG_SPACE_SIZE; next;
2052 next = PCI_EXT_CAP_NEXT(pci_get_long(config + next))) {
2053 header = pci_get_long(config + next);
2054 cap_id = PCI_EXT_CAP_ID(header);
2055 cap_ver = PCI_EXT_CAP_VER(header);
2056
2057 /*
2058 * If it becomes important to configure extended capabilities to their
2059 * actual size, use this as the default when it's something we don't
2060 * recognize. Since QEMU doesn't actually handle many of the config
2061 * accesses, exact size doesn't seem worthwhile.
2062 */
2063 size = vfio_ext_cap_max_size(config, next);
2064
325ae8d5
CF
2065 /* Use emulated next pointer to allow dropping extended caps */
2066 pci_long_test_and_set_mask(vdev->emulated_config_bits + next,
2067 PCI_EXT_CAP_NEXT_MASK);
e37dac06
AW
2068
2069 switch (cap_id) {
d0d1cd70 2070 case 0: /* kernel masked capability */
e37dac06 2071 case PCI_EXT_CAP_ID_SRIOV: /* Read-only VF BARs confuse OVMF */
383a7af7 2072 case PCI_EXT_CAP_ID_ARI: /* XXX Needs next function virtualization */
3412d8ec 2073 case PCI_EXT_CAP_ID_REBAR: /* Can't expose read-only */
e37dac06
AW
2074 trace_vfio_add_ext_cap_dropped(vdev->vbasedev.name, cap_id, next);
2075 break;
2076 default:
2077 pcie_add_capability(pdev, cap_id, cap_ver, next, size);
2078 }
2079
2080 }
2081
2082 /* Cleanup chain head ID if necessary */
2083 if (pci_get_word(pdev->config + PCI_CONFIG_SPACE_SIZE) == 0xFFFF) {
2084 pci_set_word(pdev->config + PCI_CONFIG_SPACE_SIZE, 0);
325ae8d5
CF
2085 }
2086
2087 g_free(config);
7ef165b9 2088 return;
325ae8d5
CF
2089}
2090
7ef165b9 2091static int vfio_add_capabilities(VFIOPCIDevice *vdev, Error **errp)
65501a74
AW
2092{
2093 PCIDevice *pdev = &vdev->pdev;
325ae8d5 2094 int ret;
65501a74
AW
2095
2096 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) ||
2097 !pdev->config[PCI_CAPABILITY_LIST]) {
2098 return 0; /* Nothing to add */
2099 }
2100
7ef165b9 2101 ret = vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST], errp);
325ae8d5
CF
2102 if (ret) {
2103 return ret;
2104 }
2105
7ef165b9
EA
2106 vfio_add_ext_cap(vdev);
2107 return 0;
65501a74
AW
2108}
2109
9ee27d73 2110static void vfio_pci_pre_reset(VFIOPCIDevice *vdev)
f16f39c3
AW
2111{
2112 PCIDevice *pdev = &vdev->pdev;
2113 uint16_t cmd;
2114
2115 vfio_disable_interrupts(vdev);
2116
2117 /* Make sure the device is in D0 */
2118 if (vdev->pm_cap) {
2119 uint16_t pmcsr;
2120 uint8_t state;
2121
2122 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2123 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2124 if (state) {
2125 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
2126 vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2);
2127 /* vfio handles the necessary delay here */
2128 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2129 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2130 if (state) {
4e505ddd 2131 error_report("vfio: Unable to power on device, stuck in D%d",
f16f39c3
AW
2132 state);
2133 }
2134 }
2135 }
2136
2137 /*
2138 * Stop any ongoing DMA by disconecting I/O, MMIO, and bus master.
2139 * Also put INTx Disable in known state.
2140 */
2141 cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2);
2142 cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
2143 PCI_COMMAND_INTX_DISABLE);
2144 vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2);
2145}
2146
9ee27d73 2147static void vfio_pci_post_reset(VFIOPCIDevice *vdev)
f16f39c3 2148{
7dfb3424 2149 Error *err = NULL;
a52a4c47 2150 int nr;
7dfb3424
EA
2151
2152 vfio_intx_enable(vdev, &err);
2153 if (err) {
c3b8e3e0 2154 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7dfb3424 2155 }
a52a4c47
IY
2156
2157 for (nr = 0; nr < PCI_NUM_REGIONS - 1; ++nr) {
2158 off_t addr = vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr);
2159 uint32_t val = 0;
2160 uint32_t len = sizeof(val);
2161
2162 if (pwrite(vdev->vbasedev.fd, &val, len, addr) != len) {
2163 error_report("%s(%s) reset bar %d failed: %m", __func__,
2164 vdev->vbasedev.name, nr);
2165 }
2166 }
469d02de
AW
2167
2168 vfio_quirk_reset(vdev);
f16f39c3
AW
2169}
2170
7df9381b 2171static bool vfio_pci_host_match(PCIHostDeviceAddress *addr, const char *name)
f16f39c3 2172{
7df9381b
AW
2173 char tmp[13];
2174
2175 sprintf(tmp, "%04x:%02x:%02x.%1x", addr->domain,
2176 addr->bus, addr->slot, addr->function);
2177
2178 return (strcmp(tmp, name) == 0);
f16f39c3
AW
2179}
2180
9ee27d73 2181static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single)
f16f39c3
AW
2182{
2183 VFIOGroup *group;
2184 struct vfio_pci_hot_reset_info *info;
2185 struct vfio_pci_dependent_device *devices;
2186 struct vfio_pci_hot_reset *reset;
2187 int32_t *fds;
2188 int ret, i, count;
2189 bool multi = false;
2190
df92ee44 2191 trace_vfio_pci_hot_reset(vdev->vbasedev.name, single ? "one" : "multi");
f16f39c3 2192
893bfc3c
C
2193 if (!single) {
2194 vfio_pci_pre_reset(vdev);
2195 }
b47d8efa 2196 vdev->vbasedev.needs_reset = false;
f16f39c3
AW
2197
2198 info = g_malloc0(sizeof(*info));
2199 info->argsz = sizeof(*info);
2200
5546a621 2201 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
2202 if (ret && errno != ENOSPC) {
2203 ret = -errno;
2204 if (!vdev->has_pm_reset) {
7df9381b
AW
2205 error_report("vfio: Cannot reset device %s, "
2206 "no available reset mechanism.", vdev->vbasedev.name);
f16f39c3
AW
2207 }
2208 goto out_single;
2209 }
2210
2211 count = info->count;
2212 info = g_realloc(info, sizeof(*info) + (count * sizeof(*devices)));
2213 info->argsz = sizeof(*info) + (count * sizeof(*devices));
2214 devices = &info->devices[0];
2215
5546a621 2216 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
2217 if (ret) {
2218 ret = -errno;
2219 error_report("vfio: hot reset info failed: %m");
2220 goto out_single;
2221 }
2222
df92ee44 2223 trace_vfio_pci_hot_reset_has_dep_devices(vdev->vbasedev.name);
f16f39c3
AW
2224
2225 /* Verify that we have all the groups required */
2226 for (i = 0; i < info->count; i++) {
2227 PCIHostDeviceAddress host;
9ee27d73 2228 VFIOPCIDevice *tmp;
b47d8efa 2229 VFIODevice *vbasedev_iter;
f16f39c3
AW
2230
2231 host.domain = devices[i].segment;
2232 host.bus = devices[i].bus;
2233 host.slot = PCI_SLOT(devices[i].devfn);
2234 host.function = PCI_FUNC(devices[i].devfn);
2235
385f57cf 2236 trace_vfio_pci_hot_reset_dep_devices(host.domain,
f16f39c3
AW
2237 host.bus, host.slot, host.function, devices[i].group_id);
2238
7df9381b 2239 if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
f16f39c3
AW
2240 continue;
2241 }
2242
62356b72 2243 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2244 if (group->groupid == devices[i].group_id) {
2245 break;
2246 }
2247 }
2248
2249 if (!group) {
2250 if (!vdev->has_pm_reset) {
df92ee44 2251 error_report("vfio: Cannot reset device %s, "
f16f39c3 2252 "depends on group %d which is not owned.",
df92ee44 2253 vdev->vbasedev.name, devices[i].group_id);
f16f39c3
AW
2254 }
2255 ret = -EPERM;
2256 goto out;
2257 }
2258
2259 /* Prep dependent devices for reset and clear our marker. */
b47d8efa 2260 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
7da624e2
AW
2261 if (!vbasedev_iter->dev->realized ||
2262 vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
b47d8efa
EA
2263 continue;
2264 }
2265 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
7df9381b 2266 if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
f16f39c3 2267 if (single) {
f16f39c3
AW
2268 ret = -EINVAL;
2269 goto out_single;
2270 }
2271 vfio_pci_pre_reset(tmp);
b47d8efa 2272 tmp->vbasedev.needs_reset = false;
f16f39c3
AW
2273 multi = true;
2274 break;
2275 }
2276 }
2277 }
2278
2279 if (!single && !multi) {
f16f39c3
AW
2280 ret = -EINVAL;
2281 goto out_single;
2282 }
2283
2284 /* Determine how many group fds need to be passed */
2285 count = 0;
62356b72 2286 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2287 for (i = 0; i < info->count; i++) {
2288 if (group->groupid == devices[i].group_id) {
2289 count++;
2290 break;
2291 }
2292 }
2293 }
2294
2295 reset = g_malloc0(sizeof(*reset) + (count * sizeof(*fds)));
2296 reset->argsz = sizeof(*reset) + (count * sizeof(*fds));
2297 fds = &reset->group_fds[0];
2298
2299 /* Fill in group fds */
62356b72 2300 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2301 for (i = 0; i < info->count; i++) {
2302 if (group->groupid == devices[i].group_id) {
2303 fds[reset->count++] = group->fd;
2304 break;
2305 }
2306 }
2307 }
2308
2309 /* Bus reset! */
5546a621 2310 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_PCI_HOT_RESET, reset);
f16f39c3
AW
2311 g_free(reset);
2312
df92ee44 2313 trace_vfio_pci_hot_reset_result(vdev->vbasedev.name,
385f57cf 2314 ret ? "%m" : "Success");
f16f39c3
AW
2315
2316out:
2317 /* Re-enable INTx on affected devices */
2318 for (i = 0; i < info->count; i++) {
2319 PCIHostDeviceAddress host;
9ee27d73 2320 VFIOPCIDevice *tmp;
b47d8efa 2321 VFIODevice *vbasedev_iter;
f16f39c3
AW
2322
2323 host.domain = devices[i].segment;
2324 host.bus = devices[i].bus;
2325 host.slot = PCI_SLOT(devices[i].devfn);
2326 host.function = PCI_FUNC(devices[i].devfn);
2327
7df9381b 2328 if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
f16f39c3
AW
2329 continue;
2330 }
2331
62356b72 2332 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2333 if (group->groupid == devices[i].group_id) {
2334 break;
2335 }
2336 }
2337
2338 if (!group) {
2339 break;
2340 }
2341
b47d8efa 2342 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
7da624e2
AW
2343 if (!vbasedev_iter->dev->realized ||
2344 vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
b47d8efa
EA
2345 continue;
2346 }
2347 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
7df9381b 2348 if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
f16f39c3
AW
2349 vfio_pci_post_reset(tmp);
2350 break;
2351 }
2352 }
2353 }
2354out_single:
893bfc3c
C
2355 if (!single) {
2356 vfio_pci_post_reset(vdev);
2357 }
f16f39c3
AW
2358 g_free(info);
2359
2360 return ret;
2361}
2362
2363/*
2364 * We want to differentiate hot reset of mulitple in-use devices vs hot reset
2365 * of a single in-use device. VFIO_DEVICE_RESET will already handle the case
2366 * of doing hot resets when there is only a single device per bus. The in-use
2367 * here refers to how many VFIODevices are affected. A hot reset that affects
2368 * multiple devices, but only a single in-use device, means that we can call
2369 * it from our bus ->reset() callback since the extent is effectively a single
2370 * device. This allows us to make use of it in the hotplug path. When there
2371 * are multiple in-use devices, we can only trigger the hot reset during a
2372 * system reset and thus from our reset handler. We separate _one vs _multi
2373 * here so that we don't overlap and do a double reset on the system reset
2374 * path where both our reset handler and ->reset() callback are used. Calling
2375 * _one() will only do a hot reset for the one in-use devices case, calling
2376 * _multi() will do nothing if a _one() would have been sufficient.
2377 */
9ee27d73 2378static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev)
f16f39c3
AW
2379{
2380 return vfio_pci_hot_reset(vdev, true);
2381}
2382
b47d8efa 2383static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev)
f16f39c3 2384{
b47d8efa 2385 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
f16f39c3
AW
2386 return vfio_pci_hot_reset(vdev, false);
2387}
2388
b47d8efa
EA
2389static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev)
2390{
2391 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2392 if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) {
2393 vbasedev->needs_reset = true;
2394 }
2395}
2396
2397static VFIODeviceOps vfio_pci_ops = {
2398 .vfio_compute_needs_reset = vfio_pci_compute_needs_reset,
2399 .vfio_hot_reset_multi = vfio_pci_hot_reset_multi,
870cb6f1 2400 .vfio_eoi = vfio_intx_eoi,
b47d8efa
EA
2401};
2402
cde4279b 2403int vfio_populate_vga(VFIOPCIDevice *vdev, Error **errp)
e593c021
AW
2404{
2405 VFIODevice *vbasedev = &vdev->vbasedev;
2406 struct vfio_region_info *reg_info;
2407 int ret;
2408
4225f2b6
AW
2409 ret = vfio_get_region_info(vbasedev, VFIO_PCI_VGA_REGION_INDEX, &reg_info);
2410 if (ret) {
cde4279b
EA
2411 error_setg_errno(errp, -ret,
2412 "failed getting region info for VGA region index %d",
2413 VFIO_PCI_VGA_REGION_INDEX);
4225f2b6
AW
2414 return ret;
2415 }
e593c021 2416
4225f2b6
AW
2417 if (!(reg_info->flags & VFIO_REGION_INFO_FLAG_READ) ||
2418 !(reg_info->flags & VFIO_REGION_INFO_FLAG_WRITE) ||
2419 reg_info->size < 0xbffff + 1) {
cde4279b
EA
2420 error_setg(errp, "unexpected VGA info, flags 0x%lx, size 0x%lx",
2421 (unsigned long)reg_info->flags,
2422 (unsigned long)reg_info->size);
4225f2b6
AW
2423 g_free(reg_info);
2424 return -EINVAL;
2425 }
e593c021 2426
4225f2b6 2427 vdev->vga = g_new0(VFIOVGA, 1);
e593c021 2428
4225f2b6
AW
2429 vdev->vga->fd_offset = reg_info->offset;
2430 vdev->vga->fd = vdev->vbasedev.fd;
e593c021 2431
4225f2b6 2432 g_free(reg_info);
e593c021 2433
4225f2b6
AW
2434 vdev->vga->region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE;
2435 vdev->vga->region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM;
2436 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_MEM].quirks);
e593c021 2437
182bca45
AW
2438 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2439 OBJECT(vdev), &vfio_vga_ops,
2440 &vdev->vga->region[QEMU_PCI_VGA_MEM],
2441 "vfio-vga-mmio@0xa0000",
2442 QEMU_PCI_VGA_MEM_SIZE);
2443
4225f2b6
AW
2444 vdev->vga->region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE;
2445 vdev->vga->region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO;
2446 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].quirks);
e593c021 2447
182bca45
AW
2448 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2449 OBJECT(vdev), &vfio_vga_ops,
2450 &vdev->vga->region[QEMU_PCI_VGA_IO_LO],
2451 "vfio-vga-io@0x3b0",
2452 QEMU_PCI_VGA_IO_LO_SIZE);
2453
4225f2b6
AW
2454 vdev->vga->region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE;
2455 vdev->vga->region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI;
2456 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks);
e593c021 2457
182bca45
AW
2458 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
2459 OBJECT(vdev), &vfio_vga_ops,
2460 &vdev->vga->region[QEMU_PCI_VGA_IO_HI],
2461 "vfio-vga-io@0x3c0",
2462 QEMU_PCI_VGA_IO_HI_SIZE);
2463
2464 pci_register_vga(&vdev->pdev, &vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2465 &vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2466 &vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem);
2467
e593c021
AW
2468 return 0;
2469}
2470
e04cff9d 2471static void vfio_populate_device(VFIOPCIDevice *vdev, Error **errp)
65501a74 2472{
217e9fdc 2473 VFIODevice *vbasedev = &vdev->vbasedev;
46900226 2474 struct vfio_region_info *reg_info;
7b4b0e9e 2475 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) };
d13dd2d7 2476 int i, ret = -1;
65501a74
AW
2477
2478 /* Sanity check device */
d13dd2d7 2479 if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) {
2312d907 2480 error_setg(errp, "this isn't a PCI device");
e04cff9d 2481 return;
65501a74
AW
2482 }
2483
d13dd2d7 2484 if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) {
2312d907
EA
2485 error_setg(errp, "unexpected number of io regions %u",
2486 vbasedev->num_regions);
e04cff9d 2487 return;
65501a74
AW
2488 }
2489
d13dd2d7 2490 if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) {
2312d907 2491 error_setg(errp, "unexpected number of irqs %u", vbasedev->num_irqs);
e04cff9d 2492 return;
65501a74
AW
2493 }
2494
2495 for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) {
db0da029
AW
2496 char *name = g_strdup_printf("%s BAR %d", vbasedev->name, i);
2497
2498 ret = vfio_region_setup(OBJECT(vdev), vbasedev,
2499 &vdev->bars[i].region, i, name);
2500 g_free(name);
2501
65501a74 2502 if (ret) {
2312d907 2503 error_setg_errno(errp, -ret, "failed to get region %d info", i);
e04cff9d 2504 return;
65501a74
AW
2505 }
2506
7076eabc 2507 QLIST_INIT(&vdev->bars[i].quirks);
46900226 2508 }
65501a74 2509
46900226
AW
2510 ret = vfio_get_region_info(vbasedev,
2511 VFIO_PCI_CONFIG_REGION_INDEX, &reg_info);
65501a74 2512 if (ret) {
2312d907 2513 error_setg_errno(errp, -ret, "failed to get config info");
e04cff9d 2514 return;
65501a74
AW
2515 }
2516
d13dd2d7 2517 trace_vfio_populate_device_config(vdev->vbasedev.name,
46900226
AW
2518 (unsigned long)reg_info->size,
2519 (unsigned long)reg_info->offset,
2520 (unsigned long)reg_info->flags);
65501a74 2521
46900226 2522 vdev->config_size = reg_info->size;
6a659bbf
AW
2523 if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) {
2524 vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS;
2525 }
46900226
AW
2526 vdev->config_offset = reg_info->offset;
2527
2528 g_free(reg_info);
65501a74 2529
e593c021 2530 if (vdev->features & VFIO_FEATURE_ENABLE_VGA) {
2312d907 2531 ret = vfio_populate_vga(vdev, errp);
f15689c7 2532 if (ret) {
2312d907 2533 error_append_hint(errp, "device does not support "
cde4279b 2534 "requested feature x-vga\n");
e04cff9d 2535 return;
f15689c7 2536 }
f15689c7 2537 }
47cbe50c 2538
7b4b0e9e
VMP
2539 irq_info.index = VFIO_PCI_ERR_IRQ_INDEX;
2540
5546a621 2541 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
7b4b0e9e
VMP
2542 if (ret) {
2543 /* This can fail for an old kernel or legacy PCI dev */
772f1b37 2544 trace_vfio_populate_device_get_irq_info_failure(strerror(errno));
7b4b0e9e
VMP
2545 } else if (irq_info.count == 1) {
2546 vdev->pci_aer = true;
2547 } else {
e1eb292a
MA
2548 warn_report(VFIO_MSG_PREFIX
2549 "Could not enable error recovery for the device",
2550 vbasedev->name);
7b4b0e9e 2551 }
d13dd2d7
EA
2552}
2553
9ee27d73 2554static void vfio_put_device(VFIOPCIDevice *vdev)
65501a74 2555{
462037c9 2556 g_free(vdev->vbasedev.name);
db0da029
AW
2557 g_free(vdev->msix);
2558
d13dd2d7 2559 vfio_put_base_device(&vdev->vbasedev);
65501a74
AW
2560}
2561
7b4b0e9e
VMP
2562static void vfio_err_notifier_handler(void *opaque)
2563{
9ee27d73 2564 VFIOPCIDevice *vdev = opaque;
7b4b0e9e
VMP
2565
2566 if (!event_notifier_test_and_clear(&vdev->err_notifier)) {
2567 return;
2568 }
2569
2570 /*
2571 * TBD. Retrieve the error details and decide what action
2572 * needs to be taken. One of the actions could be to pass
2573 * the error to the guest and have the guest driver recover
2574 * from the error. This requires that PCIe capabilities be
2575 * exposed to the guest. For now, we just terminate the
2576 * guest to contain the error.
2577 */
2578
7df9381b 2579 error_report("%s(%s) Unrecoverable error detected. Please collect any data possible and then kill the guest", __func__, vdev->vbasedev.name);
7b4b0e9e 2580
ba29776f 2581 vm_stop(RUN_STATE_INTERNAL_ERROR);
7b4b0e9e
VMP
2582}
2583
2584/*
2585 * Registers error notifier for devices supporting error recovery.
2586 * If we encounter a failure in this function, we report an error
2587 * and continue after disabling error recovery support for the
2588 * device.
2589 */
9ee27d73 2590static void vfio_register_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e 2591{
201a7331
EA
2592 Error *err = NULL;
2593 int32_t fd;
7b4b0e9e
VMP
2594
2595 if (!vdev->pci_aer) {
2596 return;
2597 }
2598
2599 if (event_notifier_init(&vdev->err_notifier, 0)) {
8fbf47c3 2600 error_report("vfio: Unable to init event notifier for error detection");
7b4b0e9e
VMP
2601 vdev->pci_aer = false;
2602 return;
2603 }
2604
201a7331
EA
2605 fd = event_notifier_get_fd(&vdev->err_notifier);
2606 qemu_set_fd_handler(fd, vfio_err_notifier_handler, NULL, vdev);
7b4b0e9e 2607
201a7331
EA
2608 if (vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_ERR_IRQ_INDEX, 0,
2609 VFIO_IRQ_SET_ACTION_TRIGGER, fd, &err)) {
2610 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2611 qemu_set_fd_handler(fd, NULL, NULL, vdev);
7b4b0e9e
VMP
2612 event_notifier_cleanup(&vdev->err_notifier);
2613 vdev->pci_aer = false;
2614 }
7b4b0e9e
VMP
2615}
2616
9ee27d73 2617static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e 2618{
201a7331 2619 Error *err = NULL;
7b4b0e9e
VMP
2620
2621 if (!vdev->pci_aer) {
2622 return;
2623 }
2624
201a7331
EA
2625 if (vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_ERR_IRQ_INDEX, 0,
2626 VFIO_IRQ_SET_ACTION_TRIGGER, -1, &err)) {
2627 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7b4b0e9e 2628 }
7b4b0e9e
VMP
2629 qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier),
2630 NULL, NULL, vdev);
2631 event_notifier_cleanup(&vdev->err_notifier);
2632}
2633
47cbe50c
AW
2634static void vfio_req_notifier_handler(void *opaque)
2635{
2636 VFIOPCIDevice *vdev = opaque;
35c7cb4c 2637 Error *err = NULL;
47cbe50c
AW
2638
2639 if (!event_notifier_test_and_clear(&vdev->req_notifier)) {
2640 return;
2641 }
2642
a2596aee 2643 qdev_unplug(DEVICE(vdev), &err);
35c7cb4c 2644 if (err) {
e1eb292a 2645 warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
35c7cb4c 2646 }
47cbe50c
AW
2647}
2648
2649static void vfio_register_req_notifier(VFIOPCIDevice *vdev)
2650{
2651 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
2652 .index = VFIO_PCI_REQ_IRQ_INDEX };
201a7331
EA
2653 Error *err = NULL;
2654 int32_t fd;
47cbe50c
AW
2655
2656 if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) {
2657 return;
2658 }
2659
2660 if (ioctl(vdev->vbasedev.fd,
2661 VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) {
2662 return;
2663 }
2664
2665 if (event_notifier_init(&vdev->req_notifier, 0)) {
2666 error_report("vfio: Unable to init event notifier for device request");
2667 return;
2668 }
2669
201a7331
EA
2670 fd = event_notifier_get_fd(&vdev->req_notifier);
2671 qemu_set_fd_handler(fd, vfio_req_notifier_handler, NULL, vdev);
47cbe50c 2672
201a7331
EA
2673 if (vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_REQ_IRQ_INDEX, 0,
2674 VFIO_IRQ_SET_ACTION_TRIGGER, fd, &err)) {
2675 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2676 qemu_set_fd_handler(fd, NULL, NULL, vdev);
47cbe50c
AW
2677 event_notifier_cleanup(&vdev->req_notifier);
2678 } else {
2679 vdev->req_enabled = true;
2680 }
47cbe50c
AW
2681}
2682
2683static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev)
2684{
201a7331 2685 Error *err = NULL;
47cbe50c
AW
2686
2687 if (!vdev->req_enabled) {
2688 return;
2689 }
2690
201a7331
EA
2691 if (vfio_set_irq_signaling(&vdev->vbasedev, VFIO_PCI_REQ_IRQ_INDEX, 0,
2692 VFIO_IRQ_SET_ACTION_TRIGGER, -1, &err)) {
2693 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
47cbe50c 2694 }
47cbe50c
AW
2695 qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier),
2696 NULL, NULL, vdev);
2697 event_notifier_cleanup(&vdev->req_notifier);
2698
2699 vdev->req_enabled = false;
2700}
2701
1a22aca1 2702static void vfio_realize(PCIDevice *pdev, Error **errp)
65501a74 2703{
2683ccd5 2704 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
b47d8efa 2705 VFIODevice *vbasedev_iter;
65501a74 2706 VFIOGroup *group;
238e9172 2707 char *tmp, *subsys, group_path[PATH_MAX], *group_name;
ec3bcf42 2708 Error *err = NULL;
65501a74
AW
2709 ssize_t len;
2710 struct stat st;
2711 int groupid;
581406e0 2712 int i, ret;
238e9172 2713 bool is_mdev;
65501a74 2714
7df9381b 2715 if (!vdev->vbasedev.sysfsdev) {
4a946268
EA
2716 if (!(~vdev->host.domain || ~vdev->host.bus ||
2717 ~vdev->host.slot || ~vdev->host.function)) {
2718 error_setg(errp, "No provided host device");
6e4e6f0d
DJS
2719 error_append_hint(errp, "Use -device vfio-pci,host=DDDD:BB:DD.F "
2720 "or -device vfio-pci,sysfsdev=PATH_TO_DEVICE\n");
4a946268
EA
2721 return;
2722 }
7df9381b
AW
2723 vdev->vbasedev.sysfsdev =
2724 g_strdup_printf("/sys/bus/pci/devices/%04x:%02x:%02x.%01x",
2725 vdev->host.domain, vdev->host.bus,
2726 vdev->host.slot, vdev->host.function);
2727 }
2728
2729 if (stat(vdev->vbasedev.sysfsdev, &st) < 0) {
1a22aca1 2730 error_setg_errno(errp, errno, "no such host device");
c3b8e3e0 2731 error_prepend(errp, VFIO_MSG_PREFIX, vdev->vbasedev.sysfsdev);
1a22aca1 2732 return;
65501a74
AW
2733 }
2734
3e015d81 2735 vdev->vbasedev.name = g_path_get_basename(vdev->vbasedev.sysfsdev);
b47d8efa 2736 vdev->vbasedev.ops = &vfio_pci_ops;
462037c9 2737 vdev->vbasedev.type = VFIO_DEVICE_TYPE_PCI;
a2596aee 2738 vdev->vbasedev.dev = DEVICE(vdev);
462037c9 2739
7df9381b
AW
2740 tmp = g_strdup_printf("%s/iommu_group", vdev->vbasedev.sysfsdev);
2741 len = readlink(tmp, group_path, sizeof(group_path));
2742 g_free(tmp);
65501a74 2743
7df9381b 2744 if (len <= 0 || len >= sizeof(group_path)) {
1a22aca1
EA
2745 error_setg_errno(errp, len < 0 ? errno : ENAMETOOLONG,
2746 "no iommu_group found");
426ec904 2747 goto error;
65501a74
AW
2748 }
2749
7df9381b 2750 group_path[len] = 0;
65501a74 2751
7df9381b 2752 group_name = basename(group_path);
65501a74 2753 if (sscanf(group_name, "%d", &groupid) != 1) {
1a22aca1 2754 error_setg_errno(errp, errno, "failed to read %s", group_path);
426ec904 2755 goto error;
65501a74
AW
2756 }
2757
1a22aca1 2758 trace_vfio_realize(vdev->vbasedev.name, groupid);
65501a74 2759
1a22aca1 2760 group = vfio_get_group(groupid, pci_device_iommu_address_space(pdev), errp);
65501a74 2761 if (!group) {
426ec904 2762 goto error;
65501a74
AW
2763 }
2764
b47d8efa
EA
2765 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2766 if (strcmp(vbasedev_iter->name, vdev->vbasedev.name) == 0) {
1a22aca1 2767 error_setg(errp, "device is already attached");
65501a74 2768 vfio_put_group(group);
426ec904 2769 goto error;
65501a74
AW
2770 }
2771 }
2772
238e9172
AW
2773 /*
2774 * Mediated devices *might* operate compatibly with memory ballooning, but
2775 * we cannot know for certain, it depends on whether the mdev vendor driver
2776 * stays in sync with the active working set of the guest driver. Prevent
2777 * the x-balloon-allowed option unless this is minimally an mdev device.
2778 */
2779 tmp = g_strdup_printf("%s/subsystem", vdev->vbasedev.sysfsdev);
2780 subsys = realpath(tmp, NULL);
2781 g_free(tmp);
a1c0f886 2782 is_mdev = subsys && (strcmp(subsys, "/sys/bus/mdev") == 0);
238e9172
AW
2783 free(subsys);
2784
2785 trace_vfio_mdev(vdev->vbasedev.name, is_mdev);
2786
2787 if (vdev->vbasedev.balloon_allowed && !is_mdev) {
2788 error_setg(errp, "x-balloon-allowed only potentially compatible "
2789 "with mdev devices");
2790 vfio_put_group(group);
2791 goto error;
2792 }
2793
1a22aca1 2794 ret = vfio_get_device(group, vdev->vbasedev.name, &vdev->vbasedev, errp);
65501a74 2795 if (ret) {
65501a74 2796 vfio_put_group(group);
426ec904 2797 goto error;
65501a74
AW
2798 }
2799
e04cff9d
EA
2800 vfio_populate_device(vdev, &err);
2801 if (err) {
2802 error_propagate(errp, err);
2312d907 2803 goto error;
217e9fdc
PB
2804 }
2805
65501a74 2806 /* Get a copy of config space */
5546a621 2807 ret = pread(vdev->vbasedev.fd, vdev->pdev.config,
65501a74
AW
2808 MIN(pci_config_size(&vdev->pdev), vdev->config_size),
2809 vdev->config_offset);
2810 if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) {
2811 ret = ret < 0 ? -errno : -EFAULT;
1a22aca1 2812 error_setg_errno(errp, -ret, "failed to read device config space");
426ec904 2813 goto error;
65501a74
AW
2814 }
2815
4b5d5e87
AW
2816 /* vfio emulates a lot for us, but some bits need extra love */
2817 vdev->emulated_config_bits = g_malloc0(vdev->config_size);
2818
2819 /* QEMU can choose to expose the ROM or not */
2820 memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4);
04f336b0
AW
2821 /* QEMU can also add or extend BARs */
2822 memset(vdev->emulated_config_bits + PCI_BASE_ADDRESS_0, 0xff, 6 * 4);
4b5d5e87 2823
89dcccc5
AW
2824 /*
2825 * The PCI spec reserves vendor ID 0xffff as an invalid value. The
2826 * device ID is managed by the vendor and need only be a 16-bit value.
2827 * Allow any 16-bit value for subsystem so they can be hidden or changed.
2828 */
2829 if (vdev->vendor_id != PCI_ANY_ID) {
2830 if (vdev->vendor_id >= 0xffff) {
1a22aca1 2831 error_setg(errp, "invalid PCI vendor ID provided");
426ec904 2832 goto error;
89dcccc5
AW
2833 }
2834 vfio_add_emulated_word(vdev, PCI_VENDOR_ID, vdev->vendor_id, ~0);
2835 trace_vfio_pci_emulated_vendor_id(vdev->vbasedev.name, vdev->vendor_id);
2836 } else {
2837 vdev->vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2838 }
2839
2840 if (vdev->device_id != PCI_ANY_ID) {
2841 if (vdev->device_id > 0xffff) {
1a22aca1 2842 error_setg(errp, "invalid PCI device ID provided");
426ec904 2843 goto error;
89dcccc5
AW
2844 }
2845 vfio_add_emulated_word(vdev, PCI_DEVICE_ID, vdev->device_id, ~0);
2846 trace_vfio_pci_emulated_device_id(vdev->vbasedev.name, vdev->device_id);
2847 } else {
2848 vdev->device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2849 }
2850
2851 if (vdev->sub_vendor_id != PCI_ANY_ID) {
2852 if (vdev->sub_vendor_id > 0xffff) {
1a22aca1 2853 error_setg(errp, "invalid PCI subsystem vendor ID provided");
426ec904 2854 goto error;
89dcccc5
AW
2855 }
2856 vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_VENDOR_ID,
2857 vdev->sub_vendor_id, ~0);
2858 trace_vfio_pci_emulated_sub_vendor_id(vdev->vbasedev.name,
2859 vdev->sub_vendor_id);
2860 }
2861
2862 if (vdev->sub_device_id != PCI_ANY_ID) {
2863 if (vdev->sub_device_id > 0xffff) {
1a22aca1 2864 error_setg(errp, "invalid PCI subsystem device ID provided");
426ec904 2865 goto error;
89dcccc5
AW
2866 }
2867 vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_ID, vdev->sub_device_id, ~0);
2868 trace_vfio_pci_emulated_sub_device_id(vdev->vbasedev.name,
2869 vdev->sub_device_id);
2870 }
ff635e37 2871
4b5d5e87
AW
2872 /* QEMU can change multi-function devices to single function, or reverse */
2873 vdev->emulated_config_bits[PCI_HEADER_TYPE] =
2874 PCI_HEADER_TYPE_MULTI_FUNCTION;
2875
187d6232
AW
2876 /* Restore or clear multifunction, this is always controlled by QEMU */
2877 if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
2878 vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
2879 } else {
2880 vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
2881 }
2882
65501a74
AW
2883 /*
2884 * Clear host resource mapping info. If we choose not to register a
2885 * BAR, such as might be the case with the option ROM, we can get
2886 * confusing, unwritable, residual addresses from the host here.
2887 */
2888 memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24);
2889 memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4);
2890
6f864e6e 2891 vfio_pci_size_rom(vdev);
65501a74 2892
89d5202e
AW
2893 vfio_bars_prepare(vdev);
2894
ec3bcf42
EA
2895 vfio_msix_early_setup(vdev, &err);
2896 if (err) {
2897 error_propagate(errp, err);
008d0e2d 2898 goto error;
65501a74
AW
2899 }
2900
3a286732 2901 vfio_bars_register(vdev);
65501a74 2902
1a22aca1 2903 ret = vfio_add_capabilities(vdev, errp);
65501a74
AW
2904 if (ret) {
2905 goto out_teardown;
2906 }
2907
182bca45
AW
2908 if (vdev->vga) {
2909 vfio_vga_quirk_setup(vdev);
2910 }
2911
581406e0
AW
2912 for (i = 0; i < PCI_ROM_SLOT; i++) {
2913 vfio_bar_quirk_setup(vdev, i);
2914 }
2915
6ced0bba
AW
2916 if (!vdev->igd_opregion &&
2917 vdev->features & VFIO_FEATURE_ENABLE_IGD_OPREGION) {
2918 struct vfio_region_info *opregion;
2919
2920 if (vdev->pdev.qdev.hotplugged) {
1a22aca1 2921 error_setg(errp,
426ec904
EA
2922 "cannot support IGD OpRegion feature on hotplugged "
2923 "device");
6ced0bba
AW
2924 goto out_teardown;
2925 }
2926
2927 ret = vfio_get_dev_region_info(&vdev->vbasedev,
2928 VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL,
2929 VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION, &opregion);
2930 if (ret) {
1a22aca1 2931 error_setg_errno(errp, -ret,
426ec904 2932 "does not support requested IGD OpRegion feature");
6ced0bba
AW
2933 goto out_teardown;
2934 }
2935
1a22aca1 2936 ret = vfio_pci_igd_opregion_init(vdev, opregion, errp);
6ced0bba
AW
2937 g_free(opregion);
2938 if (ret) {
6ced0bba
AW
2939 goto out_teardown;
2940 }
2941 }
2942
4b5d5e87
AW
2943 /* QEMU emulates all of MSI & MSIX */
2944 if (pdev->cap_present & QEMU_PCI_CAP_MSIX) {
2945 memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff,
2946 MSIX_CAP_LENGTH);
2947 }
2948
2949 if (pdev->cap_present & QEMU_PCI_CAP_MSI) {
2950 memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff,
2951 vdev->msi_cap_size);
2952 }
2953
65501a74 2954 if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) {
bc72ad67 2955 vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
ea486926 2956 vfio_intx_mmap_enable, vdev);
870cb6f1 2957 pci_device_set_intx_routing_notifier(&vdev->pdev, vfio_intx_update);
1a22aca1 2958 ret = vfio_intx_enable(vdev, errp);
65501a74
AW
2959 if (ret) {
2960 goto out_teardown;
2961 }
2962 }
2963
a9994687
GH
2964 if (vdev->display != ON_OFF_AUTO_OFF) {
2965 ret = vfio_display_probe(vdev, errp);
2966 if (ret) {
2967 goto out_teardown;
2968 }
2969 }
b290659f
GH
2970 if (vdev->enable_ramfb && vdev->dpy == NULL) {
2971 error_setg(errp, "ramfb=on requires display=on");
2972 goto out_teardown;
2973 }
c62a0c7c
GH
2974 if (vdev->display_xres || vdev->display_yres) {
2975 if (vdev->dpy == NULL) {
2976 error_setg(errp, "xres and yres properties require display=on");
2977 goto out_teardown;
2978 }
2979 if (vdev->dpy->edid_regs == NULL) {
2980 error_setg(errp, "xres and yres properties need edid support");
2981 goto out_teardown;
2982 }
2983 }
a9994687 2984
ec132efa
AK
2985 if (vdev->vendor_id == PCI_VENDOR_ID_NVIDIA) {
2986 ret = vfio_pci_nvidia_v100_ram_init(vdev, errp);
2987 if (ret && ret != -ENODEV) {
2988 error_report("Failed to setup NVIDIA V100 GPU RAM");
2989 }
2990 }
2991
2992 if (vdev->vendor_id == PCI_VENDOR_ID_IBM) {
2993 ret = vfio_pci_nvlink2_init(vdev, errp);
2994 if (ret && ret != -ENODEV) {
2995 error_report("Failed to setup NVlink2 bridge");
2996 }
2997 }
2998
7b4b0e9e 2999 vfio_register_err_notifier(vdev);
47cbe50c 3000 vfio_register_req_notifier(vdev);
c9c50009 3001 vfio_setup_resetfn_quirk(vdev);
c29029dd 3002
1a22aca1 3003 return;
65501a74
AW
3004
3005out_teardown:
3006 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3007 vfio_teardown_msi(vdev);
2d82f8a3 3008 vfio_bars_exit(vdev);
426ec904 3009error:
c3b8e3e0 3010 error_prepend(errp, VFIO_MSG_PREFIX, vdev->vbasedev.name);
77a10d04
PB
3011}
3012
3013static void vfio_instance_finalize(Object *obj)
3014{
2683ccd5 3015 VFIOPCIDevice *vdev = PCI_VFIO(obj);
77a10d04
PB
3016 VFIOGroup *group = vdev->vbasedev.group;
3017
a9994687 3018 vfio_display_finalize(vdev);
2d82f8a3 3019 vfio_bars_finalize(vdev);
4b5d5e87 3020 g_free(vdev->emulated_config_bits);
77a10d04 3021 g_free(vdev->rom);
c4c45e94
AW
3022 /*
3023 * XXX Leaking igd_opregion is not an oversight, we can't remove the
3024 * fw_cfg entry therefore leaking this allocation seems like the safest
3025 * option.
3026 *
3027 * g_free(vdev->igd_opregion);
3028 */
65501a74
AW
3029 vfio_put_device(vdev);
3030 vfio_put_group(group);
65501a74
AW
3031}
3032
3033static void vfio_exitfn(PCIDevice *pdev)
3034{
2683ccd5 3035 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
65501a74 3036
47cbe50c 3037 vfio_unregister_req_notifier(vdev);
7b4b0e9e 3038 vfio_unregister_err_notifier(vdev);
65501a74
AW
3039 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3040 vfio_disable_interrupts(vdev);
ea486926 3041 if (vdev->intx.mmap_timer) {
bc72ad67 3042 timer_free(vdev->intx.mmap_timer);
ea486926 3043 }
65501a74 3044 vfio_teardown_msi(vdev);
2d82f8a3 3045 vfio_bars_exit(vdev);
65501a74
AW
3046}
3047
3048static void vfio_pci_reset(DeviceState *dev)
3049{
2683ccd5 3050 VFIOPCIDevice *vdev = PCI_VFIO(dev);
65501a74 3051
df92ee44 3052 trace_vfio_pci_reset(vdev->vbasedev.name);
5834a83f 3053
f16f39c3 3054 vfio_pci_pre_reset(vdev);
ba661818 3055
8983e3e3
TZ
3056 if (vdev->display != ON_OFF_AUTO_OFF) {
3057 vfio_display_reset(vdev);
3058 }
3059
5655f931
AW
3060 if (vdev->resetfn && !vdev->resetfn(vdev)) {
3061 goto post_reset;
3062 }
3063
b47d8efa
EA
3064 if (vdev->vbasedev.reset_works &&
3065 (vdev->has_flr || !vdev->has_pm_reset) &&
5546a621 3066 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 3067 trace_vfio_pci_reset_flr(vdev->vbasedev.name);
f16f39c3 3068 goto post_reset;
ba661818
AW
3069 }
3070
f16f39c3
AW
3071 /* See if we can do our own bus reset */
3072 if (!vfio_pci_hot_reset_one(vdev)) {
3073 goto post_reset;
3074 }
5834a83f 3075
f16f39c3 3076 /* If nothing else works and the device supports PM reset, use it */
b47d8efa 3077 if (vdev->vbasedev.reset_works && vdev->has_pm_reset &&
5546a621 3078 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 3079 trace_vfio_pci_reset_pm(vdev->vbasedev.name);
f16f39c3 3080 goto post_reset;
65501a74 3081 }
5834a83f 3082
f16f39c3
AW
3083post_reset:
3084 vfio_pci_post_reset(vdev);
65501a74
AW
3085}
3086
abc5b3bf
GA
3087static void vfio_instance_init(Object *obj)
3088{
3089 PCIDevice *pci_dev = PCI_DEVICE(obj);
2683ccd5 3090 VFIOPCIDevice *vdev = PCI_VFIO(obj);
abc5b3bf
GA
3091
3092 device_add_bootindex_property(obj, &vdev->bootindex,
3093 "bootindex", NULL,
3094 &pci_dev->qdev, NULL);
4a946268
EA
3095 vdev->host.domain = ~0U;
3096 vdev->host.bus = ~0U;
3097 vdev->host.slot = ~0U;
3098 vdev->host.function = ~0U;
dfbee78d
AW
3099
3100 vdev->nv_gpudirect_clique = 0xFF;
d61a363d
YB
3101
3102 /* QEMU_PCI_CAP_EXPRESS initialization does not depend on QEMU command
3103 * line, therefore, no need to wait to realize like other devices */
3104 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
abc5b3bf
GA
3105}
3106
65501a74 3107static Property vfio_pci_dev_properties[] = {
9ee27d73 3108 DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host),
7df9381b 3109 DEFINE_PROP_STRING("sysfsdev", VFIOPCIDevice, vbasedev.sysfsdev),
a9994687 3110 DEFINE_PROP_ON_OFF_AUTO("display", VFIOPCIDevice,
8151a9c5 3111 display, ON_OFF_AUTO_OFF),
c62a0c7c
GH
3112 DEFINE_PROP_UINT32("xres", VFIOPCIDevice, display_xres, 0),
3113 DEFINE_PROP_UINT32("yres", VFIOPCIDevice, display_yres, 0),
9ee27d73 3114 DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice,
ea486926 3115 intx.mmap_timeout, 1100),
9ee27d73 3116 DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features,
f15689c7 3117 VFIO_FEATURE_ENABLE_VGA_BIT, false),
47cbe50c
AW
3118 DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features,
3119 VFIO_FEATURE_ENABLE_REQ_BIT, true),
6ced0bba
AW
3120 DEFINE_PROP_BIT("x-igd-opregion", VFIOPCIDevice, features,
3121 VFIO_FEATURE_ENABLE_IGD_OPREGION_BIT, false),
5e15d79b 3122 DEFINE_PROP_BOOL("x-no-mmap", VFIOPCIDevice, vbasedev.no_mmap, false),
238e9172
AW
3123 DEFINE_PROP_BOOL("x-balloon-allowed", VFIOPCIDevice,
3124 vbasedev.balloon_allowed, false),
46746dba
AW
3125 DEFINE_PROP_BOOL("x-no-kvm-intx", VFIOPCIDevice, no_kvm_intx, false),
3126 DEFINE_PROP_BOOL("x-no-kvm-msi", VFIOPCIDevice, no_kvm_msi, false),
3127 DEFINE_PROP_BOOL("x-no-kvm-msix", VFIOPCIDevice, no_kvm_msix, false),
db32d0f4
AW
3128 DEFINE_PROP_BOOL("x-no-geforce-quirks", VFIOPCIDevice,
3129 no_geforce_quirks, false),
c958c51d
AW
3130 DEFINE_PROP_BOOL("x-no-kvm-ioeventfd", VFIOPCIDevice, no_kvm_ioeventfd,
3131 false),
2b1dbd0d
AW
3132 DEFINE_PROP_BOOL("x-no-vfio-ioeventfd", VFIOPCIDevice, no_vfio_ioeventfd,
3133 false),
89dcccc5
AW
3134 DEFINE_PROP_UINT32("x-pci-vendor-id", VFIOPCIDevice, vendor_id, PCI_ANY_ID),
3135 DEFINE_PROP_UINT32("x-pci-device-id", VFIOPCIDevice, device_id, PCI_ANY_ID),
3136 DEFINE_PROP_UINT32("x-pci-sub-vendor-id", VFIOPCIDevice,
3137 sub_vendor_id, PCI_ANY_ID),
3138 DEFINE_PROP_UINT32("x-pci-sub-device-id", VFIOPCIDevice,
3139 sub_device_id, PCI_ANY_ID),
c4c45e94 3140 DEFINE_PROP_UINT32("x-igd-gms", VFIOPCIDevice, igd_gms, 0),
dfbee78d
AW
3141 DEFINE_PROP_UNSIGNED_NODEFAULT("x-nv-gpudirect-clique", VFIOPCIDevice,
3142 nv_gpudirect_clique,
3143 qdev_prop_nv_gpudirect_clique, uint8_t),
89d5202e
AW
3144 DEFINE_PROP_OFF_AUTO_PCIBAR("x-msix-relocation", VFIOPCIDevice, msix_relo,
3145 OFF_AUTOPCIBAR_OFF),
65501a74
AW
3146 /*
3147 * TODO - support passed fds... is this necessary?
9ee27d73
EA
3148 * DEFINE_PROP_STRING("vfiofd", VFIOPCIDevice, vfiofd_name),
3149 * DEFINE_PROP_STRING("vfiogroupfd, VFIOPCIDevice, vfiogroupfd_name),
65501a74
AW
3150 */
3151 DEFINE_PROP_END_OF_LIST(),
3152};
3153
d9f0e638
AW
3154static const VMStateDescription vfio_pci_vmstate = {
3155 .name = "vfio-pci",
3156 .unmigratable = 1,
3157};
65501a74
AW
3158
3159static void vfio_pci_dev_class_init(ObjectClass *klass, void *data)
3160{
3161 DeviceClass *dc = DEVICE_CLASS(klass);
3162 PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass);
3163
3164 dc->reset = vfio_pci_reset;
3165 dc->props = vfio_pci_dev_properties;
d9f0e638
AW
3166 dc->vmsd = &vfio_pci_vmstate;
3167 dc->desc = "VFIO-based PCI device assignment";
125ee0ed 3168 set_bit(DEVICE_CATEGORY_MISC, dc->categories);
1a22aca1 3169 pdc->realize = vfio_realize;
65501a74
AW
3170 pdc->exit = vfio_exitfn;
3171 pdc->config_read = vfio_pci_read_config;
3172 pdc->config_write = vfio_pci_write_config;
3173}
3174
3175static const TypeInfo vfio_pci_dev_info = {
2683ccd5 3176 .name = TYPE_VFIO_PCI,
65501a74 3177 .parent = TYPE_PCI_DEVICE,
9ee27d73 3178 .instance_size = sizeof(VFIOPCIDevice),
65501a74 3179 .class_init = vfio_pci_dev_class_init,
abc5b3bf 3180 .instance_init = vfio_instance_init,
77a10d04 3181 .instance_finalize = vfio_instance_finalize,
a5fa336f
EH
3182 .interfaces = (InterfaceInfo[]) {
3183 { INTERFACE_PCIE_DEVICE },
3184 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
3185 { }
3186 },
65501a74
AW
3187};
3188
b290659f
GH
3189static Property vfio_pci_dev_nohotplug_properties[] = {
3190 DEFINE_PROP_BOOL("ramfb", VFIOPCIDevice, enable_ramfb, false),
3191 DEFINE_PROP_END_OF_LIST(),
3192};
3193
3194static void vfio_pci_nohotplug_dev_class_init(ObjectClass *klass, void *data)
3195{
3196 DeviceClass *dc = DEVICE_CLASS(klass);
3197
3198 dc->props = vfio_pci_dev_nohotplug_properties;
3199 dc->hotpluggable = false;
3200}
3201
3202static const TypeInfo vfio_pci_nohotplug_dev_info = {
f75ca627 3203 .name = TYPE_VFIO_PCI_NOHOTPLUG,
0c0c8f8a 3204 .parent = TYPE_VFIO_PCI,
b290659f
GH
3205 .instance_size = sizeof(VFIOPCIDevice),
3206 .class_init = vfio_pci_nohotplug_dev_class_init,
3207};
3208
65501a74
AW
3209static void register_vfio_pci_dev_type(void)
3210{
3211 type_register_static(&vfio_pci_dev_info);
b290659f 3212 type_register_static(&vfio_pci_nohotplug_dev_info);
65501a74
AW
3213}
3214
3215type_init(register_vfio_pci_dev_type)