]> git.proxmox.com Git - mirror_qemu.git/blame - hw/vfio/pci.c
pcie: Create enums for link speed and width
[mirror_qemu.git] / hw / vfio / pci.c
CommitLineData
65501a74
AW
1/*
2 * vfio based device assignment support
3 *
4 * Copyright Red Hat, Inc. 2012
5 *
6 * Authors:
7 * Alex Williamson <alex.williamson@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
12 * Based on qemu-kvm device-assignment:
13 * Adapted for KVM by Qumranet.
14 * Copyright (c) 2007, Neocleus, Alex Novik (alex@neocleus.com)
15 * Copyright (c) 2007, Neocleus, Guy Zana (guy@neocleus.com)
16 * Copyright (C) 2008, Qumranet, Amit Shah (amit.shah@qumranet.com)
17 * Copyright (C) 2008, Red Hat, Amit Shah (amit.shah@redhat.com)
18 * Copyright (C) 2008, IBM, Muli Ben-Yehuda (muli@il.ibm.com)
19 */
20
c6eacb1a 21#include "qemu/osdep.h"
6dcfdbad 22#include <linux/vfio.h>
65501a74 23#include <sys/ioctl.h>
65501a74 24
83c9f4ca
PB
25#include "hw/pci/msi.h"
26#include "hw/pci/msix.h"
0282abf0 27#include "hw/pci/pci_bridge.h"
1de7afc9 28#include "qemu/error-report.h"
922a01a0 29#include "qemu/option.h"
1de7afc9 30#include "qemu/range.h"
e0255bb1 31#include "qemu/units.h"
6dcfdbad
AW
32#include "sysemu/kvm.h"
33#include "sysemu/sysemu.h"
78f33d2b 34#include "pci.h"
385f57cf 35#include "trace.h"
1108b2f8 36#include "qapi/error.h"
4b943029 37
65501a74
AW
38#define MSIX_CAP_LENGTH 12
39
2683ccd5
LQ
40#define TYPE_VFIO_PCI "vfio-pci"
41#define PCI_VFIO(obj) OBJECT_CHECK(VFIOPCIDevice, obj, TYPE_VFIO_PCI)
42
9ee27d73 43static void vfio_disable_interrupts(VFIOPCIDevice *vdev);
9ee27d73 44static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled);
65501a74 45
ea486926
AW
46/*
47 * Disabling BAR mmaping can be slow, but toggling it around INTx can
48 * also be a huge overhead. We try to get the best of both worlds by
49 * waiting until an interrupt to disable mmaps (subsequent transitions
50 * to the same state are effectively no overhead). If the interrupt has
51 * been serviced and the time gap is long enough, we re-enable mmaps for
52 * performance. This works well for things like graphics cards, which
53 * may not use their interrupt at all and are penalized to an unusable
54 * level by read/write BAR traps. Other devices, like NICs, have more
55 * regular interrupts and see much better latency by staying in non-mmap
56 * mode. We therefore set the default mmap_timeout such that a ping
57 * is just enough to keep the mmap disabled. Users can experiment with
58 * other options with the x-intx-mmap-timeout-ms parameter (a value of
59 * zero disables the timer).
60 */
61static void vfio_intx_mmap_enable(void *opaque)
62{
9ee27d73 63 VFIOPCIDevice *vdev = opaque;
ea486926
AW
64
65 if (vdev->intx.pending) {
bc72ad67
AB
66 timer_mod(vdev->intx.mmap_timer,
67 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926
AW
68 return;
69 }
70
71 vfio_mmap_set_enabled(vdev, true);
72}
73
65501a74
AW
74static void vfio_intx_interrupt(void *opaque)
75{
9ee27d73 76 VFIOPCIDevice *vdev = opaque;
65501a74
AW
77
78 if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) {
79 return;
80 }
81
df92ee44 82 trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin);
65501a74
AW
83
84 vdev->intx.pending = true;
68919cac 85 pci_irq_assert(&vdev->pdev);
ea486926
AW
86 vfio_mmap_set_enabled(vdev, false);
87 if (vdev->intx.mmap_timeout) {
bc72ad67
AB
88 timer_mod(vdev->intx.mmap_timer,
89 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926 90 }
65501a74
AW
91}
92
870cb6f1 93static void vfio_intx_eoi(VFIODevice *vbasedev)
65501a74 94{
a664477d
EA
95 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
96
65501a74
AW
97 if (!vdev->intx.pending) {
98 return;
99 }
100
870cb6f1 101 trace_vfio_intx_eoi(vbasedev->name);
65501a74
AW
102
103 vdev->intx.pending = false;
68919cac 104 pci_irq_deassert(&vdev->pdev);
a664477d 105 vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74
AW
106}
107
7dfb3424 108static void vfio_intx_enable_kvm(VFIOPCIDevice *vdev, Error **errp)
e1d1e586
AW
109{
110#ifdef CONFIG_KVM
111 struct kvm_irqfd irqfd = {
112 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
113 .gsi = vdev->intx.route.irq,
114 .flags = KVM_IRQFD_FLAG_RESAMPLE,
115 };
116 struct vfio_irq_set *irq_set;
117 int ret, argsz;
118 int32_t *pfd;
119
46746dba 120 if (vdev->no_kvm_intx || !kvm_irqfds_enabled() ||
e1d1e586 121 vdev->intx.route.mode != PCI_INTX_ENABLED ||
9fc0e2d8 122 !kvm_resamplefds_enabled()) {
e1d1e586
AW
123 return;
124 }
125
126 /* Get to a known interrupt state */
127 qemu_set_fd_handler(irqfd.fd, NULL, NULL, vdev);
5546a621 128 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 129 vdev->intx.pending = false;
68919cac 130 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
131
132 /* Get an eventfd for resample/unmask */
133 if (event_notifier_init(&vdev->intx.unmask, 0)) {
7dfb3424 134 error_setg(errp, "event_notifier_init failed eoi");
e1d1e586
AW
135 goto fail;
136 }
137
138 /* KVM triggers it, VFIO listens for it */
139 irqfd.resamplefd = event_notifier_get_fd(&vdev->intx.unmask);
140
141 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
7dfb3424 142 error_setg_errno(errp, errno, "failed to setup resample irqfd");
e1d1e586
AW
143 goto fail_irqfd;
144 }
145
146 argsz = sizeof(*irq_set) + sizeof(*pfd);
147
148 irq_set = g_malloc0(argsz);
149 irq_set->argsz = argsz;
150 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_UNMASK;
151 irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
152 irq_set->start = 0;
153 irq_set->count = 1;
154 pfd = (int32_t *)&irq_set->data;
155
156 *pfd = irqfd.resamplefd;
157
5546a621 158 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
e1d1e586
AW
159 g_free(irq_set);
160 if (ret) {
7dfb3424 161 error_setg_errno(errp, -ret, "failed to setup INTx unmask fd");
e1d1e586
AW
162 goto fail_vfio;
163 }
164
165 /* Let'em rip */
5546a621 166 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
167
168 vdev->intx.kvm_accel = true;
169
870cb6f1 170 trace_vfio_intx_enable_kvm(vdev->vbasedev.name);
e1d1e586
AW
171
172 return;
173
174fail_vfio:
175 irqfd.flags = KVM_IRQFD_FLAG_DEASSIGN;
176 kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd);
177fail_irqfd:
178 event_notifier_cleanup(&vdev->intx.unmask);
179fail:
180 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
5546a621 181 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
182#endif
183}
184
870cb6f1 185static void vfio_intx_disable_kvm(VFIOPCIDevice *vdev)
e1d1e586
AW
186{
187#ifdef CONFIG_KVM
188 struct kvm_irqfd irqfd = {
189 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
190 .gsi = vdev->intx.route.irq,
191 .flags = KVM_IRQFD_FLAG_DEASSIGN,
192 };
193
194 if (!vdev->intx.kvm_accel) {
195 return;
196 }
197
198 /*
199 * Get to a known state, hardware masked, QEMU ready to accept new
200 * interrupts, QEMU IRQ de-asserted.
201 */
5546a621 202 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 203 vdev->intx.pending = false;
68919cac 204 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
205
206 /* Tell KVM to stop listening for an INTx irqfd */
207 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
312fd5f2 208 error_report("vfio: Error: Failed to disable INTx irqfd: %m");
e1d1e586
AW
209 }
210
211 /* We only need to close the eventfd for VFIO to cleanup the kernel side */
212 event_notifier_cleanup(&vdev->intx.unmask);
213
214 /* QEMU starts listening for interrupt events. */
215 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
216
217 vdev->intx.kvm_accel = false;
218
219 /* If we've missed an event, let it re-fire through QEMU */
5546a621 220 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 221
870cb6f1 222 trace_vfio_intx_disable_kvm(vdev->vbasedev.name);
e1d1e586
AW
223#endif
224}
225
870cb6f1 226static void vfio_intx_update(PCIDevice *pdev)
e1d1e586 227{
2683ccd5 228 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
e1d1e586 229 PCIINTxRoute route;
7dfb3424 230 Error *err = NULL;
e1d1e586
AW
231
232 if (vdev->interrupt != VFIO_INT_INTx) {
233 return;
234 }
235
236 route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin);
237
238 if (!pci_intx_route_changed(&vdev->intx.route, &route)) {
239 return; /* Nothing changed */
240 }
241
870cb6f1
AW
242 trace_vfio_intx_update(vdev->vbasedev.name,
243 vdev->intx.route.irq, route.irq);
e1d1e586 244
870cb6f1 245 vfio_intx_disable_kvm(vdev);
e1d1e586
AW
246
247 vdev->intx.route = route;
248
249 if (route.mode != PCI_INTX_ENABLED) {
250 return;
251 }
252
7dfb3424
EA
253 vfio_intx_enable_kvm(vdev, &err);
254 if (err) {
e1eb292a 255 warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7dfb3424 256 }
e1d1e586
AW
257
258 /* Re-enable the interrupt in cased we missed an EOI */
870cb6f1 259 vfio_intx_eoi(&vdev->vbasedev);
e1d1e586
AW
260}
261
7dfb3424 262static int vfio_intx_enable(VFIOPCIDevice *vdev, Error **errp)
65501a74 263{
65501a74 264 uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1);
96d2c2c5 265 int ret, argsz, retval = 0;
1a403133
AW
266 struct vfio_irq_set *irq_set;
267 int32_t *pfd;
7dfb3424 268 Error *err = NULL;
65501a74 269
ea486926 270 if (!pin) {
65501a74
AW
271 return 0;
272 }
273
274 vfio_disable_interrupts(vdev);
275
276 vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */
68919cac 277 pci_config_set_interrupt_pin(vdev->pdev.config, pin);
e1d1e586
AW
278
279#ifdef CONFIG_KVM
280 /*
281 * Only conditional to avoid generating error messages on platforms
282 * where we won't actually use the result anyway.
283 */
9fc0e2d8 284 if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) {
e1d1e586
AW
285 vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev,
286 vdev->intx.pin);
287 }
288#endif
289
65501a74
AW
290 ret = event_notifier_init(&vdev->intx.interrupt, 0);
291 if (ret) {
7dfb3424 292 error_setg_errno(errp, -ret, "event_notifier_init failed");
65501a74
AW
293 return ret;
294 }
295
1a403133
AW
296 argsz = sizeof(*irq_set) + sizeof(*pfd);
297
298 irq_set = g_malloc0(argsz);
299 irq_set->argsz = argsz;
300 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
301 irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
302 irq_set->start = 0;
303 irq_set->count = 1;
304 pfd = (int32_t *)&irq_set->data;
305
306 *pfd = event_notifier_get_fd(&vdev->intx.interrupt);
307 qemu_set_fd_handler(*pfd, vfio_intx_interrupt, NULL, vdev);
65501a74 308
5546a621 309 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
1a403133 310 if (ret) {
7dfb3424 311 error_setg_errno(errp, -ret, "failed to setup INTx fd");
1a403133 312 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
ce59af2d 313 event_notifier_cleanup(&vdev->intx.interrupt);
96d2c2c5
PMD
314 retval = -errno;
315 goto cleanup;
65501a74
AW
316 }
317
7dfb3424
EA
318 vfio_intx_enable_kvm(vdev, &err);
319 if (err) {
e1eb292a 320 warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7dfb3424 321 }
e1d1e586 322
65501a74
AW
323 vdev->interrupt = VFIO_INT_INTx;
324
870cb6f1 325 trace_vfio_intx_enable(vdev->vbasedev.name);
65501a74 326
96d2c2c5
PMD
327cleanup:
328 g_free(irq_set);
329
330 return retval;
65501a74
AW
331}
332
870cb6f1 333static void vfio_intx_disable(VFIOPCIDevice *vdev)
65501a74
AW
334{
335 int fd;
336
bc72ad67 337 timer_del(vdev->intx.mmap_timer);
870cb6f1 338 vfio_intx_disable_kvm(vdev);
5546a621 339 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74 340 vdev->intx.pending = false;
68919cac 341 pci_irq_deassert(&vdev->pdev);
65501a74
AW
342 vfio_mmap_set_enabled(vdev, true);
343
344 fd = event_notifier_get_fd(&vdev->intx.interrupt);
345 qemu_set_fd_handler(fd, NULL, NULL, vdev);
346 event_notifier_cleanup(&vdev->intx.interrupt);
347
348 vdev->interrupt = VFIO_INT_NONE;
349
870cb6f1 350 trace_vfio_intx_disable(vdev->vbasedev.name);
65501a74
AW
351}
352
353/*
354 * MSI/X
355 */
356static void vfio_msi_interrupt(void *opaque)
357{
358 VFIOMSIVector *vector = opaque;
9ee27d73 359 VFIOPCIDevice *vdev = vector->vdev;
0de70dc7
AW
360 MSIMessage (*get_msg)(PCIDevice *dev, unsigned vector);
361 void (*notify)(PCIDevice *dev, unsigned vector);
362 MSIMessage msg;
65501a74
AW
363 int nr = vector - vdev->msi_vectors;
364
365 if (!event_notifier_test_and_clear(&vector->interrupt)) {
366 return;
367 }
368
b3ebc10c 369 if (vdev->interrupt == VFIO_INT_MSIX) {
0de70dc7
AW
370 get_msg = msix_get_message;
371 notify = msix_notify;
95239e16
AW
372
373 /* A masked vector firing needs to use the PBA, enable it */
374 if (msix_is_masked(&vdev->pdev, nr)) {
375 set_bit(nr, vdev->msix->pending);
376 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, true);
377 trace_vfio_msix_pba_enable(vdev->vbasedev.name);
378 }
9035f8c0 379 } else if (vdev->interrupt == VFIO_INT_MSI) {
0de70dc7
AW
380 get_msg = msi_get_message;
381 notify = msi_notify;
b3ebc10c
AW
382 } else {
383 abort();
384 }
385
0de70dc7 386 msg = get_msg(&vdev->pdev, nr);
bc5baffa 387 trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data);
0de70dc7 388 notify(&vdev->pdev, nr);
65501a74
AW
389}
390
9ee27d73 391static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix)
65501a74
AW
392{
393 struct vfio_irq_set *irq_set;
394 int ret = 0, i, argsz;
395 int32_t *fds;
396
397 argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds));
398
399 irq_set = g_malloc0(argsz);
400 irq_set->argsz = argsz;
401 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
402 irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX;
403 irq_set->start = 0;
404 irq_set->count = vdev->nr_vectors;
405 fds = (int32_t *)&irq_set->data;
406
407 for (i = 0; i < vdev->nr_vectors; i++) {
c048be5c
AW
408 int fd = -1;
409
410 /*
411 * MSI vs MSI-X - The guest has direct access to MSI mask and pending
412 * bits, therefore we always use the KVM signaling path when setup.
413 * MSI-X mask and pending bits are emulated, so we want to use the
414 * KVM signaling path only when configured and unmasked.
415 */
416 if (vdev->msi_vectors[i].use) {
417 if (vdev->msi_vectors[i].virq < 0 ||
418 (msix && msix_is_masked(&vdev->pdev, i))) {
419 fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt);
420 } else {
421 fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt);
422 }
65501a74 423 }
c048be5c
AW
424
425 fds[i] = fd;
65501a74
AW
426 }
427
5546a621 428 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74
AW
429
430 g_free(irq_set);
431
65501a74
AW
432 return ret;
433}
434
46746dba 435static void vfio_add_kvm_msi_virq(VFIOPCIDevice *vdev, VFIOMSIVector *vector,
d1f6af6a 436 int vector_n, bool msix)
f4d45d47
AW
437{
438 int virq;
439
d1f6af6a 440 if ((msix && vdev->no_kvm_msix) || (!msix && vdev->no_kvm_msi)) {
f4d45d47
AW
441 return;
442 }
443
444 if (event_notifier_init(&vector->kvm_interrupt, 0)) {
445 return;
446 }
447
d1f6af6a 448 virq = kvm_irqchip_add_msi_route(kvm_state, vector_n, &vdev->pdev);
f4d45d47
AW
449 if (virq < 0) {
450 event_notifier_cleanup(&vector->kvm_interrupt);
451 return;
452 }
453
1c9b71a7 454 if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
f4d45d47
AW
455 NULL, virq) < 0) {
456 kvm_irqchip_release_virq(kvm_state, virq);
457 event_notifier_cleanup(&vector->kvm_interrupt);
458 return;
459 }
460
f4d45d47
AW
461 vector->virq = virq;
462}
463
464static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector)
465{
1c9b71a7
EA
466 kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
467 vector->virq);
f4d45d47
AW
468 kvm_irqchip_release_virq(kvm_state, vector->virq);
469 vector->virq = -1;
470 event_notifier_cleanup(&vector->kvm_interrupt);
471}
472
dc9f06ca
PF
473static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg,
474 PCIDevice *pdev)
f4d45d47 475{
dc9f06ca 476 kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg, pdev);
3f1fea0f 477 kvm_irqchip_commit_routes(kvm_state);
f4d45d47
AW
478}
479
b0223e29
AW
480static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr,
481 MSIMessage *msg, IOHandler *handler)
65501a74 482{
2683ccd5 483 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
65501a74
AW
484 VFIOMSIVector *vector;
485 int ret;
486
df92ee44 487 trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr);
65501a74 488
65501a74 489 vector = &vdev->msi_vectors[nr];
65501a74 490
f4d45d47
AW
491 if (!vector->use) {
492 vector->vdev = vdev;
493 vector->virq = -1;
494 if (event_notifier_init(&vector->interrupt, 0)) {
495 error_report("vfio: Error: event_notifier_init failed");
496 }
497 vector->use = true;
498 msix_vector_use(pdev, nr);
65501a74
AW
499 }
500
f4d45d47
AW
501 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
502 handler, NULL, vector);
503
65501a74
AW
504 /*
505 * Attempt to enable route through KVM irqchip,
506 * default to userspace handling if unavailable.
507 */
f4d45d47
AW
508 if (vector->virq >= 0) {
509 if (!msg) {
510 vfio_remove_kvm_msi_virq(vector);
511 } else {
dc9f06ca 512 vfio_update_kvm_msi_virq(vector, *msg, pdev);
65501a74 513 }
f4d45d47 514 } else {
6d17a018
DG
515 if (msg) {
516 vfio_add_kvm_msi_virq(vdev, vector, nr, true);
517 }
65501a74
AW
518 }
519
520 /*
521 * We don't want to have the host allocate all possible MSI vectors
522 * for a device if they're not in use, so we shutdown and incrementally
523 * increase them as needed.
524 */
525 if (vdev->nr_vectors < nr + 1) {
5546a621 526 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
65501a74
AW
527 vdev->nr_vectors = nr + 1;
528 ret = vfio_enable_vectors(vdev, true);
529 if (ret) {
312fd5f2 530 error_report("vfio: failed to enable vectors, %d", ret);
65501a74 531 }
65501a74 532 } else {
1a403133
AW
533 int argsz;
534 struct vfio_irq_set *irq_set;
535 int32_t *pfd;
536
537 argsz = sizeof(*irq_set) + sizeof(*pfd);
538
539 irq_set = g_malloc0(argsz);
540 irq_set->argsz = argsz;
541 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
542 VFIO_IRQ_SET_ACTION_TRIGGER;
543 irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
544 irq_set->start = nr;
545 irq_set->count = 1;
546 pfd = (int32_t *)&irq_set->data;
547
f4d45d47
AW
548 if (vector->virq >= 0) {
549 *pfd = event_notifier_get_fd(&vector->kvm_interrupt);
550 } else {
551 *pfd = event_notifier_get_fd(&vector->interrupt);
552 }
1a403133 553
5546a621 554 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
1a403133 555 g_free(irq_set);
65501a74 556 if (ret) {
312fd5f2 557 error_report("vfio: failed to modify vector, %d", ret);
65501a74 558 }
65501a74
AW
559 }
560
95239e16
AW
561 /* Disable PBA emulation when nothing more is pending. */
562 clear_bit(nr, vdev->msix->pending);
563 if (find_first_bit(vdev->msix->pending,
564 vdev->nr_vectors) == vdev->nr_vectors) {
565 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
566 trace_vfio_msix_pba_disable(vdev->vbasedev.name);
567 }
568
65501a74
AW
569 return 0;
570}
571
b0223e29
AW
572static int vfio_msix_vector_use(PCIDevice *pdev,
573 unsigned int nr, MSIMessage msg)
574{
575 return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt);
576}
577
65501a74
AW
578static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr)
579{
2683ccd5 580 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
65501a74 581 VFIOMSIVector *vector = &vdev->msi_vectors[nr];
65501a74 582
df92ee44 583 trace_vfio_msix_vector_release(vdev->vbasedev.name, nr);
65501a74
AW
584
585 /*
f4d45d47
AW
586 * There are still old guests that mask and unmask vectors on every
587 * interrupt. If we're using QEMU bypass with a KVM irqfd, leave all of
588 * the KVM setup in place, simply switch VFIO to use the non-bypass
589 * eventfd. We'll then fire the interrupt through QEMU and the MSI-X
590 * core will mask the interrupt and set pending bits, allowing it to
591 * be re-asserted on unmask. Nothing to do if already using QEMU mode.
65501a74 592 */
f4d45d47
AW
593 if (vector->virq >= 0) {
594 int argsz;
595 struct vfio_irq_set *irq_set;
596 int32_t *pfd;
1a403133 597
f4d45d47 598 argsz = sizeof(*irq_set) + sizeof(*pfd);
1a403133 599
f4d45d47
AW
600 irq_set = g_malloc0(argsz);
601 irq_set->argsz = argsz;
602 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
603 VFIO_IRQ_SET_ACTION_TRIGGER;
604 irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
605 irq_set->start = nr;
606 irq_set->count = 1;
607 pfd = (int32_t *)&irq_set->data;
1a403133 608
f4d45d47 609 *pfd = event_notifier_get_fd(&vector->interrupt);
1a403133 610
5546a621 611 ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74 612
f4d45d47 613 g_free(irq_set);
65501a74 614 }
65501a74
AW
615}
616
0de70dc7 617static void vfio_msix_enable(VFIOPCIDevice *vdev)
fd704adc
AW
618{
619 vfio_disable_interrupts(vdev);
620
bdd81add 621 vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->msix->entries);
fd704adc
AW
622
623 vdev->interrupt = VFIO_INT_MSIX;
624
b0223e29
AW
625 /*
626 * Some communication channels between VF & PF or PF & fw rely on the
627 * physical state of the device and expect that enabling MSI-X from the
628 * guest enables the same on the host. When our guest is Linux, the
629 * guest driver call to pci_enable_msix() sets the enabling bit in the
630 * MSI-X capability, but leaves the vector table masked. We therefore
631 * can't rely on a vector_use callback (from request_irq() in the guest)
632 * to switch the physical device into MSI-X mode because that may come a
633 * long time after pci_enable_msix(). This code enables vector 0 with
634 * triggering to userspace, then immediately release the vector, leaving
635 * the physical device with no vectors enabled, but MSI-X enabled, just
636 * like the guest view.
637 */
638 vfio_msix_vector_do_use(&vdev->pdev, 0, NULL, NULL);
639 vfio_msix_vector_release(&vdev->pdev, 0);
640
fd704adc 641 if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use,
bbef882c 642 vfio_msix_vector_release, NULL)) {
312fd5f2 643 error_report("vfio: msix_set_vector_notifiers failed");
fd704adc
AW
644 }
645
0de70dc7 646 trace_vfio_msix_enable(vdev->vbasedev.name);
fd704adc
AW
647}
648
0de70dc7 649static void vfio_msi_enable(VFIOPCIDevice *vdev)
65501a74
AW
650{
651 int ret, i;
652
653 vfio_disable_interrupts(vdev);
654
655 vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev);
656retry:
bdd81add 657 vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->nr_vectors);
65501a74
AW
658
659 for (i = 0; i < vdev->nr_vectors; i++) {
65501a74
AW
660 VFIOMSIVector *vector = &vdev->msi_vectors[i];
661
662 vector->vdev = vdev;
f4d45d47 663 vector->virq = -1;
65501a74
AW
664 vector->use = true;
665
666 if (event_notifier_init(&vector->interrupt, 0)) {
312fd5f2 667 error_report("vfio: Error: event_notifier_init failed");
65501a74
AW
668 }
669
f4d45d47
AW
670 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
671 vfio_msi_interrupt, NULL, vector);
672
65501a74
AW
673 /*
674 * Attempt to enable route through KVM irqchip,
675 * default to userspace handling if unavailable.
676 */
d1f6af6a 677 vfio_add_kvm_msi_virq(vdev, vector, i, false);
65501a74
AW
678 }
679
f4d45d47
AW
680 /* Set interrupt type prior to possible interrupts */
681 vdev->interrupt = VFIO_INT_MSI;
682
65501a74
AW
683 ret = vfio_enable_vectors(vdev, false);
684 if (ret) {
685 if (ret < 0) {
312fd5f2 686 error_report("vfio: Error: Failed to setup MSI fds: %m");
65501a74
AW
687 } else if (ret != vdev->nr_vectors) {
688 error_report("vfio: Error: Failed to enable %d "
312fd5f2 689 "MSI vectors, retry with %d", vdev->nr_vectors, ret);
65501a74
AW
690 }
691
692 for (i = 0; i < vdev->nr_vectors; i++) {
693 VFIOMSIVector *vector = &vdev->msi_vectors[i];
694 if (vector->virq >= 0) {
f4d45d47 695 vfio_remove_kvm_msi_virq(vector);
65501a74 696 }
f4d45d47
AW
697 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
698 NULL, NULL, NULL);
65501a74
AW
699 event_notifier_cleanup(&vector->interrupt);
700 }
701
702 g_free(vdev->msi_vectors);
703
704 if (ret > 0 && ret != vdev->nr_vectors) {
705 vdev->nr_vectors = ret;
706 goto retry;
707 }
708 vdev->nr_vectors = 0;
709
f4d45d47
AW
710 /*
711 * Failing to setup MSI doesn't really fall within any specification.
712 * Let's try leaving interrupts disabled and hope the guest figures
713 * out to fall back to INTx for this device.
714 */
715 error_report("vfio: Error: Failed to enable MSI");
716 vdev->interrupt = VFIO_INT_NONE;
717
65501a74
AW
718 return;
719 }
720
0de70dc7 721 trace_vfio_msi_enable(vdev->vbasedev.name, vdev->nr_vectors);
65501a74
AW
722}
723
0de70dc7 724static void vfio_msi_disable_common(VFIOPCIDevice *vdev)
fd704adc 725{
7dfb3424 726 Error *err = NULL;
f4d45d47
AW
727 int i;
728
729 for (i = 0; i < vdev->nr_vectors; i++) {
730 VFIOMSIVector *vector = &vdev->msi_vectors[i];
731 if (vdev->msi_vectors[i].use) {
732 if (vector->virq >= 0) {
733 vfio_remove_kvm_msi_virq(vector);
734 }
735 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
736 NULL, NULL, NULL);
737 event_notifier_cleanup(&vector->interrupt);
738 }
739 }
740
fd704adc
AW
741 g_free(vdev->msi_vectors);
742 vdev->msi_vectors = NULL;
743 vdev->nr_vectors = 0;
744 vdev->interrupt = VFIO_INT_NONE;
745
7dfb3424
EA
746 vfio_intx_enable(vdev, &err);
747 if (err) {
c3b8e3e0 748 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7dfb3424 749 }
fd704adc
AW
750}
751
0de70dc7 752static void vfio_msix_disable(VFIOPCIDevice *vdev)
fd704adc 753{
3e40ba0f
AW
754 int i;
755
fd704adc
AW
756 msix_unset_vector_notifiers(&vdev->pdev);
757
3e40ba0f
AW
758 /*
759 * MSI-X will only release vectors if MSI-X is still enabled on the
760 * device, check through the rest and release it ourselves if necessary.
761 */
762 for (i = 0; i < vdev->nr_vectors; i++) {
763 if (vdev->msi_vectors[i].use) {
764 vfio_msix_vector_release(&vdev->pdev, i);
f4d45d47 765 msix_vector_unuse(&vdev->pdev, i);
3e40ba0f
AW
766 }
767 }
768
fd704adc 769 if (vdev->nr_vectors) {
5546a621 770 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
fd704adc
AW
771 }
772
0de70dc7 773 vfio_msi_disable_common(vdev);
fd704adc 774
95239e16
AW
775 memset(vdev->msix->pending, 0,
776 BITS_TO_LONGS(vdev->msix->entries) * sizeof(unsigned long));
777
0de70dc7 778 trace_vfio_msix_disable(vdev->vbasedev.name);
fd704adc
AW
779}
780
0de70dc7 781static void vfio_msi_disable(VFIOPCIDevice *vdev)
65501a74 782{
5546a621 783 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX);
0de70dc7 784 vfio_msi_disable_common(vdev);
65501a74 785
0de70dc7 786 trace_vfio_msi_disable(vdev->vbasedev.name);
65501a74
AW
787}
788
9ee27d73 789static void vfio_update_msi(VFIOPCIDevice *vdev)
c7679d45
AW
790{
791 int i;
792
793 for (i = 0; i < vdev->nr_vectors; i++) {
794 VFIOMSIVector *vector = &vdev->msi_vectors[i];
795 MSIMessage msg;
796
797 if (!vector->use || vector->virq < 0) {
798 continue;
799 }
800
801 msg = msi_get_message(&vdev->pdev, i);
dc9f06ca 802 vfio_update_kvm_msi_virq(vector, msg, &vdev->pdev);
c7679d45
AW
803 }
804}
805
9ee27d73 806static void vfio_pci_load_rom(VFIOPCIDevice *vdev)
6f864e6e 807{
46900226 808 struct vfio_region_info *reg_info;
6f864e6e
AW
809 uint64_t size;
810 off_t off = 0;
7d489dcd 811 ssize_t bytes;
6f864e6e 812
46900226
AW
813 if (vfio_get_region_info(&vdev->vbasedev,
814 VFIO_PCI_ROM_REGION_INDEX, &reg_info)) {
6f864e6e
AW
815 error_report("vfio: Error getting ROM info: %m");
816 return;
817 }
818
46900226
AW
819 trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info->size,
820 (unsigned long)reg_info->offset,
821 (unsigned long)reg_info->flags);
822
823 vdev->rom_size = size = reg_info->size;
824 vdev->rom_offset = reg_info->offset;
6f864e6e 825
46900226 826 g_free(reg_info);
6f864e6e
AW
827
828 if (!vdev->rom_size) {
e638073c 829 vdev->rom_read_failed = true;
d20b43df 830 error_report("vfio-pci: Cannot read device rom at "
df92ee44 831 "%s", vdev->vbasedev.name);
d20b43df
BD
832 error_printf("Device option ROM contents are probably invalid "
833 "(check dmesg).\nSkip option ROM probe with rombar=0, "
834 "or load from file with romfile=\n");
6f864e6e
AW
835 return;
836 }
837
838 vdev->rom = g_malloc(size);
839 memset(vdev->rom, 0xff, size);
840
841 while (size) {
5546a621
EA
842 bytes = pread(vdev->vbasedev.fd, vdev->rom + off,
843 size, vdev->rom_offset + off);
6f864e6e
AW
844 if (bytes == 0) {
845 break;
846 } else if (bytes > 0) {
847 off += bytes;
848 size -= bytes;
849 } else {
850 if (errno == EINTR || errno == EAGAIN) {
851 continue;
852 }
853 error_report("vfio: Error reading device ROM: %m");
854 break;
855 }
856 }
e2e5ee9c
AW
857
858 /*
859 * Test the ROM signature against our device, if the vendor is correct
860 * but the device ID doesn't match, store the correct device ID and
861 * recompute the checksum. Intel IGD devices need this and are known
862 * to have bogus checksums so we can't simply adjust the checksum.
863 */
864 if (pci_get_word(vdev->rom) == 0xaa55 &&
865 pci_get_word(vdev->rom + 0x18) + 8 < vdev->rom_size &&
866 !memcmp(vdev->rom + pci_get_word(vdev->rom + 0x18), "PCIR", 4)) {
867 uint16_t vid, did;
868
869 vid = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 4);
870 did = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6);
871
872 if (vid == vdev->vendor_id && did != vdev->device_id) {
873 int i;
874 uint8_t csum, *data = vdev->rom;
875
876 pci_set_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6,
877 vdev->device_id);
878 data[6] = 0;
879
880 for (csum = 0, i = 0; i < vdev->rom_size; i++) {
881 csum += data[i];
882 }
883
884 data[6] = -csum;
885 }
886 }
6f864e6e
AW
887}
888
889static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size)
890{
9ee27d73 891 VFIOPCIDevice *vdev = opaque;
75bd0c72
ND
892 union {
893 uint8_t byte;
894 uint16_t word;
895 uint32_t dword;
896 uint64_t qword;
897 } val;
898 uint64_t data = 0;
6f864e6e
AW
899
900 /* Load the ROM lazily when the guest tries to read it */
db01eedb 901 if (unlikely(!vdev->rom && !vdev->rom_read_failed)) {
6f864e6e
AW
902 vfio_pci_load_rom(vdev);
903 }
904
6758008e 905 memcpy(&val, vdev->rom + addr,
6f864e6e
AW
906 (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0);
907
75bd0c72
ND
908 switch (size) {
909 case 1:
910 data = val.byte;
911 break;
912 case 2:
913 data = le16_to_cpu(val.word);
914 break;
915 case 4:
916 data = le32_to_cpu(val.dword);
917 break;
918 default:
919 hw_error("vfio: unsupported read size, %d bytes\n", size);
920 break;
921 }
922
df92ee44 923 trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data);
6f864e6e 924
75bd0c72 925 return data;
6f864e6e
AW
926}
927
64fa25a0
AW
928static void vfio_rom_write(void *opaque, hwaddr addr,
929 uint64_t data, unsigned size)
930{
931}
932
6f864e6e
AW
933static const MemoryRegionOps vfio_rom_ops = {
934 .read = vfio_rom_read,
64fa25a0 935 .write = vfio_rom_write,
6758008e 936 .endianness = DEVICE_LITTLE_ENDIAN,
6f864e6e
AW
937};
938
9ee27d73 939static void vfio_pci_size_rom(VFIOPCIDevice *vdev)
6f864e6e 940{
b1c50c5f 941 uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK);
6f864e6e 942 off_t offset = vdev->config_offset + PCI_ROM_ADDRESS;
4b943029 943 DeviceState *dev = DEVICE(vdev);
062ed5d8 944 char *name;
5546a621 945 int fd = vdev->vbasedev.fd;
6f864e6e
AW
946
947 if (vdev->pdev.romfile || !vdev->pdev.rom_bar) {
4b943029
BD
948 /* Since pci handles romfile, just print a message and return */
949 if (vfio_blacklist_opt_rom(vdev) && vdev->pdev.romfile) {
7df9381b
AW
950 error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified romfile\n",
951 vdev->vbasedev.name);
4b943029 952 }
6f864e6e
AW
953 return;
954 }
955
956 /*
957 * Use the same size ROM BAR as the physical device. The contents
958 * will get filled in later when the guest tries to read it.
959 */
5546a621
EA
960 if (pread(fd, &orig, 4, offset) != 4 ||
961 pwrite(fd, &size, 4, offset) != 4 ||
962 pread(fd, &size, 4, offset) != 4 ||
963 pwrite(fd, &orig, 4, offset) != 4) {
7df9381b 964 error_report("%s(%s) failed: %m", __func__, vdev->vbasedev.name);
6f864e6e
AW
965 return;
966 }
967
b1c50c5f 968 size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1;
6f864e6e
AW
969
970 if (!size) {
971 return;
972 }
973
4b943029
BD
974 if (vfio_blacklist_opt_rom(vdev)) {
975 if (dev->opts && qemu_opt_get(dev->opts, "rombar")) {
7df9381b
AW
976 error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified non zero value for rombar\n",
977 vdev->vbasedev.name);
4b943029 978 } else {
7df9381b
AW
979 error_printf("Warning : Rom loading for device at %s has been disabled due to system instability issues. Specify rombar=1 or romfile to force\n",
980 vdev->vbasedev.name);
4b943029
BD
981 return;
982 }
983 }
984
df92ee44 985 trace_vfio_pci_size_rom(vdev->vbasedev.name, size);
6f864e6e 986
062ed5d8 987 name = g_strdup_printf("vfio[%s].rom", vdev->vbasedev.name);
6f864e6e
AW
988
989 memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev),
990 &vfio_rom_ops, vdev, name, size);
062ed5d8 991 g_free(name);
6f864e6e
AW
992
993 pci_register_bar(&vdev->pdev, PCI_ROM_SLOT,
994 PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom);
995
e638073c 996 vdev->rom_read_failed = false;
6f864e6e
AW
997}
998
c00d61d8 999void vfio_vga_write(void *opaque, hwaddr addr,
f15689c7
AW
1000 uint64_t data, unsigned size)
1001{
1002 VFIOVGARegion *region = opaque;
1003 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1004 union {
1005 uint8_t byte;
1006 uint16_t word;
1007 uint32_t dword;
1008 uint64_t qword;
1009 } buf;
1010 off_t offset = vga->fd_offset + region->offset + addr;
1011
1012 switch (size) {
1013 case 1:
1014 buf.byte = data;
1015 break;
1016 case 2:
1017 buf.word = cpu_to_le16(data);
1018 break;
1019 case 4:
1020 buf.dword = cpu_to_le32(data);
1021 break;
1022 default:
4e505ddd 1023 hw_error("vfio: unsupported write size, %d bytes", size);
f15689c7
AW
1024 break;
1025 }
1026
1027 if (pwrite(vga->fd, &buf, size, offset) != size) {
1028 error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m",
1029 __func__, region->offset + addr, data, size);
1030 }
1031
385f57cf 1032 trace_vfio_vga_write(region->offset + addr, data, size);
f15689c7
AW
1033}
1034
c00d61d8 1035uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size)
f15689c7
AW
1036{
1037 VFIOVGARegion *region = opaque;
1038 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1039 union {
1040 uint8_t byte;
1041 uint16_t word;
1042 uint32_t dword;
1043 uint64_t qword;
1044 } buf;
1045 uint64_t data = 0;
1046 off_t offset = vga->fd_offset + region->offset + addr;
1047
1048 if (pread(vga->fd, &buf, size, offset) != size) {
1049 error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m",
1050 __func__, region->offset + addr, size);
1051 return (uint64_t)-1;
1052 }
1053
1054 switch (size) {
1055 case 1:
1056 data = buf.byte;
1057 break;
1058 case 2:
1059 data = le16_to_cpu(buf.word);
1060 break;
1061 case 4:
1062 data = le32_to_cpu(buf.dword);
1063 break;
1064 default:
4e505ddd 1065 hw_error("vfio: unsupported read size, %d bytes", size);
f15689c7
AW
1066 break;
1067 }
1068
385f57cf 1069 trace_vfio_vga_read(region->offset + addr, size, data);
f15689c7
AW
1070
1071 return data;
1072}
1073
1074static const MemoryRegionOps vfio_vga_ops = {
1075 .read = vfio_vga_read,
1076 .write = vfio_vga_write,
1077 .endianness = DEVICE_LITTLE_ENDIAN,
1078};
1079
95251725
YX
1080/*
1081 * Expand memory region of sub-page(size < PAGE_SIZE) MMIO BAR to page
1082 * size if the BAR is in an exclusive page in host so that we could map
1083 * this BAR to guest. But this sub-page BAR may not occupy an exclusive
1084 * page in guest. So we should set the priority of the expanded memory
1085 * region to zero in case of overlap with BARs which share the same page
1086 * with the sub-page BAR in guest. Besides, we should also recover the
1087 * size of this sub-page BAR when its base address is changed in guest
1088 * and not page aligned any more.
1089 */
1090static void vfio_sub_page_bar_update_mapping(PCIDevice *pdev, int bar)
1091{
2683ccd5 1092 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
95251725 1093 VFIORegion *region = &vdev->bars[bar].region;
3a286732 1094 MemoryRegion *mmap_mr, *region_mr, *base_mr;
95251725
YX
1095 PCIIORegion *r;
1096 pcibus_t bar_addr;
1097 uint64_t size = region->size;
1098
1099 /* Make sure that the whole region is allowed to be mmapped */
1100 if (region->nr_mmaps != 1 || !region->mmaps[0].mmap ||
1101 region->mmaps[0].size != region->size) {
1102 return;
1103 }
1104
1105 r = &pdev->io_regions[bar];
1106 bar_addr = r->addr;
3a286732
AW
1107 base_mr = vdev->bars[bar].mr;
1108 region_mr = region->mem;
95251725
YX
1109 mmap_mr = &region->mmaps[0].mem;
1110
1111 /* If BAR is mapped and page aligned, update to fill PAGE_SIZE */
1112 if (bar_addr != PCI_BAR_UNMAPPED &&
1113 !(bar_addr & ~qemu_real_host_page_mask)) {
1114 size = qemu_real_host_page_size;
1115 }
1116
1117 memory_region_transaction_begin();
1118
3a286732
AW
1119 if (vdev->bars[bar].size < size) {
1120 memory_region_set_size(base_mr, size);
1121 }
1122 memory_region_set_size(region_mr, size);
95251725 1123 memory_region_set_size(mmap_mr, size);
3a286732
AW
1124 if (size != vdev->bars[bar].size && memory_region_is_mapped(base_mr)) {
1125 memory_region_del_subregion(r->address_space, base_mr);
95251725 1126 memory_region_add_subregion_overlap(r->address_space,
3a286732 1127 bar_addr, base_mr, 0);
95251725
YX
1128 }
1129
1130 memory_region_transaction_commit();
1131}
1132
65501a74
AW
1133/*
1134 * PCI config space
1135 */
c00d61d8 1136uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len)
65501a74 1137{
2683ccd5 1138 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
4b5d5e87 1139 uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val;
65501a74 1140
4b5d5e87
AW
1141 memcpy(&emu_bits, vdev->emulated_config_bits + addr, len);
1142 emu_bits = le32_to_cpu(emu_bits);
65501a74 1143
4b5d5e87
AW
1144 if (emu_bits) {
1145 emu_val = pci_default_read_config(pdev, addr, len);
1146 }
1147
1148 if (~emu_bits & (0xffffffffU >> (32 - len * 8))) {
1149 ssize_t ret;
1150
5546a621
EA
1151 ret = pread(vdev->vbasedev.fd, &phys_val, len,
1152 vdev->config_offset + addr);
4b5d5e87 1153 if (ret != len) {
7df9381b
AW
1154 error_report("%s(%s, 0x%x, 0x%x) failed: %m",
1155 __func__, vdev->vbasedev.name, addr, len);
65501a74
AW
1156 return -errno;
1157 }
4b5d5e87 1158 phys_val = le32_to_cpu(phys_val);
65501a74
AW
1159 }
1160
4b5d5e87 1161 val = (emu_val & emu_bits) | (phys_val & ~emu_bits);
65501a74 1162
df92ee44 1163 trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val);
65501a74
AW
1164
1165 return val;
1166}
1167
c00d61d8
AW
1168void vfio_pci_write_config(PCIDevice *pdev,
1169 uint32_t addr, uint32_t val, int len)
65501a74 1170{
2683ccd5 1171 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
65501a74
AW
1172 uint32_t val_le = cpu_to_le32(val);
1173
df92ee44 1174 trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len);
65501a74
AW
1175
1176 /* Write everything to VFIO, let it filter out what we can't write */
5546a621
EA
1177 if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr)
1178 != len) {
7df9381b
AW
1179 error_report("%s(%s, 0x%x, 0x%x, 0x%x) failed: %m",
1180 __func__, vdev->vbasedev.name, addr, val, len);
65501a74
AW
1181 }
1182
65501a74
AW
1183 /* MSI/MSI-X Enabling/Disabling */
1184 if (pdev->cap_present & QEMU_PCI_CAP_MSI &&
1185 ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) {
1186 int is_enabled, was_enabled = msi_enabled(pdev);
1187
1188 pci_default_write_config(pdev, addr, val, len);
1189
1190 is_enabled = msi_enabled(pdev);
1191
c7679d45
AW
1192 if (!was_enabled) {
1193 if (is_enabled) {
0de70dc7 1194 vfio_msi_enable(vdev);
c7679d45
AW
1195 }
1196 } else {
1197 if (!is_enabled) {
0de70dc7 1198 vfio_msi_disable(vdev);
c7679d45
AW
1199 } else {
1200 vfio_update_msi(vdev);
1201 }
65501a74 1202 }
4b5d5e87 1203 } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX &&
65501a74
AW
1204 ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) {
1205 int is_enabled, was_enabled = msix_enabled(pdev);
1206
1207 pci_default_write_config(pdev, addr, val, len);
1208
1209 is_enabled = msix_enabled(pdev);
1210
1211 if (!was_enabled && is_enabled) {
0de70dc7 1212 vfio_msix_enable(vdev);
65501a74 1213 } else if (was_enabled && !is_enabled) {
0de70dc7 1214 vfio_msix_disable(vdev);
65501a74 1215 }
95251725
YX
1216 } else if (ranges_overlap(addr, len, PCI_BASE_ADDRESS_0, 24) ||
1217 range_covers_byte(addr, len, PCI_COMMAND)) {
1218 pcibus_t old_addr[PCI_NUM_REGIONS - 1];
1219 int bar;
1220
1221 for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
1222 old_addr[bar] = pdev->io_regions[bar].addr;
1223 }
1224
1225 pci_default_write_config(pdev, addr, val, len);
1226
1227 for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
1228 if (old_addr[bar] != pdev->io_regions[bar].addr &&
3a286732
AW
1229 vdev->bars[bar].region.size > 0 &&
1230 vdev->bars[bar].region.size < qemu_real_host_page_size) {
95251725
YX
1231 vfio_sub_page_bar_update_mapping(pdev, bar);
1232 }
1233 }
4b5d5e87
AW
1234 } else {
1235 /* Write everything to QEMU to keep emulated bits correct */
1236 pci_default_write_config(pdev, addr, val, len);
65501a74
AW
1237 }
1238}
1239
65501a74
AW
1240/*
1241 * Interrupt setup
1242 */
9ee27d73 1243static void vfio_disable_interrupts(VFIOPCIDevice *vdev)
65501a74 1244{
b3e27c3a
AW
1245 /*
1246 * More complicated than it looks. Disabling MSI/X transitions the
1247 * device to INTx mode (if supported). Therefore we need to first
1248 * disable MSI/X and then cleanup by disabling INTx.
1249 */
1250 if (vdev->interrupt == VFIO_INT_MSIX) {
0de70dc7 1251 vfio_msix_disable(vdev);
b3e27c3a 1252 } else if (vdev->interrupt == VFIO_INT_MSI) {
0de70dc7 1253 vfio_msi_disable(vdev);
b3e27c3a
AW
1254 }
1255
1256 if (vdev->interrupt == VFIO_INT_INTx) {
870cb6f1 1257 vfio_intx_disable(vdev);
65501a74
AW
1258 }
1259}
1260
7ef165b9 1261static int vfio_msi_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
65501a74
AW
1262{
1263 uint16_t ctrl;
1264 bool msi_64bit, msi_maskbit;
1265 int ret, entries;
1108b2f8 1266 Error *err = NULL;
65501a74 1267
5546a621 1268 if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl),
65501a74 1269 vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
7ef165b9 1270 error_setg_errno(errp, errno, "failed reading MSI PCI_CAP_FLAGS");
65501a74
AW
1271 return -errno;
1272 }
1273 ctrl = le16_to_cpu(ctrl);
1274
1275 msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT);
1276 msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT);
1277 entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1);
1278
0de70dc7 1279 trace_vfio_msi_setup(vdev->vbasedev.name, pos);
65501a74 1280
1108b2f8 1281 ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit, &err);
65501a74 1282 if (ret < 0) {
e43b9a5a
AW
1283 if (ret == -ENOTSUP) {
1284 return 0;
1285 }
4b576648 1286 error_propagate_prepend(errp, err, "msi_init failed: ");
65501a74
AW
1287 return ret;
1288 }
1289 vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0);
1290
1291 return 0;
1292}
1293
db0da029
AW
1294static void vfio_pci_fixup_msix_region(VFIOPCIDevice *vdev)
1295{
1296 off_t start, end;
1297 VFIORegion *region = &vdev->bars[vdev->msix->table_bar].region;
1298
ae0215b2
AK
1299 /*
1300 * If the host driver allows mapping of a MSIX data, we are going to
1301 * do map the entire BAR and emulate MSIX table on top of that.
1302 */
1303 if (vfio_has_region_cap(&vdev->vbasedev, region->nr,
1304 VFIO_REGION_INFO_CAP_MSIX_MAPPABLE)) {
1305 return;
1306 }
1307
db0da029
AW
1308 /*
1309 * We expect to find a single mmap covering the whole BAR, anything else
1310 * means it's either unsupported or already setup.
1311 */
1312 if (region->nr_mmaps != 1 || region->mmaps[0].offset ||
1313 region->size != region->mmaps[0].size) {
1314 return;
1315 }
1316
1317 /* MSI-X table start and end aligned to host page size */
1318 start = vdev->msix->table_offset & qemu_real_host_page_mask;
1319 end = REAL_HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset +
1320 (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE));
1321
1322 /*
1323 * Does the MSI-X table cover the beginning of the BAR? The whole BAR?
1324 * NB - Host page size is necessarily a power of two and so is the PCI
1325 * BAR (not counting EA yet), therefore if we have host page aligned
1326 * @start and @end, then any remainder of the BAR before or after those
1327 * must be at least host page sized and therefore mmap'able.
1328 */
1329 if (!start) {
1330 if (end >= region->size) {
1331 region->nr_mmaps = 0;
1332 g_free(region->mmaps);
1333 region->mmaps = NULL;
1334 trace_vfio_msix_fixup(vdev->vbasedev.name,
1335 vdev->msix->table_bar, 0, 0);
1336 } else {
1337 region->mmaps[0].offset = end;
1338 region->mmaps[0].size = region->size - end;
1339 trace_vfio_msix_fixup(vdev->vbasedev.name,
1340 vdev->msix->table_bar, region->mmaps[0].offset,
1341 region->mmaps[0].offset + region->mmaps[0].size);
1342 }
1343
1344 /* Maybe it's aligned at the end of the BAR */
1345 } else if (end >= region->size) {
1346 region->mmaps[0].size = start;
1347 trace_vfio_msix_fixup(vdev->vbasedev.name,
1348 vdev->msix->table_bar, region->mmaps[0].offset,
1349 region->mmaps[0].offset + region->mmaps[0].size);
1350
1351 /* Otherwise it must split the BAR */
1352 } else {
1353 region->nr_mmaps = 2;
1354 region->mmaps = g_renew(VFIOMmap, region->mmaps, 2);
1355
1356 memcpy(&region->mmaps[1], &region->mmaps[0], sizeof(VFIOMmap));
1357
1358 region->mmaps[0].size = start;
1359 trace_vfio_msix_fixup(vdev->vbasedev.name,
1360 vdev->msix->table_bar, region->mmaps[0].offset,
1361 region->mmaps[0].offset + region->mmaps[0].size);
1362
1363 region->mmaps[1].offset = end;
1364 region->mmaps[1].size = region->size - end;
1365 trace_vfio_msix_fixup(vdev->vbasedev.name,
1366 vdev->msix->table_bar, region->mmaps[1].offset,
1367 region->mmaps[1].offset + region->mmaps[1].size);
1368 }
1369}
1370
89d5202e
AW
1371static void vfio_pci_relocate_msix(VFIOPCIDevice *vdev, Error **errp)
1372{
1373 int target_bar = -1;
1374 size_t msix_sz;
1375
1376 if (!vdev->msix || vdev->msix_relo == OFF_AUTOPCIBAR_OFF) {
1377 return;
1378 }
1379
1380 /* The actual minimum size of MSI-X structures */
1381 msix_sz = (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE) +
1382 (QEMU_ALIGN_UP(vdev->msix->entries, 64) / 8);
1383 /* Round up to host pages, we don't want to share a page */
1384 msix_sz = REAL_HOST_PAGE_ALIGN(msix_sz);
1385 /* PCI BARs must be a power of 2 */
1386 msix_sz = pow2ceil(msix_sz);
1387
1388 if (vdev->msix_relo == OFF_AUTOPCIBAR_AUTO) {
1389 /*
1390 * TODO: Lookup table for known devices.
1391 *
1392 * Logically we might use an algorithm here to select the BAR adding
1393 * the least additional MMIO space, but we cannot programatically
1394 * predict the driver dependency on BAR ordering or sizing, therefore
1395 * 'auto' becomes a lookup for combinations reported to work.
1396 */
1397 if (target_bar < 0) {
1398 error_setg(errp, "No automatic MSI-X relocation available for "
1399 "device %04x:%04x", vdev->vendor_id, vdev->device_id);
1400 return;
1401 }
1402 } else {
1403 target_bar = (int)(vdev->msix_relo - OFF_AUTOPCIBAR_BAR0);
1404 }
1405
1406 /* I/O port BARs cannot host MSI-X structures */
1407 if (vdev->bars[target_bar].ioport) {
1408 error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1409 "I/O port BAR", target_bar);
1410 return;
1411 }
1412
1413 /* Cannot use a BAR in the "shadow" of a 64-bit BAR */
1414 if (!vdev->bars[target_bar].size &&
1415 target_bar > 0 && vdev->bars[target_bar - 1].mem64) {
1416 error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1417 "consumed by 64-bit BAR %d", target_bar, target_bar - 1);
1418 return;
1419 }
1420
1421 /* 2GB max size for 32-bit BARs, cannot double if already > 1G */
e0255bb1 1422 if (vdev->bars[target_bar].size > 1 * GiB &&
89d5202e
AW
1423 !vdev->bars[target_bar].mem64) {
1424 error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1425 "no space to extend 32-bit BAR", target_bar);
1426 return;
1427 }
1428
1429 /*
1430 * If adding a new BAR, test if we can make it 64bit. We make it
1431 * prefetchable since QEMU MSI-X emulation has no read side effects
1432 * and doing so makes mapping more flexible.
1433 */
1434 if (!vdev->bars[target_bar].size) {
1435 if (target_bar < (PCI_ROM_SLOT - 1) &&
1436 !vdev->bars[target_bar + 1].size) {
1437 vdev->bars[target_bar].mem64 = true;
1438 vdev->bars[target_bar].type = PCI_BASE_ADDRESS_MEM_TYPE_64;
1439 }
1440 vdev->bars[target_bar].type |= PCI_BASE_ADDRESS_MEM_PREFETCH;
1441 vdev->bars[target_bar].size = msix_sz;
1442 vdev->msix->table_offset = 0;
1443 } else {
1444 vdev->bars[target_bar].size = MAX(vdev->bars[target_bar].size * 2,
1445 msix_sz * 2);
1446 /*
1447 * Due to above size calc, MSI-X always starts halfway into the BAR,
1448 * which will always be a separate host page.
1449 */
1450 vdev->msix->table_offset = vdev->bars[target_bar].size / 2;
1451 }
1452
1453 vdev->msix->table_bar = target_bar;
1454 vdev->msix->pba_bar = target_bar;
1455 /* Requires 8-byte alignment, but PCI_MSIX_ENTRY_SIZE guarantees that */
1456 vdev->msix->pba_offset = vdev->msix->table_offset +
1457 (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE);
1458
1459 trace_vfio_msix_relo(vdev->vbasedev.name,
1460 vdev->msix->table_bar, vdev->msix->table_offset);
1461}
1462
65501a74
AW
1463/*
1464 * We don't have any control over how pci_add_capability() inserts
1465 * capabilities into the chain. In order to setup MSI-X we need a
1466 * MemoryRegion for the BAR. In order to setup the BAR and not
1467 * attempt to mmap the MSI-X table area, which VFIO won't allow, we
1468 * need to first look for where the MSI-X table lives. So we
1469 * unfortunately split MSI-X setup across two functions.
1470 */
ec3bcf42 1471static void vfio_msix_early_setup(VFIOPCIDevice *vdev, Error **errp)
65501a74
AW
1472{
1473 uint8_t pos;
1474 uint16_t ctrl;
1475 uint32_t table, pba;
5546a621 1476 int fd = vdev->vbasedev.fd;
b5bd049f 1477 VFIOMSIXInfo *msix;
65501a74
AW
1478
1479 pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX);
1480 if (!pos) {
ec3bcf42 1481 return;
65501a74
AW
1482 }
1483
5546a621 1484 if (pread(fd, &ctrl, sizeof(ctrl),
b58b17f7 1485 vdev->config_offset + pos + PCI_MSIX_FLAGS) != sizeof(ctrl)) {
008d0e2d 1486 error_setg_errno(errp, errno, "failed to read PCI MSIX FLAGS");
ec3bcf42 1487 return;
65501a74
AW
1488 }
1489
5546a621 1490 if (pread(fd, &table, sizeof(table),
65501a74 1491 vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) {
008d0e2d 1492 error_setg_errno(errp, errno, "failed to read PCI MSIX TABLE");
ec3bcf42 1493 return;
65501a74
AW
1494 }
1495
5546a621 1496 if (pread(fd, &pba, sizeof(pba),
65501a74 1497 vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) {
008d0e2d 1498 error_setg_errno(errp, errno, "failed to read PCI MSIX PBA");
ec3bcf42 1499 return;
65501a74
AW
1500 }
1501
1502 ctrl = le16_to_cpu(ctrl);
1503 table = le32_to_cpu(table);
1504 pba = le32_to_cpu(pba);
1505
b5bd049f
AW
1506 msix = g_malloc0(sizeof(*msix));
1507 msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK;
1508 msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK;
1509 msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK;
1510 msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK;
1511 msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
65501a74 1512
43302969
GL
1513 /*
1514 * Test the size of the pba_offset variable and catch if it extends outside
1515 * of the specified BAR. If it is the case, we need to apply a hardware
1516 * specific quirk if the device is known or we have a broken configuration.
1517 */
b5bd049f 1518 if (msix->pba_offset >= vdev->bars[msix->pba_bar].region.size) {
43302969
GL
1519 /*
1520 * Chelsio T5 Virtual Function devices are encoded as 0x58xx for T5
1521 * adapters. The T5 hardware returns an incorrect value of 0x8000 for
1522 * the VF PBA offset while the BAR itself is only 8k. The correct value
1523 * is 0x1000, so we hard code that here.
1524 */
ff635e37
AW
1525 if (vdev->vendor_id == PCI_VENDOR_ID_CHELSIO &&
1526 (vdev->device_id & 0xff00) == 0x5800) {
b5bd049f 1527 msix->pba_offset = 0x1000;
43302969 1528 } else {
008d0e2d
EA
1529 error_setg(errp, "hardware reports invalid configuration, "
1530 "MSIX PBA outside of specified BAR");
b5bd049f 1531 g_free(msix);
ec3bcf42 1532 return;
43302969
GL
1533 }
1534 }
1535
0de70dc7 1536 trace_vfio_msix_early_setup(vdev->vbasedev.name, pos, msix->table_bar,
b5bd049f
AW
1537 msix->table_offset, msix->entries);
1538 vdev->msix = msix;
65501a74 1539
db0da029 1540 vfio_pci_fixup_msix_region(vdev);
89d5202e
AW
1541
1542 vfio_pci_relocate_msix(vdev, errp);
65501a74
AW
1543}
1544
7ef165b9 1545static int vfio_msix_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
65501a74
AW
1546{
1547 int ret;
ee640c62 1548 Error *err = NULL;
65501a74 1549
95239e16
AW
1550 vdev->msix->pending = g_malloc0(BITS_TO_LONGS(vdev->msix->entries) *
1551 sizeof(unsigned long));
65501a74 1552 ret = msix_init(&vdev->pdev, vdev->msix->entries,
3a286732 1553 vdev->bars[vdev->msix->table_bar].mr,
65501a74 1554 vdev->msix->table_bar, vdev->msix->table_offset,
3a286732 1555 vdev->bars[vdev->msix->pba_bar].mr,
ee640c62
C
1556 vdev->msix->pba_bar, vdev->msix->pba_offset, pos,
1557 &err);
65501a74 1558 if (ret < 0) {
e43b9a5a 1559 if (ret == -ENOTSUP) {
e1eb292a 1560 warn_report_err(err);
e43b9a5a
AW
1561 return 0;
1562 }
ee640c62
C
1563
1564 error_propagate(errp, err);
65501a74
AW
1565 return ret;
1566 }
1567
95239e16
AW
1568 /*
1569 * The PCI spec suggests that devices provide additional alignment for
1570 * MSI-X structures and avoid overlapping non-MSI-X related registers.
1571 * For an assigned device, this hopefully means that emulation of MSI-X
1572 * structures does not affect the performance of the device. If devices
1573 * fail to provide that alignment, a significant performance penalty may
1574 * result, for instance Mellanox MT27500 VFs:
1575 * http://www.spinics.net/lists/kvm/msg125881.html
1576 *
1577 * The PBA is simply not that important for such a serious regression and
1578 * most drivers do not appear to look at it. The solution for this is to
1579 * disable the PBA MemoryRegion unless it's being used. We disable it
1580 * here and only enable it if a masked vector fires through QEMU. As the
1581 * vector-use notifier is called, which occurs on unmask, we test whether
1582 * PBA emulation is needed and again disable if not.
1583 */
1584 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
1585
fcad0d21
AK
1586 /*
1587 * The emulated machine may provide a paravirt interface for MSIX setup
1588 * so it is not strictly necessary to emulate MSIX here. This becomes
1589 * helpful when frequently accessed MMIO registers are located in
1590 * subpages adjacent to the MSIX table but the MSIX data containing page
1591 * cannot be mapped because of a host page size bigger than the MSIX table
1592 * alignment.
1593 */
1594 if (object_property_get_bool(OBJECT(qdev_get_machine()),
1595 "vfio-no-msix-emulation", NULL)) {
1596 memory_region_set_enabled(&vdev->pdev.msix_table_mmio, false);
1597 }
1598
65501a74
AW
1599 return 0;
1600}
1601
9ee27d73 1602static void vfio_teardown_msi(VFIOPCIDevice *vdev)
65501a74
AW
1603{
1604 msi_uninit(&vdev->pdev);
1605
1606 if (vdev->msix) {
a664477d 1607 msix_uninit(&vdev->pdev,
3a286732
AW
1608 vdev->bars[vdev->msix->table_bar].mr,
1609 vdev->bars[vdev->msix->pba_bar].mr);
95239e16 1610 g_free(vdev->msix->pending);
65501a74
AW
1611 }
1612}
1613
1614/*
1615 * Resource setup
1616 */
9ee27d73 1617static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled)
65501a74
AW
1618{
1619 int i;
1620
1621 for (i = 0; i < PCI_ROM_SLOT; i++) {
db0da029 1622 vfio_region_mmaps_set_enabled(&vdev->bars[i].region, enabled);
65501a74
AW
1623 }
1624}
1625
3a286732 1626static void vfio_bar_prepare(VFIOPCIDevice *vdev, int nr)
65501a74
AW
1627{
1628 VFIOBAR *bar = &vdev->bars[nr];
1629
65501a74 1630 uint32_t pci_bar;
65501a74
AW
1631 int ret;
1632
1633 /* Skip both unimplemented BARs and the upper half of 64bit BARS. */
2d82f8a3 1634 if (!bar->region.size) {
65501a74
AW
1635 return;
1636 }
1637
65501a74 1638 /* Determine what type of BAR this is for registration */
5546a621 1639 ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar),
65501a74
AW
1640 vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr));
1641 if (ret != sizeof(pci_bar)) {
312fd5f2 1642 error_report("vfio: Failed to read BAR %d (%m)", nr);
65501a74
AW
1643 return;
1644 }
1645
1646 pci_bar = le32_to_cpu(pci_bar);
39360f0b
AW
1647 bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO);
1648 bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64);
3a286732
AW
1649 bar->type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK :
1650 ~PCI_BASE_ADDRESS_MEM_MASK);
1651 bar->size = bar->region.size;
1652}
1653
1654static void vfio_bars_prepare(VFIOPCIDevice *vdev)
1655{
1656 int i;
1657
1658 for (i = 0; i < PCI_ROM_SLOT; i++) {
1659 vfio_bar_prepare(vdev, i);
1660 }
1661}
1662
1663static void vfio_bar_register(VFIOPCIDevice *vdev, int nr)
1664{
1665 VFIOBAR *bar = &vdev->bars[nr];
1666 char *name;
65501a74 1667
3a286732
AW
1668 if (!bar->size) {
1669 return;
65501a74 1670 }
7076eabc 1671
3a286732
AW
1672 bar->mr = g_new0(MemoryRegion, 1);
1673 name = g_strdup_printf("%s base BAR %d", vdev->vbasedev.name, nr);
1674 memory_region_init_io(bar->mr, OBJECT(vdev), NULL, NULL, name, bar->size);
1675 g_free(name);
1676
1677 if (bar->region.size) {
1678 memory_region_add_subregion(bar->mr, 0, bar->region.mem);
1679
1680 if (vfio_region_mmap(&bar->region)) {
1681 error_report("Failed to mmap %s BAR %d. Performance may be slow",
1682 vdev->vbasedev.name, nr);
1683 }
1684 }
1685
1686 pci_register_bar(&vdev->pdev, nr, bar->type, bar->mr);
65501a74
AW
1687}
1688
3a286732 1689static void vfio_bars_register(VFIOPCIDevice *vdev)
65501a74
AW
1690{
1691 int i;
1692
1693 for (i = 0; i < PCI_ROM_SLOT; i++) {
3a286732 1694 vfio_bar_register(vdev, i);
65501a74
AW
1695 }
1696}
1697
2d82f8a3 1698static void vfio_bars_exit(VFIOPCIDevice *vdev)
65501a74
AW
1699{
1700 int i;
1701
1702 for (i = 0; i < PCI_ROM_SLOT; i++) {
3a286732
AW
1703 VFIOBAR *bar = &vdev->bars[i];
1704
2d82f8a3 1705 vfio_bar_quirk_exit(vdev, i);
3a286732
AW
1706 vfio_region_exit(&bar->region);
1707 if (bar->region.size) {
1708 memory_region_del_subregion(bar->mr, bar->region.mem);
1709 }
65501a74 1710 }
f15689c7 1711
2d82f8a3 1712 if (vdev->vga) {
f15689c7 1713 pci_unregister_vga(&vdev->pdev);
2d82f8a3 1714 vfio_vga_quirk_exit(vdev);
f15689c7 1715 }
65501a74
AW
1716}
1717
2d82f8a3 1718static void vfio_bars_finalize(VFIOPCIDevice *vdev)
ba5e6bfa
PB
1719{
1720 int i;
1721
1722 for (i = 0; i < PCI_ROM_SLOT; i++) {
3a286732
AW
1723 VFIOBAR *bar = &vdev->bars[i];
1724
2d82f8a3 1725 vfio_bar_quirk_finalize(vdev, i);
3a286732
AW
1726 vfio_region_finalize(&bar->region);
1727 if (bar->size) {
1728 object_unparent(OBJECT(bar->mr));
1729 g_free(bar->mr);
1730 }
ba5e6bfa
PB
1731 }
1732
2d82f8a3
AW
1733 if (vdev->vga) {
1734 vfio_vga_quirk_finalize(vdev);
1735 for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) {
1736 object_unparent(OBJECT(&vdev->vga->region[i].mem));
1737 }
1738 g_free(vdev->vga);
ba5e6bfa
PB
1739 }
1740}
1741
65501a74
AW
1742/*
1743 * General setup
1744 */
1745static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos)
1746{
88caf177
CF
1747 uint8_t tmp;
1748 uint16_t next = PCI_CONFIG_SPACE_SIZE;
65501a74
AW
1749
1750 for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp;
3fc1c182 1751 tmp = pdev->config[tmp + PCI_CAP_LIST_NEXT]) {
65501a74
AW
1752 if (tmp > pos && tmp < next) {
1753 next = tmp;
1754 }
1755 }
1756
1757 return next - pos;
1758}
1759
325ae8d5
CF
1760
1761static uint16_t vfio_ext_cap_max_size(const uint8_t *config, uint16_t pos)
1762{
1763 uint16_t tmp, next = PCIE_CONFIG_SPACE_SIZE;
1764
1765 for (tmp = PCI_CONFIG_SPACE_SIZE; tmp;
1766 tmp = PCI_EXT_CAP_NEXT(pci_get_long(config + tmp))) {
1767 if (tmp > pos && tmp < next) {
1768 next = tmp;
1769 }
1770 }
1771
1772 return next - pos;
1773}
1774
96adc5c7
AW
1775static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask)
1776{
1777 pci_set_word(buf, (pci_get_word(buf) & ~mask) | val);
1778}
1779
9ee27d73 1780static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
1781 uint16_t val, uint16_t mask)
1782{
1783 vfio_set_word_bits(vdev->pdev.config + pos, val, mask);
1784 vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask);
1785 vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask);
1786}
1787
1788static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask)
1789{
1790 pci_set_long(buf, (pci_get_long(buf) & ~mask) | val);
1791}
1792
9ee27d73 1793static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
1794 uint32_t val, uint32_t mask)
1795{
1796 vfio_set_long_bits(vdev->pdev.config + pos, val, mask);
1797 vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask);
1798 vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask);
1799}
1800
7ef165b9
EA
1801static int vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size,
1802 Error **errp)
96adc5c7
AW
1803{
1804 uint16_t flags;
1805 uint8_t type;
1806
1807 flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS);
1808 type = (flags & PCI_EXP_FLAGS_TYPE) >> 4;
1809
1810 if (type != PCI_EXP_TYPE_ENDPOINT &&
1811 type != PCI_EXP_TYPE_LEG_END &&
1812 type != PCI_EXP_TYPE_RC_END) {
1813
7ef165b9
EA
1814 error_setg(errp, "assignment of PCIe type 0x%x "
1815 "devices is not currently supported", type);
96adc5c7
AW
1816 return -EINVAL;
1817 }
1818
fd56e061
DG
1819 if (!pci_bus_is_express(pci_get_bus(&vdev->pdev))) {
1820 PCIBus *bus = pci_get_bus(&vdev->pdev);
0282abf0
AW
1821 PCIDevice *bridge;
1822
96adc5c7 1823 /*
0282abf0
AW
1824 * Traditionally PCI device assignment exposes the PCIe capability
1825 * as-is on non-express buses. The reason being that some drivers
1826 * simply assume that it's there, for example tg3. However when
1827 * we're running on a native PCIe machine type, like Q35, we need
1828 * to hide the PCIe capability. The reason for this is twofold;
1829 * first Windows guests get a Code 10 error when the PCIe capability
1830 * is exposed in this configuration. Therefore express devices won't
1831 * work at all unless they're attached to express buses in the VM.
1832 * Second, a native PCIe machine introduces the possibility of fine
1833 * granularity IOMMUs supporting both translation and isolation.
1834 * Guest code to discover the IOMMU visibility of a device, such as
1835 * IOMMU grouping code on Linux, is very aware of device types and
1836 * valid transitions between bus types. An express device on a non-
1837 * express bus is not a valid combination on bare metal systems.
1838 *
1839 * Drivers that require a PCIe capability to make the device
1840 * functional are simply going to need to have their devices placed
1841 * on a PCIe bus in the VM.
96adc5c7 1842 */
0282abf0
AW
1843 while (!pci_bus_is_root(bus)) {
1844 bridge = pci_bridge_get_device(bus);
fd56e061 1845 bus = pci_get_bus(bridge);
0282abf0
AW
1846 }
1847
1848 if (pci_bus_is_express(bus)) {
1849 return 0;
1850 }
1851
fd56e061 1852 } else if (pci_bus_is_root(pci_get_bus(&vdev->pdev))) {
96adc5c7
AW
1853 /*
1854 * On a Root Complex bus Endpoints become Root Complex Integrated
1855 * Endpoints, which changes the type and clears the LNK & LNK2 fields.
1856 */
1857 if (type == PCI_EXP_TYPE_ENDPOINT) {
1858 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1859 PCI_EXP_TYPE_RC_END << 4,
1860 PCI_EXP_FLAGS_TYPE);
1861
1862 /* Link Capabilities, Status, and Control goes away */
1863 if (size > PCI_EXP_LNKCTL) {
1864 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0);
1865 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1866 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0);
1867
1868#ifndef PCI_EXP_LNKCAP2
1869#define PCI_EXP_LNKCAP2 44
1870#endif
1871#ifndef PCI_EXP_LNKSTA2
1872#define PCI_EXP_LNKSTA2 50
1873#endif
1874 /* Link 2 Capabilities, Status, and Control goes away */
1875 if (size > PCI_EXP_LNKCAP2) {
1876 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0);
1877 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0);
1878 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0);
1879 }
1880 }
1881
1882 } else if (type == PCI_EXP_TYPE_LEG_END) {
1883 /*
1884 * Legacy endpoints don't belong on the root complex. Windows
1885 * seems to be happier with devices if we skip the capability.
1886 */
1887 return 0;
1888 }
1889
1890 } else {
1891 /*
1892 * Convert Root Complex Integrated Endpoints to regular endpoints.
1893 * These devices don't support LNK/LNK2 capabilities, so make them up.
1894 */
1895 if (type == PCI_EXP_TYPE_RC_END) {
1896 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1897 PCI_EXP_TYPE_ENDPOINT << 4,
1898 PCI_EXP_FLAGS_TYPE);
1899 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP,
d96a0ac7
AW
1900 QEMU_PCI_EXP_LNKCAP_MLW(QEMU_PCI_EXP_LNK_X1) |
1901 QEMU_PCI_EXP_LNKCAP_MLS(QEMU_PCI_EXP_LNK_2_5GT), ~0);
96adc5c7
AW
1902 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1903 }
1904
1905 /* Mark the Link Status bits as emulated to allow virtual negotiation */
1906 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA,
1907 pci_get_word(vdev->pdev.config + pos +
1908 PCI_EXP_LNKSTA),
1909 PCI_EXP_LNKCAP_MLW | PCI_EXP_LNKCAP_SLS);
1910 }
1911
47985727
AW
1912 /*
1913 * Intel 82599 SR-IOV VFs report an invalid PCIe capability version 0
1914 * (Niantic errate #35) causing Windows to error with a Code 10 for the
1915 * device on Q35. Fixup any such devices to report version 1. If we
1916 * were to remove the capability entirely the guest would lose extended
1917 * config space.
1918 */
1919 if ((flags & PCI_EXP_FLAGS_VERS) == 0) {
1920 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1921 1, PCI_EXP_FLAGS_VERS);
1922 }
1923
9a7c2a59
MZ
1924 pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size,
1925 errp);
1926 if (pos < 0) {
1927 return pos;
96adc5c7
AW
1928 }
1929
9a7c2a59
MZ
1930 vdev->pdev.exp.exp_cap = pos;
1931
96adc5c7
AW
1932 return pos;
1933}
1934
9ee27d73 1935static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1936{
1937 uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP);
1938
1939 if (cap & PCI_EXP_DEVCAP_FLR) {
df92ee44 1940 trace_vfio_check_pcie_flr(vdev->vbasedev.name);
befe5176
AW
1941 vdev->has_flr = true;
1942 }
1943}
1944
9ee27d73 1945static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1946{
1947 uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL);
1948
1949 if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) {
df92ee44 1950 trace_vfio_check_pm_reset(vdev->vbasedev.name);
befe5176
AW
1951 vdev->has_pm_reset = true;
1952 }
1953}
1954
9ee27d73 1955static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1956{
1957 uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP);
1958
1959 if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) {
df92ee44 1960 trace_vfio_check_af_flr(vdev->vbasedev.name);
befe5176
AW
1961 vdev->has_flr = true;
1962 }
1963}
1964
7ef165b9 1965static int vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos, Error **errp)
65501a74
AW
1966{
1967 PCIDevice *pdev = &vdev->pdev;
1968 uint8_t cap_id, next, size;
1969 int ret;
1970
1971 cap_id = pdev->config[pos];
3fc1c182 1972 next = pdev->config[pos + PCI_CAP_LIST_NEXT];
65501a74
AW
1973
1974 /*
1975 * If it becomes important to configure capabilities to their actual
1976 * size, use this as the default when it's something we don't recognize.
1977 * Since QEMU doesn't actually handle many of the config accesses,
1978 * exact size doesn't seem worthwhile.
1979 */
1980 size = vfio_std_cap_max_size(pdev, pos);
1981
1982 /*
1983 * pci_add_capability always inserts the new capability at the head
1984 * of the chain. Therefore to end up with a chain that matches the
1985 * physical device, we insert from the end by making this recursive.
3fc1c182 1986 * This is also why we pre-calculate size above as cached config space
65501a74
AW
1987 * will be changed as we unwind the stack.
1988 */
1989 if (next) {
7ef165b9 1990 ret = vfio_add_std_cap(vdev, next, errp);
65501a74 1991 if (ret) {
5b31c822 1992 return ret;
65501a74
AW
1993 }
1994 } else {
96adc5c7
AW
1995 /* Begin the rebuild, use QEMU emulated list bits */
1996 pdev->config[PCI_CAPABILITY_LIST] = 0;
1997 vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff;
1998 vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
e3f79f3b
AW
1999
2000 ret = vfio_add_virt_caps(vdev, errp);
2001 if (ret) {
2002 return ret;
2003 }
65501a74
AW
2004 }
2005
e3f79f3b
AW
2006 /* Scale down size, esp in case virt caps were added above */
2007 size = MIN(size, vfio_std_cap_max_size(pdev, pos));
2008
96adc5c7 2009 /* Use emulated next pointer to allow dropping caps */
3fc1c182 2010 pci_set_byte(vdev->emulated_config_bits + pos + PCI_CAP_LIST_NEXT, 0xff);
96adc5c7 2011
65501a74
AW
2012 switch (cap_id) {
2013 case PCI_CAP_ID_MSI:
7ef165b9 2014 ret = vfio_msi_setup(vdev, pos, errp);
65501a74 2015 break;
96adc5c7 2016 case PCI_CAP_ID_EXP:
befe5176 2017 vfio_check_pcie_flr(vdev, pos);
7ef165b9 2018 ret = vfio_setup_pcie_cap(vdev, pos, size, errp);
96adc5c7 2019 break;
65501a74 2020 case PCI_CAP_ID_MSIX:
7ef165b9 2021 ret = vfio_msix_setup(vdev, pos, errp);
65501a74 2022 break;
ba661818 2023 case PCI_CAP_ID_PM:
befe5176 2024 vfio_check_pm_reset(vdev, pos);
ba661818 2025 vdev->pm_cap = pos;
27841278 2026 ret = pci_add_capability(pdev, cap_id, pos, size, errp);
befe5176
AW
2027 break;
2028 case PCI_CAP_ID_AF:
2029 vfio_check_af_flr(vdev, pos);
27841278 2030 ret = pci_add_capability(pdev, cap_id, pos, size, errp);
befe5176 2031 break;
65501a74 2032 default:
27841278 2033 ret = pci_add_capability(pdev, cap_id, pos, size, errp);
65501a74
AW
2034 break;
2035 }
5b31c822 2036
65501a74 2037 if (ret < 0) {
7ef165b9
EA
2038 error_prepend(errp,
2039 "failed to add PCI capability 0x%x[0x%x]@0x%x: ",
2040 cap_id, size, pos);
65501a74
AW
2041 return ret;
2042 }
2043
2044 return 0;
2045}
2046
7ef165b9 2047static void vfio_add_ext_cap(VFIOPCIDevice *vdev)
325ae8d5
CF
2048{
2049 PCIDevice *pdev = &vdev->pdev;
2050 uint32_t header;
2051 uint16_t cap_id, next, size;
2052 uint8_t cap_ver;
2053 uint8_t *config;
2054
e37dac06 2055 /* Only add extended caps if we have them and the guest can see them */
fd56e061 2056 if (!pci_is_express(pdev) || !pci_bus_is_express(pci_get_bus(pdev)) ||
e37dac06 2057 !pci_get_long(pdev->config + PCI_CONFIG_SPACE_SIZE)) {
7ef165b9 2058 return;
e37dac06
AW
2059 }
2060
325ae8d5
CF
2061 /*
2062 * pcie_add_capability always inserts the new capability at the tail
2063 * of the chain. Therefore to end up with a chain that matches the
2064 * physical device, we cache the config space to avoid overwriting
2065 * the original config space when we parse the extended capabilities.
2066 */
2067 config = g_memdup(pdev->config, vdev->config_size);
2068
e37dac06
AW
2069 /*
2070 * Extended capabilities are chained with each pointing to the next, so we
2071 * can drop anything other than the head of the chain simply by modifying
d0d1cd70
AW
2072 * the previous next pointer. Seed the head of the chain here such that
2073 * we can simply skip any capabilities we want to drop below, regardless
2074 * of their position in the chain. If this stub capability still exists
2075 * after we add the capabilities we want to expose, update the capability
2076 * ID to zero. Note that we cannot seed with the capability header being
2077 * zero as this conflicts with definition of an absent capability chain
2078 * and prevents capabilities beyond the head of the list from being added.
2079 * By replacing the dummy capability ID with zero after walking the device
2080 * chain, we also transparently mark extended capabilities as absent if
2081 * no capabilities were added. Note that the PCIe spec defines an absence
2082 * of extended capabilities to be determined by a value of zero for the
2083 * capability ID, version, AND next pointer. A non-zero next pointer
2084 * should be sufficient to indicate additional capabilities are present,
2085 * which will occur if we call pcie_add_capability() below. The entire
2086 * first dword is emulated to support this.
2087 *
2088 * NB. The kernel side does similar masking, so be prepared that our
2089 * view of the device may also contain a capability ID zero in the head
2090 * of the chain. Skip it for the same reason that we cannot seed the
2091 * chain with a zero capability.
e37dac06
AW
2092 */
2093 pci_set_long(pdev->config + PCI_CONFIG_SPACE_SIZE,
2094 PCI_EXT_CAP(0xFFFF, 0, 0));
2095 pci_set_long(pdev->wmask + PCI_CONFIG_SPACE_SIZE, 0);
2096 pci_set_long(vdev->emulated_config_bits + PCI_CONFIG_SPACE_SIZE, ~0);
2097
325ae8d5
CF
2098 for (next = PCI_CONFIG_SPACE_SIZE; next;
2099 next = PCI_EXT_CAP_NEXT(pci_get_long(config + next))) {
2100 header = pci_get_long(config + next);
2101 cap_id = PCI_EXT_CAP_ID(header);
2102 cap_ver = PCI_EXT_CAP_VER(header);
2103
2104 /*
2105 * If it becomes important to configure extended capabilities to their
2106 * actual size, use this as the default when it's something we don't
2107 * recognize. Since QEMU doesn't actually handle many of the config
2108 * accesses, exact size doesn't seem worthwhile.
2109 */
2110 size = vfio_ext_cap_max_size(config, next);
2111
325ae8d5
CF
2112 /* Use emulated next pointer to allow dropping extended caps */
2113 pci_long_test_and_set_mask(vdev->emulated_config_bits + next,
2114 PCI_EXT_CAP_NEXT_MASK);
e37dac06
AW
2115
2116 switch (cap_id) {
d0d1cd70 2117 case 0: /* kernel masked capability */
e37dac06 2118 case PCI_EXT_CAP_ID_SRIOV: /* Read-only VF BARs confuse OVMF */
383a7af7 2119 case PCI_EXT_CAP_ID_ARI: /* XXX Needs next function virtualization */
e37dac06
AW
2120 trace_vfio_add_ext_cap_dropped(vdev->vbasedev.name, cap_id, next);
2121 break;
2122 default:
2123 pcie_add_capability(pdev, cap_id, cap_ver, next, size);
2124 }
2125
2126 }
2127
2128 /* Cleanup chain head ID if necessary */
2129 if (pci_get_word(pdev->config + PCI_CONFIG_SPACE_SIZE) == 0xFFFF) {
2130 pci_set_word(pdev->config + PCI_CONFIG_SPACE_SIZE, 0);
325ae8d5
CF
2131 }
2132
2133 g_free(config);
7ef165b9 2134 return;
325ae8d5
CF
2135}
2136
7ef165b9 2137static int vfio_add_capabilities(VFIOPCIDevice *vdev, Error **errp)
65501a74
AW
2138{
2139 PCIDevice *pdev = &vdev->pdev;
325ae8d5 2140 int ret;
65501a74
AW
2141
2142 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) ||
2143 !pdev->config[PCI_CAPABILITY_LIST]) {
2144 return 0; /* Nothing to add */
2145 }
2146
7ef165b9 2147 ret = vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST], errp);
325ae8d5
CF
2148 if (ret) {
2149 return ret;
2150 }
2151
7ef165b9
EA
2152 vfio_add_ext_cap(vdev);
2153 return 0;
65501a74
AW
2154}
2155
9ee27d73 2156static void vfio_pci_pre_reset(VFIOPCIDevice *vdev)
f16f39c3
AW
2157{
2158 PCIDevice *pdev = &vdev->pdev;
2159 uint16_t cmd;
2160
2161 vfio_disable_interrupts(vdev);
2162
2163 /* Make sure the device is in D0 */
2164 if (vdev->pm_cap) {
2165 uint16_t pmcsr;
2166 uint8_t state;
2167
2168 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2169 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2170 if (state) {
2171 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
2172 vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2);
2173 /* vfio handles the necessary delay here */
2174 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2175 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2176 if (state) {
4e505ddd 2177 error_report("vfio: Unable to power on device, stuck in D%d",
f16f39c3
AW
2178 state);
2179 }
2180 }
2181 }
2182
2183 /*
2184 * Stop any ongoing DMA by disconecting I/O, MMIO, and bus master.
2185 * Also put INTx Disable in known state.
2186 */
2187 cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2);
2188 cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
2189 PCI_COMMAND_INTX_DISABLE);
2190 vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2);
2191}
2192
9ee27d73 2193static void vfio_pci_post_reset(VFIOPCIDevice *vdev)
f16f39c3 2194{
7dfb3424 2195 Error *err = NULL;
a52a4c47 2196 int nr;
7dfb3424
EA
2197
2198 vfio_intx_enable(vdev, &err);
2199 if (err) {
c3b8e3e0 2200 error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
7dfb3424 2201 }
a52a4c47
IY
2202
2203 for (nr = 0; nr < PCI_NUM_REGIONS - 1; ++nr) {
2204 off_t addr = vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr);
2205 uint32_t val = 0;
2206 uint32_t len = sizeof(val);
2207
2208 if (pwrite(vdev->vbasedev.fd, &val, len, addr) != len) {
2209 error_report("%s(%s) reset bar %d failed: %m", __func__,
2210 vdev->vbasedev.name, nr);
2211 }
2212 }
469d02de
AW
2213
2214 vfio_quirk_reset(vdev);
f16f39c3
AW
2215}
2216
7df9381b 2217static bool vfio_pci_host_match(PCIHostDeviceAddress *addr, const char *name)
f16f39c3 2218{
7df9381b
AW
2219 char tmp[13];
2220
2221 sprintf(tmp, "%04x:%02x:%02x.%1x", addr->domain,
2222 addr->bus, addr->slot, addr->function);
2223
2224 return (strcmp(tmp, name) == 0);
f16f39c3
AW
2225}
2226
9ee27d73 2227static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single)
f16f39c3
AW
2228{
2229 VFIOGroup *group;
2230 struct vfio_pci_hot_reset_info *info;
2231 struct vfio_pci_dependent_device *devices;
2232 struct vfio_pci_hot_reset *reset;
2233 int32_t *fds;
2234 int ret, i, count;
2235 bool multi = false;
2236
df92ee44 2237 trace_vfio_pci_hot_reset(vdev->vbasedev.name, single ? "one" : "multi");
f16f39c3 2238
893bfc3c
C
2239 if (!single) {
2240 vfio_pci_pre_reset(vdev);
2241 }
b47d8efa 2242 vdev->vbasedev.needs_reset = false;
f16f39c3
AW
2243
2244 info = g_malloc0(sizeof(*info));
2245 info->argsz = sizeof(*info);
2246
5546a621 2247 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
2248 if (ret && errno != ENOSPC) {
2249 ret = -errno;
2250 if (!vdev->has_pm_reset) {
7df9381b
AW
2251 error_report("vfio: Cannot reset device %s, "
2252 "no available reset mechanism.", vdev->vbasedev.name);
f16f39c3
AW
2253 }
2254 goto out_single;
2255 }
2256
2257 count = info->count;
2258 info = g_realloc(info, sizeof(*info) + (count * sizeof(*devices)));
2259 info->argsz = sizeof(*info) + (count * sizeof(*devices));
2260 devices = &info->devices[0];
2261
5546a621 2262 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
2263 if (ret) {
2264 ret = -errno;
2265 error_report("vfio: hot reset info failed: %m");
2266 goto out_single;
2267 }
2268
df92ee44 2269 trace_vfio_pci_hot_reset_has_dep_devices(vdev->vbasedev.name);
f16f39c3
AW
2270
2271 /* Verify that we have all the groups required */
2272 for (i = 0; i < info->count; i++) {
2273 PCIHostDeviceAddress host;
9ee27d73 2274 VFIOPCIDevice *tmp;
b47d8efa 2275 VFIODevice *vbasedev_iter;
f16f39c3
AW
2276
2277 host.domain = devices[i].segment;
2278 host.bus = devices[i].bus;
2279 host.slot = PCI_SLOT(devices[i].devfn);
2280 host.function = PCI_FUNC(devices[i].devfn);
2281
385f57cf 2282 trace_vfio_pci_hot_reset_dep_devices(host.domain,
f16f39c3
AW
2283 host.bus, host.slot, host.function, devices[i].group_id);
2284
7df9381b 2285 if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
f16f39c3
AW
2286 continue;
2287 }
2288
62356b72 2289 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2290 if (group->groupid == devices[i].group_id) {
2291 break;
2292 }
2293 }
2294
2295 if (!group) {
2296 if (!vdev->has_pm_reset) {
df92ee44 2297 error_report("vfio: Cannot reset device %s, "
f16f39c3 2298 "depends on group %d which is not owned.",
df92ee44 2299 vdev->vbasedev.name, devices[i].group_id);
f16f39c3
AW
2300 }
2301 ret = -EPERM;
2302 goto out;
2303 }
2304
2305 /* Prep dependent devices for reset and clear our marker. */
b47d8efa 2306 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
7da624e2
AW
2307 if (!vbasedev_iter->dev->realized ||
2308 vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
b47d8efa
EA
2309 continue;
2310 }
2311 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
7df9381b 2312 if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
f16f39c3 2313 if (single) {
f16f39c3
AW
2314 ret = -EINVAL;
2315 goto out_single;
2316 }
2317 vfio_pci_pre_reset(tmp);
b47d8efa 2318 tmp->vbasedev.needs_reset = false;
f16f39c3
AW
2319 multi = true;
2320 break;
2321 }
2322 }
2323 }
2324
2325 if (!single && !multi) {
f16f39c3
AW
2326 ret = -EINVAL;
2327 goto out_single;
2328 }
2329
2330 /* Determine how many group fds need to be passed */
2331 count = 0;
62356b72 2332 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2333 for (i = 0; i < info->count; i++) {
2334 if (group->groupid == devices[i].group_id) {
2335 count++;
2336 break;
2337 }
2338 }
2339 }
2340
2341 reset = g_malloc0(sizeof(*reset) + (count * sizeof(*fds)));
2342 reset->argsz = sizeof(*reset) + (count * sizeof(*fds));
2343 fds = &reset->group_fds[0];
2344
2345 /* Fill in group fds */
62356b72 2346 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2347 for (i = 0; i < info->count; i++) {
2348 if (group->groupid == devices[i].group_id) {
2349 fds[reset->count++] = group->fd;
2350 break;
2351 }
2352 }
2353 }
2354
2355 /* Bus reset! */
5546a621 2356 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_PCI_HOT_RESET, reset);
f16f39c3
AW
2357 g_free(reset);
2358
df92ee44 2359 trace_vfio_pci_hot_reset_result(vdev->vbasedev.name,
385f57cf 2360 ret ? "%m" : "Success");
f16f39c3
AW
2361
2362out:
2363 /* Re-enable INTx on affected devices */
2364 for (i = 0; i < info->count; i++) {
2365 PCIHostDeviceAddress host;
9ee27d73 2366 VFIOPCIDevice *tmp;
b47d8efa 2367 VFIODevice *vbasedev_iter;
f16f39c3
AW
2368
2369 host.domain = devices[i].segment;
2370 host.bus = devices[i].bus;
2371 host.slot = PCI_SLOT(devices[i].devfn);
2372 host.function = PCI_FUNC(devices[i].devfn);
2373
7df9381b 2374 if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
f16f39c3
AW
2375 continue;
2376 }
2377
62356b72 2378 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2379 if (group->groupid == devices[i].group_id) {
2380 break;
2381 }
2382 }
2383
2384 if (!group) {
2385 break;
2386 }
2387
b47d8efa 2388 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
7da624e2
AW
2389 if (!vbasedev_iter->dev->realized ||
2390 vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
b47d8efa
EA
2391 continue;
2392 }
2393 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
7df9381b 2394 if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
f16f39c3
AW
2395 vfio_pci_post_reset(tmp);
2396 break;
2397 }
2398 }
2399 }
2400out_single:
893bfc3c
C
2401 if (!single) {
2402 vfio_pci_post_reset(vdev);
2403 }
f16f39c3
AW
2404 g_free(info);
2405
2406 return ret;
2407}
2408
2409/*
2410 * We want to differentiate hot reset of mulitple in-use devices vs hot reset
2411 * of a single in-use device. VFIO_DEVICE_RESET will already handle the case
2412 * of doing hot resets when there is only a single device per bus. The in-use
2413 * here refers to how many VFIODevices are affected. A hot reset that affects
2414 * multiple devices, but only a single in-use device, means that we can call
2415 * it from our bus ->reset() callback since the extent is effectively a single
2416 * device. This allows us to make use of it in the hotplug path. When there
2417 * are multiple in-use devices, we can only trigger the hot reset during a
2418 * system reset and thus from our reset handler. We separate _one vs _multi
2419 * here so that we don't overlap and do a double reset on the system reset
2420 * path where both our reset handler and ->reset() callback are used. Calling
2421 * _one() will only do a hot reset for the one in-use devices case, calling
2422 * _multi() will do nothing if a _one() would have been sufficient.
2423 */
9ee27d73 2424static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev)
f16f39c3
AW
2425{
2426 return vfio_pci_hot_reset(vdev, true);
2427}
2428
b47d8efa 2429static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev)
f16f39c3 2430{
b47d8efa 2431 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
f16f39c3
AW
2432 return vfio_pci_hot_reset(vdev, false);
2433}
2434
b47d8efa
EA
2435static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev)
2436{
2437 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2438 if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) {
2439 vbasedev->needs_reset = true;
2440 }
2441}
2442
2443static VFIODeviceOps vfio_pci_ops = {
2444 .vfio_compute_needs_reset = vfio_pci_compute_needs_reset,
2445 .vfio_hot_reset_multi = vfio_pci_hot_reset_multi,
870cb6f1 2446 .vfio_eoi = vfio_intx_eoi,
b47d8efa
EA
2447};
2448
cde4279b 2449int vfio_populate_vga(VFIOPCIDevice *vdev, Error **errp)
e593c021
AW
2450{
2451 VFIODevice *vbasedev = &vdev->vbasedev;
2452 struct vfio_region_info *reg_info;
2453 int ret;
2454
4225f2b6
AW
2455 ret = vfio_get_region_info(vbasedev, VFIO_PCI_VGA_REGION_INDEX, &reg_info);
2456 if (ret) {
cde4279b
EA
2457 error_setg_errno(errp, -ret,
2458 "failed getting region info for VGA region index %d",
2459 VFIO_PCI_VGA_REGION_INDEX);
4225f2b6
AW
2460 return ret;
2461 }
e593c021 2462
4225f2b6
AW
2463 if (!(reg_info->flags & VFIO_REGION_INFO_FLAG_READ) ||
2464 !(reg_info->flags & VFIO_REGION_INFO_FLAG_WRITE) ||
2465 reg_info->size < 0xbffff + 1) {
cde4279b
EA
2466 error_setg(errp, "unexpected VGA info, flags 0x%lx, size 0x%lx",
2467 (unsigned long)reg_info->flags,
2468 (unsigned long)reg_info->size);
4225f2b6
AW
2469 g_free(reg_info);
2470 return -EINVAL;
2471 }
e593c021 2472
4225f2b6 2473 vdev->vga = g_new0(VFIOVGA, 1);
e593c021 2474
4225f2b6
AW
2475 vdev->vga->fd_offset = reg_info->offset;
2476 vdev->vga->fd = vdev->vbasedev.fd;
e593c021 2477
4225f2b6 2478 g_free(reg_info);
e593c021 2479
4225f2b6
AW
2480 vdev->vga->region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE;
2481 vdev->vga->region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM;
2482 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_MEM].quirks);
e593c021 2483
182bca45
AW
2484 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2485 OBJECT(vdev), &vfio_vga_ops,
2486 &vdev->vga->region[QEMU_PCI_VGA_MEM],
2487 "vfio-vga-mmio@0xa0000",
2488 QEMU_PCI_VGA_MEM_SIZE);
2489
4225f2b6
AW
2490 vdev->vga->region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE;
2491 vdev->vga->region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO;
2492 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].quirks);
e593c021 2493
182bca45
AW
2494 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2495 OBJECT(vdev), &vfio_vga_ops,
2496 &vdev->vga->region[QEMU_PCI_VGA_IO_LO],
2497 "vfio-vga-io@0x3b0",
2498 QEMU_PCI_VGA_IO_LO_SIZE);
2499
4225f2b6
AW
2500 vdev->vga->region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE;
2501 vdev->vga->region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI;
2502 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks);
e593c021 2503
182bca45
AW
2504 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
2505 OBJECT(vdev), &vfio_vga_ops,
2506 &vdev->vga->region[QEMU_PCI_VGA_IO_HI],
2507 "vfio-vga-io@0x3c0",
2508 QEMU_PCI_VGA_IO_HI_SIZE);
2509
2510 pci_register_vga(&vdev->pdev, &vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2511 &vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2512 &vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem);
2513
e593c021
AW
2514 return 0;
2515}
2516
e04cff9d 2517static void vfio_populate_device(VFIOPCIDevice *vdev, Error **errp)
65501a74 2518{
217e9fdc 2519 VFIODevice *vbasedev = &vdev->vbasedev;
46900226 2520 struct vfio_region_info *reg_info;
7b4b0e9e 2521 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) };
d13dd2d7 2522 int i, ret = -1;
65501a74
AW
2523
2524 /* Sanity check device */
d13dd2d7 2525 if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) {
2312d907 2526 error_setg(errp, "this isn't a PCI device");
e04cff9d 2527 return;
65501a74
AW
2528 }
2529
d13dd2d7 2530 if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) {
2312d907
EA
2531 error_setg(errp, "unexpected number of io regions %u",
2532 vbasedev->num_regions);
e04cff9d 2533 return;
65501a74
AW
2534 }
2535
d13dd2d7 2536 if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) {
2312d907 2537 error_setg(errp, "unexpected number of irqs %u", vbasedev->num_irqs);
e04cff9d 2538 return;
65501a74
AW
2539 }
2540
2541 for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) {
db0da029
AW
2542 char *name = g_strdup_printf("%s BAR %d", vbasedev->name, i);
2543
2544 ret = vfio_region_setup(OBJECT(vdev), vbasedev,
2545 &vdev->bars[i].region, i, name);
2546 g_free(name);
2547
65501a74 2548 if (ret) {
2312d907 2549 error_setg_errno(errp, -ret, "failed to get region %d info", i);
e04cff9d 2550 return;
65501a74
AW
2551 }
2552
7076eabc 2553 QLIST_INIT(&vdev->bars[i].quirks);
46900226 2554 }
65501a74 2555
46900226
AW
2556 ret = vfio_get_region_info(vbasedev,
2557 VFIO_PCI_CONFIG_REGION_INDEX, &reg_info);
65501a74 2558 if (ret) {
2312d907 2559 error_setg_errno(errp, -ret, "failed to get config info");
e04cff9d 2560 return;
65501a74
AW
2561 }
2562
d13dd2d7 2563 trace_vfio_populate_device_config(vdev->vbasedev.name,
46900226
AW
2564 (unsigned long)reg_info->size,
2565 (unsigned long)reg_info->offset,
2566 (unsigned long)reg_info->flags);
65501a74 2567
46900226 2568 vdev->config_size = reg_info->size;
6a659bbf
AW
2569 if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) {
2570 vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS;
2571 }
46900226
AW
2572 vdev->config_offset = reg_info->offset;
2573
2574 g_free(reg_info);
65501a74 2575
e593c021 2576 if (vdev->features & VFIO_FEATURE_ENABLE_VGA) {
2312d907 2577 ret = vfio_populate_vga(vdev, errp);
f15689c7 2578 if (ret) {
2312d907 2579 error_append_hint(errp, "device does not support "
cde4279b 2580 "requested feature x-vga\n");
e04cff9d 2581 return;
f15689c7 2582 }
f15689c7 2583 }
47cbe50c 2584
7b4b0e9e
VMP
2585 irq_info.index = VFIO_PCI_ERR_IRQ_INDEX;
2586
5546a621 2587 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
7b4b0e9e
VMP
2588 if (ret) {
2589 /* This can fail for an old kernel or legacy PCI dev */
d13dd2d7 2590 trace_vfio_populate_device_get_irq_info_failure();
7b4b0e9e
VMP
2591 } else if (irq_info.count == 1) {
2592 vdev->pci_aer = true;
2593 } else {
e1eb292a
MA
2594 warn_report(VFIO_MSG_PREFIX
2595 "Could not enable error recovery for the device",
2596 vbasedev->name);
7b4b0e9e 2597 }
d13dd2d7
EA
2598}
2599
9ee27d73 2600static void vfio_put_device(VFIOPCIDevice *vdev)
65501a74 2601{
462037c9 2602 g_free(vdev->vbasedev.name);
db0da029
AW
2603 g_free(vdev->msix);
2604
d13dd2d7 2605 vfio_put_base_device(&vdev->vbasedev);
65501a74
AW
2606}
2607
7b4b0e9e
VMP
2608static void vfio_err_notifier_handler(void *opaque)
2609{
9ee27d73 2610 VFIOPCIDevice *vdev = opaque;
7b4b0e9e
VMP
2611
2612 if (!event_notifier_test_and_clear(&vdev->err_notifier)) {
2613 return;
2614 }
2615
2616 /*
2617 * TBD. Retrieve the error details and decide what action
2618 * needs to be taken. One of the actions could be to pass
2619 * the error to the guest and have the guest driver recover
2620 * from the error. This requires that PCIe capabilities be
2621 * exposed to the guest. For now, we just terminate the
2622 * guest to contain the error.
2623 */
2624
7df9381b 2625 error_report("%s(%s) Unrecoverable error detected. Please collect any data possible and then kill the guest", __func__, vdev->vbasedev.name);
7b4b0e9e 2626
ba29776f 2627 vm_stop(RUN_STATE_INTERNAL_ERROR);
7b4b0e9e
VMP
2628}
2629
2630/*
2631 * Registers error notifier for devices supporting error recovery.
2632 * If we encounter a failure in this function, we report an error
2633 * and continue after disabling error recovery support for the
2634 * device.
2635 */
9ee27d73 2636static void vfio_register_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e
VMP
2637{
2638 int ret;
2639 int argsz;
2640 struct vfio_irq_set *irq_set;
2641 int32_t *pfd;
2642
2643 if (!vdev->pci_aer) {
2644 return;
2645 }
2646
2647 if (event_notifier_init(&vdev->err_notifier, 0)) {
8fbf47c3 2648 error_report("vfio: Unable to init event notifier for error detection");
7b4b0e9e
VMP
2649 vdev->pci_aer = false;
2650 return;
2651 }
2652
2653 argsz = sizeof(*irq_set) + sizeof(*pfd);
2654
2655 irq_set = g_malloc0(argsz);
2656 irq_set->argsz = argsz;
2657 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2658 VFIO_IRQ_SET_ACTION_TRIGGER;
2659 irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
2660 irq_set->start = 0;
2661 irq_set->count = 1;
2662 pfd = (int32_t *)&irq_set->data;
2663
2664 *pfd = event_notifier_get_fd(&vdev->err_notifier);
2665 qemu_set_fd_handler(*pfd, vfio_err_notifier_handler, NULL, vdev);
2666
5546a621 2667 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
7b4b0e9e 2668 if (ret) {
8fbf47c3 2669 error_report("vfio: Failed to set up error notification");
7b4b0e9e
VMP
2670 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
2671 event_notifier_cleanup(&vdev->err_notifier);
2672 vdev->pci_aer = false;
2673 }
2674 g_free(irq_set);
2675}
2676
9ee27d73 2677static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e
VMP
2678{
2679 int argsz;
2680 struct vfio_irq_set *irq_set;
2681 int32_t *pfd;
2682 int ret;
2683
2684 if (!vdev->pci_aer) {
2685 return;
2686 }
2687
2688 argsz = sizeof(*irq_set) + sizeof(*pfd);
2689
2690 irq_set = g_malloc0(argsz);
2691 irq_set->argsz = argsz;
2692 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2693 VFIO_IRQ_SET_ACTION_TRIGGER;
2694 irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
2695 irq_set->start = 0;
2696 irq_set->count = 1;
2697 pfd = (int32_t *)&irq_set->data;
2698 *pfd = -1;
2699
5546a621 2700 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
7b4b0e9e 2701 if (ret) {
8fbf47c3 2702 error_report("vfio: Failed to de-assign error fd: %m");
7b4b0e9e
VMP
2703 }
2704 g_free(irq_set);
2705 qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier),
2706 NULL, NULL, vdev);
2707 event_notifier_cleanup(&vdev->err_notifier);
2708}
2709
47cbe50c
AW
2710static void vfio_req_notifier_handler(void *opaque)
2711{
2712 VFIOPCIDevice *vdev = opaque;
35c7cb4c 2713 Error *err = NULL;
47cbe50c
AW
2714
2715 if (!event_notifier_test_and_clear(&vdev->req_notifier)) {
2716 return;
2717 }
2718
35c7cb4c
AW
2719 qdev_unplug(&vdev->pdev.qdev, &err);
2720 if (err) {
e1eb292a 2721 warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
35c7cb4c 2722 }
47cbe50c
AW
2723}
2724
2725static void vfio_register_req_notifier(VFIOPCIDevice *vdev)
2726{
2727 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
2728 .index = VFIO_PCI_REQ_IRQ_INDEX };
2729 int argsz;
2730 struct vfio_irq_set *irq_set;
2731 int32_t *pfd;
2732
2733 if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) {
2734 return;
2735 }
2736
2737 if (ioctl(vdev->vbasedev.fd,
2738 VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) {
2739 return;
2740 }
2741
2742 if (event_notifier_init(&vdev->req_notifier, 0)) {
2743 error_report("vfio: Unable to init event notifier for device request");
2744 return;
2745 }
2746
2747 argsz = sizeof(*irq_set) + sizeof(*pfd);
2748
2749 irq_set = g_malloc0(argsz);
2750 irq_set->argsz = argsz;
2751 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2752 VFIO_IRQ_SET_ACTION_TRIGGER;
2753 irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
2754 irq_set->start = 0;
2755 irq_set->count = 1;
2756 pfd = (int32_t *)&irq_set->data;
2757
2758 *pfd = event_notifier_get_fd(&vdev->req_notifier);
2759 qemu_set_fd_handler(*pfd, vfio_req_notifier_handler, NULL, vdev);
2760
2761 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
2762 error_report("vfio: Failed to set up device request notification");
2763 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
2764 event_notifier_cleanup(&vdev->req_notifier);
2765 } else {
2766 vdev->req_enabled = true;
2767 }
2768
2769 g_free(irq_set);
2770}
2771
2772static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev)
2773{
2774 int argsz;
2775 struct vfio_irq_set *irq_set;
2776 int32_t *pfd;
2777
2778 if (!vdev->req_enabled) {
2779 return;
2780 }
2781
2782 argsz = sizeof(*irq_set) + sizeof(*pfd);
2783
2784 irq_set = g_malloc0(argsz);
2785 irq_set->argsz = argsz;
2786 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2787 VFIO_IRQ_SET_ACTION_TRIGGER;
2788 irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
2789 irq_set->start = 0;
2790 irq_set->count = 1;
2791 pfd = (int32_t *)&irq_set->data;
2792 *pfd = -1;
2793
2794 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
2795 error_report("vfio: Failed to de-assign device request fd: %m");
2796 }
2797 g_free(irq_set);
2798 qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier),
2799 NULL, NULL, vdev);
2800 event_notifier_cleanup(&vdev->req_notifier);
2801
2802 vdev->req_enabled = false;
2803}
2804
1a22aca1 2805static void vfio_realize(PCIDevice *pdev, Error **errp)
65501a74 2806{
2683ccd5 2807 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
b47d8efa 2808 VFIODevice *vbasedev_iter;
65501a74 2809 VFIOGroup *group;
238e9172 2810 char *tmp, *subsys, group_path[PATH_MAX], *group_name;
ec3bcf42 2811 Error *err = NULL;
65501a74
AW
2812 ssize_t len;
2813 struct stat st;
2814 int groupid;
581406e0 2815 int i, ret;
238e9172 2816 bool is_mdev;
65501a74 2817
7df9381b 2818 if (!vdev->vbasedev.sysfsdev) {
4a946268
EA
2819 if (!(~vdev->host.domain || ~vdev->host.bus ||
2820 ~vdev->host.slot || ~vdev->host.function)) {
2821 error_setg(errp, "No provided host device");
6e4e6f0d
DJS
2822 error_append_hint(errp, "Use -device vfio-pci,host=DDDD:BB:DD.F "
2823 "or -device vfio-pci,sysfsdev=PATH_TO_DEVICE\n");
4a946268
EA
2824 return;
2825 }
7df9381b
AW
2826 vdev->vbasedev.sysfsdev =
2827 g_strdup_printf("/sys/bus/pci/devices/%04x:%02x:%02x.%01x",
2828 vdev->host.domain, vdev->host.bus,
2829 vdev->host.slot, vdev->host.function);
2830 }
2831
2832 if (stat(vdev->vbasedev.sysfsdev, &st) < 0) {
1a22aca1 2833 error_setg_errno(errp, errno, "no such host device");
c3b8e3e0 2834 error_prepend(errp, VFIO_MSG_PREFIX, vdev->vbasedev.sysfsdev);
1a22aca1 2835 return;
65501a74
AW
2836 }
2837
3e015d81 2838 vdev->vbasedev.name = g_path_get_basename(vdev->vbasedev.sysfsdev);
b47d8efa 2839 vdev->vbasedev.ops = &vfio_pci_ops;
462037c9 2840 vdev->vbasedev.type = VFIO_DEVICE_TYPE_PCI;
7da624e2 2841 vdev->vbasedev.dev = &vdev->pdev.qdev;
462037c9 2842
7df9381b
AW
2843 tmp = g_strdup_printf("%s/iommu_group", vdev->vbasedev.sysfsdev);
2844 len = readlink(tmp, group_path, sizeof(group_path));
2845 g_free(tmp);
65501a74 2846
7df9381b 2847 if (len <= 0 || len >= sizeof(group_path)) {
1a22aca1
EA
2848 error_setg_errno(errp, len < 0 ? errno : ENAMETOOLONG,
2849 "no iommu_group found");
426ec904 2850 goto error;
65501a74
AW
2851 }
2852
7df9381b 2853 group_path[len] = 0;
65501a74 2854
7df9381b 2855 group_name = basename(group_path);
65501a74 2856 if (sscanf(group_name, "%d", &groupid) != 1) {
1a22aca1 2857 error_setg_errno(errp, errno, "failed to read %s", group_path);
426ec904 2858 goto error;
65501a74
AW
2859 }
2860
1a22aca1 2861 trace_vfio_realize(vdev->vbasedev.name, groupid);
65501a74 2862
1a22aca1 2863 group = vfio_get_group(groupid, pci_device_iommu_address_space(pdev), errp);
65501a74 2864 if (!group) {
426ec904 2865 goto error;
65501a74
AW
2866 }
2867
b47d8efa
EA
2868 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2869 if (strcmp(vbasedev_iter->name, vdev->vbasedev.name) == 0) {
1a22aca1 2870 error_setg(errp, "device is already attached");
65501a74 2871 vfio_put_group(group);
426ec904 2872 goto error;
65501a74
AW
2873 }
2874 }
2875
238e9172
AW
2876 /*
2877 * Mediated devices *might* operate compatibly with memory ballooning, but
2878 * we cannot know for certain, it depends on whether the mdev vendor driver
2879 * stays in sync with the active working set of the guest driver. Prevent
2880 * the x-balloon-allowed option unless this is minimally an mdev device.
2881 */
2882 tmp = g_strdup_printf("%s/subsystem", vdev->vbasedev.sysfsdev);
2883 subsys = realpath(tmp, NULL);
2884 g_free(tmp);
a1c0f886 2885 is_mdev = subsys && (strcmp(subsys, "/sys/bus/mdev") == 0);
238e9172
AW
2886 free(subsys);
2887
2888 trace_vfio_mdev(vdev->vbasedev.name, is_mdev);
2889
2890 if (vdev->vbasedev.balloon_allowed && !is_mdev) {
2891 error_setg(errp, "x-balloon-allowed only potentially compatible "
2892 "with mdev devices");
2893 vfio_put_group(group);
2894 goto error;
2895 }
2896
1a22aca1 2897 ret = vfio_get_device(group, vdev->vbasedev.name, &vdev->vbasedev, errp);
65501a74 2898 if (ret) {
65501a74 2899 vfio_put_group(group);
426ec904 2900 goto error;
65501a74
AW
2901 }
2902
e04cff9d
EA
2903 vfio_populate_device(vdev, &err);
2904 if (err) {
2905 error_propagate(errp, err);
2312d907 2906 goto error;
217e9fdc
PB
2907 }
2908
65501a74 2909 /* Get a copy of config space */
5546a621 2910 ret = pread(vdev->vbasedev.fd, vdev->pdev.config,
65501a74
AW
2911 MIN(pci_config_size(&vdev->pdev), vdev->config_size),
2912 vdev->config_offset);
2913 if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) {
2914 ret = ret < 0 ? -errno : -EFAULT;
1a22aca1 2915 error_setg_errno(errp, -ret, "failed to read device config space");
426ec904 2916 goto error;
65501a74
AW
2917 }
2918
4b5d5e87
AW
2919 /* vfio emulates a lot for us, but some bits need extra love */
2920 vdev->emulated_config_bits = g_malloc0(vdev->config_size);
2921
2922 /* QEMU can choose to expose the ROM or not */
2923 memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4);
04f336b0
AW
2924 /* QEMU can also add or extend BARs */
2925 memset(vdev->emulated_config_bits + PCI_BASE_ADDRESS_0, 0xff, 6 * 4);
4b5d5e87 2926
89dcccc5
AW
2927 /*
2928 * The PCI spec reserves vendor ID 0xffff as an invalid value. The
2929 * device ID is managed by the vendor and need only be a 16-bit value.
2930 * Allow any 16-bit value for subsystem so they can be hidden or changed.
2931 */
2932 if (vdev->vendor_id != PCI_ANY_ID) {
2933 if (vdev->vendor_id >= 0xffff) {
1a22aca1 2934 error_setg(errp, "invalid PCI vendor ID provided");
426ec904 2935 goto error;
89dcccc5
AW
2936 }
2937 vfio_add_emulated_word(vdev, PCI_VENDOR_ID, vdev->vendor_id, ~0);
2938 trace_vfio_pci_emulated_vendor_id(vdev->vbasedev.name, vdev->vendor_id);
2939 } else {
2940 vdev->vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2941 }
2942
2943 if (vdev->device_id != PCI_ANY_ID) {
2944 if (vdev->device_id > 0xffff) {
1a22aca1 2945 error_setg(errp, "invalid PCI device ID provided");
426ec904 2946 goto error;
89dcccc5
AW
2947 }
2948 vfio_add_emulated_word(vdev, PCI_DEVICE_ID, vdev->device_id, ~0);
2949 trace_vfio_pci_emulated_device_id(vdev->vbasedev.name, vdev->device_id);
2950 } else {
2951 vdev->device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2952 }
2953
2954 if (vdev->sub_vendor_id != PCI_ANY_ID) {
2955 if (vdev->sub_vendor_id > 0xffff) {
1a22aca1 2956 error_setg(errp, "invalid PCI subsystem vendor ID provided");
426ec904 2957 goto error;
89dcccc5
AW
2958 }
2959 vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_VENDOR_ID,
2960 vdev->sub_vendor_id, ~0);
2961 trace_vfio_pci_emulated_sub_vendor_id(vdev->vbasedev.name,
2962 vdev->sub_vendor_id);
2963 }
2964
2965 if (vdev->sub_device_id != PCI_ANY_ID) {
2966 if (vdev->sub_device_id > 0xffff) {
1a22aca1 2967 error_setg(errp, "invalid PCI subsystem device ID provided");
426ec904 2968 goto error;
89dcccc5
AW
2969 }
2970 vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_ID, vdev->sub_device_id, ~0);
2971 trace_vfio_pci_emulated_sub_device_id(vdev->vbasedev.name,
2972 vdev->sub_device_id);
2973 }
ff635e37 2974
4b5d5e87
AW
2975 /* QEMU can change multi-function devices to single function, or reverse */
2976 vdev->emulated_config_bits[PCI_HEADER_TYPE] =
2977 PCI_HEADER_TYPE_MULTI_FUNCTION;
2978
187d6232
AW
2979 /* Restore or clear multifunction, this is always controlled by QEMU */
2980 if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
2981 vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
2982 } else {
2983 vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
2984 }
2985
65501a74
AW
2986 /*
2987 * Clear host resource mapping info. If we choose not to register a
2988 * BAR, such as might be the case with the option ROM, we can get
2989 * confusing, unwritable, residual addresses from the host here.
2990 */
2991 memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24);
2992 memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4);
2993
6f864e6e 2994 vfio_pci_size_rom(vdev);
65501a74 2995
89d5202e
AW
2996 vfio_bars_prepare(vdev);
2997
ec3bcf42
EA
2998 vfio_msix_early_setup(vdev, &err);
2999 if (err) {
3000 error_propagate(errp, err);
008d0e2d 3001 goto error;
65501a74
AW
3002 }
3003
3a286732 3004 vfio_bars_register(vdev);
65501a74 3005
1a22aca1 3006 ret = vfio_add_capabilities(vdev, errp);
65501a74
AW
3007 if (ret) {
3008 goto out_teardown;
3009 }
3010
182bca45
AW
3011 if (vdev->vga) {
3012 vfio_vga_quirk_setup(vdev);
3013 }
3014
581406e0
AW
3015 for (i = 0; i < PCI_ROM_SLOT; i++) {
3016 vfio_bar_quirk_setup(vdev, i);
3017 }
3018
6ced0bba
AW
3019 if (!vdev->igd_opregion &&
3020 vdev->features & VFIO_FEATURE_ENABLE_IGD_OPREGION) {
3021 struct vfio_region_info *opregion;
3022
3023 if (vdev->pdev.qdev.hotplugged) {
1a22aca1 3024 error_setg(errp,
426ec904
EA
3025 "cannot support IGD OpRegion feature on hotplugged "
3026 "device");
6ced0bba
AW
3027 goto out_teardown;
3028 }
3029
3030 ret = vfio_get_dev_region_info(&vdev->vbasedev,
3031 VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL,
3032 VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION, &opregion);
3033 if (ret) {
1a22aca1 3034 error_setg_errno(errp, -ret,
426ec904 3035 "does not support requested IGD OpRegion feature");
6ced0bba
AW
3036 goto out_teardown;
3037 }
3038
1a22aca1 3039 ret = vfio_pci_igd_opregion_init(vdev, opregion, errp);
6ced0bba
AW
3040 g_free(opregion);
3041 if (ret) {
6ced0bba
AW
3042 goto out_teardown;
3043 }
3044 }
3045
4b5d5e87
AW
3046 /* QEMU emulates all of MSI & MSIX */
3047 if (pdev->cap_present & QEMU_PCI_CAP_MSIX) {
3048 memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff,
3049 MSIX_CAP_LENGTH);
3050 }
3051
3052 if (pdev->cap_present & QEMU_PCI_CAP_MSI) {
3053 memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff,
3054 vdev->msi_cap_size);
3055 }
3056
65501a74 3057 if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) {
bc72ad67 3058 vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
ea486926 3059 vfio_intx_mmap_enable, vdev);
870cb6f1 3060 pci_device_set_intx_routing_notifier(&vdev->pdev, vfio_intx_update);
1a22aca1 3061 ret = vfio_intx_enable(vdev, errp);
65501a74
AW
3062 if (ret) {
3063 goto out_teardown;
3064 }
3065 }
3066
a9994687
GH
3067 if (vdev->display != ON_OFF_AUTO_OFF) {
3068 ret = vfio_display_probe(vdev, errp);
3069 if (ret) {
3070 goto out_teardown;
3071 }
3072 }
b290659f
GH
3073 if (vdev->enable_ramfb && vdev->dpy == NULL) {
3074 error_setg(errp, "ramfb=on requires display=on");
3075 goto out_teardown;
3076 }
a9994687 3077
7b4b0e9e 3078 vfio_register_err_notifier(vdev);
47cbe50c 3079 vfio_register_req_notifier(vdev);
c9c50009 3080 vfio_setup_resetfn_quirk(vdev);
c29029dd 3081
1a22aca1 3082 return;
65501a74
AW
3083
3084out_teardown:
3085 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3086 vfio_teardown_msi(vdev);
2d82f8a3 3087 vfio_bars_exit(vdev);
426ec904 3088error:
c3b8e3e0 3089 error_prepend(errp, VFIO_MSG_PREFIX, vdev->vbasedev.name);
77a10d04
PB
3090}
3091
3092static void vfio_instance_finalize(Object *obj)
3093{
2683ccd5 3094 VFIOPCIDevice *vdev = PCI_VFIO(obj);
77a10d04
PB
3095 VFIOGroup *group = vdev->vbasedev.group;
3096
a9994687 3097 vfio_display_finalize(vdev);
2d82f8a3 3098 vfio_bars_finalize(vdev);
4b5d5e87 3099 g_free(vdev->emulated_config_bits);
77a10d04 3100 g_free(vdev->rom);
c4c45e94
AW
3101 /*
3102 * XXX Leaking igd_opregion is not an oversight, we can't remove the
3103 * fw_cfg entry therefore leaking this allocation seems like the safest
3104 * option.
3105 *
3106 * g_free(vdev->igd_opregion);
3107 */
65501a74
AW
3108 vfio_put_device(vdev);
3109 vfio_put_group(group);
65501a74
AW
3110}
3111
3112static void vfio_exitfn(PCIDevice *pdev)
3113{
2683ccd5 3114 VFIOPCIDevice *vdev = PCI_VFIO(pdev);
65501a74 3115
47cbe50c 3116 vfio_unregister_req_notifier(vdev);
7b4b0e9e 3117 vfio_unregister_err_notifier(vdev);
65501a74
AW
3118 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3119 vfio_disable_interrupts(vdev);
ea486926 3120 if (vdev->intx.mmap_timer) {
bc72ad67 3121 timer_free(vdev->intx.mmap_timer);
ea486926 3122 }
65501a74 3123 vfio_teardown_msi(vdev);
2d82f8a3 3124 vfio_bars_exit(vdev);
65501a74
AW
3125}
3126
3127static void vfio_pci_reset(DeviceState *dev)
3128{
2683ccd5 3129 VFIOPCIDevice *vdev = PCI_VFIO(dev);
65501a74 3130
df92ee44 3131 trace_vfio_pci_reset(vdev->vbasedev.name);
5834a83f 3132
f16f39c3 3133 vfio_pci_pre_reset(vdev);
ba661818 3134
8983e3e3
TZ
3135 if (vdev->display != ON_OFF_AUTO_OFF) {
3136 vfio_display_reset(vdev);
3137 }
3138
5655f931
AW
3139 if (vdev->resetfn && !vdev->resetfn(vdev)) {
3140 goto post_reset;
3141 }
3142
b47d8efa
EA
3143 if (vdev->vbasedev.reset_works &&
3144 (vdev->has_flr || !vdev->has_pm_reset) &&
5546a621 3145 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 3146 trace_vfio_pci_reset_flr(vdev->vbasedev.name);
f16f39c3 3147 goto post_reset;
ba661818
AW
3148 }
3149
f16f39c3
AW
3150 /* See if we can do our own bus reset */
3151 if (!vfio_pci_hot_reset_one(vdev)) {
3152 goto post_reset;
3153 }
5834a83f 3154
f16f39c3 3155 /* If nothing else works and the device supports PM reset, use it */
b47d8efa 3156 if (vdev->vbasedev.reset_works && vdev->has_pm_reset &&
5546a621 3157 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 3158 trace_vfio_pci_reset_pm(vdev->vbasedev.name);
f16f39c3 3159 goto post_reset;
65501a74 3160 }
5834a83f 3161
f16f39c3
AW
3162post_reset:
3163 vfio_pci_post_reset(vdev);
65501a74
AW
3164}
3165
abc5b3bf
GA
3166static void vfio_instance_init(Object *obj)
3167{
3168 PCIDevice *pci_dev = PCI_DEVICE(obj);
2683ccd5 3169 VFIOPCIDevice *vdev = PCI_VFIO(obj);
abc5b3bf
GA
3170
3171 device_add_bootindex_property(obj, &vdev->bootindex,
3172 "bootindex", NULL,
3173 &pci_dev->qdev, NULL);
4a946268
EA
3174 vdev->host.domain = ~0U;
3175 vdev->host.bus = ~0U;
3176 vdev->host.slot = ~0U;
3177 vdev->host.function = ~0U;
dfbee78d
AW
3178
3179 vdev->nv_gpudirect_clique = 0xFF;
d61a363d
YB
3180
3181 /* QEMU_PCI_CAP_EXPRESS initialization does not depend on QEMU command
3182 * line, therefore, no need to wait to realize like other devices */
3183 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
abc5b3bf
GA
3184}
3185
65501a74 3186static Property vfio_pci_dev_properties[] = {
9ee27d73 3187 DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host),
7df9381b 3188 DEFINE_PROP_STRING("sysfsdev", VFIOPCIDevice, vbasedev.sysfsdev),
a9994687 3189 DEFINE_PROP_ON_OFF_AUTO("display", VFIOPCIDevice,
8151a9c5 3190 display, ON_OFF_AUTO_OFF),
9ee27d73 3191 DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice,
ea486926 3192 intx.mmap_timeout, 1100),
9ee27d73 3193 DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features,
f15689c7 3194 VFIO_FEATURE_ENABLE_VGA_BIT, false),
47cbe50c
AW
3195 DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features,
3196 VFIO_FEATURE_ENABLE_REQ_BIT, true),
6ced0bba
AW
3197 DEFINE_PROP_BIT("x-igd-opregion", VFIOPCIDevice, features,
3198 VFIO_FEATURE_ENABLE_IGD_OPREGION_BIT, false),
5e15d79b 3199 DEFINE_PROP_BOOL("x-no-mmap", VFIOPCIDevice, vbasedev.no_mmap, false),
238e9172
AW
3200 DEFINE_PROP_BOOL("x-balloon-allowed", VFIOPCIDevice,
3201 vbasedev.balloon_allowed, false),
46746dba
AW
3202 DEFINE_PROP_BOOL("x-no-kvm-intx", VFIOPCIDevice, no_kvm_intx, false),
3203 DEFINE_PROP_BOOL("x-no-kvm-msi", VFIOPCIDevice, no_kvm_msi, false),
3204 DEFINE_PROP_BOOL("x-no-kvm-msix", VFIOPCIDevice, no_kvm_msix, false),
db32d0f4
AW
3205 DEFINE_PROP_BOOL("x-no-geforce-quirks", VFIOPCIDevice,
3206 no_geforce_quirks, false),
c958c51d
AW
3207 DEFINE_PROP_BOOL("x-no-kvm-ioeventfd", VFIOPCIDevice, no_kvm_ioeventfd,
3208 false),
2b1dbd0d
AW
3209 DEFINE_PROP_BOOL("x-no-vfio-ioeventfd", VFIOPCIDevice, no_vfio_ioeventfd,
3210 false),
89dcccc5
AW
3211 DEFINE_PROP_UINT32("x-pci-vendor-id", VFIOPCIDevice, vendor_id, PCI_ANY_ID),
3212 DEFINE_PROP_UINT32("x-pci-device-id", VFIOPCIDevice, device_id, PCI_ANY_ID),
3213 DEFINE_PROP_UINT32("x-pci-sub-vendor-id", VFIOPCIDevice,
3214 sub_vendor_id, PCI_ANY_ID),
3215 DEFINE_PROP_UINT32("x-pci-sub-device-id", VFIOPCIDevice,
3216 sub_device_id, PCI_ANY_ID),
c4c45e94 3217 DEFINE_PROP_UINT32("x-igd-gms", VFIOPCIDevice, igd_gms, 0),
dfbee78d
AW
3218 DEFINE_PROP_UNSIGNED_NODEFAULT("x-nv-gpudirect-clique", VFIOPCIDevice,
3219 nv_gpudirect_clique,
3220 qdev_prop_nv_gpudirect_clique, uint8_t),
89d5202e
AW
3221 DEFINE_PROP_OFF_AUTO_PCIBAR("x-msix-relocation", VFIOPCIDevice, msix_relo,
3222 OFF_AUTOPCIBAR_OFF),
65501a74
AW
3223 /*
3224 * TODO - support passed fds... is this necessary?
9ee27d73
EA
3225 * DEFINE_PROP_STRING("vfiofd", VFIOPCIDevice, vfiofd_name),
3226 * DEFINE_PROP_STRING("vfiogroupfd, VFIOPCIDevice, vfiogroupfd_name),
65501a74
AW
3227 */
3228 DEFINE_PROP_END_OF_LIST(),
3229};
3230
d9f0e638
AW
3231static const VMStateDescription vfio_pci_vmstate = {
3232 .name = "vfio-pci",
3233 .unmigratable = 1,
3234};
65501a74
AW
3235
3236static void vfio_pci_dev_class_init(ObjectClass *klass, void *data)
3237{
3238 DeviceClass *dc = DEVICE_CLASS(klass);
3239 PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass);
3240
3241 dc->reset = vfio_pci_reset;
3242 dc->props = vfio_pci_dev_properties;
d9f0e638
AW
3243 dc->vmsd = &vfio_pci_vmstate;
3244 dc->desc = "VFIO-based PCI device assignment";
125ee0ed 3245 set_bit(DEVICE_CATEGORY_MISC, dc->categories);
1a22aca1 3246 pdc->realize = vfio_realize;
65501a74
AW
3247 pdc->exit = vfio_exitfn;
3248 pdc->config_read = vfio_pci_read_config;
3249 pdc->config_write = vfio_pci_write_config;
3250}
3251
3252static const TypeInfo vfio_pci_dev_info = {
2683ccd5 3253 .name = TYPE_VFIO_PCI,
65501a74 3254 .parent = TYPE_PCI_DEVICE,
9ee27d73 3255 .instance_size = sizeof(VFIOPCIDevice),
65501a74 3256 .class_init = vfio_pci_dev_class_init,
abc5b3bf 3257 .instance_init = vfio_instance_init,
77a10d04 3258 .instance_finalize = vfio_instance_finalize,
a5fa336f
EH
3259 .interfaces = (InterfaceInfo[]) {
3260 { INTERFACE_PCIE_DEVICE },
3261 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
3262 { }
3263 },
65501a74
AW
3264};
3265
b290659f
GH
3266static Property vfio_pci_dev_nohotplug_properties[] = {
3267 DEFINE_PROP_BOOL("ramfb", VFIOPCIDevice, enable_ramfb, false),
3268 DEFINE_PROP_END_OF_LIST(),
3269};
3270
3271static void vfio_pci_nohotplug_dev_class_init(ObjectClass *klass, void *data)
3272{
3273 DeviceClass *dc = DEVICE_CLASS(klass);
3274
3275 dc->props = vfio_pci_dev_nohotplug_properties;
3276 dc->hotpluggable = false;
3277}
3278
3279static const TypeInfo vfio_pci_nohotplug_dev_info = {
3280 .name = "vfio-pci-nohotplug",
3281 .parent = "vfio-pci",
3282 .instance_size = sizeof(VFIOPCIDevice),
3283 .class_init = vfio_pci_nohotplug_dev_class_init,
3284};
3285
65501a74
AW
3286static void register_vfio_pci_dev_type(void)
3287{
3288 type_register_static(&vfio_pci_dev_info);
b290659f 3289 type_register_static(&vfio_pci_nohotplug_dev_info);
65501a74
AW
3290}
3291
3292type_init(register_vfio_pci_dev_type)