]> git.proxmox.com Git - mirror_qemu.git/blame - hw/vga.c
cirrus_vga: Add a VGACommonState local var to cirrus_vga_ioport_{read, write}
[mirror_qemu.git] / hw / vga.c
CommitLineData
e89f66ec 1/*
4fa0f5d2 2 * QEMU VGA Emulator.
5fafdf24 3 *
e89f66ec 4 * Copyright (c) 2003 Fabrice Bellard
5fafdf24 5 *
e89f66ec
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "console.h"
26#include "pc.h"
27#include "pci.h"
798b0c25 28#include "vga_int.h"
94470844 29#include "pixel_ops.h"
cb5a7aa8 30#include "qemu-timer.h"
e89f66ec 31
e89f66ec 32//#define DEBUG_VGA
17b0018b 33//#define DEBUG_VGA_MEM
a41bc9af
FB
34//#define DEBUG_VGA_REG
35
4fa0f5d2
FB
36//#define DEBUG_BOCHS_VBE
37
e89f66ec 38/* force some bits to zero */
798b0c25 39const uint8_t sr_mask[8] = {
9e622b15
BS
40 0x03,
41 0x3d,
42 0x0f,
43 0x3f,
44 0x0e,
45 0x00,
46 0x00,
47 0xff,
e89f66ec
FB
48};
49
798b0c25 50const uint8_t gr_mask[16] = {
9e622b15
BS
51 0x0f, /* 0x00 */
52 0x0f, /* 0x01 */
53 0x0f, /* 0x02 */
54 0x1f, /* 0x03 */
55 0x03, /* 0x04 */
56 0x7b, /* 0x05 */
57 0x0f, /* 0x06 */
58 0x0f, /* 0x07 */
59 0xff, /* 0x08 */
60 0x00, /* 0x09 */
61 0x00, /* 0x0a */
62 0x00, /* 0x0b */
63 0x00, /* 0x0c */
64 0x00, /* 0x0d */
65 0x00, /* 0x0e */
66 0x00, /* 0x0f */
e89f66ec
FB
67};
68
69#define cbswap_32(__x) \
70((uint32_t)( \
71 (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
72 (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
73 (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
74 (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
75
e2542fe2 76#ifdef HOST_WORDS_BIGENDIAN
e89f66ec
FB
77#define PAT(x) cbswap_32(x)
78#else
79#define PAT(x) (x)
80#endif
81
e2542fe2 82#ifdef HOST_WORDS_BIGENDIAN
b8ed223b
FB
83#define BIG 1
84#else
85#define BIG 0
86#endif
87
e2542fe2 88#ifdef HOST_WORDS_BIGENDIAN
b8ed223b
FB
89#define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
90#else
91#define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
92#endif
93
e89f66ec
FB
94static const uint32_t mask16[16] = {
95 PAT(0x00000000),
96 PAT(0x000000ff),
97 PAT(0x0000ff00),
98 PAT(0x0000ffff),
99 PAT(0x00ff0000),
100 PAT(0x00ff00ff),
101 PAT(0x00ffff00),
102 PAT(0x00ffffff),
103 PAT(0xff000000),
104 PAT(0xff0000ff),
105 PAT(0xff00ff00),
106 PAT(0xff00ffff),
107 PAT(0xffff0000),
108 PAT(0xffff00ff),
109 PAT(0xffffff00),
110 PAT(0xffffffff),
111};
112
113#undef PAT
114
e2542fe2 115#ifdef HOST_WORDS_BIGENDIAN
e89f66ec
FB
116#define PAT(x) (x)
117#else
118#define PAT(x) cbswap_32(x)
119#endif
120
121static const uint32_t dmask16[16] = {
122 PAT(0x00000000),
123 PAT(0x000000ff),
124 PAT(0x0000ff00),
125 PAT(0x0000ffff),
126 PAT(0x00ff0000),
127 PAT(0x00ff00ff),
128 PAT(0x00ffff00),
129 PAT(0x00ffffff),
130 PAT(0xff000000),
131 PAT(0xff0000ff),
132 PAT(0xff00ff00),
133 PAT(0xff00ffff),
134 PAT(0xffff0000),
135 PAT(0xffff00ff),
136 PAT(0xffffff00),
137 PAT(0xffffffff),
138};
139
140static const uint32_t dmask4[4] = {
141 PAT(0x00000000),
142 PAT(0x0000ffff),
143 PAT(0xffff0000),
144 PAT(0xffffffff),
145};
146
147static uint32_t expand4[256];
148static uint16_t expand2[256];
17b0018b 149static uint8_t expand4to8[16];
e89f66ec 150
a4a2f59c
JQ
151typedef VGACommonState VGAState;
152
95219897 153static void vga_screen_dump(void *opaque, const char *filename);
04a52b41
SS
154static char *screen_dump_filename;
155static DisplayChangeListener *screen_dump_dcl;
95219897 156
cb5a7aa8 157static void vga_dumb_update_retrace_info(VGAState *s)
158{
159 (void) s;
160}
161
162static void vga_precise_update_retrace_info(VGAState *s)
163{
164 int htotal_chars;
165 int hretr_start_char;
166 int hretr_skew_chars;
167 int hretr_end_char;
168
169 int vtotal_lines;
170 int vretr_start_line;
171 int vretr_end_line;
172
173 int div2, sldiv2, dots;
174 int clocking_mode;
175 int clock_sel;
b0f74c87 176 const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
cb5a7aa8 177 int64_t chars_per_sec;
178 struct vga_precise_retrace *r = &s->retrace_info.precise;
179
180 htotal_chars = s->cr[0x00] + 5;
181 hretr_start_char = s->cr[0x04];
182 hretr_skew_chars = (s->cr[0x05] >> 5) & 3;
183 hretr_end_char = s->cr[0x05] & 0x1f;
184
185 vtotal_lines = (s->cr[0x06]
186 | (((s->cr[0x07] & 1) | ((s->cr[0x07] >> 4) & 2)) << 8)) + 2
187 ;
188 vretr_start_line = s->cr[0x10]
189 | ((((s->cr[0x07] >> 2) & 1) | ((s->cr[0x07] >> 6) & 2)) << 8)
190 ;
191 vretr_end_line = s->cr[0x11] & 0xf;
192
193
194 div2 = (s->cr[0x17] >> 2) & 1;
195 sldiv2 = (s->cr[0x17] >> 3) & 1;
196
197 clocking_mode = (s->sr[0x01] >> 3) & 1;
198 clock_sel = (s->msr >> 2) & 3;
f87fc09b 199 dots = (s->msr & 1) ? 8 : 9;
cb5a7aa8 200
b0f74c87 201 chars_per_sec = clk_hz[clock_sel] / dots;
cb5a7aa8 202
203 htotal_chars <<= clocking_mode;
204
205 r->total_chars = vtotal_lines * htotal_chars;
cb5a7aa8 206 if (r->freq) {
207 r->ticks_per_char = ticks_per_sec / (r->total_chars * r->freq);
208 } else {
209 r->ticks_per_char = ticks_per_sec / chars_per_sec;
210 }
211
212 r->vstart = vretr_start_line;
213 r->vend = r->vstart + vretr_end_line + 1;
214
215 r->hstart = hretr_start_char + hretr_skew_chars;
216 r->hend = r->hstart + hretr_end_char + 1;
217 r->htotal = htotal_chars;
218
f87fc09b 219#if 0
cb5a7aa8 220 printf (
f87fc09b 221 "hz=%f\n"
cb5a7aa8 222 "htotal = %d\n"
223 "hretr_start = %d\n"
224 "hretr_skew = %d\n"
225 "hretr_end = %d\n"
226 "vtotal = %d\n"
227 "vretr_start = %d\n"
228 "vretr_end = %d\n"
229 "div2 = %d sldiv2 = %d\n"
230 "clocking_mode = %d\n"
231 "clock_sel = %d %d\n"
232 "dots = %d\n"
233 "ticks/char = %lld\n"
234 "\n",
f87fc09b 235 (double) ticks_per_sec / (r->ticks_per_char * r->total_chars),
cb5a7aa8 236 htotal_chars,
237 hretr_start_char,
238 hretr_skew_chars,
239 hretr_end_char,
240 vtotal_lines,
241 vretr_start_line,
242 vretr_end_line,
243 div2, sldiv2,
244 clocking_mode,
245 clock_sel,
b0f74c87 246 clk_hz[clock_sel],
cb5a7aa8 247 dots,
248 r->ticks_per_char
249 );
250#endif
251}
252
253static uint8_t vga_precise_retrace(VGAState *s)
254{
255 struct vga_precise_retrace *r = &s->retrace_info.precise;
256 uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
257
258 if (r->total_chars) {
259 int cur_line, cur_line_char, cur_char;
260 int64_t cur_tick;
261
262 cur_tick = qemu_get_clock(vm_clock);
263
264 cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
265 cur_line = cur_char / r->htotal;
266
267 if (cur_line >= r->vstart && cur_line <= r->vend) {
268 val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
f87fc09b 269 } else {
270 cur_line_char = cur_char % r->htotal;
271 if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
272 val |= ST01_DISP_ENABLE;
273 }
cb5a7aa8 274 }
275
276 return val;
277 } else {
278 return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
279 }
280}
281
282static uint8_t vga_dumb_retrace(VGAState *s)
283{
284 return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
285}
286
25a18cbd
JQ
287int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
288{
289 if (s->msr & MSR_COLOR_EMULATION) {
290 /* Color */
291 return (addr >= 0x3b0 && addr <= 0x3bf);
292 } else {
293 /* Monochrome */
294 return (addr >= 0x3d0 && addr <= 0x3df);
295 }
296}
297
43bf782b 298uint32_t vga_ioport_read(void *opaque, uint32_t addr)
e89f66ec 299{
43bf782b 300 VGACommonState *s = opaque;
e89f66ec
FB
301 int val, index;
302
25a18cbd 303 if (vga_ioport_invalid(s, addr)) {
e89f66ec
FB
304 val = 0xff;
305 } else {
306 switch(addr) {
307 case 0x3c0:
308 if (s->ar_flip_flop == 0) {
309 val = s->ar_index;
310 } else {
311 val = 0;
312 }
313 break;
314 case 0x3c1:
315 index = s->ar_index & 0x1f;
5fafdf24 316 if (index < 21)
e89f66ec
FB
317 val = s->ar[index];
318 else
319 val = 0;
320 break;
321 case 0x3c2:
322 val = s->st00;
323 break;
324 case 0x3c4:
325 val = s->sr_index;
326 break;
327 case 0x3c5:
328 val = s->sr[s->sr_index];
a41bc9af
FB
329#ifdef DEBUG_VGA_REG
330 printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
331#endif
e89f66ec
FB
332 break;
333 case 0x3c7:
334 val = s->dac_state;
335 break;
e6eccb38
FB
336 case 0x3c8:
337 val = s->dac_write_index;
338 break;
e89f66ec
FB
339 case 0x3c9:
340 val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
341 if (++s->dac_sub_index == 3) {
342 s->dac_sub_index = 0;
343 s->dac_read_index++;
344 }
345 break;
346 case 0x3ca:
347 val = s->fcr;
348 break;
349 case 0x3cc:
350 val = s->msr;
351 break;
352 case 0x3ce:
353 val = s->gr_index;
354 break;
355 case 0x3cf:
356 val = s->gr[s->gr_index];
a41bc9af
FB
357#ifdef DEBUG_VGA_REG
358 printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
359#endif
e89f66ec
FB
360 break;
361 case 0x3b4:
362 case 0x3d4:
363 val = s->cr_index;
364 break;
365 case 0x3b5:
366 case 0x3d5:
367 val = s->cr[s->cr_index];
a41bc9af
FB
368#ifdef DEBUG_VGA_REG
369 printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
a41bc9af 370#endif
e89f66ec
FB
371 break;
372 case 0x3ba:
373 case 0x3da:
374 /* just toggle to fool polling */
cb5a7aa8 375 val = s->st01 = s->retrace(s);
e89f66ec
FB
376 s->ar_flip_flop = 0;
377 break;
378 default:
379 val = 0x00;
380 break;
381 }
382 }
4fa0f5d2 383#if defined(DEBUG_VGA)
e89f66ec
FB
384 printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
385#endif
386 return val;
387}
388
43bf782b 389void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
e89f66ec 390{
43bf782b 391 VGACommonState *s = opaque;
5467a722 392 int index;
e89f66ec
FB
393
394 /* check port range access depending on color/monochrome mode */
25a18cbd 395 if (vga_ioport_invalid(s, addr)) {
e89f66ec 396 return;
25a18cbd 397 }
e89f66ec
FB
398#ifdef DEBUG_VGA
399 printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
400#endif
401
402 switch(addr) {
403 case 0x3c0:
404 if (s->ar_flip_flop == 0) {
405 val &= 0x3f;
406 s->ar_index = val;
407 } else {
408 index = s->ar_index & 0x1f;
409 switch(index) {
410 case 0x00 ... 0x0f:
411 s->ar[index] = val & 0x3f;
412 break;
413 case 0x10:
414 s->ar[index] = val & ~0x10;
415 break;
416 case 0x11:
417 s->ar[index] = val;
418 break;
419 case 0x12:
420 s->ar[index] = val & ~0xc0;
421 break;
422 case 0x13:
423 s->ar[index] = val & ~0xf0;
424 break;
425 case 0x14:
426 s->ar[index] = val & ~0xf0;
427 break;
428 default:
429 break;
430 }
431 }
432 s->ar_flip_flop ^= 1;
433 break;
434 case 0x3c2:
435 s->msr = val & ~0x10;
cb5a7aa8 436 s->update_retrace_info(s);
e89f66ec
FB
437 break;
438 case 0x3c4:
439 s->sr_index = val & 7;
440 break;
441 case 0x3c5:
a41bc9af
FB
442#ifdef DEBUG_VGA_REG
443 printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
444#endif
e89f66ec 445 s->sr[s->sr_index] = val & sr_mask[s->sr_index];
cb5a7aa8 446 if (s->sr_index == 1) s->update_retrace_info(s);
e89f66ec
FB
447 break;
448 case 0x3c7:
449 s->dac_read_index = val;
450 s->dac_sub_index = 0;
451 s->dac_state = 3;
452 break;
453 case 0x3c8:
454 s->dac_write_index = val;
455 s->dac_sub_index = 0;
456 s->dac_state = 0;
457 break;
458 case 0x3c9:
459 s->dac_cache[s->dac_sub_index] = val;
460 if (++s->dac_sub_index == 3) {
461 memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
462 s->dac_sub_index = 0;
463 s->dac_write_index++;
464 }
465 break;
466 case 0x3ce:
467 s->gr_index = val & 0x0f;
468 break;
469 case 0x3cf:
a41bc9af
FB
470#ifdef DEBUG_VGA_REG
471 printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
472#endif
e89f66ec
FB
473 s->gr[s->gr_index] = val & gr_mask[s->gr_index];
474 break;
475 case 0x3b4:
476 case 0x3d4:
477 s->cr_index = val;
478 break;
479 case 0x3b5:
480 case 0x3d5:
a41bc9af
FB
481#ifdef DEBUG_VGA_REG
482 printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
483#endif
e89f66ec 484 /* handle CR0-7 protection */
f6c958c8 485 if ((s->cr[0x11] & 0x80) && s->cr_index <= 7) {
e89f66ec
FB
486 /* can always write bit 4 of CR7 */
487 if (s->cr_index == 7)
488 s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
489 return;
490 }
491 switch(s->cr_index) {
492 case 0x01: /* horizontal display end */
493 case 0x07:
494 case 0x09:
495 case 0x0c:
496 case 0x0d:
e91c8a77 497 case 0x12: /* vertical display end */
e89f66ec
FB
498 s->cr[s->cr_index] = val;
499 break;
e89f66ec
FB
500 default:
501 s->cr[s->cr_index] = val;
502 break;
503 }
cb5a7aa8 504
505 switch(s->cr_index) {
506 case 0x00:
507 case 0x04:
508 case 0x05:
509 case 0x06:
510 case 0x07:
511 case 0x11:
512 case 0x17:
513 s->update_retrace_info(s);
514 break;
515 }
e89f66ec
FB
516 break;
517 case 0x3ba:
518 case 0x3da:
519 s->fcr = val & 0x10;
520 break;
521 }
522}
523
4fa0f5d2 524#ifdef CONFIG_BOCHS_VBE
09a79b49 525static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
4fa0f5d2 526{
0f35920c 527 VGAState *s = opaque;
4fa0f5d2 528 uint32_t val;
09a79b49
FB
529 val = s->vbe_index;
530 return val;
531}
4fa0f5d2 532
09a79b49
FB
533static uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
534{
535 VGAState *s = opaque;
536 uint32_t val;
537
8454df8b
FB
538 if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
539 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
540 switch(s->vbe_index) {
541 /* XXX: do not hardcode ? */
542 case VBE_DISPI_INDEX_XRES:
543 val = VBE_DISPI_MAX_XRES;
544 break;
545 case VBE_DISPI_INDEX_YRES:
546 val = VBE_DISPI_MAX_YRES;
547 break;
548 case VBE_DISPI_INDEX_BPP:
549 val = VBE_DISPI_MAX_BPP;
550 break;
551 default:
5fafdf24 552 val = s->vbe_regs[s->vbe_index];
8454df8b
FB
553 break;
554 }
555 } else {
5fafdf24 556 val = s->vbe_regs[s->vbe_index];
8454df8b
FB
557 }
558 } else {
09a79b49 559 val = 0;
8454df8b 560 }
4fa0f5d2 561#ifdef DEBUG_BOCHS_VBE
09a79b49 562 printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
4fa0f5d2 563#endif
4fa0f5d2
FB
564 return val;
565}
566
09a79b49
FB
567static void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
568{
569 VGAState *s = opaque;
570 s->vbe_index = val;
571}
572
573static void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
4fa0f5d2 574{
0f35920c 575 VGAState *s = opaque;
4fa0f5d2 576
09a79b49 577 if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
4fa0f5d2
FB
578#ifdef DEBUG_BOCHS_VBE
579 printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
580#endif
581 switch(s->vbe_index) {
582 case VBE_DISPI_INDEX_ID:
cae61cef
FB
583 if (val == VBE_DISPI_ID0 ||
584 val == VBE_DISPI_ID1 ||
37dd208d
FB
585 val == VBE_DISPI_ID2 ||
586 val == VBE_DISPI_ID3 ||
587 val == VBE_DISPI_ID4) {
cae61cef
FB
588 s->vbe_regs[s->vbe_index] = val;
589 }
4fa0f5d2
FB
590 break;
591 case VBE_DISPI_INDEX_XRES:
cae61cef
FB
592 if ((val <= VBE_DISPI_MAX_XRES) && ((val & 7) == 0)) {
593 s->vbe_regs[s->vbe_index] = val;
594 }
4fa0f5d2
FB
595 break;
596 case VBE_DISPI_INDEX_YRES:
cae61cef
FB
597 if (val <= VBE_DISPI_MAX_YRES) {
598 s->vbe_regs[s->vbe_index] = val;
599 }
4fa0f5d2
FB
600 break;
601 case VBE_DISPI_INDEX_BPP:
602 if (val == 0)
603 val = 8;
5fafdf24 604 if (val == 4 || val == 8 || val == 15 ||
cae61cef
FB
605 val == 16 || val == 24 || val == 32) {
606 s->vbe_regs[s->vbe_index] = val;
607 }
4fa0f5d2
FB
608 break;
609 case VBE_DISPI_INDEX_BANK:
42fc925e
FB
610 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
611 val &= (s->vbe_bank_mask >> 2);
612 } else {
613 val &= s->vbe_bank_mask;
614 }
cae61cef 615 s->vbe_regs[s->vbe_index] = val;
26aa7d72 616 s->bank_offset = (val << 16);
4fa0f5d2
FB
617 break;
618 case VBE_DISPI_INDEX_ENABLE:
8454df8b
FB
619 if ((val & VBE_DISPI_ENABLED) &&
620 !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
4fa0f5d2
FB
621 int h, shift_control;
622
5fafdf24 623 s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] =
4fa0f5d2 624 s->vbe_regs[VBE_DISPI_INDEX_XRES];
5fafdf24 625 s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] =
4fa0f5d2
FB
626 s->vbe_regs[VBE_DISPI_INDEX_YRES];
627 s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
628 s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
3b46e624 629
4fa0f5d2
FB
630 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
631 s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 1;
632 else
5fafdf24 633 s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] *
4fa0f5d2
FB
634 ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
635 s->vbe_start_addr = 0;
8454df8b 636
4fa0f5d2
FB
637 /* clear the screen (should be done in BIOS) */
638 if (!(val & VBE_DISPI_NOCLEARMEM)) {
5fafdf24 639 memset(s->vram_ptr, 0,
4fa0f5d2
FB
640 s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
641 }
3b46e624 642
cae61cef
FB
643 /* we initialize the VGA graphic mode (should be done
644 in BIOS) */
645 s->gr[0x06] = (s->gr[0x06] & ~0x0c) | 0x05; /* graphic mode + memory map 1 */
4fa0f5d2
FB
646 s->cr[0x17] |= 3; /* no CGA modes */
647 s->cr[0x13] = s->vbe_line_offset >> 3;
648 /* width */
649 s->cr[0x01] = (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
8454df8b 650 /* height (only meaningful if < 1024) */
4fa0f5d2
FB
651 h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
652 s->cr[0x12] = h;
5fafdf24 653 s->cr[0x07] = (s->cr[0x07] & ~0x42) |
4fa0f5d2
FB
654 ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
655 /* line compare to 1023 */
656 s->cr[0x18] = 0xff;
657 s->cr[0x07] |= 0x10;
658 s->cr[0x09] |= 0x40;
3b46e624 659
4fa0f5d2
FB
660 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
661 shift_control = 0;
662 s->sr[0x01] &= ~8; /* no double line */
663 } else {
664 shift_control = 2;
646be93b 665 s->sr[4] |= 0x08; /* set chain 4 mode */
141253b2 666 s->sr[2] |= 0x0f; /* activate all planes */
4fa0f5d2
FB
667 }
668 s->gr[0x05] = (s->gr[0x05] & ~0x60) | (shift_control << 5);
669 s->cr[0x09] &= ~0x9f; /* no double scan */
cae61cef
FB
670 } else {
671 /* XXX: the bios should do that */
26aa7d72 672 s->bank_offset = 0;
cae61cef 673 }
37dd208d 674 s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
141253b2 675 s->vbe_regs[s->vbe_index] = val;
cae61cef
FB
676 break;
677 case VBE_DISPI_INDEX_VIRT_WIDTH:
678 {
679 int w, h, line_offset;
680
681 if (val < s->vbe_regs[VBE_DISPI_INDEX_XRES])
682 return;
683 w = val;
684 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
685 line_offset = w >> 1;
686 else
687 line_offset = w * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
688 h = s->vram_size / line_offset;
689 /* XXX: support weird bochs semantics ? */
690 if (h < s->vbe_regs[VBE_DISPI_INDEX_YRES])
691 return;
692 s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = w;
693 s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] = h;
694 s->vbe_line_offset = line_offset;
695 }
696 break;
697 case VBE_DISPI_INDEX_X_OFFSET:
698 case VBE_DISPI_INDEX_Y_OFFSET:
699 {
700 int x;
701 s->vbe_regs[s->vbe_index] = val;
702 s->vbe_start_addr = s->vbe_line_offset * s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET];
703 x = s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET];
704 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
705 s->vbe_start_addr += x >> 1;
706 else
707 s->vbe_start_addr += x * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
708 s->vbe_start_addr >>= 2;
4fa0f5d2
FB
709 }
710 break;
711 default:
712 break;
713 }
4fa0f5d2
FB
714 }
715}
716#endif
717
e89f66ec 718/* called for accesses between 0xa0000 and 0xc0000 */
798b0c25 719uint32_t vga_mem_readb(void *opaque, target_phys_addr_t addr)
e89f66ec 720{
a4193c8a 721 VGAState *s = opaque;
e89f66ec
FB
722 int memory_map_mode, plane;
723 uint32_t ret;
3b46e624 724
e89f66ec
FB
725 /* convert to VGA memory offset */
726 memory_map_mode = (s->gr[6] >> 2) & 3;
26aa7d72 727 addr &= 0x1ffff;
e89f66ec
FB
728 switch(memory_map_mode) {
729 case 0:
e89f66ec
FB
730 break;
731 case 1:
26aa7d72 732 if (addr >= 0x10000)
e89f66ec 733 return 0xff;
cae61cef 734 addr += s->bank_offset;
e89f66ec
FB
735 break;
736 case 2:
26aa7d72 737 addr -= 0x10000;
e89f66ec
FB
738 if (addr >= 0x8000)
739 return 0xff;
740 break;
741 default:
742 case 3:
26aa7d72 743 addr -= 0x18000;
c92b2e84
FB
744 if (addr >= 0x8000)
745 return 0xff;
e89f66ec
FB
746 break;
747 }
3b46e624 748
e89f66ec
FB
749 if (s->sr[4] & 0x08) {
750 /* chain 4 mode : simplest access */
751 ret = s->vram_ptr[addr];
752 } else if (s->gr[5] & 0x10) {
753 /* odd/even mode (aka text mode mapping) */
754 plane = (s->gr[4] & 2) | (addr & 1);
755 ret = s->vram_ptr[((addr & ~1) << 1) | plane];
756 } else {
757 /* standard VGA latched access */
758 s->latch = ((uint32_t *)s->vram_ptr)[addr];
759
760 if (!(s->gr[5] & 0x08)) {
761 /* read mode 0 */
762 plane = s->gr[4];
b8ed223b 763 ret = GET_PLANE(s->latch, plane);
e89f66ec
FB
764 } else {
765 /* read mode 1 */
766 ret = (s->latch ^ mask16[s->gr[2]]) & mask16[s->gr[7]];
767 ret |= ret >> 16;
768 ret |= ret >> 8;
769 ret = (~ret) & 0xff;
770 }
771 }
772 return ret;
773}
774
a4193c8a 775static uint32_t vga_mem_readw(void *opaque, target_phys_addr_t addr)
e89f66ec
FB
776{
777 uint32_t v;
09a79b49 778#ifdef TARGET_WORDS_BIGENDIAN
a4193c8a
FB
779 v = vga_mem_readb(opaque, addr) << 8;
780 v |= vga_mem_readb(opaque, addr + 1);
09a79b49 781#else
a4193c8a
FB
782 v = vga_mem_readb(opaque, addr);
783 v |= vga_mem_readb(opaque, addr + 1) << 8;
09a79b49 784#endif
e89f66ec
FB
785 return v;
786}
787
a4193c8a 788static uint32_t vga_mem_readl(void *opaque, target_phys_addr_t addr)
e89f66ec
FB
789{
790 uint32_t v;
09a79b49 791#ifdef TARGET_WORDS_BIGENDIAN
a4193c8a
FB
792 v = vga_mem_readb(opaque, addr) << 24;
793 v |= vga_mem_readb(opaque, addr + 1) << 16;
794 v |= vga_mem_readb(opaque, addr + 2) << 8;
795 v |= vga_mem_readb(opaque, addr + 3);
09a79b49 796#else
a4193c8a
FB
797 v = vga_mem_readb(opaque, addr);
798 v |= vga_mem_readb(opaque, addr + 1) << 8;
799 v |= vga_mem_readb(opaque, addr + 2) << 16;
800 v |= vga_mem_readb(opaque, addr + 3) << 24;
09a79b49 801#endif
e89f66ec
FB
802 return v;
803}
804
e89f66ec 805/* called for accesses between 0xa0000 and 0xc0000 */
798b0c25 806void vga_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
e89f66ec 807{
a4193c8a 808 VGAState *s = opaque;
546fa6ab 809 int memory_map_mode, plane, write_mode, b, func_select, mask;
e89f66ec
FB
810 uint32_t write_mask, bit_mask, set_mask;
811
17b0018b 812#ifdef DEBUG_VGA_MEM
0bf9e31a 813 printf("vga: [0x" TARGET_FMT_plx "] = 0x%02x\n", addr, val);
e89f66ec
FB
814#endif
815 /* convert to VGA memory offset */
816 memory_map_mode = (s->gr[6] >> 2) & 3;
26aa7d72 817 addr &= 0x1ffff;
e89f66ec
FB
818 switch(memory_map_mode) {
819 case 0:
e89f66ec
FB
820 break;
821 case 1:
26aa7d72 822 if (addr >= 0x10000)
e89f66ec 823 return;
cae61cef 824 addr += s->bank_offset;
e89f66ec
FB
825 break;
826 case 2:
26aa7d72 827 addr -= 0x10000;
e89f66ec
FB
828 if (addr >= 0x8000)
829 return;
830 break;
831 default:
832 case 3:
26aa7d72 833 addr -= 0x18000;
c92b2e84
FB
834 if (addr >= 0x8000)
835 return;
e89f66ec
FB
836 break;
837 }
3b46e624 838
e89f66ec
FB
839 if (s->sr[4] & 0x08) {
840 /* chain 4 mode : simplest access */
841 plane = addr & 3;
546fa6ab
FB
842 mask = (1 << plane);
843 if (s->sr[2] & mask) {
e89f66ec 844 s->vram_ptr[addr] = val;
17b0018b 845#ifdef DEBUG_VGA_MEM
0bf9e31a 846 printf("vga: chain4: [0x" TARGET_FMT_plx "]\n", addr);
e89f66ec 847#endif
546fa6ab 848 s->plane_updated |= mask; /* only used to detect font change */
4fa0f5d2 849 cpu_physical_memory_set_dirty(s->vram_offset + addr);
e89f66ec
FB
850 }
851 } else if (s->gr[5] & 0x10) {
852 /* odd/even mode (aka text mode mapping) */
853 plane = (s->gr[4] & 2) | (addr & 1);
546fa6ab
FB
854 mask = (1 << plane);
855 if (s->sr[2] & mask) {
e89f66ec
FB
856 addr = ((addr & ~1) << 1) | plane;
857 s->vram_ptr[addr] = val;
17b0018b 858#ifdef DEBUG_VGA_MEM
0bf9e31a 859 printf("vga: odd/even: [0x" TARGET_FMT_plx "]\n", addr);
e89f66ec 860#endif
546fa6ab 861 s->plane_updated |= mask; /* only used to detect font change */
4fa0f5d2 862 cpu_physical_memory_set_dirty(s->vram_offset + addr);
e89f66ec
FB
863 }
864 } else {
865 /* standard VGA latched access */
866 write_mode = s->gr[5] & 3;
867 switch(write_mode) {
868 default:
869 case 0:
870 /* rotate */
871 b = s->gr[3] & 7;
872 val = ((val >> b) | (val << (8 - b))) & 0xff;
873 val |= val << 8;
874 val |= val << 16;
875
876 /* apply set/reset mask */
877 set_mask = mask16[s->gr[1]];
878 val = (val & ~set_mask) | (mask16[s->gr[0]] & set_mask);
879 bit_mask = s->gr[8];
880 break;
881 case 1:
882 val = s->latch;
883 goto do_write;
884 case 2:
885 val = mask16[val & 0x0f];
886 bit_mask = s->gr[8];
887 break;
888 case 3:
889 /* rotate */
890 b = s->gr[3] & 7;
a41bc9af 891 val = (val >> b) | (val << (8 - b));
e89f66ec
FB
892
893 bit_mask = s->gr[8] & val;
894 val = mask16[s->gr[0]];
895 break;
896 }
897
898 /* apply logical operation */
899 func_select = s->gr[3] >> 3;
900 switch(func_select) {
901 case 0:
902 default:
903 /* nothing to do */
904 break;
905 case 1:
906 /* and */
907 val &= s->latch;
908 break;
909 case 2:
910 /* or */
911 val |= s->latch;
912 break;
913 case 3:
914 /* xor */
915 val ^= s->latch;
916 break;
917 }
918
919 /* apply bit mask */
920 bit_mask |= bit_mask << 8;
921 bit_mask |= bit_mask << 16;
922 val = (val & bit_mask) | (s->latch & ~bit_mask);
923
924 do_write:
925 /* mask data according to sr[2] */
546fa6ab
FB
926 mask = s->sr[2];
927 s->plane_updated |= mask; /* only used to detect font change */
928 write_mask = mask16[mask];
5fafdf24
TS
929 ((uint32_t *)s->vram_ptr)[addr] =
930 (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
e89f66ec 931 (val & write_mask);
17b0018b 932#ifdef DEBUG_VGA_MEM
0bf9e31a
BS
933 printf("vga: latch: [0x" TARGET_FMT_plx "] mask=0x%08x val=0x%08x\n",
934 addr * 4, write_mask, val);
e89f66ec 935#endif
0bf9e31a 936 cpu_physical_memory_set_dirty(s->vram_offset + (addr << 2));
e89f66ec
FB
937 }
938}
939
a4193c8a 940static void vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
e89f66ec 941{
09a79b49 942#ifdef TARGET_WORDS_BIGENDIAN
a4193c8a
FB
943 vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
944 vga_mem_writeb(opaque, addr + 1, val & 0xff);
09a79b49 945#else
a4193c8a
FB
946 vga_mem_writeb(opaque, addr, val & 0xff);
947 vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
09a79b49 948#endif
e89f66ec
FB
949}
950
a4193c8a 951static void vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
e89f66ec 952{
09a79b49 953#ifdef TARGET_WORDS_BIGENDIAN
a4193c8a
FB
954 vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
955 vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
956 vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
957 vga_mem_writeb(opaque, addr + 3, val & 0xff);
09a79b49 958#else
a4193c8a
FB
959 vga_mem_writeb(opaque, addr, val & 0xff);
960 vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
961 vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
962 vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
09a79b49 963#endif
e89f66ec
FB
964}
965
e89f66ec
FB
966typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
967 const uint8_t *font_ptr, int h,
968 uint32_t fgcol, uint32_t bgcol);
969typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
5fafdf24 970 const uint8_t *font_ptr, int h,
e89f66ec 971 uint32_t fgcol, uint32_t bgcol, int dup9);
5fafdf24 972typedef void vga_draw_line_func(VGAState *s1, uint8_t *d,
e89f66ec
FB
973 const uint8_t *s, int width);
974
e89f66ec
FB
975#define DEPTH 8
976#include "vga_template.h"
977
978#define DEPTH 15
979#include "vga_template.h"
980
a2502b58
BS
981#define BGR_FORMAT
982#define DEPTH 15
983#include "vga_template.h"
984
985#define DEPTH 16
986#include "vga_template.h"
987
988#define BGR_FORMAT
e89f66ec
FB
989#define DEPTH 16
990#include "vga_template.h"
991
992#define DEPTH 32
993#include "vga_template.h"
994
d3079cd2
FB
995#define BGR_FORMAT
996#define DEPTH 32
997#include "vga_template.h"
998
17b0018b
FB
999static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
1000{
1001 unsigned int col;
1002 col = rgb_to_pixel8(r, g, b);
1003 col |= col << 8;
1004 col |= col << 16;
1005 return col;
1006}
1007
1008static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
1009{
1010 unsigned int col;
1011 col = rgb_to_pixel15(r, g, b);
1012 col |= col << 16;
1013 return col;
1014}
1015
b29169d2
BS
1016static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
1017 unsigned int b)
1018{
1019 unsigned int col;
1020 col = rgb_to_pixel15bgr(r, g, b);
1021 col |= col << 16;
1022 return col;
1023}
1024
17b0018b
FB
1025static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
1026{
1027 unsigned int col;
1028 col = rgb_to_pixel16(r, g, b);
1029 col |= col << 16;
1030 return col;
1031}
1032
b29169d2
BS
1033static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
1034 unsigned int b)
1035{
1036 unsigned int col;
1037 col = rgb_to_pixel16bgr(r, g, b);
1038 col |= col << 16;
1039 return col;
1040}
1041
17b0018b
FB
1042static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
1043{
1044 unsigned int col;
1045 col = rgb_to_pixel32(r, g, b);
1046 return col;
1047}
1048
d3079cd2
FB
1049static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
1050{
1051 unsigned int col;
1052 col = rgb_to_pixel32bgr(r, g, b);
1053 return col;
1054}
1055
e89f66ec
FB
1056/* return true if the palette was modified */
1057static int update_palette16(VGAState *s)
1058{
17b0018b 1059 int full_update, i;
e89f66ec 1060 uint32_t v, col, *palette;
e89f66ec
FB
1061
1062 full_update = 0;
1063 palette = s->last_palette;
1064 for(i = 0; i < 16; i++) {
1065 v = s->ar[i];
1066 if (s->ar[0x10] & 0x80)
1067 v = ((s->ar[0x14] & 0xf) << 4) | (v & 0xf);
1068 else
1069 v = ((s->ar[0x14] & 0xc) << 4) | (v & 0x3f);
1070 v = v * 3;
5fafdf24
TS
1071 col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
1072 c6_to_8(s->palette[v + 1]),
17b0018b
FB
1073 c6_to_8(s->palette[v + 2]));
1074 if (col != palette[i]) {
1075 full_update = 1;
1076 palette[i] = col;
e89f66ec 1077 }
17b0018b
FB
1078 }
1079 return full_update;
1080}
1081
1082/* return true if the palette was modified */
1083static int update_palette256(VGAState *s)
1084{
1085 int full_update, i;
1086 uint32_t v, col, *palette;
1087
1088 full_update = 0;
1089 palette = s->last_palette;
1090 v = 0;
1091 for(i = 0; i < 256; i++) {
37dd208d 1092 if (s->dac_8bit) {
5fafdf24
TS
1093 col = s->rgb_to_pixel(s->palette[v],
1094 s->palette[v + 1],
37dd208d
FB
1095 s->palette[v + 2]);
1096 } else {
5fafdf24
TS
1097 col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
1098 c6_to_8(s->palette[v + 1]),
37dd208d
FB
1099 c6_to_8(s->palette[v + 2]));
1100 }
e89f66ec
FB
1101 if (col != palette[i]) {
1102 full_update = 1;
1103 palette[i] = col;
1104 }
17b0018b 1105 v += 3;
e89f66ec
FB
1106 }
1107 return full_update;
1108}
1109
5fafdf24
TS
1110static void vga_get_offsets(VGAState *s,
1111 uint32_t *pline_offset,
83acc96b
FB
1112 uint32_t *pstart_addr,
1113 uint32_t *pline_compare)
e89f66ec 1114{
83acc96b 1115 uint32_t start_addr, line_offset, line_compare;
4fa0f5d2
FB
1116#ifdef CONFIG_BOCHS_VBE
1117 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1118 line_offset = s->vbe_line_offset;
1119 start_addr = s->vbe_start_addr;
83acc96b 1120 line_compare = 65535;
4fa0f5d2
FB
1121 } else
1122#endif
3b46e624 1123 {
4fa0f5d2
FB
1124 /* compute line_offset in bytes */
1125 line_offset = s->cr[0x13];
4fa0f5d2 1126 line_offset <<= 3;
08e48902 1127
4fa0f5d2
FB
1128 /* starting address */
1129 start_addr = s->cr[0x0d] | (s->cr[0x0c] << 8);
83acc96b
FB
1130
1131 /* line compare */
5fafdf24 1132 line_compare = s->cr[0x18] |
83acc96b
FB
1133 ((s->cr[0x07] & 0x10) << 4) |
1134 ((s->cr[0x09] & 0x40) << 3);
4fa0f5d2 1135 }
798b0c25
FB
1136 *pline_offset = line_offset;
1137 *pstart_addr = start_addr;
83acc96b 1138 *pline_compare = line_compare;
798b0c25
FB
1139}
1140
1141/* update start_addr and line_offset. Return TRUE if modified */
1142static int update_basic_params(VGAState *s)
1143{
1144 int full_update;
1145 uint32_t start_addr, line_offset, line_compare;
3b46e624 1146
798b0c25
FB
1147 full_update = 0;
1148
83acc96b 1149 s->get_offsets(s, &line_offset, &start_addr, &line_compare);
e89f66ec
FB
1150
1151 if (line_offset != s->line_offset ||
1152 start_addr != s->start_addr ||
1153 line_compare != s->line_compare) {
1154 s->line_offset = line_offset;
1155 s->start_addr = start_addr;
1156 s->line_compare = line_compare;
1157 full_update = 1;
1158 }
1159 return full_update;
1160}
1161
b29169d2 1162#define NB_DEPTHS 7
d3079cd2
FB
1163
1164static inline int get_depth_index(DisplayState *s)
e89f66ec 1165{
0e1f5a0c 1166 switch(ds_get_bits_per_pixel(s)) {
e89f66ec
FB
1167 default:
1168 case 8:
1169 return 0;
1170 case 15:
8927bcfd 1171 return 1;
e89f66ec 1172 case 16:
8927bcfd 1173 return 2;
e89f66ec 1174 case 32:
7b5d76da
AL
1175 if (is_surface_bgr(s->surface))
1176 return 4;
1177 else
1178 return 3;
e89f66ec
FB
1179 }
1180}
1181
d3079cd2 1182static vga_draw_glyph8_func *vga_draw_glyph8_table[NB_DEPTHS] = {
e89f66ec
FB
1183 vga_draw_glyph8_8,
1184 vga_draw_glyph8_16,
1185 vga_draw_glyph8_16,
1186 vga_draw_glyph8_32,
d3079cd2 1187 vga_draw_glyph8_32,
b29169d2
BS
1188 vga_draw_glyph8_16,
1189 vga_draw_glyph8_16,
e89f66ec
FB
1190};
1191
d3079cd2 1192static vga_draw_glyph8_func *vga_draw_glyph16_table[NB_DEPTHS] = {
17b0018b
FB
1193 vga_draw_glyph16_8,
1194 vga_draw_glyph16_16,
1195 vga_draw_glyph16_16,
1196 vga_draw_glyph16_32,
d3079cd2 1197 vga_draw_glyph16_32,
b29169d2
BS
1198 vga_draw_glyph16_16,
1199 vga_draw_glyph16_16,
17b0018b
FB
1200};
1201
d3079cd2 1202static vga_draw_glyph9_func *vga_draw_glyph9_table[NB_DEPTHS] = {
e89f66ec
FB
1203 vga_draw_glyph9_8,
1204 vga_draw_glyph9_16,
1205 vga_draw_glyph9_16,
1206 vga_draw_glyph9_32,
d3079cd2 1207 vga_draw_glyph9_32,
b29169d2
BS
1208 vga_draw_glyph9_16,
1209 vga_draw_glyph9_16,
e89f66ec 1210};
3b46e624 1211
e89f66ec
FB
1212static const uint8_t cursor_glyph[32 * 4] = {
1213 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1214 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1215 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1216 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1217 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1218 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1219 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1220 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1221 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1222 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1223 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1224 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1225 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1226 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1227 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1228 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
3b46e624 1229};
e89f66ec 1230
4c5e8c5c
BS
1231static void vga_get_text_resolution(VGAState *s, int *pwidth, int *pheight,
1232 int *pcwidth, int *pcheight)
1233{
1234 int width, cwidth, height, cheight;
1235
1236 /* total width & height */
1237 cheight = (s->cr[9] & 0x1f) + 1;
1238 cwidth = 8;
1239 if (!(s->sr[1] & 0x01))
1240 cwidth = 9;
1241 if (s->sr[1] & 0x08)
1242 cwidth = 16; /* NOTE: no 18 pixel wide */
1243 width = (s->cr[0x01] + 1);
1244 if (s->cr[0x06] == 100) {
1245 /* ugly hack for CGA 160x100x16 - explain me the logic */
1246 height = 100;
1247 } else {
1248 height = s->cr[0x12] |
1249 ((s->cr[0x07] & 0x02) << 7) |
1250 ((s->cr[0x07] & 0x40) << 3);
1251 height = (height + 1) / cheight;
1252 }
1253
1254 *pwidth = width;
1255 *pheight = height;
1256 *pcwidth = cwidth;
1257 *pcheight = cheight;
1258}
1259
7d957bd8
AL
1260typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);
1261
bdb19571
AL
1262static rgb_to_pixel_dup_func *rgb_to_pixel_dup_table[NB_DEPTHS] = {
1263 rgb_to_pixel8_dup,
1264 rgb_to_pixel15_dup,
1265 rgb_to_pixel16_dup,
1266 rgb_to_pixel32_dup,
1267 rgb_to_pixel32bgr_dup,
1268 rgb_to_pixel15bgr_dup,
1269 rgb_to_pixel16bgr_dup,
1270};
7d957bd8 1271
5fafdf24
TS
1272/*
1273 * Text mode update
e89f66ec
FB
1274 * Missing:
1275 * - double scan
5fafdf24 1276 * - double width
e89f66ec
FB
1277 * - underline
1278 * - flashing
1279 */
1280static void vga_draw_text(VGAState *s, int full_update)
1281{
1282 int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
1283 int cx_min, cx_max, linesize, x_incr;
1284 uint32_t offset, fgcol, bgcol, v, cursor_offset;
1285 uint8_t *d1, *d, *src, *s1, *dest, *cursor_ptr;
1286 const uint8_t *font_ptr, *font_base[2];
1287 int dup9, line_offset, depth_index;
1288 uint32_t *palette;
1289 uint32_t *ch_attr_ptr;
1290 vga_draw_glyph8_func *vga_draw_glyph8;
1291 vga_draw_glyph9_func *vga_draw_glyph9;
1292
e89f66ec
FB
1293 /* compute font data address (in plane 2) */
1294 v = s->sr[3];
1078f663 1295 offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
e89f66ec
FB
1296 if (offset != s->font_offsets[0]) {
1297 s->font_offsets[0] = offset;
1298 full_update = 1;
1299 }
1300 font_base[0] = s->vram_ptr + offset;
1301
1078f663 1302 offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
e89f66ec
FB
1303 font_base[1] = s->vram_ptr + offset;
1304 if (offset != s->font_offsets[1]) {
1305 s->font_offsets[1] = offset;
1306 full_update = 1;
1307 }
546fa6ab
FB
1308 if (s->plane_updated & (1 << 2)) {
1309 /* if the plane 2 was modified since the last display, it
1310 indicates the font may have been modified */
1311 s->plane_updated = 0;
1312 full_update = 1;
1313 }
799e709b 1314 full_update |= update_basic_params(s);
e89f66ec
FB
1315
1316 line_offset = s->line_offset;
1317 s1 = s->vram_ptr + (s->start_addr * 4);
1318
4c5e8c5c 1319 vga_get_text_resolution(s, &width, &height, &cw, &cheight);
0e1f5a0c 1320 x_incr = cw * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
3294b949
FB
1321 if ((height * width) > CH_ATTR_SIZE) {
1322 /* better than nothing: exit if transient size is too big */
1323 return;
1324 }
1325
799e709b
AL
1326 if (width != s->last_width || height != s->last_height ||
1327 cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
1328 s->last_scr_width = width * cw;
1329 s->last_scr_height = height * cheight;
1330 qemu_console_resize(s->ds, s->last_scr_width, s->last_scr_height);
1331 s->last_depth = 0;
1332 s->last_width = width;
1333 s->last_height = height;
1334 s->last_ch = cheight;
1335 s->last_cw = cw;
1336 full_update = 1;
1337 }
7d957bd8
AL
1338 s->rgb_to_pixel =
1339 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1340 full_update |= update_palette16(s);
1341 palette = s->last_palette;
1342 x_incr = cw * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
1343
e89f66ec
FB
1344 cursor_offset = ((s->cr[0x0e] << 8) | s->cr[0x0f]) - s->start_addr;
1345 if (cursor_offset != s->cursor_offset ||
1346 s->cr[0xa] != s->cursor_start ||
1347 s->cr[0xb] != s->cursor_end) {
1348 /* if the cursor position changed, we update the old and new
1349 chars */
1350 if (s->cursor_offset < CH_ATTR_SIZE)
1351 s->last_ch_attr[s->cursor_offset] = -1;
1352 if (cursor_offset < CH_ATTR_SIZE)
1353 s->last_ch_attr[cursor_offset] = -1;
1354 s->cursor_offset = cursor_offset;
1355 s->cursor_start = s->cr[0xa];
1356 s->cursor_end = s->cr[0xb];
1357 }
39cf7803 1358 cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
3b46e624 1359
d3079cd2 1360 depth_index = get_depth_index(s->ds);
17b0018b
FB
1361 if (cw == 16)
1362 vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
1363 else
1364 vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
e89f66ec 1365 vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
3b46e624 1366
0e1f5a0c
AL
1367 dest = ds_get_data(s->ds);
1368 linesize = ds_get_linesize(s->ds);
e89f66ec
FB
1369 ch_attr_ptr = s->last_ch_attr;
1370 for(cy = 0; cy < height; cy++) {
1371 d1 = dest;
1372 src = s1;
1373 cx_min = width;
1374 cx_max = -1;
1375 for(cx = 0; cx < width; cx++) {
1376 ch_attr = *(uint16_t *)src;
1377 if (full_update || ch_attr != *ch_attr_ptr) {
1378 if (cx < cx_min)
1379 cx_min = cx;
1380 if (cx > cx_max)
1381 cx_max = cx;
1382 *ch_attr_ptr = ch_attr;
e2542fe2 1383#ifdef HOST_WORDS_BIGENDIAN
e89f66ec
FB
1384 ch = ch_attr >> 8;
1385 cattr = ch_attr & 0xff;
1386#else
1387 ch = ch_attr & 0xff;
1388 cattr = ch_attr >> 8;
1389#endif
1390 font_ptr = font_base[(cattr >> 3) & 1];
1391 font_ptr += 32 * 4 * ch;
1392 bgcol = palette[cattr >> 4];
1393 fgcol = palette[cattr & 0x0f];
17b0018b 1394 if (cw != 9) {
5fafdf24 1395 vga_draw_glyph8(d1, linesize,
e89f66ec
FB
1396 font_ptr, cheight, fgcol, bgcol);
1397 } else {
1398 dup9 = 0;
1399 if (ch >= 0xb0 && ch <= 0xdf && (s->ar[0x10] & 0x04))
1400 dup9 = 1;
5fafdf24 1401 vga_draw_glyph9(d1, linesize,
e89f66ec
FB
1402 font_ptr, cheight, fgcol, bgcol, dup9);
1403 }
1404 if (src == cursor_ptr &&
1405 !(s->cr[0x0a] & 0x20)) {
1406 int line_start, line_last, h;
1407 /* draw the cursor */
1408 line_start = s->cr[0x0a] & 0x1f;
1409 line_last = s->cr[0x0b] & 0x1f;
1410 /* XXX: check that */
1411 if (line_last > cheight - 1)
1412 line_last = cheight - 1;
1413 if (line_last >= line_start && line_start < cheight) {
1414 h = line_last - line_start + 1;
1415 d = d1 + linesize * line_start;
17b0018b 1416 if (cw != 9) {
5fafdf24 1417 vga_draw_glyph8(d, linesize,
e89f66ec
FB
1418 cursor_glyph, h, fgcol, bgcol);
1419 } else {
5fafdf24 1420 vga_draw_glyph9(d, linesize,
e89f66ec
FB
1421 cursor_glyph, h, fgcol, bgcol, 1);
1422 }
1423 }
1424 }
1425 }
1426 d1 += x_incr;
1427 src += 4;
1428 ch_attr_ptr++;
1429 }
1430 if (cx_max != -1) {
5fafdf24 1431 dpy_update(s->ds, cx_min * cw, cy * cheight,
e89f66ec
FB
1432 (cx_max - cx_min + 1) * cw, cheight);
1433 }
1434 dest += linesize * cheight;
1435 s1 += line_offset;
1436 }
1437}
1438
17b0018b
FB
1439enum {
1440 VGA_DRAW_LINE2,
1441 VGA_DRAW_LINE2D2,
1442 VGA_DRAW_LINE4,
1443 VGA_DRAW_LINE4D2,
1444 VGA_DRAW_LINE8D2,
1445 VGA_DRAW_LINE8,
1446 VGA_DRAW_LINE15,
1447 VGA_DRAW_LINE16,
4fa0f5d2 1448 VGA_DRAW_LINE24,
17b0018b
FB
1449 VGA_DRAW_LINE32,
1450 VGA_DRAW_LINE_NB,
1451};
1452
d3079cd2 1453static vga_draw_line_func *vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
e89f66ec
FB
1454 vga_draw_line2_8,
1455 vga_draw_line2_16,
1456 vga_draw_line2_16,
1457 vga_draw_line2_32,
d3079cd2 1458 vga_draw_line2_32,
b29169d2
BS
1459 vga_draw_line2_16,
1460 vga_draw_line2_16,
e89f66ec 1461
17b0018b
FB
1462 vga_draw_line2d2_8,
1463 vga_draw_line2d2_16,
1464 vga_draw_line2d2_16,
1465 vga_draw_line2d2_32,
d3079cd2 1466 vga_draw_line2d2_32,
b29169d2
BS
1467 vga_draw_line2d2_16,
1468 vga_draw_line2d2_16,
17b0018b 1469
e89f66ec
FB
1470 vga_draw_line4_8,
1471 vga_draw_line4_16,
1472 vga_draw_line4_16,
1473 vga_draw_line4_32,
d3079cd2 1474 vga_draw_line4_32,
b29169d2
BS
1475 vga_draw_line4_16,
1476 vga_draw_line4_16,
e89f66ec 1477
17b0018b
FB
1478 vga_draw_line4d2_8,
1479 vga_draw_line4d2_16,
1480 vga_draw_line4d2_16,
1481 vga_draw_line4d2_32,
d3079cd2 1482 vga_draw_line4d2_32,
b29169d2
BS
1483 vga_draw_line4d2_16,
1484 vga_draw_line4d2_16,
17b0018b
FB
1485
1486 vga_draw_line8d2_8,
1487 vga_draw_line8d2_16,
1488 vga_draw_line8d2_16,
1489 vga_draw_line8d2_32,
d3079cd2 1490 vga_draw_line8d2_32,
b29169d2
BS
1491 vga_draw_line8d2_16,
1492 vga_draw_line8d2_16,
17b0018b 1493
e89f66ec
FB
1494 vga_draw_line8_8,
1495 vga_draw_line8_16,
1496 vga_draw_line8_16,
1497 vga_draw_line8_32,
d3079cd2 1498 vga_draw_line8_32,
b29169d2
BS
1499 vga_draw_line8_16,
1500 vga_draw_line8_16,
e89f66ec
FB
1501
1502 vga_draw_line15_8,
1503 vga_draw_line15_15,
1504 vga_draw_line15_16,
1505 vga_draw_line15_32,
d3079cd2 1506 vga_draw_line15_32bgr,
b29169d2
BS
1507 vga_draw_line15_15bgr,
1508 vga_draw_line15_16bgr,
e89f66ec
FB
1509
1510 vga_draw_line16_8,
1511 vga_draw_line16_15,
1512 vga_draw_line16_16,
1513 vga_draw_line16_32,
d3079cd2 1514 vga_draw_line16_32bgr,
b29169d2
BS
1515 vga_draw_line16_15bgr,
1516 vga_draw_line16_16bgr,
e89f66ec 1517
4fa0f5d2
FB
1518 vga_draw_line24_8,
1519 vga_draw_line24_15,
1520 vga_draw_line24_16,
1521 vga_draw_line24_32,
d3079cd2 1522 vga_draw_line24_32bgr,
b29169d2
BS
1523 vga_draw_line24_15bgr,
1524 vga_draw_line24_16bgr,
4fa0f5d2 1525
e89f66ec
FB
1526 vga_draw_line32_8,
1527 vga_draw_line32_15,
1528 vga_draw_line32_16,
1529 vga_draw_line32_32,
d3079cd2 1530 vga_draw_line32_32bgr,
b29169d2
BS
1531 vga_draw_line32_15bgr,
1532 vga_draw_line32_16bgr,
d3079cd2
FB
1533};
1534
798b0c25
FB
1535static int vga_get_bpp(VGAState *s)
1536{
1537 int ret;
1538#ifdef CONFIG_BOCHS_VBE
1539 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1540 ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
5fafdf24 1541 } else
798b0c25
FB
1542#endif
1543 {
1544 ret = 0;
1545 }
1546 return ret;
1547}
1548
a130a41e
FB
1549static void vga_get_resolution(VGAState *s, int *pwidth, int *pheight)
1550{
1551 int width, height;
3b46e624 1552
8454df8b
FB
1553#ifdef CONFIG_BOCHS_VBE
1554 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1555 width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
1556 height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
5fafdf24 1557 } else
8454df8b
FB
1558#endif
1559 {
1560 width = (s->cr[0x01] + 1) * 8;
5fafdf24
TS
1561 height = s->cr[0x12] |
1562 ((s->cr[0x07] & 0x02) << 7) |
8454df8b
FB
1563 ((s->cr[0x07] & 0x40) << 3);
1564 height = (height + 1);
1565 }
a130a41e
FB
1566 *pwidth = width;
1567 *pheight = height;
1568}
1569
a8aa669b
FB
1570void vga_invalidate_scanlines(VGAState *s, int y1, int y2)
1571{
1572 int y;
1573 if (y1 >= VGA_MAX_HEIGHT)
1574 return;
1575 if (y2 >= VGA_MAX_HEIGHT)
1576 y2 = VGA_MAX_HEIGHT;
1577 for(y = y1; y < y2; y++) {
1578 s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
1579 }
1580}
1581
2bec46dc
AL
1582static void vga_sync_dirty_bitmap(VGAState *s)
1583{
1584 if (s->map_addr)
1585 cpu_physical_sync_dirty_bitmap(s->map_addr, s->map_end);
1586
1587 if (s->lfb_vram_mapped) {
1588 cpu_physical_sync_dirty_bitmap(isa_mem_base + 0xa0000, 0xa8000);
1589 cpu_physical_sync_dirty_bitmap(isa_mem_base + 0xa8000, 0xb0000);
1590 }
2bec46dc
AL
1591}
1592
799e709b
AL
1593/*
1594 * graphic modes
1595 */
1596static void vga_draw_graphic(VGAState *s, int full_update)
e89f66ec 1597{
12c7e75a
AK
1598 int y1, y, update, linesize, y_start, double_scan, mask, depth;
1599 int width, height, shift_control, line_offset, bwidth, bits;
1600 ram_addr_t page0, page1, page_min, page_max;
a07cf92a 1601 int disp_width, multi_scan, multi_run;
799e709b
AL
1602 uint8_t *d;
1603 uint32_t v, addr1, addr;
1604 vga_draw_line_func *vga_draw_line;
1605
1606 full_update |= update_basic_params(s);
1607
1608 if (!full_update)
1609 vga_sync_dirty_bitmap(s);
2bec46dc 1610
a130a41e 1611 s->get_resolution(s, &width, &height);
17b0018b 1612 disp_width = width;
09a79b49 1613
e89f66ec 1614 shift_control = (s->gr[0x05] >> 5) & 3;
f6c958c8 1615 double_scan = (s->cr[0x09] >> 7);
799e709b
AL
1616 if (shift_control != 1) {
1617 multi_scan = (((s->cr[0x09] & 0x1f) + 1) << double_scan) - 1;
1618 } else {
1619 /* in CGA modes, multi_scan is ignored */
1620 /* XXX: is it correct ? */
1621 multi_scan = double_scan;
1622 }
1623 multi_run = multi_scan;
17b0018b
FB
1624 if (shift_control != s->shift_control ||
1625 double_scan != s->double_scan) {
799e709b 1626 full_update = 1;
e89f66ec 1627 s->shift_control = shift_control;
17b0018b 1628 s->double_scan = double_scan;
e89f66ec 1629 }
3b46e624 1630
aba35a6c 1631 if (shift_control == 0) {
1632 if (s->sr[0x01] & 8) {
1633 disp_width <<= 1;
1634 }
1635 } else if (shift_control == 1) {
1636 if (s->sr[0x01] & 8) {
1637 disp_width <<= 1;
1638 }
1639 }
1640
799e709b 1641 depth = s->get_bpp(s);
e3697092
AJ
1642 if (s->line_offset != s->last_line_offset ||
1643 disp_width != s->last_width ||
1644 height != s->last_height ||
799e709b 1645 s->last_depth != depth) {
e2542fe2 1646#if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN)
e3697092 1647 if (depth == 16 || depth == 32) {
0da2ea1b 1648#else
1649 if (depth == 32) {
1650#endif
b8c18e4c
AL
1651 qemu_free_displaysurface(s->ds);
1652 s->ds->surface = qemu_create_displaysurface_from(disp_width, height, depth,
1653 s->line_offset,
1654 s->vram_ptr + (s->start_addr * 4));
e2542fe2 1655#if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
b8c18e4c 1656 s->ds->surface->pf = qemu_different_endianness_pixelformat(depth);
0da2ea1b 1657#endif
b8c18e4c 1658 dpy_resize(s->ds);
e3697092
AJ
1659 } else {
1660 qemu_console_resize(s->ds, disp_width, height);
1661 }
1662 s->last_scr_width = disp_width;
1663 s->last_scr_height = height;
1664 s->last_width = disp_width;
1665 s->last_height = height;
1666 s->last_line_offset = s->line_offset;
1667 s->last_depth = depth;
799e709b
AL
1668 full_update = 1;
1669 } else if (is_buffer_shared(s->ds->surface) &&
e3697092
AJ
1670 (full_update || s->ds->surface->data != s->vram_ptr + (s->start_addr * 4))) {
1671 s->ds->surface->data = s->vram_ptr + (s->start_addr * 4);
1672 dpy_setdata(s->ds);
1673 }
1674
1675 s->rgb_to_pixel =
1676 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1677
799e709b 1678 if (shift_control == 0) {
17b0018b
FB
1679 full_update |= update_palette16(s);
1680 if (s->sr[0x01] & 8) {
1681 v = VGA_DRAW_LINE4D2;
17b0018b
FB
1682 } else {
1683 v = VGA_DRAW_LINE4;
1684 }
15342721 1685 bits = 4;
799e709b 1686 } else if (shift_control == 1) {
17b0018b
FB
1687 full_update |= update_palette16(s);
1688 if (s->sr[0x01] & 8) {
1689 v = VGA_DRAW_LINE2D2;
17b0018b
FB
1690 } else {
1691 v = VGA_DRAW_LINE2;
1692 }
15342721 1693 bits = 4;
17b0018b 1694 } else {
798b0c25
FB
1695 switch(s->get_bpp(s)) {
1696 default:
1697 case 0:
4fa0f5d2
FB
1698 full_update |= update_palette256(s);
1699 v = VGA_DRAW_LINE8D2;
15342721 1700 bits = 4;
798b0c25
FB
1701 break;
1702 case 8:
1703 full_update |= update_palette256(s);
1704 v = VGA_DRAW_LINE8;
15342721 1705 bits = 8;
798b0c25
FB
1706 break;
1707 case 15:
1708 v = VGA_DRAW_LINE15;
15342721 1709 bits = 16;
798b0c25
FB
1710 break;
1711 case 16:
1712 v = VGA_DRAW_LINE16;
15342721 1713 bits = 16;
798b0c25
FB
1714 break;
1715 case 24:
1716 v = VGA_DRAW_LINE24;
15342721 1717 bits = 24;
798b0c25
FB
1718 break;
1719 case 32:
1720 v = VGA_DRAW_LINE32;
15342721 1721 bits = 32;
798b0c25 1722 break;
4fa0f5d2 1723 }
17b0018b 1724 }
d3079cd2 1725 vga_draw_line = vga_draw_line_table[v * NB_DEPTHS + get_depth_index(s->ds)];
17b0018b 1726
7d957bd8 1727 if (!is_buffer_shared(s->ds->surface) && s->cursor_invalidate)
a8aa669b 1728 s->cursor_invalidate(s);
3b46e624 1729
e89f66ec 1730 line_offset = s->line_offset;
17b0018b 1731#if 0
f6c958c8 1732 printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
17b0018b
FB
1733 width, height, v, line_offset, s->cr[9], s->cr[0x17], s->line_compare, s->sr[0x01]);
1734#endif
e89f66ec 1735 addr1 = (s->start_addr * 4);
15342721 1736 bwidth = (width * bits + 7) / 8;
39cf7803 1737 y_start = -1;
12c7e75a
AK
1738 page_min = -1;
1739 page_max = 0;
0e1f5a0c
AL
1740 d = ds_get_data(s->ds);
1741 linesize = ds_get_linesize(s->ds);
17b0018b 1742 y1 = 0;
e89f66ec
FB
1743 for(y = 0; y < height; y++) {
1744 addr = addr1;
39cf7803 1745 if (!(s->cr[0x17] & 1)) {
17b0018b 1746 int shift;
e89f66ec 1747 /* CGA compatibility handling */
17b0018b
FB
1748 shift = 14 + ((s->cr[0x17] >> 6) & 1);
1749 addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
e89f66ec 1750 }
39cf7803 1751 if (!(s->cr[0x17] & 2)) {
17b0018b 1752 addr = (addr & ~0x8000) | ((y1 & 2) << 14);
e89f66ec 1753 }
4fa0f5d2
FB
1754 page0 = s->vram_offset + (addr & TARGET_PAGE_MASK);
1755 page1 = s->vram_offset + ((addr + bwidth - 1) & TARGET_PAGE_MASK);
5fafdf24 1756 update = full_update |
0a962c02
FB
1757 cpu_physical_memory_get_dirty(page0, VGA_DIRTY_FLAG) |
1758 cpu_physical_memory_get_dirty(page1, VGA_DIRTY_FLAG);
4fa0f5d2 1759 if ((page1 - page0) > TARGET_PAGE_SIZE) {
39cf7803 1760 /* if wide line, can use another page */
5fafdf24 1761 update |= cpu_physical_memory_get_dirty(page0 + TARGET_PAGE_SIZE,
0a962c02 1762 VGA_DIRTY_FLAG);
39cf7803 1763 }
a8aa669b
FB
1764 /* explicit invalidation for the hardware cursor */
1765 update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
e89f66ec 1766 if (update) {
39cf7803
FB
1767 if (y_start < 0)
1768 y_start = y;
e89f66ec
FB
1769 if (page0 < page_min)
1770 page_min = page0;
1771 if (page1 > page_max)
1772 page_max = page1;
7d957bd8
AL
1773 if (!(is_buffer_shared(s->ds->surface))) {
1774 vga_draw_line(s, d, s->vram_ptr + addr, width);
1775 if (s->cursor_draw_line)
1776 s->cursor_draw_line(s, d, y);
1777 }
39cf7803
FB
1778 } else {
1779 if (y_start >= 0) {
1780 /* flush to display */
5fafdf24 1781 dpy_update(s->ds, 0, y_start,
799e709b 1782 disp_width, y - y_start);
39cf7803
FB
1783 y_start = -1;
1784 }
e89f66ec 1785 }
a07cf92a 1786 if (!multi_run) {
f6c958c8
FB
1787 mask = (s->cr[0x17] & 3) ^ 3;
1788 if ((y1 & mask) == mask)
1789 addr1 += line_offset;
1790 y1++;
799e709b 1791 multi_run = multi_scan;
a07cf92a
FB
1792 } else {
1793 multi_run--;
e89f66ec 1794 }
f6c958c8
FB
1795 /* line compare acts on the displayed lines */
1796 if (y == s->line_compare)
1797 addr1 = 0;
e89f66ec
FB
1798 d += linesize;
1799 }
39cf7803
FB
1800 if (y_start >= 0) {
1801 /* flush to display */
5fafdf24 1802 dpy_update(s->ds, 0, y_start,
799e709b 1803 disp_width, y - y_start);
39cf7803 1804 }
e89f66ec 1805 /* reset modified pages */
12c7e75a 1806 if (page_max >= page_min) {
0a962c02
FB
1807 cpu_physical_memory_reset_dirty(page_min, page_max + TARGET_PAGE_SIZE,
1808 VGA_DIRTY_FLAG);
e89f66ec 1809 }
a8aa669b 1810 memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
e89f66ec
FB
1811}
1812
2aebb3eb
FB
1813static void vga_draw_blank(VGAState *s, int full_update)
1814{
1815 int i, w, val;
1816 uint8_t *d;
1817
1818 if (!full_update)
1819 return;
1820 if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
1821 return;
2bec46dc 1822
7d957bd8
AL
1823 s->rgb_to_pixel =
1824 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
0e1f5a0c 1825 if (ds_get_bits_per_pixel(s->ds) == 8)
2aebb3eb
FB
1826 val = s->rgb_to_pixel(0, 0, 0);
1827 else
1828 val = 0;
0e1f5a0c
AL
1829 w = s->last_scr_width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
1830 d = ds_get_data(s->ds);
2aebb3eb
FB
1831 for(i = 0; i < s->last_scr_height; i++) {
1832 memset(d, val, w);
0e1f5a0c 1833 d += ds_get_linesize(s->ds);
2aebb3eb 1834 }
5fafdf24 1835 dpy_update(s->ds, 0, 0,
2aebb3eb
FB
1836 s->last_scr_width, s->last_scr_height);
1837}
1838
799e709b
AL
1839#define GMODE_TEXT 0
1840#define GMODE_GRAPH 1
1841#define GMODE_BLANK 2
1842
95219897 1843static void vga_update_display(void *opaque)
e89f66ec 1844{
1a5ab757 1845 VGAState *s = opaque;
799e709b 1846 int full_update, graphic_mode;
e89f66ec 1847
0e1f5a0c 1848 if (ds_get_bits_per_pixel(s->ds) == 0) {
0f35920c 1849 /* nothing to do */
59a983b9 1850 } else {
0bd8246b
SS
1851 full_update = s->full_update;
1852 s->full_update = 0;
799e709b
AL
1853 if (!(s->ar_index & 0x20)) {
1854 graphic_mode = GMODE_BLANK;
1855 } else {
1856 graphic_mode = s->gr[6] & 1;
1857 }
1858 if (graphic_mode != s->graphic_mode) {
1859 s->graphic_mode = graphic_mode;
1860 full_update = 1;
1861 }
1862 switch(graphic_mode) {
2aebb3eb 1863 case GMODE_TEXT:
e89f66ec 1864 vga_draw_text(s, full_update);
2aebb3eb
FB
1865 break;
1866 case GMODE_GRAPH:
1867 vga_draw_graphic(s, full_update);
1868 break;
1869 case GMODE_BLANK:
1870 default:
1871 vga_draw_blank(s, full_update);
1872 break;
1873 }
e89f66ec
FB
1874 }
1875}
1876
a130a41e 1877/* force a full display refresh */
95219897 1878static void vga_invalidate_display(void *opaque)
a130a41e 1879{
1a5ab757 1880 VGAState *s = opaque;
3b46e624 1881
0bd8246b 1882 s->full_update = 1;
a130a41e
FB
1883}
1884
03a3e7ba 1885void vga_common_reset(VGACommonState *s)
e89f66ec 1886{
6e6b7363
BS
1887 s->lfb_addr = 0;
1888 s->lfb_end = 0;
1889 s->map_addr = 0;
1890 s->map_end = 0;
1891 s->lfb_vram_mapped = 0;
1892 s->bios_offset = 0;
1893 s->bios_size = 0;
1894 s->sr_index = 0;
1895 memset(s->sr, '\0', sizeof(s->sr));
1896 s->gr_index = 0;
1897 memset(s->gr, '\0', sizeof(s->gr));
1898 s->ar_index = 0;
1899 memset(s->ar, '\0', sizeof(s->ar));
1900 s->ar_flip_flop = 0;
1901 s->cr_index = 0;
1902 memset(s->cr, '\0', sizeof(s->cr));
1903 s->msr = 0;
1904 s->fcr = 0;
1905 s->st00 = 0;
1906 s->st01 = 0;
1907 s->dac_state = 0;
1908 s->dac_sub_index = 0;
1909 s->dac_read_index = 0;
1910 s->dac_write_index = 0;
1911 memset(s->dac_cache, '\0', sizeof(s->dac_cache));
1912 s->dac_8bit = 0;
1913 memset(s->palette, '\0', sizeof(s->palette));
1914 s->bank_offset = 0;
1915#ifdef CONFIG_BOCHS_VBE
1916 s->vbe_index = 0;
1917 memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
1918 s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID0;
1919 s->vbe_start_addr = 0;
1920 s->vbe_line_offset = 0;
1921 s->vbe_bank_mask = (s->vram_size >> 16) - 1;
1922#endif
1923 memset(s->font_offsets, '\0', sizeof(s->font_offsets));
799e709b 1924 s->graphic_mode = -1; /* force full update */
6e6b7363
BS
1925 s->shift_control = 0;
1926 s->double_scan = 0;
1927 s->line_offset = 0;
1928 s->line_compare = 0;
1929 s->start_addr = 0;
1930 s->plane_updated = 0;
1931 s->last_cw = 0;
1932 s->last_ch = 0;
1933 s->last_width = 0;
1934 s->last_height = 0;
1935 s->last_scr_width = 0;
1936 s->last_scr_height = 0;
1937 s->cursor_start = 0;
1938 s->cursor_end = 0;
1939 s->cursor_offset = 0;
1940 memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
1941 memset(s->last_palette, '\0', sizeof(s->last_palette));
1942 memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
1943 switch (vga_retrace_method) {
1944 case VGA_RETRACE_DUMB:
1945 break;
1946 case VGA_RETRACE_PRECISE:
1947 memset(&s->retrace_info, 0, sizeof (s->retrace_info));
1948 break;
1949 }
e89f66ec
FB
1950}
1951
03a3e7ba
JQ
1952static void vga_reset(void *opaque)
1953{
1a5ab757 1954 VGAState *s = opaque;
03a3e7ba
JQ
1955 vga_common_reset(s);
1956}
1957
4d3b6f6e
AZ
1958#define TEXTMODE_X(x) ((x) % width)
1959#define TEXTMODE_Y(x) ((x) / width)
1960#define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
1961 ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
1962/* relay text rendering to the display driver
1963 * instead of doing a full vga_update_display() */
1964static void vga_update_text(void *opaque, console_ch_t *chardata)
1965{
1a5ab757 1966 VGAState *s = opaque;
799e709b 1967 int graphic_mode, i, cursor_offset, cursor_visible;
4d3b6f6e
AZ
1968 int cw, cheight, width, height, size, c_min, c_max;
1969 uint32_t *src;
1970 console_ch_t *dst, val;
1971 char msg_buffer[80];
799e709b
AL
1972 int full_update = 0;
1973
1974 if (!(s->ar_index & 0x20)) {
1975 graphic_mode = GMODE_BLANK;
1976 } else {
1977 graphic_mode = s->gr[6] & 1;
1978 }
1979 if (graphic_mode != s->graphic_mode) {
1980 s->graphic_mode = graphic_mode;
1981 full_update = 1;
1982 }
1983 if (s->last_width == -1) {
1984 s->last_width = 0;
1985 full_update = 1;
1986 }
4d3b6f6e 1987
799e709b 1988 switch (graphic_mode) {
4d3b6f6e
AZ
1989 case GMODE_TEXT:
1990 /* TODO: update palette */
799e709b 1991 full_update |= update_basic_params(s);
4d3b6f6e 1992
799e709b
AL
1993 /* total width & height */
1994 cheight = (s->cr[9] & 0x1f) + 1;
1995 cw = 8;
1996 if (!(s->sr[1] & 0x01))
1997 cw = 9;
1998 if (s->sr[1] & 0x08)
1999 cw = 16; /* NOTE: no 18 pixel wide */
2000 width = (s->cr[0x01] + 1);
2001 if (s->cr[0x06] == 100) {
2002 /* ugly hack for CGA 160x100x16 - explain me the logic */
2003 height = 100;
2004 } else {
2005 height = s->cr[0x12] |
2006 ((s->cr[0x07] & 0x02) << 7) |
2007 ((s->cr[0x07] & 0x40) << 3);
2008 height = (height + 1) / cheight;
4d3b6f6e
AZ
2009 }
2010
2011 size = (height * width);
2012 if (size > CH_ATTR_SIZE) {
2013 if (!full_update)
2014 return;
2015
363a37d5
BS
2016 snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
2017 width, height);
4d3b6f6e
AZ
2018 break;
2019 }
2020
799e709b
AL
2021 if (width != s->last_width || height != s->last_height ||
2022 cw != s->last_cw || cheight != s->last_ch) {
2023 s->last_scr_width = width * cw;
2024 s->last_scr_height = height * cheight;
2025 s->ds->surface->width = width;
2026 s->ds->surface->height = height;
2027 dpy_resize(s->ds);
2028 s->last_width = width;
2029 s->last_height = height;
2030 s->last_ch = cheight;
2031 s->last_cw = cw;
2032 full_update = 1;
2033 }
2034
4d3b6f6e
AZ
2035 /* Update "hardware" cursor */
2036 cursor_offset = ((s->cr[0x0e] << 8) | s->cr[0x0f]) - s->start_addr;
2037 if (cursor_offset != s->cursor_offset ||
2038 s->cr[0xa] != s->cursor_start ||
2039 s->cr[0xb] != s->cursor_end || full_update) {
2040 cursor_visible = !(s->cr[0xa] & 0x20);
2041 if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
2042 dpy_cursor(s->ds,
2043 TEXTMODE_X(cursor_offset),
2044 TEXTMODE_Y(cursor_offset));
2045 else
2046 dpy_cursor(s->ds, -1, -1);
2047 s->cursor_offset = cursor_offset;
2048 s->cursor_start = s->cr[0xa];
2049 s->cursor_end = s->cr[0xb];
2050 }
2051
2052 src = (uint32_t *) s->vram_ptr + s->start_addr;
2053 dst = chardata;
2054
2055 if (full_update) {
2056 for (i = 0; i < size; src ++, dst ++, i ++)
2057 console_write_ch(dst, VMEM2CHTYPE(*src));
2058
2059 dpy_update(s->ds, 0, 0, width, height);
2060 } else {
2061 c_max = 0;
2062
2063 for (i = 0; i < size; src ++, dst ++, i ++) {
2064 console_write_ch(&val, VMEM2CHTYPE(*src));
2065 if (*dst != val) {
2066 *dst = val;
2067 c_max = i;
2068 break;
2069 }
2070 }
2071 c_min = i;
2072 for (; i < size; src ++, dst ++, i ++) {
2073 console_write_ch(&val, VMEM2CHTYPE(*src));
2074 if (*dst != val) {
2075 *dst = val;
2076 c_max = i;
2077 }
2078 }
2079
2080 if (c_min <= c_max) {
2081 i = TEXTMODE_Y(c_min);
2082 dpy_update(s->ds, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
2083 }
2084 }
2085
2086 return;
2087 case GMODE_GRAPH:
2088 if (!full_update)
2089 return;
2090
2091 s->get_resolution(s, &width, &height);
363a37d5
BS
2092 snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
2093 width, height);
4d3b6f6e
AZ
2094 break;
2095 case GMODE_BLANK:
2096 default:
2097 if (!full_update)
2098 return;
2099
363a37d5 2100 snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
4d3b6f6e
AZ
2101 break;
2102 }
2103
2104 /* Display a message */
5228c2d3
AZ
2105 s->last_width = 60;
2106 s->last_height = height = 3;
4d3b6f6e 2107 dpy_cursor(s->ds, -1, -1);
7d957bd8
AL
2108 s->ds->surface->width = s->last_width;
2109 s->ds->surface->height = height;
2110 dpy_resize(s->ds);
4d3b6f6e 2111
5228c2d3 2112 for (dst = chardata, i = 0; i < s->last_width * height; i ++)
4d3b6f6e
AZ
2113 console_write_ch(dst ++, ' ');
2114
2115 size = strlen(msg_buffer);
5228c2d3
AZ
2116 width = (s->last_width - size) / 2;
2117 dst = chardata + s->last_width + width;
4d3b6f6e
AZ
2118 for (i = 0; i < size; i ++)
2119 console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
2120
5228c2d3 2121 dpy_update(s->ds, 0, 0, s->last_width, height);
4d3b6f6e
AZ
2122}
2123
f97e36b9 2124CPUReadMemoryFunc * const vga_mem_read[3] = {
e89f66ec
FB
2125 vga_mem_readb,
2126 vga_mem_readw,
2127 vga_mem_readl,
2128};
2129
f97e36b9 2130CPUWriteMemoryFunc * const vga_mem_write[3] = {
e89f66ec
FB
2131 vga_mem_writeb,
2132 vga_mem_writew,
2133 vga_mem_writel,
2134};
2135
0d65ddc3 2136void vga_common_save(QEMUFile *f, void *opaque)
b0a21b53 2137{
0d65ddc3 2138 VGACommonState *s = opaque;
b0a21b53
FB
2139 int i;
2140
2141 qemu_put_be32s(f, &s->latch);
2142 qemu_put_8s(f, &s->sr_index);
2143 qemu_put_buffer(f, s->sr, 8);
2144 qemu_put_8s(f, &s->gr_index);
2145 qemu_put_buffer(f, s->gr, 16);
2146 qemu_put_8s(f, &s->ar_index);
2147 qemu_put_buffer(f, s->ar, 21);
bee8d684 2148 qemu_put_be32(f, s->ar_flip_flop);
b0a21b53
FB
2149 qemu_put_8s(f, &s->cr_index);
2150 qemu_put_buffer(f, s->cr, 256);
2151 qemu_put_8s(f, &s->msr);
2152 qemu_put_8s(f, &s->fcr);
bee8d684 2153 qemu_put_byte(f, s->st00);
b0a21b53
FB
2154 qemu_put_8s(f, &s->st01);
2155
2156 qemu_put_8s(f, &s->dac_state);
2157 qemu_put_8s(f, &s->dac_sub_index);
2158 qemu_put_8s(f, &s->dac_read_index);
2159 qemu_put_8s(f, &s->dac_write_index);
2160 qemu_put_buffer(f, s->dac_cache, 3);
2161 qemu_put_buffer(f, s->palette, 768);
2162
bee8d684 2163 qemu_put_be32(f, s->bank_offset);
b0a21b53
FB
2164#ifdef CONFIG_BOCHS_VBE
2165 qemu_put_byte(f, 1);
2166 qemu_put_be16s(f, &s->vbe_index);
2167 for(i = 0; i < VBE_DISPI_INDEX_NB; i++)
2168 qemu_put_be16s(f, &s->vbe_regs[i]);
2169 qemu_put_be32s(f, &s->vbe_start_addr);
2170 qemu_put_be32s(f, &s->vbe_line_offset);
2171 qemu_put_be32s(f, &s->vbe_bank_mask);
2172#else
2173 qemu_put_byte(f, 0);
2174#endif
2175}
2176
0d65ddc3 2177int vga_common_load(QEMUFile *f, void *opaque, int version_id)
b0a21b53 2178{
0d65ddc3
JQ
2179 VGACommonState *s = opaque;
2180 int is_vbe, i;
b0a21b53 2181
d2269f6f 2182 if (version_id > 2)
b0a21b53
FB
2183 return -EINVAL;
2184
2185 qemu_get_be32s(f, &s->latch);
2186 qemu_get_8s(f, &s->sr_index);
2187 qemu_get_buffer(f, s->sr, 8);
2188 qemu_get_8s(f, &s->gr_index);
2189 qemu_get_buffer(f, s->gr, 16);
2190 qemu_get_8s(f, &s->ar_index);
2191 qemu_get_buffer(f, s->ar, 21);
bee8d684 2192 s->ar_flip_flop=qemu_get_be32(f);
b0a21b53
FB
2193 qemu_get_8s(f, &s->cr_index);
2194 qemu_get_buffer(f, s->cr, 256);
2195 qemu_get_8s(f, &s->msr);
2196 qemu_get_8s(f, &s->fcr);
2197 qemu_get_8s(f, &s->st00);
2198 qemu_get_8s(f, &s->st01);
2199
2200 qemu_get_8s(f, &s->dac_state);
2201 qemu_get_8s(f, &s->dac_sub_index);
2202 qemu_get_8s(f, &s->dac_read_index);
2203 qemu_get_8s(f, &s->dac_write_index);
2204 qemu_get_buffer(f, s->dac_cache, 3);
2205 qemu_get_buffer(f, s->palette, 768);
2206
bee8d684 2207 s->bank_offset=qemu_get_be32(f);
b0a21b53
FB
2208 is_vbe = qemu_get_byte(f);
2209#ifdef CONFIG_BOCHS_VBE
2210 if (!is_vbe)
2211 return -EINVAL;
2212 qemu_get_be16s(f, &s->vbe_index);
2213 for(i = 0; i < VBE_DISPI_INDEX_NB; i++)
2214 qemu_get_be16s(f, &s->vbe_regs[i]);
2215 qemu_get_be32s(f, &s->vbe_start_addr);
2216 qemu_get_be32s(f, &s->vbe_line_offset);
2217 qemu_get_be32s(f, &s->vbe_bank_mask);
2218#else
2219 if (is_vbe)
2220 return -EINVAL;
2221#endif
2222
2223 /* force refresh */
799e709b 2224 s->graphic_mode = -1;
b0a21b53
FB
2225 return 0;
2226}
2227
a4a2f59c 2228void vga_common_init(VGACommonState *s, int vga_ram_size)
e89f66ec 2229{
17b0018b 2230 int i, j, v, b;
e89f66ec
FB
2231
2232 for(i = 0;i < 256; i++) {
2233 v = 0;
2234 for(j = 0; j < 8; j++) {
2235 v |= ((i >> j) & 1) << (j * 4);
2236 }
2237 expand4[i] = v;
2238
2239 v = 0;
2240 for(j = 0; j < 4; j++) {
2241 v |= ((i >> (2 * j)) & 3) << (j * 4);
2242 }
2243 expand2[i] = v;
2244 }
17b0018b
FB
2245 for(i = 0; i < 16; i++) {
2246 v = 0;
2247 for(j = 0; j < 4; j++) {
2248 b = ((i >> j) & 1);
2249 v |= b << (2 * j);
2250 v |= b << (2 * j + 1);
2251 }
2252 expand4to8[i] = v;
2253 }
e89f66ec 2254
b584726d
PB
2255 s->vram_offset = qemu_ram_alloc(vga_ram_size);
2256 s->vram_ptr = qemu_get_ram_ptr(s->vram_offset);
e89f66ec 2257 s->vram_size = vga_ram_size;
798b0c25
FB
2258 s->get_bpp = vga_get_bpp;
2259 s->get_offsets = vga_get_offsets;
a130a41e 2260 s->get_resolution = vga_get_resolution;
d34cab9f
TS
2261 s->update = vga_update_display;
2262 s->invalidate = vga_invalidate_display;
2263 s->screen_dump = vga_screen_dump;
4d3b6f6e 2264 s->text_update = vga_update_text;
cb5a7aa8 2265 switch (vga_retrace_method) {
2266 case VGA_RETRACE_DUMB:
2267 s->retrace = vga_dumb_retrace;
2268 s->update_retrace_info = vga_dumb_update_retrace_info;
2269 break;
2270
2271 case VGA_RETRACE_PRECISE:
2272 s->retrace = vga_precise_retrace;
2273 s->update_retrace_info = vga_precise_update_retrace_info;
cb5a7aa8 2274 break;
2275 }
6e6b7363 2276 vga_reset(s);
798b0c25
FB
2277}
2278
d2269f6f 2279/* used by both ISA and PCI */
d34cab9f 2280void vga_init(VGAState *s)
798b0c25 2281{
d2269f6f 2282 int vga_io_memory;
7b17d41e 2283
a08d4367 2284 qemu_register_reset(vga_reset, s);
b0a21b53 2285
0f35920c 2286 register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
e89f66ec 2287
0f35920c
FB
2288 register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
2289 register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
2290 register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
2291 register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
e89f66ec 2292
0f35920c 2293 register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
e89f66ec 2294
0f35920c
FB
2295 register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
2296 register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
2297 register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
2298 register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
26aa7d72 2299 s->bank_offset = 0;
e89f66ec 2300
4fa0f5d2 2301#ifdef CONFIG_BOCHS_VBE
09a79b49
FB
2302#if defined (TARGET_I386)
2303 register_ioport_read(0x1ce, 1, 2, vbe_ioport_read_index, s);
2304 register_ioport_read(0x1cf, 1, 2, vbe_ioport_read_data, s);
4fa0f5d2 2305
09a79b49
FB
2306 register_ioport_write(0x1ce, 1, 2, vbe_ioport_write_index, s);
2307 register_ioport_write(0x1cf, 1, 2, vbe_ioport_write_data, s);
646be93b
FB
2308
2309 /* old Bochs IO ports */
09a79b49
FB
2310 register_ioport_read(0xff80, 1, 2, vbe_ioport_read_index, s);
2311 register_ioport_read(0xff81, 1, 2, vbe_ioport_read_data, s);
646be93b 2312
09a79b49 2313 register_ioport_write(0xff80, 1, 2, vbe_ioport_write_index, s);
5fafdf24 2314 register_ioport_write(0xff81, 1, 2, vbe_ioport_write_data, s);
09a79b49
FB
2315#else
2316 register_ioport_read(0x1ce, 1, 2, vbe_ioport_read_index, s);
2317 register_ioport_read(0x1d0, 1, 2, vbe_ioport_read_data, s);
2318
2319 register_ioport_write(0x1ce, 1, 2, vbe_ioport_write_index, s);
2320 register_ioport_write(0x1d0, 1, 2, vbe_ioport_write_data, s);
4fa0f5d2 2321#endif
09a79b49 2322#endif /* CONFIG_BOCHS_VBE */
4fa0f5d2 2323
1eed09cb 2324 vga_io_memory = cpu_register_io_memory(vga_mem_read, vga_mem_write, s);
5fafdf24 2325 cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000,
26aa7d72 2326 vga_io_memory);
f65ed4c1 2327 qemu_register_coalesced_mmio(isa_mem_base + 0x000a0000, 0x20000);
d2269f6f
FB
2328}
2329
59a983b9
FB
2330/********************************************************/
2331/* vga screen dump */
2332
04a52b41 2333static void vga_save_dpy_update(DisplayState *ds,
59a983b9
FB
2334 int x, int y, int w, int h)
2335{
04a52b41
SS
2336 if (screen_dump_filename) {
2337 ppm_save(screen_dump_filename, ds->surface);
2338 screen_dump_filename = NULL;
2339 }
59a983b9
FB
2340}
2341
7d957bd8 2342static void vga_save_dpy_resize(DisplayState *s)
59a983b9 2343{
59a983b9
FB
2344}
2345
2346static void vga_save_dpy_refresh(DisplayState *s)
2347{
2348}
2349
e07d630a 2350int ppm_save(const char *filename, struct DisplaySurface *ds)
59a983b9
FB
2351{
2352 FILE *f;
2353 uint8_t *d, *d1;
e07d630a 2354 uint32_t v;
59a983b9 2355 int y, x;
e07d630a 2356 uint8_t r, g, b;
59a983b9
FB
2357
2358 f = fopen(filename, "wb");
2359 if (!f)
2360 return -1;
2361 fprintf(f, "P6\n%d %d\n%d\n",
e07d630a
AL
2362 ds->width, ds->height, 255);
2363 d1 = ds->data;
2364 for(y = 0; y < ds->height; y++) {
59a983b9 2365 d = d1;
e07d630a
AL
2366 for(x = 0; x < ds->width; x++) {
2367 if (ds->pf.bits_per_pixel == 32)
2368 v = *(uint32_t *)d;
2369 else
2370 v = (uint32_t) (*(uint16_t *)d);
2371 r = ((v >> ds->pf.rshift) & ds->pf.rmax) * 256 /
2372 (ds->pf.rmax + 1);
2373 g = ((v >> ds->pf.gshift) & ds->pf.gmax) * 256 /
2374 (ds->pf.gmax + 1);
2375 b = ((v >> ds->pf.bshift) & ds->pf.bmax) * 256 /
2376 (ds->pf.bmax + 1);
2377 fputc(r, f);
2378 fputc(g, f);
2379 fputc(b, f);
2380 d += ds->pf.bytes_per_pixel;
59a983b9 2381 }
e07d630a 2382 d1 += ds->linesize;
59a983b9
FB
2383 }
2384 fclose(f);
2385 return 0;
2386}
2387
04a52b41 2388static DisplayChangeListener* vga_screen_dump_init(DisplayState *ds)
4c5e8c5c 2389{
04a52b41 2390 DisplayChangeListener *dcl;
4c5e8c5c 2391
04a52b41
SS
2392 dcl = qemu_mallocz(sizeof(DisplayChangeListener));
2393 dcl->dpy_update = vga_save_dpy_update;
2394 dcl->dpy_resize = vga_save_dpy_resize;
2395 dcl->dpy_refresh = vga_save_dpy_refresh;
2396 register_displaychangelistener(ds, dcl);
2397 return dcl;
4c5e8c5c
BS
2398}
2399
2400/* save the vga display in a PPM image even if no display is
2401 available */
2402static void vga_screen_dump(void *opaque, const char *filename)
2403{
1a5ab757 2404 VGAState *s = opaque;
4c5e8c5c 2405
04a52b41
SS
2406 if (!screen_dump_dcl)
2407 screen_dump_dcl = vga_screen_dump_init(s->ds);
2408
2409 screen_dump_filename = (char *)filename;
9d1b494a 2410 vga_invalidate_display(s);
04a52b41 2411 vga_hw_update();
4c5e8c5c 2412}
04a52b41 2413