]> git.proxmox.com Git - mirror_qemu.git/blame - hw/vga.c
Add reset irq state for ps2 reboot callback (Dor Laor)
[mirror_qemu.git] / hw / vga.c
CommitLineData
e89f66ec 1/*
4fa0f5d2 2 * QEMU VGA Emulator.
5fafdf24 3 *
e89f66ec 4 * Copyright (c) 2003 Fabrice Bellard
5fafdf24 5 *
e89f66ec
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "console.h"
26#include "pc.h"
27#include "pci.h"
798b0c25 28#include "vga_int.h"
94470844 29#include "pixel_ops.h"
cb5a7aa8 30#include "qemu-timer.h"
2bec46dc 31#include "kvm.h"
e89f66ec 32
e89f66ec 33//#define DEBUG_VGA
17b0018b 34//#define DEBUG_VGA_MEM
a41bc9af
FB
35//#define DEBUG_VGA_REG
36
4fa0f5d2
FB
37//#define DEBUG_BOCHS_VBE
38
e89f66ec 39/* force some bits to zero */
798b0c25 40const uint8_t sr_mask[8] = {
e89f66ec
FB
41 (uint8_t)~0xfc,
42 (uint8_t)~0xc2,
43 (uint8_t)~0xf0,
44 (uint8_t)~0xc0,
45 (uint8_t)~0xf1,
46 (uint8_t)~0xff,
47 (uint8_t)~0xff,
48 (uint8_t)~0x00,
49};
50
798b0c25 51const uint8_t gr_mask[16] = {
e89f66ec
FB
52 (uint8_t)~0xf0, /* 0x00 */
53 (uint8_t)~0xf0, /* 0x01 */
54 (uint8_t)~0xf0, /* 0x02 */
55 (uint8_t)~0xe0, /* 0x03 */
56 (uint8_t)~0xfc, /* 0x04 */
57 (uint8_t)~0x84, /* 0x05 */
58 (uint8_t)~0xf0, /* 0x06 */
59 (uint8_t)~0xf0, /* 0x07 */
60 (uint8_t)~0x00, /* 0x08 */
61 (uint8_t)~0xff, /* 0x09 */
62 (uint8_t)~0xff, /* 0x0a */
63 (uint8_t)~0xff, /* 0x0b */
64 (uint8_t)~0xff, /* 0x0c */
65 (uint8_t)~0xff, /* 0x0d */
66 (uint8_t)~0xff, /* 0x0e */
67 (uint8_t)~0xff, /* 0x0f */
68};
69
70#define cbswap_32(__x) \
71((uint32_t)( \
72 (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
73 (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
74 (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
75 (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
76
b8ed223b 77#ifdef WORDS_BIGENDIAN
e89f66ec
FB
78#define PAT(x) cbswap_32(x)
79#else
80#define PAT(x) (x)
81#endif
82
b8ed223b
FB
83#ifdef WORDS_BIGENDIAN
84#define BIG 1
85#else
86#define BIG 0
87#endif
88
89#ifdef WORDS_BIGENDIAN
90#define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
91#else
92#define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
93#endif
94
e89f66ec
FB
95static const uint32_t mask16[16] = {
96 PAT(0x00000000),
97 PAT(0x000000ff),
98 PAT(0x0000ff00),
99 PAT(0x0000ffff),
100 PAT(0x00ff0000),
101 PAT(0x00ff00ff),
102 PAT(0x00ffff00),
103 PAT(0x00ffffff),
104 PAT(0xff000000),
105 PAT(0xff0000ff),
106 PAT(0xff00ff00),
107 PAT(0xff00ffff),
108 PAT(0xffff0000),
109 PAT(0xffff00ff),
110 PAT(0xffffff00),
111 PAT(0xffffffff),
112};
113
114#undef PAT
115
b8ed223b 116#ifdef WORDS_BIGENDIAN
e89f66ec
FB
117#define PAT(x) (x)
118#else
119#define PAT(x) cbswap_32(x)
120#endif
121
122static const uint32_t dmask16[16] = {
123 PAT(0x00000000),
124 PAT(0x000000ff),
125 PAT(0x0000ff00),
126 PAT(0x0000ffff),
127 PAT(0x00ff0000),
128 PAT(0x00ff00ff),
129 PAT(0x00ffff00),
130 PAT(0x00ffffff),
131 PAT(0xff000000),
132 PAT(0xff0000ff),
133 PAT(0xff00ff00),
134 PAT(0xff00ffff),
135 PAT(0xffff0000),
136 PAT(0xffff00ff),
137 PAT(0xffffff00),
138 PAT(0xffffffff),
139};
140
141static const uint32_t dmask4[4] = {
142 PAT(0x00000000),
143 PAT(0x0000ffff),
144 PAT(0xffff0000),
145 PAT(0xffffffff),
146};
147
148static uint32_t expand4[256];
149static uint16_t expand2[256];
17b0018b 150static uint8_t expand4to8[16];
e89f66ec 151
95219897
PB
152static void vga_screen_dump(void *opaque, const char *filename);
153
cb5a7aa8 154static void vga_dumb_update_retrace_info(VGAState *s)
155{
156 (void) s;
157}
158
159static void vga_precise_update_retrace_info(VGAState *s)
160{
161 int htotal_chars;
162 int hretr_start_char;
163 int hretr_skew_chars;
164 int hretr_end_char;
165
166 int vtotal_lines;
167 int vretr_start_line;
168 int vretr_end_line;
169
170 int div2, sldiv2, dots;
171 int clocking_mode;
172 int clock_sel;
b0f74c87 173 const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
cb5a7aa8 174 int64_t chars_per_sec;
175 struct vga_precise_retrace *r = &s->retrace_info.precise;
176
177 htotal_chars = s->cr[0x00] + 5;
178 hretr_start_char = s->cr[0x04];
179 hretr_skew_chars = (s->cr[0x05] >> 5) & 3;
180 hretr_end_char = s->cr[0x05] & 0x1f;
181
182 vtotal_lines = (s->cr[0x06]
183 | (((s->cr[0x07] & 1) | ((s->cr[0x07] >> 4) & 2)) << 8)) + 2
184 ;
185 vretr_start_line = s->cr[0x10]
186 | ((((s->cr[0x07] >> 2) & 1) | ((s->cr[0x07] >> 6) & 2)) << 8)
187 ;
188 vretr_end_line = s->cr[0x11] & 0xf;
189
190
191 div2 = (s->cr[0x17] >> 2) & 1;
192 sldiv2 = (s->cr[0x17] >> 3) & 1;
193
194 clocking_mode = (s->sr[0x01] >> 3) & 1;
195 clock_sel = (s->msr >> 2) & 3;
f87fc09b 196 dots = (s->msr & 1) ? 8 : 9;
cb5a7aa8 197
b0f74c87 198 chars_per_sec = clk_hz[clock_sel] / dots;
cb5a7aa8 199
200 htotal_chars <<= clocking_mode;
201
202 r->total_chars = vtotal_lines * htotal_chars;
cb5a7aa8 203 if (r->freq) {
204 r->ticks_per_char = ticks_per_sec / (r->total_chars * r->freq);
205 } else {
206 r->ticks_per_char = ticks_per_sec / chars_per_sec;
207 }
208
209 r->vstart = vretr_start_line;
210 r->vend = r->vstart + vretr_end_line + 1;
211
212 r->hstart = hretr_start_char + hretr_skew_chars;
213 r->hend = r->hstart + hretr_end_char + 1;
214 r->htotal = htotal_chars;
215
f87fc09b 216#if 0
cb5a7aa8 217 printf (
f87fc09b 218 "hz=%f\n"
cb5a7aa8 219 "htotal = %d\n"
220 "hretr_start = %d\n"
221 "hretr_skew = %d\n"
222 "hretr_end = %d\n"
223 "vtotal = %d\n"
224 "vretr_start = %d\n"
225 "vretr_end = %d\n"
226 "div2 = %d sldiv2 = %d\n"
227 "clocking_mode = %d\n"
228 "clock_sel = %d %d\n"
229 "dots = %d\n"
230 "ticks/char = %lld\n"
231 "\n",
f87fc09b 232 (double) ticks_per_sec / (r->ticks_per_char * r->total_chars),
cb5a7aa8 233 htotal_chars,
234 hretr_start_char,
235 hretr_skew_chars,
236 hretr_end_char,
237 vtotal_lines,
238 vretr_start_line,
239 vretr_end_line,
240 div2, sldiv2,
241 clocking_mode,
242 clock_sel,
b0f74c87 243 clk_hz[clock_sel],
cb5a7aa8 244 dots,
245 r->ticks_per_char
246 );
247#endif
248}
249
250static uint8_t vga_precise_retrace(VGAState *s)
251{
252 struct vga_precise_retrace *r = &s->retrace_info.precise;
253 uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
254
255 if (r->total_chars) {
256 int cur_line, cur_line_char, cur_char;
257 int64_t cur_tick;
258
259 cur_tick = qemu_get_clock(vm_clock);
260
261 cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
262 cur_line = cur_char / r->htotal;
263
264 if (cur_line >= r->vstart && cur_line <= r->vend) {
265 val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
f87fc09b 266 } else {
267 cur_line_char = cur_char % r->htotal;
268 if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
269 val |= ST01_DISP_ENABLE;
270 }
cb5a7aa8 271 }
272
273 return val;
274 } else {
275 return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
276 }
277}
278
279static uint8_t vga_dumb_retrace(VGAState *s)
280{
281 return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
282}
283
0f35920c 284static uint32_t vga_ioport_read(void *opaque, uint32_t addr)
e89f66ec 285{
0f35920c 286 VGAState *s = opaque;
e89f66ec
FB
287 int val, index;
288
289 /* check port range access depending on color/monochrome mode */
290 if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION)) ||
291 (addr >= 0x3d0 && addr <= 0x3df && !(s->msr & MSR_COLOR_EMULATION))) {
292 val = 0xff;
293 } else {
294 switch(addr) {
295 case 0x3c0:
296 if (s->ar_flip_flop == 0) {
297 val = s->ar_index;
298 } else {
299 val = 0;
300 }
301 break;
302 case 0x3c1:
303 index = s->ar_index & 0x1f;
5fafdf24 304 if (index < 21)
e89f66ec
FB
305 val = s->ar[index];
306 else
307 val = 0;
308 break;
309 case 0x3c2:
310 val = s->st00;
311 break;
312 case 0x3c4:
313 val = s->sr_index;
314 break;
315 case 0x3c5:
316 val = s->sr[s->sr_index];
a41bc9af
FB
317#ifdef DEBUG_VGA_REG
318 printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
319#endif
e89f66ec
FB
320 break;
321 case 0x3c7:
322 val = s->dac_state;
323 break;
e6eccb38
FB
324 case 0x3c8:
325 val = s->dac_write_index;
326 break;
e89f66ec
FB
327 case 0x3c9:
328 val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
329 if (++s->dac_sub_index == 3) {
330 s->dac_sub_index = 0;
331 s->dac_read_index++;
332 }
333 break;
334 case 0x3ca:
335 val = s->fcr;
336 break;
337 case 0x3cc:
338 val = s->msr;
339 break;
340 case 0x3ce:
341 val = s->gr_index;
342 break;
343 case 0x3cf:
344 val = s->gr[s->gr_index];
a41bc9af
FB
345#ifdef DEBUG_VGA_REG
346 printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
347#endif
e89f66ec
FB
348 break;
349 case 0x3b4:
350 case 0x3d4:
351 val = s->cr_index;
352 break;
353 case 0x3b5:
354 case 0x3d5:
355 val = s->cr[s->cr_index];
a41bc9af
FB
356#ifdef DEBUG_VGA_REG
357 printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
a41bc9af 358#endif
e89f66ec
FB
359 break;
360 case 0x3ba:
361 case 0x3da:
362 /* just toggle to fool polling */
cb5a7aa8 363 val = s->st01 = s->retrace(s);
e89f66ec
FB
364 s->ar_flip_flop = 0;
365 break;
366 default:
367 val = 0x00;
368 break;
369 }
370 }
4fa0f5d2 371#if defined(DEBUG_VGA)
e89f66ec
FB
372 printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
373#endif
374 return val;
375}
376
0f35920c 377static void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
e89f66ec 378{
0f35920c 379 VGAState *s = opaque;
5467a722 380 int index;
e89f66ec
FB
381
382 /* check port range access depending on color/monochrome mode */
383 if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION)) ||
384 (addr >= 0x3d0 && addr <= 0x3df && !(s->msr & MSR_COLOR_EMULATION)))
385 return;
386
387#ifdef DEBUG_VGA
388 printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
389#endif
390
391 switch(addr) {
392 case 0x3c0:
393 if (s->ar_flip_flop == 0) {
394 val &= 0x3f;
395 s->ar_index = val;
396 } else {
397 index = s->ar_index & 0x1f;
398 switch(index) {
399 case 0x00 ... 0x0f:
400 s->ar[index] = val & 0x3f;
401 break;
402 case 0x10:
403 s->ar[index] = val & ~0x10;
404 break;
405 case 0x11:
406 s->ar[index] = val;
407 break;
408 case 0x12:
409 s->ar[index] = val & ~0xc0;
410 break;
411 case 0x13:
412 s->ar[index] = val & ~0xf0;
413 break;
414 case 0x14:
415 s->ar[index] = val & ~0xf0;
416 break;
417 default:
418 break;
419 }
420 }
421 s->ar_flip_flop ^= 1;
422 break;
423 case 0x3c2:
424 s->msr = val & ~0x10;
cb5a7aa8 425 s->update_retrace_info(s);
e89f66ec
FB
426 break;
427 case 0x3c4:
428 s->sr_index = val & 7;
429 break;
430 case 0x3c5:
a41bc9af
FB
431#ifdef DEBUG_VGA_REG
432 printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
433#endif
e89f66ec 434 s->sr[s->sr_index] = val & sr_mask[s->sr_index];
cb5a7aa8 435 if (s->sr_index == 1) s->update_retrace_info(s);
e89f66ec
FB
436 break;
437 case 0x3c7:
438 s->dac_read_index = val;
439 s->dac_sub_index = 0;
440 s->dac_state = 3;
441 break;
442 case 0x3c8:
443 s->dac_write_index = val;
444 s->dac_sub_index = 0;
445 s->dac_state = 0;
446 break;
447 case 0x3c9:
448 s->dac_cache[s->dac_sub_index] = val;
449 if (++s->dac_sub_index == 3) {
450 memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
451 s->dac_sub_index = 0;
452 s->dac_write_index++;
453 }
454 break;
455 case 0x3ce:
456 s->gr_index = val & 0x0f;
457 break;
458 case 0x3cf:
a41bc9af
FB
459#ifdef DEBUG_VGA_REG
460 printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
461#endif
e89f66ec
FB
462 s->gr[s->gr_index] = val & gr_mask[s->gr_index];
463 break;
464 case 0x3b4:
465 case 0x3d4:
466 s->cr_index = val;
467 break;
468 case 0x3b5:
469 case 0x3d5:
a41bc9af
FB
470#ifdef DEBUG_VGA_REG
471 printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
472#endif
e89f66ec 473 /* handle CR0-7 protection */
f6c958c8 474 if ((s->cr[0x11] & 0x80) && s->cr_index <= 7) {
e89f66ec
FB
475 /* can always write bit 4 of CR7 */
476 if (s->cr_index == 7)
477 s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
478 return;
479 }
480 switch(s->cr_index) {
481 case 0x01: /* horizontal display end */
482 case 0x07:
483 case 0x09:
484 case 0x0c:
485 case 0x0d:
e91c8a77 486 case 0x12: /* vertical display end */
e89f66ec
FB
487 s->cr[s->cr_index] = val;
488 break;
e89f66ec
FB
489 default:
490 s->cr[s->cr_index] = val;
491 break;
492 }
cb5a7aa8 493
494 switch(s->cr_index) {
495 case 0x00:
496 case 0x04:
497 case 0x05:
498 case 0x06:
499 case 0x07:
500 case 0x11:
501 case 0x17:
502 s->update_retrace_info(s);
503 break;
504 }
e89f66ec
FB
505 break;
506 case 0x3ba:
507 case 0x3da:
508 s->fcr = val & 0x10;
509 break;
510 }
511}
512
4fa0f5d2 513#ifdef CONFIG_BOCHS_VBE
09a79b49 514static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
4fa0f5d2 515{
0f35920c 516 VGAState *s = opaque;
4fa0f5d2 517 uint32_t val;
09a79b49
FB
518 val = s->vbe_index;
519 return val;
520}
4fa0f5d2 521
09a79b49
FB
522static uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
523{
524 VGAState *s = opaque;
525 uint32_t val;
526
8454df8b
FB
527 if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
528 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
529 switch(s->vbe_index) {
530 /* XXX: do not hardcode ? */
531 case VBE_DISPI_INDEX_XRES:
532 val = VBE_DISPI_MAX_XRES;
533 break;
534 case VBE_DISPI_INDEX_YRES:
535 val = VBE_DISPI_MAX_YRES;
536 break;
537 case VBE_DISPI_INDEX_BPP:
538 val = VBE_DISPI_MAX_BPP;
539 break;
540 default:
5fafdf24 541 val = s->vbe_regs[s->vbe_index];
8454df8b
FB
542 break;
543 }
544 } else {
5fafdf24 545 val = s->vbe_regs[s->vbe_index];
8454df8b
FB
546 }
547 } else {
09a79b49 548 val = 0;
8454df8b 549 }
4fa0f5d2 550#ifdef DEBUG_BOCHS_VBE
09a79b49 551 printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
4fa0f5d2 552#endif
4fa0f5d2
FB
553 return val;
554}
555
09a79b49
FB
556static void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
557{
558 VGAState *s = opaque;
559 s->vbe_index = val;
560}
561
562static void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
4fa0f5d2 563{
0f35920c 564 VGAState *s = opaque;
4fa0f5d2 565
09a79b49 566 if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
4fa0f5d2
FB
567#ifdef DEBUG_BOCHS_VBE
568 printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
569#endif
570 switch(s->vbe_index) {
571 case VBE_DISPI_INDEX_ID:
cae61cef
FB
572 if (val == VBE_DISPI_ID0 ||
573 val == VBE_DISPI_ID1 ||
37dd208d
FB
574 val == VBE_DISPI_ID2 ||
575 val == VBE_DISPI_ID3 ||
576 val == VBE_DISPI_ID4) {
cae61cef
FB
577 s->vbe_regs[s->vbe_index] = val;
578 }
4fa0f5d2
FB
579 break;
580 case VBE_DISPI_INDEX_XRES:
cae61cef
FB
581 if ((val <= VBE_DISPI_MAX_XRES) && ((val & 7) == 0)) {
582 s->vbe_regs[s->vbe_index] = val;
583 }
4fa0f5d2
FB
584 break;
585 case VBE_DISPI_INDEX_YRES:
cae61cef
FB
586 if (val <= VBE_DISPI_MAX_YRES) {
587 s->vbe_regs[s->vbe_index] = val;
588 }
4fa0f5d2
FB
589 break;
590 case VBE_DISPI_INDEX_BPP:
591 if (val == 0)
592 val = 8;
5fafdf24 593 if (val == 4 || val == 8 || val == 15 ||
cae61cef
FB
594 val == 16 || val == 24 || val == 32) {
595 s->vbe_regs[s->vbe_index] = val;
596 }
4fa0f5d2
FB
597 break;
598 case VBE_DISPI_INDEX_BANK:
42fc925e
FB
599 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
600 val &= (s->vbe_bank_mask >> 2);
601 } else {
602 val &= s->vbe_bank_mask;
603 }
cae61cef 604 s->vbe_regs[s->vbe_index] = val;
26aa7d72 605 s->bank_offset = (val << 16);
4fa0f5d2
FB
606 break;
607 case VBE_DISPI_INDEX_ENABLE:
8454df8b
FB
608 if ((val & VBE_DISPI_ENABLED) &&
609 !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
4fa0f5d2
FB
610 int h, shift_control;
611
5fafdf24 612 s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] =
4fa0f5d2 613 s->vbe_regs[VBE_DISPI_INDEX_XRES];
5fafdf24 614 s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] =
4fa0f5d2
FB
615 s->vbe_regs[VBE_DISPI_INDEX_YRES];
616 s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
617 s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
3b46e624 618
4fa0f5d2
FB
619 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
620 s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 1;
621 else
5fafdf24 622 s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] *
4fa0f5d2
FB
623 ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
624 s->vbe_start_addr = 0;
8454df8b 625
4fa0f5d2
FB
626 /* clear the screen (should be done in BIOS) */
627 if (!(val & VBE_DISPI_NOCLEARMEM)) {
5fafdf24 628 memset(s->vram_ptr, 0,
4fa0f5d2
FB
629 s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
630 }
3b46e624 631
cae61cef
FB
632 /* we initialize the VGA graphic mode (should be done
633 in BIOS) */
634 s->gr[0x06] = (s->gr[0x06] & ~0x0c) | 0x05; /* graphic mode + memory map 1 */
4fa0f5d2
FB
635 s->cr[0x17] |= 3; /* no CGA modes */
636 s->cr[0x13] = s->vbe_line_offset >> 3;
637 /* width */
638 s->cr[0x01] = (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
8454df8b 639 /* height (only meaningful if < 1024) */
4fa0f5d2
FB
640 h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
641 s->cr[0x12] = h;
5fafdf24 642 s->cr[0x07] = (s->cr[0x07] & ~0x42) |
4fa0f5d2
FB
643 ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
644 /* line compare to 1023 */
645 s->cr[0x18] = 0xff;
646 s->cr[0x07] |= 0x10;
647 s->cr[0x09] |= 0x40;
3b46e624 648
4fa0f5d2
FB
649 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
650 shift_control = 0;
651 s->sr[0x01] &= ~8; /* no double line */
652 } else {
653 shift_control = 2;
646be93b 654 s->sr[4] |= 0x08; /* set chain 4 mode */
141253b2 655 s->sr[2] |= 0x0f; /* activate all planes */
4fa0f5d2
FB
656 }
657 s->gr[0x05] = (s->gr[0x05] & ~0x60) | (shift_control << 5);
658 s->cr[0x09] &= ~0x9f; /* no double scan */
cae61cef
FB
659 } else {
660 /* XXX: the bios should do that */
26aa7d72 661 s->bank_offset = 0;
cae61cef 662 }
37dd208d 663 s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
141253b2 664 s->vbe_regs[s->vbe_index] = val;
cae61cef
FB
665 break;
666 case VBE_DISPI_INDEX_VIRT_WIDTH:
667 {
668 int w, h, line_offset;
669
670 if (val < s->vbe_regs[VBE_DISPI_INDEX_XRES])
671 return;
672 w = val;
673 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
674 line_offset = w >> 1;
675 else
676 line_offset = w * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
677 h = s->vram_size / line_offset;
678 /* XXX: support weird bochs semantics ? */
679 if (h < s->vbe_regs[VBE_DISPI_INDEX_YRES])
680 return;
681 s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = w;
682 s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] = h;
683 s->vbe_line_offset = line_offset;
684 }
685 break;
686 case VBE_DISPI_INDEX_X_OFFSET:
687 case VBE_DISPI_INDEX_Y_OFFSET:
688 {
689 int x;
690 s->vbe_regs[s->vbe_index] = val;
691 s->vbe_start_addr = s->vbe_line_offset * s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET];
692 x = s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET];
693 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
694 s->vbe_start_addr += x >> 1;
695 else
696 s->vbe_start_addr += x * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
697 s->vbe_start_addr >>= 2;
4fa0f5d2
FB
698 }
699 break;
700 default:
701 break;
702 }
4fa0f5d2
FB
703 }
704}
705#endif
706
e89f66ec 707/* called for accesses between 0xa0000 and 0xc0000 */
798b0c25 708uint32_t vga_mem_readb(void *opaque, target_phys_addr_t addr)
e89f66ec 709{
a4193c8a 710 VGAState *s = opaque;
e89f66ec
FB
711 int memory_map_mode, plane;
712 uint32_t ret;
3b46e624 713
e89f66ec
FB
714 /* convert to VGA memory offset */
715 memory_map_mode = (s->gr[6] >> 2) & 3;
26aa7d72 716 addr &= 0x1ffff;
e89f66ec
FB
717 switch(memory_map_mode) {
718 case 0:
e89f66ec
FB
719 break;
720 case 1:
26aa7d72 721 if (addr >= 0x10000)
e89f66ec 722 return 0xff;
cae61cef 723 addr += s->bank_offset;
e89f66ec
FB
724 break;
725 case 2:
26aa7d72 726 addr -= 0x10000;
e89f66ec
FB
727 if (addr >= 0x8000)
728 return 0xff;
729 break;
730 default:
731 case 3:
26aa7d72 732 addr -= 0x18000;
c92b2e84
FB
733 if (addr >= 0x8000)
734 return 0xff;
e89f66ec
FB
735 break;
736 }
3b46e624 737
e89f66ec
FB
738 if (s->sr[4] & 0x08) {
739 /* chain 4 mode : simplest access */
740 ret = s->vram_ptr[addr];
741 } else if (s->gr[5] & 0x10) {
742 /* odd/even mode (aka text mode mapping) */
743 plane = (s->gr[4] & 2) | (addr & 1);
744 ret = s->vram_ptr[((addr & ~1) << 1) | plane];
745 } else {
746 /* standard VGA latched access */
747 s->latch = ((uint32_t *)s->vram_ptr)[addr];
748
749 if (!(s->gr[5] & 0x08)) {
750 /* read mode 0 */
751 plane = s->gr[4];
b8ed223b 752 ret = GET_PLANE(s->latch, plane);
e89f66ec
FB
753 } else {
754 /* read mode 1 */
755 ret = (s->latch ^ mask16[s->gr[2]]) & mask16[s->gr[7]];
756 ret |= ret >> 16;
757 ret |= ret >> 8;
758 ret = (~ret) & 0xff;
759 }
760 }
761 return ret;
762}
763
a4193c8a 764static uint32_t vga_mem_readw(void *opaque, target_phys_addr_t addr)
e89f66ec
FB
765{
766 uint32_t v;
09a79b49 767#ifdef TARGET_WORDS_BIGENDIAN
a4193c8a
FB
768 v = vga_mem_readb(opaque, addr) << 8;
769 v |= vga_mem_readb(opaque, addr + 1);
09a79b49 770#else
a4193c8a
FB
771 v = vga_mem_readb(opaque, addr);
772 v |= vga_mem_readb(opaque, addr + 1) << 8;
09a79b49 773#endif
e89f66ec
FB
774 return v;
775}
776
a4193c8a 777static uint32_t vga_mem_readl(void *opaque, target_phys_addr_t addr)
e89f66ec
FB
778{
779 uint32_t v;
09a79b49 780#ifdef TARGET_WORDS_BIGENDIAN
a4193c8a
FB
781 v = vga_mem_readb(opaque, addr) << 24;
782 v |= vga_mem_readb(opaque, addr + 1) << 16;
783 v |= vga_mem_readb(opaque, addr + 2) << 8;
784 v |= vga_mem_readb(opaque, addr + 3);
09a79b49 785#else
a4193c8a
FB
786 v = vga_mem_readb(opaque, addr);
787 v |= vga_mem_readb(opaque, addr + 1) << 8;
788 v |= vga_mem_readb(opaque, addr + 2) << 16;
789 v |= vga_mem_readb(opaque, addr + 3) << 24;
09a79b49 790#endif
e89f66ec
FB
791 return v;
792}
793
e89f66ec 794/* called for accesses between 0xa0000 and 0xc0000 */
798b0c25 795void vga_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
e89f66ec 796{
a4193c8a 797 VGAState *s = opaque;
546fa6ab 798 int memory_map_mode, plane, write_mode, b, func_select, mask;
e89f66ec
FB
799 uint32_t write_mask, bit_mask, set_mask;
800
17b0018b 801#ifdef DEBUG_VGA_MEM
e89f66ec
FB
802 printf("vga: [0x%x] = 0x%02x\n", addr, val);
803#endif
804 /* convert to VGA memory offset */
805 memory_map_mode = (s->gr[6] >> 2) & 3;
26aa7d72 806 addr &= 0x1ffff;
e89f66ec
FB
807 switch(memory_map_mode) {
808 case 0:
e89f66ec
FB
809 break;
810 case 1:
26aa7d72 811 if (addr >= 0x10000)
e89f66ec 812 return;
cae61cef 813 addr += s->bank_offset;
e89f66ec
FB
814 break;
815 case 2:
26aa7d72 816 addr -= 0x10000;
e89f66ec
FB
817 if (addr >= 0x8000)
818 return;
819 break;
820 default:
821 case 3:
26aa7d72 822 addr -= 0x18000;
c92b2e84
FB
823 if (addr >= 0x8000)
824 return;
e89f66ec
FB
825 break;
826 }
3b46e624 827
e89f66ec
FB
828 if (s->sr[4] & 0x08) {
829 /* chain 4 mode : simplest access */
830 plane = addr & 3;
546fa6ab
FB
831 mask = (1 << plane);
832 if (s->sr[2] & mask) {
e89f66ec 833 s->vram_ptr[addr] = val;
17b0018b 834#ifdef DEBUG_VGA_MEM
e89f66ec
FB
835 printf("vga: chain4: [0x%x]\n", addr);
836#endif
546fa6ab 837 s->plane_updated |= mask; /* only used to detect font change */
4fa0f5d2 838 cpu_physical_memory_set_dirty(s->vram_offset + addr);
e89f66ec
FB
839 }
840 } else if (s->gr[5] & 0x10) {
841 /* odd/even mode (aka text mode mapping) */
842 plane = (s->gr[4] & 2) | (addr & 1);
546fa6ab
FB
843 mask = (1 << plane);
844 if (s->sr[2] & mask) {
e89f66ec
FB
845 addr = ((addr & ~1) << 1) | plane;
846 s->vram_ptr[addr] = val;
17b0018b 847#ifdef DEBUG_VGA_MEM
e89f66ec
FB
848 printf("vga: odd/even: [0x%x]\n", addr);
849#endif
546fa6ab 850 s->plane_updated |= mask; /* only used to detect font change */
4fa0f5d2 851 cpu_physical_memory_set_dirty(s->vram_offset + addr);
e89f66ec
FB
852 }
853 } else {
854 /* standard VGA latched access */
855 write_mode = s->gr[5] & 3;
856 switch(write_mode) {
857 default:
858 case 0:
859 /* rotate */
860 b = s->gr[3] & 7;
861 val = ((val >> b) | (val << (8 - b))) & 0xff;
862 val |= val << 8;
863 val |= val << 16;
864
865 /* apply set/reset mask */
866 set_mask = mask16[s->gr[1]];
867 val = (val & ~set_mask) | (mask16[s->gr[0]] & set_mask);
868 bit_mask = s->gr[8];
869 break;
870 case 1:
871 val = s->latch;
872 goto do_write;
873 case 2:
874 val = mask16[val & 0x0f];
875 bit_mask = s->gr[8];
876 break;
877 case 3:
878 /* rotate */
879 b = s->gr[3] & 7;
a41bc9af 880 val = (val >> b) | (val << (8 - b));
e89f66ec
FB
881
882 bit_mask = s->gr[8] & val;
883 val = mask16[s->gr[0]];
884 break;
885 }
886
887 /* apply logical operation */
888 func_select = s->gr[3] >> 3;
889 switch(func_select) {
890 case 0:
891 default:
892 /* nothing to do */
893 break;
894 case 1:
895 /* and */
896 val &= s->latch;
897 break;
898 case 2:
899 /* or */
900 val |= s->latch;
901 break;
902 case 3:
903 /* xor */
904 val ^= s->latch;
905 break;
906 }
907
908 /* apply bit mask */
909 bit_mask |= bit_mask << 8;
910 bit_mask |= bit_mask << 16;
911 val = (val & bit_mask) | (s->latch & ~bit_mask);
912
913 do_write:
914 /* mask data according to sr[2] */
546fa6ab
FB
915 mask = s->sr[2];
916 s->plane_updated |= mask; /* only used to detect font change */
917 write_mask = mask16[mask];
5fafdf24
TS
918 ((uint32_t *)s->vram_ptr)[addr] =
919 (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
e89f66ec 920 (val & write_mask);
17b0018b 921#ifdef DEBUG_VGA_MEM
5fafdf24 922 printf("vga: latch: [0x%x] mask=0x%08x val=0x%08x\n",
e89f66ec
FB
923 addr * 4, write_mask, val);
924#endif
4fa0f5d2 925 cpu_physical_memory_set_dirty(s->vram_offset + (addr << 2));
e89f66ec
FB
926 }
927}
928
a4193c8a 929static void vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
e89f66ec 930{
09a79b49 931#ifdef TARGET_WORDS_BIGENDIAN
a4193c8a
FB
932 vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
933 vga_mem_writeb(opaque, addr + 1, val & 0xff);
09a79b49 934#else
a4193c8a
FB
935 vga_mem_writeb(opaque, addr, val & 0xff);
936 vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
09a79b49 937#endif
e89f66ec
FB
938}
939
a4193c8a 940static void vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
e89f66ec 941{
09a79b49 942#ifdef TARGET_WORDS_BIGENDIAN
a4193c8a
FB
943 vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
944 vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
945 vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
946 vga_mem_writeb(opaque, addr + 3, val & 0xff);
09a79b49 947#else
a4193c8a
FB
948 vga_mem_writeb(opaque, addr, val & 0xff);
949 vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
950 vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
951 vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
09a79b49 952#endif
e89f66ec
FB
953}
954
e89f66ec
FB
955typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
956 const uint8_t *font_ptr, int h,
957 uint32_t fgcol, uint32_t bgcol);
958typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
5fafdf24 959 const uint8_t *font_ptr, int h,
e89f66ec 960 uint32_t fgcol, uint32_t bgcol, int dup9);
5fafdf24 961typedef void vga_draw_line_func(VGAState *s1, uint8_t *d,
e89f66ec
FB
962 const uint8_t *s, int width);
963
e89f66ec
FB
964#define DEPTH 8
965#include "vga_template.h"
966
967#define DEPTH 15
968#include "vga_template.h"
969
a2502b58
BS
970#define BGR_FORMAT
971#define DEPTH 15
972#include "vga_template.h"
973
974#define DEPTH 16
975#include "vga_template.h"
976
977#define BGR_FORMAT
e89f66ec
FB
978#define DEPTH 16
979#include "vga_template.h"
980
981#define DEPTH 32
982#include "vga_template.h"
983
d3079cd2
FB
984#define BGR_FORMAT
985#define DEPTH 32
986#include "vga_template.h"
987
17b0018b
FB
988static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
989{
990 unsigned int col;
991 col = rgb_to_pixel8(r, g, b);
992 col |= col << 8;
993 col |= col << 16;
994 return col;
995}
996
997static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
998{
999 unsigned int col;
1000 col = rgb_to_pixel15(r, g, b);
1001 col |= col << 16;
1002 return col;
1003}
1004
b29169d2
BS
1005static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
1006 unsigned int b)
1007{
1008 unsigned int col;
1009 col = rgb_to_pixel15bgr(r, g, b);
1010 col |= col << 16;
1011 return col;
1012}
1013
17b0018b
FB
1014static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
1015{
1016 unsigned int col;
1017 col = rgb_to_pixel16(r, g, b);
1018 col |= col << 16;
1019 return col;
1020}
1021
b29169d2
BS
1022static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
1023 unsigned int b)
1024{
1025 unsigned int col;
1026 col = rgb_to_pixel16bgr(r, g, b);
1027 col |= col << 16;
1028 return col;
1029}
1030
17b0018b
FB
1031static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
1032{
1033 unsigned int col;
1034 col = rgb_to_pixel32(r, g, b);
1035 return col;
1036}
1037
d3079cd2
FB
1038static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
1039{
1040 unsigned int col;
1041 col = rgb_to_pixel32bgr(r, g, b);
1042 return col;
1043}
1044
e89f66ec
FB
1045/* return true if the palette was modified */
1046static int update_palette16(VGAState *s)
1047{
17b0018b 1048 int full_update, i;
e89f66ec 1049 uint32_t v, col, *palette;
e89f66ec
FB
1050
1051 full_update = 0;
1052 palette = s->last_palette;
1053 for(i = 0; i < 16; i++) {
1054 v = s->ar[i];
1055 if (s->ar[0x10] & 0x80)
1056 v = ((s->ar[0x14] & 0xf) << 4) | (v & 0xf);
1057 else
1058 v = ((s->ar[0x14] & 0xc) << 4) | (v & 0x3f);
1059 v = v * 3;
5fafdf24
TS
1060 col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
1061 c6_to_8(s->palette[v + 1]),
17b0018b
FB
1062 c6_to_8(s->palette[v + 2]));
1063 if (col != palette[i]) {
1064 full_update = 1;
1065 palette[i] = col;
e89f66ec 1066 }
17b0018b
FB
1067 }
1068 return full_update;
1069}
1070
1071/* return true if the palette was modified */
1072static int update_palette256(VGAState *s)
1073{
1074 int full_update, i;
1075 uint32_t v, col, *palette;
1076
1077 full_update = 0;
1078 palette = s->last_palette;
1079 v = 0;
1080 for(i = 0; i < 256; i++) {
37dd208d 1081 if (s->dac_8bit) {
5fafdf24
TS
1082 col = s->rgb_to_pixel(s->palette[v],
1083 s->palette[v + 1],
37dd208d
FB
1084 s->palette[v + 2]);
1085 } else {
5fafdf24
TS
1086 col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
1087 c6_to_8(s->palette[v + 1]),
37dd208d
FB
1088 c6_to_8(s->palette[v + 2]));
1089 }
e89f66ec
FB
1090 if (col != palette[i]) {
1091 full_update = 1;
1092 palette[i] = col;
1093 }
17b0018b 1094 v += 3;
e89f66ec
FB
1095 }
1096 return full_update;
1097}
1098
5fafdf24
TS
1099static void vga_get_offsets(VGAState *s,
1100 uint32_t *pline_offset,
83acc96b
FB
1101 uint32_t *pstart_addr,
1102 uint32_t *pline_compare)
e89f66ec 1103{
83acc96b 1104 uint32_t start_addr, line_offset, line_compare;
4fa0f5d2
FB
1105#ifdef CONFIG_BOCHS_VBE
1106 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1107 line_offset = s->vbe_line_offset;
1108 start_addr = s->vbe_start_addr;
83acc96b 1109 line_compare = 65535;
4fa0f5d2
FB
1110 } else
1111#endif
3b46e624 1112 {
4fa0f5d2
FB
1113 /* compute line_offset in bytes */
1114 line_offset = s->cr[0x13];
4fa0f5d2 1115 line_offset <<= 3;
08e48902 1116
4fa0f5d2
FB
1117 /* starting address */
1118 start_addr = s->cr[0x0d] | (s->cr[0x0c] << 8);
83acc96b
FB
1119
1120 /* line compare */
5fafdf24 1121 line_compare = s->cr[0x18] |
83acc96b
FB
1122 ((s->cr[0x07] & 0x10) << 4) |
1123 ((s->cr[0x09] & 0x40) << 3);
4fa0f5d2 1124 }
798b0c25
FB
1125 *pline_offset = line_offset;
1126 *pstart_addr = start_addr;
83acc96b 1127 *pline_compare = line_compare;
798b0c25
FB
1128}
1129
1130/* update start_addr and line_offset. Return TRUE if modified */
1131static int update_basic_params(VGAState *s)
1132{
1133 int full_update;
1134 uint32_t start_addr, line_offset, line_compare;
3b46e624 1135
798b0c25
FB
1136 full_update = 0;
1137
83acc96b 1138 s->get_offsets(s, &line_offset, &start_addr, &line_compare);
e89f66ec
FB
1139
1140 if (line_offset != s->line_offset ||
1141 start_addr != s->start_addr ||
1142 line_compare != s->line_compare) {
1143 s->line_offset = line_offset;
1144 s->start_addr = start_addr;
1145 s->line_compare = line_compare;
1146 full_update = 1;
1147 }
1148 return full_update;
1149}
1150
b29169d2 1151#define NB_DEPTHS 7
d3079cd2
FB
1152
1153static inline int get_depth_index(DisplayState *s)
e89f66ec 1154{
0e1f5a0c 1155 switch(ds_get_bits_per_pixel(s)) {
e89f66ec
FB
1156 default:
1157 case 8:
1158 return 0;
1159 case 15:
8927bcfd 1160 return 1;
e89f66ec 1161 case 16:
8927bcfd 1162 return 2;
e89f66ec 1163 case 32:
8927bcfd 1164 return 3;
e89f66ec
FB
1165 }
1166}
1167
d3079cd2 1168static vga_draw_glyph8_func *vga_draw_glyph8_table[NB_DEPTHS] = {
e89f66ec
FB
1169 vga_draw_glyph8_8,
1170 vga_draw_glyph8_16,
1171 vga_draw_glyph8_16,
1172 vga_draw_glyph8_32,
d3079cd2 1173 vga_draw_glyph8_32,
b29169d2
BS
1174 vga_draw_glyph8_16,
1175 vga_draw_glyph8_16,
e89f66ec
FB
1176};
1177
d3079cd2 1178static vga_draw_glyph8_func *vga_draw_glyph16_table[NB_DEPTHS] = {
17b0018b
FB
1179 vga_draw_glyph16_8,
1180 vga_draw_glyph16_16,
1181 vga_draw_glyph16_16,
1182 vga_draw_glyph16_32,
d3079cd2 1183 vga_draw_glyph16_32,
b29169d2
BS
1184 vga_draw_glyph16_16,
1185 vga_draw_glyph16_16,
17b0018b
FB
1186};
1187
d3079cd2 1188static vga_draw_glyph9_func *vga_draw_glyph9_table[NB_DEPTHS] = {
e89f66ec
FB
1189 vga_draw_glyph9_8,
1190 vga_draw_glyph9_16,
1191 vga_draw_glyph9_16,
1192 vga_draw_glyph9_32,
d3079cd2 1193 vga_draw_glyph9_32,
b29169d2
BS
1194 vga_draw_glyph9_16,
1195 vga_draw_glyph9_16,
e89f66ec 1196};
3b46e624 1197
e89f66ec
FB
1198static const uint8_t cursor_glyph[32 * 4] = {
1199 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1200 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1201 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1202 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1203 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1204 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1205 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1206 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1207 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1208 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1209 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1210 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1211 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1212 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1213 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1214 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
3b46e624 1215};
e89f66ec 1216
4c5e8c5c
BS
1217static void vga_get_text_resolution(VGAState *s, int *pwidth, int *pheight,
1218 int *pcwidth, int *pcheight)
1219{
1220 int width, cwidth, height, cheight;
1221
1222 /* total width & height */
1223 cheight = (s->cr[9] & 0x1f) + 1;
1224 cwidth = 8;
1225 if (!(s->sr[1] & 0x01))
1226 cwidth = 9;
1227 if (s->sr[1] & 0x08)
1228 cwidth = 16; /* NOTE: no 18 pixel wide */
1229 width = (s->cr[0x01] + 1);
1230 if (s->cr[0x06] == 100) {
1231 /* ugly hack for CGA 160x100x16 - explain me the logic */
1232 height = 100;
1233 } else {
1234 height = s->cr[0x12] |
1235 ((s->cr[0x07] & 0x02) << 7) |
1236 ((s->cr[0x07] & 0x40) << 3);
1237 height = (height + 1) / cheight;
1238 }
1239
1240 *pwidth = width;
1241 *pheight = height;
1242 *pcwidth = cwidth;
1243 *pcheight = cheight;
1244}
1245
7d957bd8
AL
1246typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);
1247
1248static rgb_to_pixel_dup_func *rgb_to_pixel_dup_table[NB_DEPTHS];
1249
5fafdf24
TS
1250/*
1251 * Text mode update
e89f66ec
FB
1252 * Missing:
1253 * - double scan
5fafdf24 1254 * - double width
e89f66ec
FB
1255 * - underline
1256 * - flashing
1257 */
1258static void vga_draw_text(VGAState *s, int full_update)
1259{
1260 int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
1261 int cx_min, cx_max, linesize, x_incr;
1262 uint32_t offset, fgcol, bgcol, v, cursor_offset;
1263 uint8_t *d1, *d, *src, *s1, *dest, *cursor_ptr;
1264 const uint8_t *font_ptr, *font_base[2];
1265 int dup9, line_offset, depth_index;
1266 uint32_t *palette;
1267 uint32_t *ch_attr_ptr;
1268 vga_draw_glyph8_func *vga_draw_glyph8;
1269 vga_draw_glyph9_func *vga_draw_glyph9;
1270
2bec46dc
AL
1271 vga_dirty_log_stop(s);
1272
e89f66ec
FB
1273 /* compute font data address (in plane 2) */
1274 v = s->sr[3];
1078f663 1275 offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
e89f66ec
FB
1276 if (offset != s->font_offsets[0]) {
1277 s->font_offsets[0] = offset;
1278 full_update = 1;
1279 }
1280 font_base[0] = s->vram_ptr + offset;
1281
1078f663 1282 offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
e89f66ec
FB
1283 font_base[1] = s->vram_ptr + offset;
1284 if (offset != s->font_offsets[1]) {
1285 s->font_offsets[1] = offset;
1286 full_update = 1;
1287 }
546fa6ab
FB
1288 if (s->plane_updated & (1 << 2)) {
1289 /* if the plane 2 was modified since the last display, it
1290 indicates the font may have been modified */
1291 s->plane_updated = 0;
1292 full_update = 1;
1293 }
e89f66ec
FB
1294 full_update |= update_basic_params(s);
1295
1296 line_offset = s->line_offset;
1297 s1 = s->vram_ptr + (s->start_addr * 4);
1298
4c5e8c5c 1299 vga_get_text_resolution(s, &width, &height, &cw, &cheight);
0e1f5a0c 1300 x_incr = cw * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
3294b949
FB
1301 if ((height * width) > CH_ATTR_SIZE) {
1302 /* better than nothing: exit if transient size is too big */
1303 return;
1304 }
1305
e89f66ec 1306 if (width != s->last_width || height != s->last_height ||
7d957bd8 1307 cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
2aebb3eb
FB
1308 s->last_scr_width = width * cw;
1309 s->last_scr_height = height * cheight;
3023f332 1310 qemu_console_resize(s->ds, s->last_scr_width, s->last_scr_height);
7d957bd8 1311 s->last_depth = 0;
e89f66ec
FB
1312 s->last_width = width;
1313 s->last_height = height;
1314 s->last_ch = cheight;
1315 s->last_cw = cw;
1316 full_update = 1;
1317 }
7d957bd8
AL
1318 s->rgb_to_pixel =
1319 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1320 full_update |= update_palette16(s);
1321 palette = s->last_palette;
1322 x_incr = cw * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
1323
e89f66ec
FB
1324 cursor_offset = ((s->cr[0x0e] << 8) | s->cr[0x0f]) - s->start_addr;
1325 if (cursor_offset != s->cursor_offset ||
1326 s->cr[0xa] != s->cursor_start ||
1327 s->cr[0xb] != s->cursor_end) {
1328 /* if the cursor position changed, we update the old and new
1329 chars */
1330 if (s->cursor_offset < CH_ATTR_SIZE)
1331 s->last_ch_attr[s->cursor_offset] = -1;
1332 if (cursor_offset < CH_ATTR_SIZE)
1333 s->last_ch_attr[cursor_offset] = -1;
1334 s->cursor_offset = cursor_offset;
1335 s->cursor_start = s->cr[0xa];
1336 s->cursor_end = s->cr[0xb];
1337 }
39cf7803 1338 cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
3b46e624 1339
d3079cd2 1340 depth_index = get_depth_index(s->ds);
17b0018b
FB
1341 if (cw == 16)
1342 vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
1343 else
1344 vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
e89f66ec 1345 vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
3b46e624 1346
0e1f5a0c
AL
1347 dest = ds_get_data(s->ds);
1348 linesize = ds_get_linesize(s->ds);
e89f66ec
FB
1349 ch_attr_ptr = s->last_ch_attr;
1350 for(cy = 0; cy < height; cy++) {
1351 d1 = dest;
1352 src = s1;
1353 cx_min = width;
1354 cx_max = -1;
1355 for(cx = 0; cx < width; cx++) {
1356 ch_attr = *(uint16_t *)src;
1357 if (full_update || ch_attr != *ch_attr_ptr) {
1358 if (cx < cx_min)
1359 cx_min = cx;
1360 if (cx > cx_max)
1361 cx_max = cx;
1362 *ch_attr_ptr = ch_attr;
1363#ifdef WORDS_BIGENDIAN
1364 ch = ch_attr >> 8;
1365 cattr = ch_attr & 0xff;
1366#else
1367 ch = ch_attr & 0xff;
1368 cattr = ch_attr >> 8;
1369#endif
1370 font_ptr = font_base[(cattr >> 3) & 1];
1371 font_ptr += 32 * 4 * ch;
1372 bgcol = palette[cattr >> 4];
1373 fgcol = palette[cattr & 0x0f];
17b0018b 1374 if (cw != 9) {
5fafdf24 1375 vga_draw_glyph8(d1, linesize,
e89f66ec
FB
1376 font_ptr, cheight, fgcol, bgcol);
1377 } else {
1378 dup9 = 0;
1379 if (ch >= 0xb0 && ch <= 0xdf && (s->ar[0x10] & 0x04))
1380 dup9 = 1;
5fafdf24 1381 vga_draw_glyph9(d1, linesize,
e89f66ec
FB
1382 font_ptr, cheight, fgcol, bgcol, dup9);
1383 }
1384 if (src == cursor_ptr &&
1385 !(s->cr[0x0a] & 0x20)) {
1386 int line_start, line_last, h;
1387 /* draw the cursor */
1388 line_start = s->cr[0x0a] & 0x1f;
1389 line_last = s->cr[0x0b] & 0x1f;
1390 /* XXX: check that */
1391 if (line_last > cheight - 1)
1392 line_last = cheight - 1;
1393 if (line_last >= line_start && line_start < cheight) {
1394 h = line_last - line_start + 1;
1395 d = d1 + linesize * line_start;
17b0018b 1396 if (cw != 9) {
5fafdf24 1397 vga_draw_glyph8(d, linesize,
e89f66ec
FB
1398 cursor_glyph, h, fgcol, bgcol);
1399 } else {
5fafdf24 1400 vga_draw_glyph9(d, linesize,
e89f66ec
FB
1401 cursor_glyph, h, fgcol, bgcol, 1);
1402 }
1403 }
1404 }
1405 }
1406 d1 += x_incr;
1407 src += 4;
1408 ch_attr_ptr++;
1409 }
1410 if (cx_max != -1) {
5fafdf24 1411 dpy_update(s->ds, cx_min * cw, cy * cheight,
e89f66ec
FB
1412 (cx_max - cx_min + 1) * cw, cheight);
1413 }
1414 dest += linesize * cheight;
1415 s1 += line_offset;
1416 }
1417}
1418
17b0018b
FB
1419enum {
1420 VGA_DRAW_LINE2,
1421 VGA_DRAW_LINE2D2,
1422 VGA_DRAW_LINE4,
1423 VGA_DRAW_LINE4D2,
1424 VGA_DRAW_LINE8D2,
1425 VGA_DRAW_LINE8,
1426 VGA_DRAW_LINE15,
1427 VGA_DRAW_LINE16,
4fa0f5d2 1428 VGA_DRAW_LINE24,
17b0018b
FB
1429 VGA_DRAW_LINE32,
1430 VGA_DRAW_LINE_NB,
1431};
1432
d3079cd2 1433static vga_draw_line_func *vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
e89f66ec
FB
1434 vga_draw_line2_8,
1435 vga_draw_line2_16,
1436 vga_draw_line2_16,
1437 vga_draw_line2_32,
d3079cd2 1438 vga_draw_line2_32,
b29169d2
BS
1439 vga_draw_line2_16,
1440 vga_draw_line2_16,
e89f66ec 1441
17b0018b
FB
1442 vga_draw_line2d2_8,
1443 vga_draw_line2d2_16,
1444 vga_draw_line2d2_16,
1445 vga_draw_line2d2_32,
d3079cd2 1446 vga_draw_line2d2_32,
b29169d2
BS
1447 vga_draw_line2d2_16,
1448 vga_draw_line2d2_16,
17b0018b 1449
e89f66ec
FB
1450 vga_draw_line4_8,
1451 vga_draw_line4_16,
1452 vga_draw_line4_16,
1453 vga_draw_line4_32,
d3079cd2 1454 vga_draw_line4_32,
b29169d2
BS
1455 vga_draw_line4_16,
1456 vga_draw_line4_16,
e89f66ec 1457
17b0018b
FB
1458 vga_draw_line4d2_8,
1459 vga_draw_line4d2_16,
1460 vga_draw_line4d2_16,
1461 vga_draw_line4d2_32,
d3079cd2 1462 vga_draw_line4d2_32,
b29169d2
BS
1463 vga_draw_line4d2_16,
1464 vga_draw_line4d2_16,
17b0018b
FB
1465
1466 vga_draw_line8d2_8,
1467 vga_draw_line8d2_16,
1468 vga_draw_line8d2_16,
1469 vga_draw_line8d2_32,
d3079cd2 1470 vga_draw_line8d2_32,
b29169d2
BS
1471 vga_draw_line8d2_16,
1472 vga_draw_line8d2_16,
17b0018b 1473
e89f66ec
FB
1474 vga_draw_line8_8,
1475 vga_draw_line8_16,
1476 vga_draw_line8_16,
1477 vga_draw_line8_32,
d3079cd2 1478 vga_draw_line8_32,
b29169d2
BS
1479 vga_draw_line8_16,
1480 vga_draw_line8_16,
e89f66ec
FB
1481
1482 vga_draw_line15_8,
1483 vga_draw_line15_15,
1484 vga_draw_line15_16,
1485 vga_draw_line15_32,
d3079cd2 1486 vga_draw_line15_32bgr,
b29169d2
BS
1487 vga_draw_line15_15bgr,
1488 vga_draw_line15_16bgr,
e89f66ec
FB
1489
1490 vga_draw_line16_8,
1491 vga_draw_line16_15,
1492 vga_draw_line16_16,
1493 vga_draw_line16_32,
d3079cd2 1494 vga_draw_line16_32bgr,
b29169d2
BS
1495 vga_draw_line16_15bgr,
1496 vga_draw_line16_16bgr,
e89f66ec 1497
4fa0f5d2
FB
1498 vga_draw_line24_8,
1499 vga_draw_line24_15,
1500 vga_draw_line24_16,
1501 vga_draw_line24_32,
d3079cd2 1502 vga_draw_line24_32bgr,
b29169d2
BS
1503 vga_draw_line24_15bgr,
1504 vga_draw_line24_16bgr,
4fa0f5d2 1505
e89f66ec
FB
1506 vga_draw_line32_8,
1507 vga_draw_line32_15,
1508 vga_draw_line32_16,
1509 vga_draw_line32_32,
d3079cd2 1510 vga_draw_line32_32bgr,
b29169d2
BS
1511 vga_draw_line32_15bgr,
1512 vga_draw_line32_16bgr,
d3079cd2
FB
1513};
1514
d3079cd2
FB
1515static rgb_to_pixel_dup_func *rgb_to_pixel_dup_table[NB_DEPTHS] = {
1516 rgb_to_pixel8_dup,
1517 rgb_to_pixel15_dup,
1518 rgb_to_pixel16_dup,
1519 rgb_to_pixel32_dup,
1520 rgb_to_pixel32bgr_dup,
b29169d2
BS
1521 rgb_to_pixel15bgr_dup,
1522 rgb_to_pixel16bgr_dup,
e89f66ec
FB
1523};
1524
798b0c25
FB
1525static int vga_get_bpp(VGAState *s)
1526{
1527 int ret;
1528#ifdef CONFIG_BOCHS_VBE
1529 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1530 ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
5fafdf24 1531 } else
798b0c25
FB
1532#endif
1533 {
1534 ret = 0;
1535 }
1536 return ret;
1537}
1538
a130a41e
FB
1539static void vga_get_resolution(VGAState *s, int *pwidth, int *pheight)
1540{
1541 int width, height;
3b46e624 1542
8454df8b
FB
1543#ifdef CONFIG_BOCHS_VBE
1544 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1545 width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
1546 height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
5fafdf24 1547 } else
8454df8b
FB
1548#endif
1549 {
1550 width = (s->cr[0x01] + 1) * 8;
5fafdf24
TS
1551 height = s->cr[0x12] |
1552 ((s->cr[0x07] & 0x02) << 7) |
8454df8b
FB
1553 ((s->cr[0x07] & 0x40) << 3);
1554 height = (height + 1);
1555 }
a130a41e
FB
1556 *pwidth = width;
1557 *pheight = height;
1558}
1559
a8aa669b
FB
1560void vga_invalidate_scanlines(VGAState *s, int y1, int y2)
1561{
1562 int y;
1563 if (y1 >= VGA_MAX_HEIGHT)
1564 return;
1565 if (y2 >= VGA_MAX_HEIGHT)
1566 y2 = VGA_MAX_HEIGHT;
1567 for(y = y1; y < y2; y++) {
1568 s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
1569 }
1570}
1571
2bec46dc
AL
1572static void vga_sync_dirty_bitmap(VGAState *s)
1573{
1574 if (s->map_addr)
1575 cpu_physical_sync_dirty_bitmap(s->map_addr, s->map_end);
1576
1577 if (s->lfb_vram_mapped) {
1578 cpu_physical_sync_dirty_bitmap(isa_mem_base + 0xa0000, 0xa8000);
1579 cpu_physical_sync_dirty_bitmap(isa_mem_base + 0xa8000, 0xb0000);
1580 }
1581 vga_dirty_log_start(s);
1582}
1583
5fafdf24 1584/*
e89f66ec 1585 * graphic modes
e89f66ec
FB
1586 */
1587static void vga_draw_graphic(VGAState *s, int full_update)
1588{
7d957bd8 1589 int y1, y, update, page_min, page_max, linesize, y_start, double_scan, mask, depth;
15342721 1590 int width, height, shift_control, line_offset, page0, page1, bwidth, bits;
a07cf92a 1591 int disp_width, multi_scan, multi_run;
e89f66ec 1592 uint8_t *d;
39cf7803 1593 uint32_t v, addr1, addr;
e89f66ec 1594 vga_draw_line_func *vga_draw_line;
3b46e624 1595
e89f66ec
FB
1596 full_update |= update_basic_params(s);
1597
2bec46dc
AL
1598 if (!full_update)
1599 vga_sync_dirty_bitmap(s);
1600
a130a41e 1601 s->get_resolution(s, &width, &height);
17b0018b 1602 disp_width = width;
09a79b49 1603
e89f66ec 1604 shift_control = (s->gr[0x05] >> 5) & 3;
f6c958c8
FB
1605 double_scan = (s->cr[0x09] >> 7);
1606 if (shift_control != 1) {
1607 multi_scan = (((s->cr[0x09] & 0x1f) + 1) << double_scan) - 1;
a07cf92a 1608 } else {
f6c958c8
FB
1609 /* in CGA modes, multi_scan is ignored */
1610 /* XXX: is it correct ? */
1611 multi_scan = double_scan;
a07cf92a
FB
1612 }
1613 multi_run = multi_scan;
17b0018b
FB
1614 if (shift_control != s->shift_control ||
1615 double_scan != s->double_scan) {
e89f66ec
FB
1616 full_update = 1;
1617 s->shift_control = shift_control;
17b0018b 1618 s->double_scan = double_scan;
e89f66ec 1619 }
3b46e624 1620
e3697092
AJ
1621 depth = s->get_bpp(s);
1622 if (s->line_offset != s->last_line_offset ||
1623 disp_width != s->last_width ||
1624 height != s->last_height ||
1625 s->last_depth != depth) {
0da2ea1b 1626#if defined(WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN)
e3697092 1627 if (depth == 16 || depth == 32) {
0da2ea1b 1628#else
1629 if (depth == 32) {
1630#endif
e3697092
AJ
1631 if (is_graphic_console()) {
1632 qemu_free_displaysurface(s->ds->surface);
1633 s->ds->surface = qemu_create_displaysurface_from(disp_width, height, depth,
1634 s->line_offset,
1635 s->vram_ptr + (s->start_addr * 4));
0da2ea1b 1636#if defined(WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
1637 s->ds->surface->pf = qemu_different_endianness_pixelformat(depth);
1638#endif
e3697092
AJ
1639 dpy_resize(s->ds);
1640 } else {
1641 qemu_console_resize(s->ds, disp_width, height);
1642 }
1643 } else {
1644 qemu_console_resize(s->ds, disp_width, height);
1645 }
1646 s->last_scr_width = disp_width;
1647 s->last_scr_height = height;
1648 s->last_width = disp_width;
1649 s->last_height = height;
1650 s->last_line_offset = s->line_offset;
1651 s->last_depth = depth;
1652 full_update = 1;
1653 } else if (is_graphic_console() && is_buffer_shared(s->ds->surface) &&
1654 (full_update || s->ds->surface->data != s->vram_ptr + (s->start_addr * 4))) {
1655 s->ds->surface->data = s->vram_ptr + (s->start_addr * 4);
1656 dpy_setdata(s->ds);
1657 }
1658
1659 s->rgb_to_pixel =
1660 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1661
17b0018b
FB
1662 if (shift_control == 0) {
1663 full_update |= update_palette16(s);
1664 if (s->sr[0x01] & 8) {
1665 v = VGA_DRAW_LINE4D2;
1666 disp_width <<= 1;
1667 } else {
1668 v = VGA_DRAW_LINE4;
1669 }
15342721 1670 bits = 4;
17b0018b
FB
1671 } else if (shift_control == 1) {
1672 full_update |= update_palette16(s);
1673 if (s->sr[0x01] & 8) {
1674 v = VGA_DRAW_LINE2D2;
1675 disp_width <<= 1;
1676 } else {
1677 v = VGA_DRAW_LINE2;
1678 }
15342721 1679 bits = 4;
17b0018b 1680 } else {
798b0c25
FB
1681 switch(s->get_bpp(s)) {
1682 default:
1683 case 0:
4fa0f5d2
FB
1684 full_update |= update_palette256(s);
1685 v = VGA_DRAW_LINE8D2;
15342721 1686 bits = 4;
798b0c25
FB
1687 break;
1688 case 8:
1689 full_update |= update_palette256(s);
1690 v = VGA_DRAW_LINE8;
15342721 1691 bits = 8;
798b0c25
FB
1692 break;
1693 case 15:
1694 v = VGA_DRAW_LINE15;
15342721 1695 bits = 16;
798b0c25
FB
1696 break;
1697 case 16:
1698 v = VGA_DRAW_LINE16;
15342721 1699 bits = 16;
798b0c25
FB
1700 break;
1701 case 24:
1702 v = VGA_DRAW_LINE24;
15342721 1703 bits = 24;
798b0c25
FB
1704 break;
1705 case 32:
1706 v = VGA_DRAW_LINE32;
15342721 1707 bits = 32;
798b0c25 1708 break;
4fa0f5d2 1709 }
17b0018b 1710 }
d3079cd2 1711 vga_draw_line = vga_draw_line_table[v * NB_DEPTHS + get_depth_index(s->ds)];
17b0018b 1712
7d957bd8 1713 if (!is_buffer_shared(s->ds->surface) && s->cursor_invalidate)
a8aa669b 1714 s->cursor_invalidate(s);
3b46e624 1715
e89f66ec 1716 line_offset = s->line_offset;
17b0018b 1717#if 0
f6c958c8 1718 printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
17b0018b
FB
1719 width, height, v, line_offset, s->cr[9], s->cr[0x17], s->line_compare, s->sr[0x01]);
1720#endif
e89f66ec 1721 addr1 = (s->start_addr * 4);
15342721 1722 bwidth = (width * bits + 7) / 8;
39cf7803 1723 y_start = -1;
e89f66ec
FB
1724 page_min = 0x7fffffff;
1725 page_max = -1;
0e1f5a0c
AL
1726 d = ds_get_data(s->ds);
1727 linesize = ds_get_linesize(s->ds);
17b0018b 1728 y1 = 0;
e89f66ec
FB
1729 for(y = 0; y < height; y++) {
1730 addr = addr1;
39cf7803 1731 if (!(s->cr[0x17] & 1)) {
17b0018b 1732 int shift;
e89f66ec 1733 /* CGA compatibility handling */
17b0018b
FB
1734 shift = 14 + ((s->cr[0x17] >> 6) & 1);
1735 addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
e89f66ec 1736 }
39cf7803 1737 if (!(s->cr[0x17] & 2)) {
17b0018b 1738 addr = (addr & ~0x8000) | ((y1 & 2) << 14);
e89f66ec 1739 }
4fa0f5d2
FB
1740 page0 = s->vram_offset + (addr & TARGET_PAGE_MASK);
1741 page1 = s->vram_offset + ((addr + bwidth - 1) & TARGET_PAGE_MASK);
5fafdf24 1742 update = full_update |
0a962c02
FB
1743 cpu_physical_memory_get_dirty(page0, VGA_DIRTY_FLAG) |
1744 cpu_physical_memory_get_dirty(page1, VGA_DIRTY_FLAG);
4fa0f5d2 1745 if ((page1 - page0) > TARGET_PAGE_SIZE) {
39cf7803 1746 /* if wide line, can use another page */
5fafdf24 1747 update |= cpu_physical_memory_get_dirty(page0 + TARGET_PAGE_SIZE,
0a962c02 1748 VGA_DIRTY_FLAG);
39cf7803 1749 }
a8aa669b
FB
1750 /* explicit invalidation for the hardware cursor */
1751 update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
e89f66ec 1752 if (update) {
39cf7803
FB
1753 if (y_start < 0)
1754 y_start = y;
e89f66ec
FB
1755 if (page0 < page_min)
1756 page_min = page0;
1757 if (page1 > page_max)
1758 page_max = page1;
7d957bd8
AL
1759 if (!(is_buffer_shared(s->ds->surface))) {
1760 vga_draw_line(s, d, s->vram_ptr + addr, width);
1761 if (s->cursor_draw_line)
1762 s->cursor_draw_line(s, d, y);
1763 }
39cf7803
FB
1764 } else {
1765 if (y_start >= 0) {
1766 /* flush to display */
5fafdf24 1767 dpy_update(s->ds, 0, y_start,
17b0018b 1768 disp_width, y - y_start);
39cf7803
FB
1769 y_start = -1;
1770 }
e89f66ec 1771 }
a07cf92a 1772 if (!multi_run) {
f6c958c8
FB
1773 mask = (s->cr[0x17] & 3) ^ 3;
1774 if ((y1 & mask) == mask)
1775 addr1 += line_offset;
1776 y1++;
a07cf92a
FB
1777 multi_run = multi_scan;
1778 } else {
1779 multi_run--;
e89f66ec 1780 }
f6c958c8
FB
1781 /* line compare acts on the displayed lines */
1782 if (y == s->line_compare)
1783 addr1 = 0;
e89f66ec
FB
1784 d += linesize;
1785 }
39cf7803
FB
1786 if (y_start >= 0) {
1787 /* flush to display */
5fafdf24 1788 dpy_update(s->ds, 0, y_start,
17b0018b 1789 disp_width, y - y_start);
39cf7803 1790 }
e89f66ec
FB
1791 /* reset modified pages */
1792 if (page_max != -1) {
0a962c02
FB
1793 cpu_physical_memory_reset_dirty(page_min, page_max + TARGET_PAGE_SIZE,
1794 VGA_DIRTY_FLAG);
e89f66ec 1795 }
a8aa669b 1796 memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
e89f66ec
FB
1797}
1798
2aebb3eb
FB
1799static void vga_draw_blank(VGAState *s, int full_update)
1800{
1801 int i, w, val;
1802 uint8_t *d;
1803
1804 if (!full_update)
1805 return;
1806 if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
1807 return;
2bec46dc
AL
1808 vga_dirty_log_stop(s);
1809
7d957bd8
AL
1810 s->rgb_to_pixel =
1811 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
0e1f5a0c 1812 if (ds_get_bits_per_pixel(s->ds) == 8)
2aebb3eb
FB
1813 val = s->rgb_to_pixel(0, 0, 0);
1814 else
1815 val = 0;
0e1f5a0c
AL
1816 w = s->last_scr_width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
1817 d = ds_get_data(s->ds);
2aebb3eb
FB
1818 for(i = 0; i < s->last_scr_height; i++) {
1819 memset(d, val, w);
0e1f5a0c 1820 d += ds_get_linesize(s->ds);
2aebb3eb 1821 }
5fafdf24 1822 dpy_update(s->ds, 0, 0,
2aebb3eb
FB
1823 s->last_scr_width, s->last_scr_height);
1824}
1825
1826#define GMODE_TEXT 0
1827#define GMODE_GRAPH 1
5fafdf24 1828#define GMODE_BLANK 2
2aebb3eb 1829
95219897 1830static void vga_update_display(void *opaque)
e89f66ec 1831{
95219897 1832 VGAState *s = (VGAState *)opaque;
e89f66ec
FB
1833 int full_update, graphic_mode;
1834
0e1f5a0c 1835 if (ds_get_bits_per_pixel(s->ds) == 0) {
0f35920c 1836 /* nothing to do */
59a983b9 1837 } else {
e89f66ec 1838 full_update = 0;
2aebb3eb
FB
1839 if (!(s->ar_index & 0x20)) {
1840 graphic_mode = GMODE_BLANK;
1841 } else {
1842 graphic_mode = s->gr[6] & 1;
1843 }
e89f66ec
FB
1844 if (graphic_mode != s->graphic_mode) {
1845 s->graphic_mode = graphic_mode;
1846 full_update = 1;
1847 }
2aebb3eb
FB
1848 switch(graphic_mode) {
1849 case GMODE_TEXT:
e89f66ec 1850 vga_draw_text(s, full_update);
2aebb3eb
FB
1851 break;
1852 case GMODE_GRAPH:
1853 vga_draw_graphic(s, full_update);
1854 break;
1855 case GMODE_BLANK:
1856 default:
1857 vga_draw_blank(s, full_update);
1858 break;
1859 }
e89f66ec
FB
1860 }
1861}
1862
a130a41e 1863/* force a full display refresh */
95219897 1864static void vga_invalidate_display(void *opaque)
a130a41e 1865{
95219897 1866 VGAState *s = (VGAState *)opaque;
3b46e624 1867
a130a41e
FB
1868 s->last_width = -1;
1869 s->last_height = -1;
1870}
1871
4abc796d 1872void vga_reset(void *opaque)
e89f66ec 1873{
6e6b7363
BS
1874 VGAState *s = (VGAState *) opaque;
1875
1876 s->lfb_addr = 0;
1877 s->lfb_end = 0;
1878 s->map_addr = 0;
1879 s->map_end = 0;
1880 s->lfb_vram_mapped = 0;
1881 s->bios_offset = 0;
1882 s->bios_size = 0;
1883 s->sr_index = 0;
1884 memset(s->sr, '\0', sizeof(s->sr));
1885 s->gr_index = 0;
1886 memset(s->gr, '\0', sizeof(s->gr));
1887 s->ar_index = 0;
1888 memset(s->ar, '\0', sizeof(s->ar));
1889 s->ar_flip_flop = 0;
1890 s->cr_index = 0;
1891 memset(s->cr, '\0', sizeof(s->cr));
1892 s->msr = 0;
1893 s->fcr = 0;
1894 s->st00 = 0;
1895 s->st01 = 0;
1896 s->dac_state = 0;
1897 s->dac_sub_index = 0;
1898 s->dac_read_index = 0;
1899 s->dac_write_index = 0;
1900 memset(s->dac_cache, '\0', sizeof(s->dac_cache));
1901 s->dac_8bit = 0;
1902 memset(s->palette, '\0', sizeof(s->palette));
1903 s->bank_offset = 0;
1904#ifdef CONFIG_BOCHS_VBE
1905 s->vbe_index = 0;
1906 memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
1907 s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID0;
1908 s->vbe_start_addr = 0;
1909 s->vbe_line_offset = 0;
1910 s->vbe_bank_mask = (s->vram_size >> 16) - 1;
1911#endif
1912 memset(s->font_offsets, '\0', sizeof(s->font_offsets));
e89f66ec 1913 s->graphic_mode = -1; /* force full update */
6e6b7363
BS
1914 s->shift_control = 0;
1915 s->double_scan = 0;
1916 s->line_offset = 0;
1917 s->line_compare = 0;
1918 s->start_addr = 0;
1919 s->plane_updated = 0;
1920 s->last_cw = 0;
1921 s->last_ch = 0;
1922 s->last_width = 0;
1923 s->last_height = 0;
1924 s->last_scr_width = 0;
1925 s->last_scr_height = 0;
1926 s->cursor_start = 0;
1927 s->cursor_end = 0;
1928 s->cursor_offset = 0;
1929 memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
1930 memset(s->last_palette, '\0', sizeof(s->last_palette));
1931 memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
1932 switch (vga_retrace_method) {
1933 case VGA_RETRACE_DUMB:
1934 break;
1935 case VGA_RETRACE_PRECISE:
1936 memset(&s->retrace_info, 0, sizeof (s->retrace_info));
1937 break;
1938 }
e89f66ec
FB
1939}
1940
4d3b6f6e
AZ
1941#define TEXTMODE_X(x) ((x) % width)
1942#define TEXTMODE_Y(x) ((x) / width)
1943#define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
1944 ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
1945/* relay text rendering to the display driver
1946 * instead of doing a full vga_update_display() */
1947static void vga_update_text(void *opaque, console_ch_t *chardata)
1948{
1949 VGAState *s = (VGAState *) opaque;
1950 int graphic_mode, i, cursor_offset, cursor_visible;
1951 int cw, cheight, width, height, size, c_min, c_max;
1952 uint32_t *src;
1953 console_ch_t *dst, val;
1954 char msg_buffer[80];
5228c2d3 1955 int full_update = 0;
4d3b6f6e
AZ
1956
1957 if (!(s->ar_index & 0x20)) {
1958 graphic_mode = GMODE_BLANK;
1959 } else {
1960 graphic_mode = s->gr[6] & 1;
1961 }
1962 if (graphic_mode != s->graphic_mode) {
1963 s->graphic_mode = graphic_mode;
1964 full_update = 1;
1965 }
1966 if (s->last_width == -1) {
1967 s->last_width = 0;
1968 full_update = 1;
1969 }
1970
1971 switch (graphic_mode) {
1972 case GMODE_TEXT:
1973 /* TODO: update palette */
1974 full_update |= update_basic_params(s);
1975
1976 /* total width & height */
1977 cheight = (s->cr[9] & 0x1f) + 1;
1978 cw = 8;
1979 if (!(s->sr[1] & 0x01))
1980 cw = 9;
1981 if (s->sr[1] & 0x08)
1982 cw = 16; /* NOTE: no 18 pixel wide */
1983 width = (s->cr[0x01] + 1);
1984 if (s->cr[0x06] == 100) {
1985 /* ugly hack for CGA 160x100x16 - explain me the logic */
1986 height = 100;
1987 } else {
1988 height = s->cr[0x12] |
1989 ((s->cr[0x07] & 0x02) << 7) |
1990 ((s->cr[0x07] & 0x40) << 3);
1991 height = (height + 1) / cheight;
1992 }
1993
1994 size = (height * width);
1995 if (size > CH_ATTR_SIZE) {
1996 if (!full_update)
1997 return;
1998
363a37d5
BS
1999 snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
2000 width, height);
4d3b6f6e
AZ
2001 break;
2002 }
2003
2004 if (width != s->last_width || height != s->last_height ||
2005 cw != s->last_cw || cheight != s->last_ch) {
2006 s->last_scr_width = width * cw;
2007 s->last_scr_height = height * cheight;
7d957bd8
AL
2008 s->ds->surface->width = width;
2009 s->ds->surface->height = height;
2010 dpy_resize(s->ds);
4d3b6f6e
AZ
2011 s->last_width = width;
2012 s->last_height = height;
2013 s->last_ch = cheight;
2014 s->last_cw = cw;
2015 full_update = 1;
2016 }
2017
2018 /* Update "hardware" cursor */
2019 cursor_offset = ((s->cr[0x0e] << 8) | s->cr[0x0f]) - s->start_addr;
2020 if (cursor_offset != s->cursor_offset ||
2021 s->cr[0xa] != s->cursor_start ||
2022 s->cr[0xb] != s->cursor_end || full_update) {
2023 cursor_visible = !(s->cr[0xa] & 0x20);
2024 if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
2025 dpy_cursor(s->ds,
2026 TEXTMODE_X(cursor_offset),
2027 TEXTMODE_Y(cursor_offset));
2028 else
2029 dpy_cursor(s->ds, -1, -1);
2030 s->cursor_offset = cursor_offset;
2031 s->cursor_start = s->cr[0xa];
2032 s->cursor_end = s->cr[0xb];
2033 }
2034
2035 src = (uint32_t *) s->vram_ptr + s->start_addr;
2036 dst = chardata;
2037
2038 if (full_update) {
2039 for (i = 0; i < size; src ++, dst ++, i ++)
2040 console_write_ch(dst, VMEM2CHTYPE(*src));
2041
2042 dpy_update(s->ds, 0, 0, width, height);
2043 } else {
2044 c_max = 0;
2045
2046 for (i = 0; i < size; src ++, dst ++, i ++) {
2047 console_write_ch(&val, VMEM2CHTYPE(*src));
2048 if (*dst != val) {
2049 *dst = val;
2050 c_max = i;
2051 break;
2052 }
2053 }
2054 c_min = i;
2055 for (; i < size; src ++, dst ++, i ++) {
2056 console_write_ch(&val, VMEM2CHTYPE(*src));
2057 if (*dst != val) {
2058 *dst = val;
2059 c_max = i;
2060 }
2061 }
2062
2063 if (c_min <= c_max) {
2064 i = TEXTMODE_Y(c_min);
2065 dpy_update(s->ds, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
2066 }
2067 }
2068
2069 return;
2070 case GMODE_GRAPH:
2071 if (!full_update)
2072 return;
2073
2074 s->get_resolution(s, &width, &height);
363a37d5
BS
2075 snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
2076 width, height);
4d3b6f6e
AZ
2077 break;
2078 case GMODE_BLANK:
2079 default:
2080 if (!full_update)
2081 return;
2082
363a37d5 2083 snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
4d3b6f6e
AZ
2084 break;
2085 }
2086
2087 /* Display a message */
5228c2d3
AZ
2088 s->last_width = 60;
2089 s->last_height = height = 3;
4d3b6f6e 2090 dpy_cursor(s->ds, -1, -1);
7d957bd8
AL
2091 s->ds->surface->width = s->last_width;
2092 s->ds->surface->height = height;
2093 dpy_resize(s->ds);
4d3b6f6e 2094
5228c2d3 2095 for (dst = chardata, i = 0; i < s->last_width * height; i ++)
4d3b6f6e
AZ
2096 console_write_ch(dst ++, ' ');
2097
2098 size = strlen(msg_buffer);
5228c2d3
AZ
2099 width = (s->last_width - size) / 2;
2100 dst = chardata + s->last_width + width;
4d3b6f6e
AZ
2101 for (i = 0; i < size; i ++)
2102 console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
2103
5228c2d3 2104 dpy_update(s->ds, 0, 0, s->last_width, height);
4d3b6f6e
AZ
2105}
2106
59a983b9 2107static CPUReadMemoryFunc *vga_mem_read[3] = {
e89f66ec
FB
2108 vga_mem_readb,
2109 vga_mem_readw,
2110 vga_mem_readl,
2111};
2112
59a983b9 2113static CPUWriteMemoryFunc *vga_mem_write[3] = {
e89f66ec
FB
2114 vga_mem_writeb,
2115 vga_mem_writew,
2116 vga_mem_writel,
2117};
2118
b0a21b53
FB
2119static void vga_save(QEMUFile *f, void *opaque)
2120{
2121 VGAState *s = opaque;
2122 int i;
2123
d2269f6f
FB
2124 if (s->pci_dev)
2125 pci_device_save(s->pci_dev, f);
2126
b0a21b53
FB
2127 qemu_put_be32s(f, &s->latch);
2128 qemu_put_8s(f, &s->sr_index);
2129 qemu_put_buffer(f, s->sr, 8);
2130 qemu_put_8s(f, &s->gr_index);
2131 qemu_put_buffer(f, s->gr, 16);
2132 qemu_put_8s(f, &s->ar_index);
2133 qemu_put_buffer(f, s->ar, 21);
bee8d684 2134 qemu_put_be32(f, s->ar_flip_flop);
b0a21b53
FB
2135 qemu_put_8s(f, &s->cr_index);
2136 qemu_put_buffer(f, s->cr, 256);
2137 qemu_put_8s(f, &s->msr);
2138 qemu_put_8s(f, &s->fcr);
bee8d684 2139 qemu_put_byte(f, s->st00);
b0a21b53
FB
2140 qemu_put_8s(f, &s->st01);
2141
2142 qemu_put_8s(f, &s->dac_state);
2143 qemu_put_8s(f, &s->dac_sub_index);
2144 qemu_put_8s(f, &s->dac_read_index);
2145 qemu_put_8s(f, &s->dac_write_index);
2146 qemu_put_buffer(f, s->dac_cache, 3);
2147 qemu_put_buffer(f, s->palette, 768);
2148
bee8d684 2149 qemu_put_be32(f, s->bank_offset);
b0a21b53
FB
2150#ifdef CONFIG_BOCHS_VBE
2151 qemu_put_byte(f, 1);
2152 qemu_put_be16s(f, &s->vbe_index);
2153 for(i = 0; i < VBE_DISPI_INDEX_NB; i++)
2154 qemu_put_be16s(f, &s->vbe_regs[i]);
2155 qemu_put_be32s(f, &s->vbe_start_addr);
2156 qemu_put_be32s(f, &s->vbe_line_offset);
2157 qemu_put_be32s(f, &s->vbe_bank_mask);
2158#else
2159 qemu_put_byte(f, 0);
2160#endif
2161}
2162
2163static int vga_load(QEMUFile *f, void *opaque, int version_id)
2164{
2165 VGAState *s = opaque;
d2269f6f 2166 int is_vbe, i, ret;
b0a21b53 2167
d2269f6f 2168 if (version_id > 2)
b0a21b53
FB
2169 return -EINVAL;
2170
d2269f6f
FB
2171 if (s->pci_dev && version_id >= 2) {
2172 ret = pci_device_load(s->pci_dev, f);
2173 if (ret < 0)
2174 return ret;
2175 }
2176
b0a21b53
FB
2177 qemu_get_be32s(f, &s->latch);
2178 qemu_get_8s(f, &s->sr_index);
2179 qemu_get_buffer(f, s->sr, 8);
2180 qemu_get_8s(f, &s->gr_index);
2181 qemu_get_buffer(f, s->gr, 16);
2182 qemu_get_8s(f, &s->ar_index);
2183 qemu_get_buffer(f, s->ar, 21);
bee8d684 2184 s->ar_flip_flop=qemu_get_be32(f);
b0a21b53
FB
2185 qemu_get_8s(f, &s->cr_index);
2186 qemu_get_buffer(f, s->cr, 256);
2187 qemu_get_8s(f, &s->msr);
2188 qemu_get_8s(f, &s->fcr);
2189 qemu_get_8s(f, &s->st00);
2190 qemu_get_8s(f, &s->st01);
2191
2192 qemu_get_8s(f, &s->dac_state);
2193 qemu_get_8s(f, &s->dac_sub_index);
2194 qemu_get_8s(f, &s->dac_read_index);
2195 qemu_get_8s(f, &s->dac_write_index);
2196 qemu_get_buffer(f, s->dac_cache, 3);
2197 qemu_get_buffer(f, s->palette, 768);
2198
bee8d684 2199 s->bank_offset=qemu_get_be32(f);
b0a21b53
FB
2200 is_vbe = qemu_get_byte(f);
2201#ifdef CONFIG_BOCHS_VBE
2202 if (!is_vbe)
2203 return -EINVAL;
2204 qemu_get_be16s(f, &s->vbe_index);
2205 for(i = 0; i < VBE_DISPI_INDEX_NB; i++)
2206 qemu_get_be16s(f, &s->vbe_regs[i]);
2207 qemu_get_be32s(f, &s->vbe_start_addr);
2208 qemu_get_be32s(f, &s->vbe_line_offset);
2209 qemu_get_be32s(f, &s->vbe_bank_mask);
2210#else
2211 if (is_vbe)
2212 return -EINVAL;
2213#endif
2214
2215 /* force refresh */
2216 s->graphic_mode = -1;
2217 return 0;
2218}
2219
d2269f6f
FB
2220typedef struct PCIVGAState {
2221 PCIDevice dev;
2222 VGAState vga_state;
2223} PCIVGAState;
2224
2bec46dc
AL
2225void vga_dirty_log_start(VGAState *s)
2226{
2227 if (kvm_enabled() && s->map_addr)
2228 kvm_log_start(s->map_addr, s->map_end - s->map_addr);
2229
2230 if (kvm_enabled() && s->lfb_vram_mapped) {
2231 kvm_log_start(isa_mem_base + 0xa0000, 0x8000);
2232 kvm_log_start(isa_mem_base + 0xa8000, 0x8000);
2233 }
2234}
2235
2236void vga_dirty_log_stop(VGAState *s)
2237{
2238 if (kvm_enabled() && s->map_addr)
2239 kvm_log_stop(s->map_addr, s->map_end - s->map_addr);
2240
2241 if (kvm_enabled() && s->lfb_vram_mapped) {
2242 kvm_log_stop(isa_mem_base + 0xa0000, 0x8000);
2243 kvm_log_stop(isa_mem_base + 0xa8000, 0x8000);
2244 }
2245}
2246
5fafdf24 2247static void vga_map(PCIDevice *pci_dev, int region_num,
1078f663
FB
2248 uint32_t addr, uint32_t size, int type)
2249{
d2269f6f
FB
2250 PCIVGAState *d = (PCIVGAState *)pci_dev;
2251 VGAState *s = &d->vga_state;
d5295253
FB
2252 if (region_num == PCI_ROM_SLOT) {
2253 cpu_register_physical_memory(addr, s->bios_size, s->bios_offset);
2254 } else {
2255 cpu_register_physical_memory(addr, s->vram_size, s->vram_offset);
2256 }
2bec46dc
AL
2257
2258 s->map_addr = addr;
2259 s->map_end = addr + VGA_RAM_SIZE;
2260
2261 vga_dirty_log_start(s);
1078f663
FB
2262}
2263
3023f332 2264void vga_common_init(VGAState *s, uint8_t *vga_ram_base,
4efe2755 2265 ram_addr_t vga_ram_offset, int vga_ram_size)
e89f66ec 2266{
17b0018b 2267 int i, j, v, b;
e89f66ec
FB
2268
2269 for(i = 0;i < 256; i++) {
2270 v = 0;
2271 for(j = 0; j < 8; j++) {
2272 v |= ((i >> j) & 1) << (j * 4);
2273 }
2274 expand4[i] = v;
2275
2276 v = 0;
2277 for(j = 0; j < 4; j++) {
2278 v |= ((i >> (2 * j)) & 3) << (j * 4);
2279 }
2280 expand2[i] = v;
2281 }
17b0018b
FB
2282 for(i = 0; i < 16; i++) {
2283 v = 0;
2284 for(j = 0; j < 4; j++) {
2285 b = ((i >> j) & 1);
2286 v |= b << (2 * j);
2287 v |= b << (2 * j + 1);
2288 }
2289 expand4to8[i] = v;
2290 }
e89f66ec 2291
e89f66ec
FB
2292 s->vram_ptr = vga_ram_base;
2293 s->vram_offset = vga_ram_offset;
2294 s->vram_size = vga_ram_size;
798b0c25
FB
2295 s->get_bpp = vga_get_bpp;
2296 s->get_offsets = vga_get_offsets;
a130a41e 2297 s->get_resolution = vga_get_resolution;
d34cab9f
TS
2298 s->update = vga_update_display;
2299 s->invalidate = vga_invalidate_display;
2300 s->screen_dump = vga_screen_dump;
4d3b6f6e 2301 s->text_update = vga_update_text;
cb5a7aa8 2302 switch (vga_retrace_method) {
2303 case VGA_RETRACE_DUMB:
2304 s->retrace = vga_dumb_retrace;
2305 s->update_retrace_info = vga_dumb_update_retrace_info;
2306 break;
2307
2308 case VGA_RETRACE_PRECISE:
2309 s->retrace = vga_precise_retrace;
2310 s->update_retrace_info = vga_precise_update_retrace_info;
cb5a7aa8 2311 break;
2312 }
6e6b7363 2313 vga_reset(s);
798b0c25
FB
2314}
2315
d2269f6f 2316/* used by both ISA and PCI */
d34cab9f 2317void vga_init(VGAState *s)
798b0c25 2318{
d2269f6f 2319 int vga_io_memory;
7b17d41e 2320
4abc796d 2321 qemu_register_reset(vga_reset, s);
d2269f6f 2322 register_savevm("vga", 0, 2, vga_save, vga_load, s);
b0a21b53 2323
0f35920c 2324 register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
e89f66ec 2325
0f35920c
FB
2326 register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
2327 register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
2328 register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
2329 register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
e89f66ec 2330
0f35920c 2331 register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
e89f66ec 2332
0f35920c
FB
2333 register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
2334 register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
2335 register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
2336 register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
26aa7d72 2337 s->bank_offset = 0;
e89f66ec 2338
4fa0f5d2 2339#ifdef CONFIG_BOCHS_VBE
09a79b49
FB
2340#if defined (TARGET_I386)
2341 register_ioport_read(0x1ce, 1, 2, vbe_ioport_read_index, s);
2342 register_ioport_read(0x1cf, 1, 2, vbe_ioport_read_data, s);
4fa0f5d2 2343
09a79b49
FB
2344 register_ioport_write(0x1ce, 1, 2, vbe_ioport_write_index, s);
2345 register_ioport_write(0x1cf, 1, 2, vbe_ioport_write_data, s);
646be93b
FB
2346
2347 /* old Bochs IO ports */
09a79b49
FB
2348 register_ioport_read(0xff80, 1, 2, vbe_ioport_read_index, s);
2349 register_ioport_read(0xff81, 1, 2, vbe_ioport_read_data, s);
646be93b 2350
09a79b49 2351 register_ioport_write(0xff80, 1, 2, vbe_ioport_write_index, s);
5fafdf24 2352 register_ioport_write(0xff81, 1, 2, vbe_ioport_write_data, s);
09a79b49
FB
2353#else
2354 register_ioport_read(0x1ce, 1, 2, vbe_ioport_read_index, s);
2355 register_ioport_read(0x1d0, 1, 2, vbe_ioport_read_data, s);
2356
2357 register_ioport_write(0x1ce, 1, 2, vbe_ioport_write_index, s);
2358 register_ioport_write(0x1d0, 1, 2, vbe_ioport_write_data, s);
4fa0f5d2 2359#endif
09a79b49 2360#endif /* CONFIG_BOCHS_VBE */
4fa0f5d2 2361
a4193c8a 2362 vga_io_memory = cpu_register_io_memory(0, vga_mem_read, vga_mem_write, s);
5fafdf24 2363 cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000,
26aa7d72 2364 vga_io_memory);
f65ed4c1 2365 qemu_register_coalesced_mmio(isa_mem_base + 0x000a0000, 0x20000);
d2269f6f
FB
2366}
2367
2abec30b
TS
2368/* Memory mapped interface */
2369static uint32_t vga_mm_readb (void *opaque, target_phys_addr_t addr)
2370{
2371 VGAState *s = opaque;
2372
8da3ff18 2373 return vga_ioport_read(s, addr >> s->it_shift) & 0xff;
2abec30b
TS
2374}
2375
2376static void vga_mm_writeb (void *opaque,
2377 target_phys_addr_t addr, uint32_t value)
2378{
2379 VGAState *s = opaque;
2380
8da3ff18 2381 vga_ioport_write(s, addr >> s->it_shift, value & 0xff);
2abec30b
TS
2382}
2383
2384static uint32_t vga_mm_readw (void *opaque, target_phys_addr_t addr)
2385{
2386 VGAState *s = opaque;
2387
8da3ff18 2388 return vga_ioport_read(s, addr >> s->it_shift) & 0xffff;
2abec30b
TS
2389}
2390
2391static void vga_mm_writew (void *opaque,
2392 target_phys_addr_t addr, uint32_t value)
2393{
2394 VGAState *s = opaque;
2395
8da3ff18 2396 vga_ioport_write(s, addr >> s->it_shift, value & 0xffff);
2abec30b
TS
2397}
2398
2399static uint32_t vga_mm_readl (void *opaque, target_phys_addr_t addr)
2400{
2401 VGAState *s = opaque;
2402
8da3ff18 2403 return vga_ioport_read(s, addr >> s->it_shift);
2abec30b
TS
2404}
2405
2406static void vga_mm_writel (void *opaque,
2407 target_phys_addr_t addr, uint32_t value)
2408{
2409 VGAState *s = opaque;
2410
8da3ff18 2411 vga_ioport_write(s, addr >> s->it_shift, value);
2abec30b
TS
2412}
2413
2414static CPUReadMemoryFunc *vga_mm_read_ctrl[] = {
2415 &vga_mm_readb,
2416 &vga_mm_readw,
2417 &vga_mm_readl,
2418};
2419
2420static CPUWriteMemoryFunc *vga_mm_write_ctrl[] = {
2421 &vga_mm_writeb,
2422 &vga_mm_writew,
2423 &vga_mm_writel,
2424};
2425
2426static void vga_mm_init(VGAState *s, target_phys_addr_t vram_base,
2427 target_phys_addr_t ctrl_base, int it_shift)
2428{
2429 int s_ioport_ctrl, vga_io_memory;
2430
2abec30b
TS
2431 s->it_shift = it_shift;
2432 s_ioport_ctrl = cpu_register_io_memory(0, vga_mm_read_ctrl, vga_mm_write_ctrl, s);
2433 vga_io_memory = cpu_register_io_memory(0, vga_mem_read, vga_mem_write, s);
2434
2435 register_savevm("vga", 0, 2, vga_save, vga_load, s);
2436
2437 cpu_register_physical_memory(ctrl_base, 0x100000, s_ioport_ctrl);
2438 s->bank_offset = 0;
2439 cpu_register_physical_memory(vram_base + 0x000a0000, 0x20000, vga_io_memory);
f65ed4c1 2440 qemu_register_coalesced_mmio(vram_base + 0x000a0000, 0x20000);
2abec30b
TS
2441}
2442
3023f332 2443int isa_vga_init(uint8_t *vga_ram_base,
d2269f6f
FB
2444 unsigned long vga_ram_offset, int vga_ram_size)
2445{
2446 VGAState *s;
2447
2448 s = qemu_mallocz(sizeof(VGAState));
2449 if (!s)
2450 return -1;
2451
3023f332 2452 vga_common_init(s, vga_ram_base, vga_ram_offset, vga_ram_size);
d2269f6f 2453 vga_init(s);
1078f663 2454
3023f332
AL
2455 s->ds = graphic_console_init(s->update, s->invalidate,
2456 s->screen_dump, s->text_update, s);
d34cab9f 2457
4fa0f5d2 2458#ifdef CONFIG_BOCHS_VBE
d2269f6f 2459 /* XXX: use optimized standard vga accesses */
5fafdf24 2460 cpu_register_physical_memory(VBE_DISPI_LFB_PHYSICAL_ADDRESS,
d2269f6f 2461 vga_ram_size, vga_ram_offset);
7138fcfb 2462#endif
d2269f6f
FB
2463 return 0;
2464}
2465
3023f332 2466int isa_vga_mm_init(uint8_t *vga_ram_base,
2abec30b
TS
2467 unsigned long vga_ram_offset, int vga_ram_size,
2468 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
2469 int it_shift)
2470{
2471 VGAState *s;
2472
2473 s = qemu_mallocz(sizeof(VGAState));
2474 if (!s)
2475 return -1;
2476
3023f332 2477 vga_common_init(s, vga_ram_base, vga_ram_offset, vga_ram_size);
2abec30b
TS
2478 vga_mm_init(s, vram_base, ctrl_base, it_shift);
2479
3023f332
AL
2480 s->ds = graphic_console_init(s->update, s->invalidate,
2481 s->screen_dump, s->text_update, s);
2abec30b
TS
2482
2483#ifdef CONFIG_BOCHS_VBE
2484 /* XXX: use optimized standard vga accesses */
2485 cpu_register_physical_memory(VBE_DISPI_LFB_PHYSICAL_ADDRESS,
2486 vga_ram_size, vga_ram_offset);
2487#endif
2488 return 0;
2489}
2490
3023f332 2491int pci_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
d2269f6f
FB
2492 unsigned long vga_ram_offset, int vga_ram_size,
2493 unsigned long vga_bios_offset, int vga_bios_size)
2494{
2495 PCIVGAState *d;
2496 VGAState *s;
2497 uint8_t *pci_conf;
3b46e624 2498
5fafdf24 2499 d = (PCIVGAState *)pci_register_device(bus, "VGA",
d2269f6f
FB
2500 sizeof(PCIVGAState),
2501 -1, NULL, NULL);
2502 if (!d)
2503 return -1;
2504 s = &d->vga_state;
3b46e624 2505
3023f332 2506 vga_common_init(s, vga_ram_base, vga_ram_offset, vga_ram_size);
d2269f6f 2507 vga_init(s);
d34cab9f 2508
3023f332
AL
2509 s->ds = graphic_console_init(s->update, s->invalidate,
2510 s->screen_dump, s->text_update, s);
d34cab9f 2511
d2269f6f 2512 s->pci_dev = &d->dev;
3b46e624 2513
d2269f6f 2514 pci_conf = d->dev.config;
deb54399
AL
2515 pci_config_set_vendor_id(pci_conf, 0x1234); // dummy VGA (same as Bochs ID)
2516 pci_config_set_device_id(pci_conf, 0x1111);
5fafdf24 2517 pci_conf[0x0a] = 0x00; // VGA controller
d2269f6f
FB
2518 pci_conf[0x0b] = 0x03;
2519 pci_conf[0x0e] = 0x00; // header_type
3b46e624 2520
d2269f6f 2521 /* XXX: vga_ram_size must be a power of two */
5fafdf24 2522 pci_register_io_region(&d->dev, 0, vga_ram_size,
d2269f6f
FB
2523 PCI_ADDRESS_SPACE_MEM_PREFETCH, vga_map);
2524 if (vga_bios_size != 0) {
2525 unsigned int bios_total_size;
2526 s->bios_offset = vga_bios_offset;
2527 s->bios_size = vga_bios_size;
2528 /* must be a power of two */
2529 bios_total_size = 1;
2530 while (bios_total_size < vga_bios_size)
2531 bios_total_size <<= 1;
5fafdf24 2532 pci_register_io_region(&d->dev, PCI_ROM_SLOT, bios_total_size,
d2269f6f 2533 PCI_ADDRESS_SPACE_MEM_PREFETCH, vga_map);
1078f663 2534 }
e89f66ec
FB
2535 return 0;
2536}
59a983b9
FB
2537
2538/********************************************************/
2539/* vga screen dump */
2540
5fafdf24 2541static void vga_save_dpy_update(DisplayState *s,
59a983b9
FB
2542 int x, int y, int w, int h)
2543{
2544}
2545
7d957bd8 2546static void vga_save_dpy_resize(DisplayState *s)
59a983b9 2547{
59a983b9
FB
2548}
2549
2550static void vga_save_dpy_refresh(DisplayState *s)
2551{
2552}
2553
e07d630a 2554int ppm_save(const char *filename, struct DisplaySurface *ds)
59a983b9
FB
2555{
2556 FILE *f;
2557 uint8_t *d, *d1;
e07d630a 2558 uint32_t v;
59a983b9 2559 int y, x;
e07d630a 2560 uint8_t r, g, b;
59a983b9
FB
2561
2562 f = fopen(filename, "wb");
2563 if (!f)
2564 return -1;
2565 fprintf(f, "P6\n%d %d\n%d\n",
e07d630a
AL
2566 ds->width, ds->height, 255);
2567 d1 = ds->data;
2568 for(y = 0; y < ds->height; y++) {
59a983b9 2569 d = d1;
e07d630a
AL
2570 for(x = 0; x < ds->width; x++) {
2571 if (ds->pf.bits_per_pixel == 32)
2572 v = *(uint32_t *)d;
2573 else
2574 v = (uint32_t) (*(uint16_t *)d);
2575 r = ((v >> ds->pf.rshift) & ds->pf.rmax) * 256 /
2576 (ds->pf.rmax + 1);
2577 g = ((v >> ds->pf.gshift) & ds->pf.gmax) * 256 /
2578 (ds->pf.gmax + 1);
2579 b = ((v >> ds->pf.bshift) & ds->pf.bmax) * 256 /
2580 (ds->pf.bmax + 1);
2581 fputc(r, f);
2582 fputc(g, f);
2583 fputc(b, f);
2584 d += ds->pf.bytes_per_pixel;
59a983b9 2585 }
e07d630a 2586 d1 += ds->linesize;
59a983b9
FB
2587 }
2588 fclose(f);
2589 return 0;
2590}
2591
4c5e8c5c
BS
2592static void vga_screen_dump_blank(VGAState *s, const char *filename)
2593{
2594 FILE *f;
2595 unsigned int y, x, w, h;
2596
2597 w = s->last_scr_width * sizeof(uint32_t);
2598 h = s->last_scr_height;
2599
2600 f = fopen(filename, "wb");
2601 if (!f)
2602 return;
2603 fprintf(f, "P6\n%d %d\n%d\n", w, h, 255);
2604 for (y = 0; y < h; y++) {
2605 for (x = 0; x < w; x++) {
2606 fputc(0, f);
2607 }
2608 }
2609 fclose(f);
2610}
2611
2612static void vga_screen_dump_common(VGAState *s, const char *filename,
2613 int w, int h)
59a983b9 2614{
59a983b9 2615 DisplayState *saved_ds, ds1, *ds = &ds1;
7d957bd8 2616 DisplayChangeListener dcl;
3b46e624 2617
59a983b9 2618 /* XXX: this is a little hackish */
95219897 2619 vga_invalidate_display(s);
59a983b9
FB
2620 saved_ds = s->ds;
2621
2622 memset(ds, 0, sizeof(DisplayState));
7d957bd8
AL
2623 memset(&dcl, 0, sizeof(DisplayChangeListener));
2624 dcl.dpy_update = vga_save_dpy_update;
2625 dcl.dpy_resize = vga_save_dpy_resize;
2626 dcl.dpy_refresh = vga_save_dpy_refresh;
2627 register_displaychangelistener(ds, &dcl);
e07d630a 2628 ds->surface = qemu_create_displaysurface(w, h, 32, 4 * w);
59a983b9
FB
2629
2630 s->ds = ds;
2631 s->graphic_mode = -1;
95219897 2632 vga_update_display(s);
7d957bd8 2633
e07d630a 2634 ppm_save(filename, ds->surface);
7d957bd8
AL
2635
2636 qemu_free_displaysurface(ds->surface);
59a983b9
FB
2637 s->ds = saved_ds;
2638}
4c5e8c5c
BS
2639
2640static void vga_screen_dump_graphic(VGAState *s, const char *filename)
2641{
2642 int w, h;
2643
2644 s->get_resolution(s, &w, &h);
2645 vga_screen_dump_common(s, filename, w, h);
2646}
2647
2648static void vga_screen_dump_text(VGAState *s, const char *filename)
2649{
2650 int w, h, cwidth, cheight;
2651
2652 vga_get_text_resolution(s, &w, &h, &cwidth, &cheight);
2653 vga_screen_dump_common(s, filename, w * cwidth, h * cheight);
2654}
2655
2656/* save the vga display in a PPM image even if no display is
2657 available */
2658static void vga_screen_dump(void *opaque, const char *filename)
2659{
2660 VGAState *s = (VGAState *)opaque;
2661
2662 if (!(s->ar_index & 0x20))
2663 vga_screen_dump_blank(s, filename);
2664 else if (s->gr[6] & 1)
2665 vga_screen_dump_graphic(s, filename);
2666 else
2667 vga_screen_dump_text(s, filename);
2668}