]> git.proxmox.com Git - mirror_qemu.git/blame - hw/xtensa_lx60.c
PPC: 405: Use proper CPU reset
[mirror_qemu.git] / hw / xtensa_lx60.c
CommitLineData
0200db65
MF
1/*
2 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
7 * * Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * * Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * * Neither the name of the Open Source and Linux Lab nor the
13 * names of its contributors may be used to endorse or promote products
14 * derived from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include "sysemu.h"
29#include "boards.h"
30#include "loader.h"
31#include "elf.h"
32#include "memory.h"
33#include "exec-memory.h"
34#include "pc.h"
35#include "sysbus.h"
82b25dc8 36#include "flash.h"
292627bb 37#include "xtensa_bootparam.h"
82b25dc8
MF
38
39typedef struct LxBoardDesc {
40 size_t flash_size;
41 size_t flash_sector_size;
42 size_t sram_size;
43} LxBoardDesc;
0200db65
MF
44
45typedef struct Lx60FpgaState {
46 MemoryRegion iomem;
47 uint32_t leds;
48 uint32_t switches;
49} Lx60FpgaState;
50
51static void lx60_fpga_reset(void *opaque)
52{
53 Lx60FpgaState *s = opaque;
54
55 s->leds = 0;
56 s->switches = 0;
57}
58
59static uint64_t lx60_fpga_read(void *opaque, target_phys_addr_t addr,
60 unsigned size)
61{
62 Lx60FpgaState *s = opaque;
63
64 switch (addr) {
65 case 0x0: /*build date code*/
556ba668 66 return 0x09272011;
0200db65
MF
67
68 case 0x4: /*processor clock frequency, Hz*/
69 return 10000000;
70
71 case 0x8: /*LEDs (off = 0, on = 1)*/
72 return s->leds;
73
74 case 0xc: /*DIP switches (off = 0, on = 1)*/
75 return s->switches;
76 }
77 return 0;
78}
79
80static void lx60_fpga_write(void *opaque, target_phys_addr_t addr,
81 uint64_t val, unsigned size)
82{
83 Lx60FpgaState *s = opaque;
84
85 switch (addr) {
86 case 0x8: /*LEDs (off = 0, on = 1)*/
87 s->leds = val;
88 break;
89
90 case 0x10: /*board reset*/
91 if (val == 0xdead) {
92 qemu_system_reset_request();
93 }
94 break;
95 }
96}
97
98static const MemoryRegionOps lx60_fpga_ops = {
99 .read = lx60_fpga_read,
100 .write = lx60_fpga_write,
101 .endianness = DEVICE_NATIVE_ENDIAN,
102};
103
104static Lx60FpgaState *lx60_fpga_init(MemoryRegion *address_space,
105 target_phys_addr_t base)
106{
107 Lx60FpgaState *s = g_malloc(sizeof(Lx60FpgaState));
108
109 memory_region_init_io(&s->iomem, &lx60_fpga_ops, s,
556ba668 110 "lx60.fpga", 0x10000);
0200db65
MF
111 memory_region_add_subregion(address_space, base, &s->iomem);
112 lx60_fpga_reset(s);
113 qemu_register_reset(lx60_fpga_reset, s);
114 return s;
115}
116
117static void lx60_net_init(MemoryRegion *address_space,
118 target_phys_addr_t base,
119 target_phys_addr_t descriptors,
120 target_phys_addr_t buffers,
121 qemu_irq irq, NICInfo *nd)
122{
123 DeviceState *dev;
124 SysBusDevice *s;
125 MemoryRegion *ram;
126
127 dev = qdev_create(NULL, "open_eth");
128 qdev_set_nic_properties(dev, nd);
129 qdev_init_nofail(dev);
130
131 s = sysbus_from_qdev(dev);
132 sysbus_connect_irq(s, 0, irq);
133 memory_region_add_subregion(address_space, base,
134 sysbus_mmio_get_region(s, 0));
135 memory_region_add_subregion(address_space, descriptors,
136 sysbus_mmio_get_region(s, 1));
137
138 ram = g_malloc(sizeof(*ram));
c5705a77
AK
139 memory_region_init_ram(ram, "open_eth.ram", 16384);
140 vmstate_register_ram_global(ram);
0200db65
MF
141 memory_region_add_subregion(address_space, buffers, ram);
142}
143
144static uint64_t translate_phys_addr(void *env, uint64_t addr)
145{
146 return cpu_get_phys_page_debug(env, addr);
147}
148
149static void lx60_reset(void *env)
150{
151 cpu_reset(env);
152}
153
82b25dc8
MF
154static void lx_init(const LxBoardDesc *board,
155 ram_addr_t ram_size, const char *boot_device,
0200db65
MF
156 const char *kernel_filename, const char *kernel_cmdline,
157 const char *initrd_filename, const char *cpu_model)
158{
159#ifdef TARGET_WORDS_BIGENDIAN
160 int be = 1;
161#else
162 int be = 0;
163#endif
164 MemoryRegion *system_memory = get_system_memory();
165 CPUState *env = NULL;
166 MemoryRegion *ram, *rom, *system_io;
82b25dc8
MF
167 DriveInfo *dinfo;
168 pflash_t *flash = NULL;
0200db65
MF
169 int n;
170
82b25dc8
MF
171 if (!cpu_model) {
172 cpu_model = "dc232b";
173 }
174
0200db65
MF
175 for (n = 0; n < smp_cpus; n++) {
176 env = cpu_init(cpu_model);
177 if (!env) {
178 fprintf(stderr, "Unable to find CPU definition\n");
179 exit(1);
180 }
181 env->sregs[PRID] = n;
182 qemu_register_reset(lx60_reset, env);
183 /* Need MMU initialized prior to ELF loading,
184 * so that ELF gets loaded into virtual addresses
185 */
186 cpu_reset(env);
187 }
188
189 ram = g_malloc(sizeof(*ram));
c5705a77
AK
190 memory_region_init_ram(ram, "lx60.dram", ram_size);
191 vmstate_register_ram_global(ram);
0200db65
MF
192 memory_region_add_subregion(system_memory, 0, ram);
193
0200db65 194 system_io = g_malloc(sizeof(*system_io));
556ba668 195 memory_region_init(system_io, "lx60.io", 224 * 1024 * 1024);
0200db65
MF
196 memory_region_add_subregion(system_memory, 0xf0000000, system_io);
197 lx60_fpga_init(system_io, 0x0d020000);
198 if (nd_table[0].vlan) {
199 lx60_net_init(system_io, 0x0d030000, 0x0d030400, 0x0d800000,
200 xtensa_get_extint(env, 1), nd_table);
201 }
202
203 if (!serial_hds[0]) {
204 serial_hds[0] = qemu_chr_new("serial0", "null", NULL);
205 }
206
207 serial_mm_init(system_io, 0x0d050020, 2, xtensa_get_extint(env, 0),
208 115200, serial_hds[0], DEVICE_NATIVE_ENDIAN);
209
82b25dc8
MF
210 dinfo = drive_get(IF_PFLASH, 0, 0);
211 if (dinfo) {
212 flash = pflash_cfi01_register(0xf8000000,
213 NULL, "lx60.io.flash", board->flash_size,
214 dinfo->bdrv, board->flash_sector_size,
215 board->flash_size / board->flash_sector_size,
216 4, 0x0000, 0x0000, 0x0000, 0x0000, be);
217 if (flash == NULL) {
218 fprintf(stderr, "Unable to mount pflash\n");
219 exit(1);
220 }
221 }
222
223 /* Use presence of kernel file name as 'boot from SRAM' switch. */
0200db65 224 if (kernel_filename) {
292627bb 225 rom = g_malloc(sizeof(*rom));
c5705a77
AK
226 memory_region_init_ram(rom, "lx60.sram", board->sram_size);
227 vmstate_register_ram_global(rom);
292627bb
MF
228 memory_region_add_subregion(system_memory, 0xfe000000, rom);
229
230 /* Put kernel bootparameters to the end of that SRAM */
231 if (kernel_cmdline) {
232 size_t cmdline_size = strlen(kernel_cmdline) + 1;
233 size_t bp_size = sizeof(BpTag[4]) + cmdline_size;
234 uint32_t tagptr = (0xfe000000 + board->sram_size - bp_size) & ~0xff;
235
236 env->regs[2] = tagptr;
237
238 tagptr = put_tag(tagptr, 0x7b0b, 0, NULL);
239 if (cmdline_size > 1) {
240 tagptr = put_tag(tagptr, 0x1001,
241 cmdline_size, kernel_cmdline);
242 }
243 tagptr = put_tag(tagptr, 0x7e0b, 0, NULL);
244 }
0200db65
MF
245 uint64_t elf_entry;
246 uint64_t elf_lowaddr;
247 int success = load_elf(kernel_filename, translate_phys_addr, env,
248 &elf_entry, &elf_lowaddr, NULL, be, ELF_MACHINE, 0);
249 if (success > 0) {
250 env->pc = elf_entry;
251 }
82b25dc8
MF
252 } else {
253 if (flash) {
254 MemoryRegion *flash_mr = pflash_cfi01_get_memory(flash);
255 MemoryRegion *flash_io = g_malloc(sizeof(*flash_io));
256
257 memory_region_init_alias(flash_io, "lx60.flash",
258 flash_mr, 0, board->flash_size);
259 memory_region_add_subregion(system_memory, 0xfe000000,
260 flash_io);
261 }
0200db65
MF
262 }
263}
264
265static void xtensa_lx60_init(ram_addr_t ram_size,
266 const char *boot_device,
267 const char *kernel_filename, const char *kernel_cmdline,
268 const char *initrd_filename, const char *cpu_model)
269{
82b25dc8
MF
270 static const LxBoardDesc lx60_board = {
271 .flash_size = 0x400000,
272 .flash_sector_size = 0x10000,
273 .sram_size = 0x20000,
274 };
275 lx_init(&lx60_board, ram_size, boot_device,
276 kernel_filename, kernel_cmdline,
277 initrd_filename, cpu_model);
278}
279
280static void xtensa_lx200_init(ram_addr_t ram_size,
281 const char *boot_device,
282 const char *kernel_filename, const char *kernel_cmdline,
283 const char *initrd_filename, const char *cpu_model)
284{
285 static const LxBoardDesc lx200_board = {
286 .flash_size = 0x1000000,
287 .flash_sector_size = 0x20000,
288 .sram_size = 0x2000000,
289 };
290 lx_init(&lx200_board, ram_size, boot_device,
291 kernel_filename, kernel_cmdline,
0200db65
MF
292 initrd_filename, cpu_model);
293}
294
295static QEMUMachine xtensa_lx60_machine = {
296 .name = "lx60",
297 .desc = "lx60 EVB (dc232b)",
298 .init = xtensa_lx60_init,
299 .max_cpus = 4,
300};
301
82b25dc8
MF
302static QEMUMachine xtensa_lx200_machine = {
303 .name = "lx200",
304 .desc = "lx200 EVB (dc232b)",
305 .init = xtensa_lx200_init,
306 .max_cpus = 4,
307};
308
309static void xtensa_lx_machines_init(void)
0200db65
MF
310{
311 qemu_register_machine(&xtensa_lx60_machine);
82b25dc8 312 qemu_register_machine(&xtensa_lx200_machine);
0200db65
MF
313}
314
82b25dc8 315machine_init(xtensa_lx_machines_init);