]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - include/asm-arm/arch-pxa/hardware.h
Merge branch 'linus' into core/softlockup
[mirror_ubuntu-hirsute-kernel.git] / include / asm-arm / arch-pxa / hardware.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/asm-arm/arch-pxa/hardware.h
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ASM_ARCH_HARDWARE_H
14#define __ASM_ARCH_HARDWARE_H
15
16/*
17 * We requires absolute addresses.
18 */
19#define PCIO_BASE 0
20
21/*
22 * Workarounds for at least 2 errata so far require this.
23 * The mapping is set in mach-pxa/generic.c.
24 */
25#define UNCACHED_PHYS_0 0xff000000
26#define UNCACHED_ADDR UNCACHED_PHYS_0
27
28/*
29 * Intel PXA2xx internal register mapping:
30 *
31 * 0x40000000 - 0x41ffffff <--> 0xf2000000 - 0xf3ffffff
32 * 0x44000000 - 0x45ffffff <--> 0xf4000000 - 0xf5ffffff
33 * 0x48000000 - 0x49ffffff <--> 0xf6000000 - 0xf7ffffff
34 * 0x4c000000 - 0x4dffffff <--> 0xf8000000 - 0xf9ffffff
35 * 0x50000000 - 0x51ffffff <--> 0xfa000000 - 0xfbffffff
36 * 0x54000000 - 0x55ffffff <--> 0xfc000000 - 0xfdffffff
37 * 0x58000000 - 0x59ffffff <--> 0xfe000000 - 0xffffffff
38 *
39 * Note that not all PXA2xx chips implement all those addresses, and the
40 * kernel only maps the minimum needed range of this mapping.
41 */
42#define io_p2v(x) (0xf2000000 + ((x) & 0x01ffffff) + (((x) & 0x1c000000) >> 1))
43#define io_v2p(x) (0x3c000000 + ((x) & 0x01ffffff) + (((x) & 0x0e000000) << 1))
44
45#ifndef __ASSEMBLY__
46
63a4b52c 47# define __REG(x) (*((volatile u32 *)io_p2v(x)))
1da177e4
LT
48
49/* With indexed regs we don't want to feed the index through io_p2v()
50 especially if it is a variable, otherwise horrible code will result. */
61c8c158 51# define __REG2(x,y) \
63a4b52c 52 (*(volatile u32 *)((u32)&__REG(x) + (y)))
1da177e4
LT
53
54# define __PREG(x) (io_v2p((u32)&(x)))
55
56#else
57
58# define __REG(x) io_p2v(x)
59# define __PREG(x) io_v2p(x)
60
61#endif
62
63#ifndef __ASSEMBLY__
64
36d8b17b 65#ifdef CONFIG_PXA25x
b23170c0
RK
66#define __cpu_is_pxa21x(id) \
67 ({ \
68 unsigned int _id = (id) >> 4 & 0xf3f; \
69 _id == 0x212; \
70 })
71
72#define __cpu_is_pxa25x(id) \
73 ({ \
74 unsigned int _id = (id) >> 4 & 0xfff; \
75 _id == 0x2d0 || _id == 0x290; \
76 })
36d8b17b
RK
77#else
78#define __cpu_is_pxa21x(id) (0)
79#define __cpu_is_pxa25x(id) (0)
80#endif
b23170c0 81
36d8b17b 82#ifdef CONFIG_PXA27x
b23170c0
RK
83#define __cpu_is_pxa27x(id) \
84 ({ \
85 unsigned int _id = (id) >> 4 & 0xfff; \
86 _id == 0x411; \
87 })
36d8b17b
RK
88#else
89#define __cpu_is_pxa27x(id) (0)
90#endif
b23170c0 91
36d8b17b 92#ifdef CONFIG_CPU_PXA300
cd272ab0 93#define __cpu_is_pxa300(id) \
94 ({ \
95 unsigned int _id = (id) >> 4 & 0xfff; \
96 _id == 0x688; \
97 })
36d8b17b
RK
98#else
99#define __cpu_is_pxa300(id) (0)
100#endif
cd272ab0 101
36d8b17b 102#ifdef CONFIG_CPU_PXA310
cd272ab0 103#define __cpu_is_pxa310(id) \
104 ({ \
105 unsigned int _id = (id) >> 4 & 0xfff; \
106 _id == 0x689; \
107 })
36d8b17b
RK
108#else
109#define __cpu_is_pxa310(id) (0)
110#endif
cd272ab0 111
36d8b17b 112#ifdef CONFIG_CPU_PXA320
cd272ab0 113#define __cpu_is_pxa320(id) \
114 ({ \
115 unsigned int _id = (id) >> 4 & 0xfff; \
116 _id == 0x603 || _id == 0x682; \
117 })
36d8b17b
RK
118#else
119#define __cpu_is_pxa320(id) (0)
120#endif
cd272ab0 121
b23170c0
RK
122#define cpu_is_pxa21x() \
123 ({ \
198a6d5a 124 __cpu_is_pxa21x(read_cpuid_id()); \
b23170c0
RK
125 })
126
127#define cpu_is_pxa25x() \
128 ({ \
198a6d5a 129 __cpu_is_pxa25x(read_cpuid_id()); \
b23170c0
RK
130 })
131
132#define cpu_is_pxa27x() \
133 ({ \
198a6d5a 134 __cpu_is_pxa27x(read_cpuid_id()); \
b23170c0
RK
135 })
136
cd272ab0 137#define cpu_is_pxa300() \
138 ({ \
198a6d5a 139 __cpu_is_pxa300(read_cpuid_id()); \
cd272ab0 140 })
141
142#define cpu_is_pxa310() \
143 ({ \
198a6d5a 144 __cpu_is_pxa310(read_cpuid_id()); \
cd272ab0 145 })
146
147#define cpu_is_pxa320() \
148 ({ \
198a6d5a 149 __cpu_is_pxa320(read_cpuid_id()); \
cd272ab0 150 })
151
152/*
153 * CPUID Core Generation Bit
154 * <= 0x2 for pxa21x/pxa25x/pxa26x/pxa27x
155 * == 0x3 for pxa300/pxa310/pxa320
156 */
157#define __cpu_is_pxa2xx(id) \
158 ({ \
159 unsigned int _id = (id) >> 13 & 0x7; \
160 _id <= 0x2; \
161 })
162
163#define __cpu_is_pxa3xx(id) \
164 ({ \
165 unsigned int _id = (id) >> 13 & 0x7; \
166 _id == 0x3; \
167 })
168
169#define cpu_is_pxa2xx() \
170 ({ \
198a6d5a 171 __cpu_is_pxa2xx(read_cpuid_id()); \
cd272ab0 172 })
173
174#define cpu_is_pxa3xx() \
175 ({ \
198a6d5a 176 __cpu_is_pxa3xx(read_cpuid_id()); \
cd272ab0 177 })
178
1da177e4
LT
179/*
180 * Handy routine to set GPIO alternate functions
181 */
3deac046
PZ
182extern int pxa_gpio_mode( int gpio_mode );
183
184/*
185 * Return GPIO level, nonzero means high, zero is low
186 */
187extern int pxa_gpio_get_value(unsigned gpio);
188
189/*
190 * Set output GPIO level
191 */
192extern void pxa_gpio_set_value(unsigned gpio, int value);
1da177e4 193
1da177e4
LT
194/*
195 * return current memory and LCD clock frequency in units of 10kHz
196 */
197extern unsigned int get_memclk_frequency_10khz(void);
1da177e4
LT
198
199#endif
200
3696a8a4
MR
201#if defined(CONFIG_MACH_ARMCORE) && defined(CONFIG_PCI)
202#define PCIBIOS_MIN_IO 0
203#define PCIBIOS_MIN_MEM 0
204#define pcibios_assign_all_busses() 1
205#endif
206
1da177e4 207#endif /* _ASM_ARCH_HARDWARE_H */