]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/asm-generic/io.h
soc: renesas: r8a77970-sysc: Correct names of A2DP/A2CN power domains
[mirror_ubuntu-bionic-kernel.git] / include / asm-generic / io.h
CommitLineData
3f7e212d
AB
1/* Generic I/O port emulation, based on MN10300 code
2 *
3 * Copyright (C) 2007 Red Hat, Inc. All Rights Reserved.
4 * Written by David Howells (dhowells@redhat.com)
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public Licence
8 * as published by the Free Software Foundation; either version
9 * 2 of the Licence, or (at your option) any later version.
10 */
11#ifndef __ASM_GENERIC_IO_H
12#define __ASM_GENERIC_IO_H
13
14#include <asm/page.h> /* I/O is all done through memory accesses */
9216efaf 15#include <linux/string.h> /* for memset() and memcpy() */
3f7e212d
AB
16#include <linux/types.h>
17
18#ifdef CONFIG_GENERIC_IOMAP
19#include <asm-generic/iomap.h>
20#endif
21
66eab4df
MT
22#include <asm-generic/pci_iomap.h>
23
35dbc0e0 24#ifndef mmiowb
3f7e212d 25#define mmiowb() do {} while (0)
35dbc0e0 26#endif
3f7e212d 27
3f7e212d 28/*
9216efaf
TR
29 * __raw_{read,write}{b,w,l,q}() access memory in native endianness.
30 *
31 * On some architectures memory mapped IO needs to be accessed differently.
32 * On the simple architectures, we just read/write the memory location
33 * directly.
3f7e212d 34 */
9216efaf 35
35dbc0e0 36#ifndef __raw_readb
9216efaf 37#define __raw_readb __raw_readb
3f7e212d
AB
38static inline u8 __raw_readb(const volatile void __iomem *addr)
39{
9216efaf 40 return *(const volatile u8 __force *)addr;
3f7e212d 41}
35dbc0e0 42#endif
3f7e212d 43
35dbc0e0 44#ifndef __raw_readw
9216efaf 45#define __raw_readw __raw_readw
3f7e212d
AB
46static inline u16 __raw_readw(const volatile void __iomem *addr)
47{
9216efaf 48 return *(const volatile u16 __force *)addr;
3f7e212d 49}
35dbc0e0 50#endif
3f7e212d 51
35dbc0e0 52#ifndef __raw_readl
9216efaf 53#define __raw_readl __raw_readl
3f7e212d
AB
54static inline u32 __raw_readl(const volatile void __iomem *addr)
55{
9216efaf 56 return *(const volatile u32 __force *)addr;
3f7e212d 57}
35dbc0e0 58#endif
3f7e212d 59
9216efaf
TR
60#ifdef CONFIG_64BIT
61#ifndef __raw_readq
62#define __raw_readq __raw_readq
63static inline u64 __raw_readq(const volatile void __iomem *addr)
7292e7e0 64{
9216efaf 65 return *(const volatile u64 __force *)addr;
7292e7e0 66}
9216efaf
TR
67#endif
68#endif /* CONFIG_64BIT */
3f7e212d 69
35dbc0e0 70#ifndef __raw_writeb
9216efaf
TR
71#define __raw_writeb __raw_writeb
72static inline void __raw_writeb(u8 value, volatile void __iomem *addr)
3f7e212d 73{
9216efaf 74 *(volatile u8 __force *)addr = value;
3f7e212d 75}
35dbc0e0 76#endif
3f7e212d 77
35dbc0e0 78#ifndef __raw_writew
9216efaf
TR
79#define __raw_writew __raw_writew
80static inline void __raw_writew(u16 value, volatile void __iomem *addr)
3f7e212d 81{
9216efaf 82 *(volatile u16 __force *)addr = value;
3f7e212d 83}
35dbc0e0 84#endif
3f7e212d 85
35dbc0e0 86#ifndef __raw_writel
9216efaf
TR
87#define __raw_writel __raw_writel
88static inline void __raw_writel(u32 value, volatile void __iomem *addr)
3f7e212d 89{
9216efaf 90 *(volatile u32 __force *)addr = value;
3f7e212d 91}
35dbc0e0 92#endif
3f7e212d 93
3f7e212d 94#ifdef CONFIG_64BIT
9216efaf
TR
95#ifndef __raw_writeq
96#define __raw_writeq __raw_writeq
97static inline void __raw_writeq(u64 value, volatile void __iomem *addr)
3f7e212d 98{
9216efaf 99 *(volatile u64 __force *)addr = value;
3f7e212d 100}
cd248341 101#endif
9216efaf 102#endif /* CONFIG_64BIT */
cd248341 103
9216efaf
TR
104/*
105 * {read,write}{b,w,l,q}() access little endian memory and return result in
106 * native endianness.
107 */
3f7e212d 108
9216efaf
TR
109#ifndef readb
110#define readb readb
111static inline u8 readb(const volatile void __iomem *addr)
3f7e212d 112{
9216efaf 113 return __raw_readb(addr);
3f7e212d 114}
3f7e212d
AB
115#endif
116
9216efaf
TR
117#ifndef readw
118#define readw readw
119static inline u16 readw(const volatile void __iomem *addr)
120{
121 return __le16_to_cpu(__raw_readw(addr));
122}
7dc59bdd
G
123#endif
124
9216efaf
TR
125#ifndef readl
126#define readl readl
127static inline u32 readl(const volatile void __iomem *addr)
3f7e212d 128{
9216efaf 129 return __le32_to_cpu(__raw_readl(addr));
3f7e212d 130}
9216efaf 131#endif
3f7e212d 132
9216efaf
TR
133#ifdef CONFIG_64BIT
134#ifndef readq
135#define readq readq
136static inline u64 readq(const volatile void __iomem *addr)
3f7e212d 137{
9216efaf 138 return __le64_to_cpu(__raw_readq(addr));
3f7e212d 139}
9216efaf
TR
140#endif
141#endif /* CONFIG_64BIT */
3f7e212d 142
9216efaf
TR
143#ifndef writeb
144#define writeb writeb
145static inline void writeb(u8 value, volatile void __iomem *addr)
3f7e212d 146{
9216efaf 147 __raw_writeb(value, addr);
3f7e212d 148}
9216efaf 149#endif
3f7e212d 150
9216efaf
TR
151#ifndef writew
152#define writew writew
153static inline void writew(u16 value, volatile void __iomem *addr)
3f7e212d 154{
9216efaf 155 __raw_writew(cpu_to_le16(value), addr);
3f7e212d 156}
9216efaf 157#endif
3f7e212d 158
9216efaf
TR
159#ifndef writel
160#define writel writel
161static inline void writel(u32 value, volatile void __iomem *addr)
3f7e212d 162{
9216efaf 163 __raw_writel(__cpu_to_le32(value), addr);
3f7e212d 164}
9216efaf 165#endif
3f7e212d 166
9216efaf
TR
167#ifdef CONFIG_64BIT
168#ifndef writeq
169#define writeq writeq
170static inline void writeq(u64 value, volatile void __iomem *addr)
3f7e212d 171{
9216efaf 172 __raw_writeq(__cpu_to_le64(value), addr);
3f7e212d 173}
9216efaf
TR
174#endif
175#endif /* CONFIG_64BIT */
3f7e212d 176
1c8d2969
AB
177/*
178 * {read,write}{b,w,l,q}_relaxed() are like the regular version, but
179 * are not guaranteed to provide ordering against spinlocks or memory
180 * accesses.
181 */
182#ifndef readb_relaxed
183#define readb_relaxed readb
184#endif
185
186#ifndef readw_relaxed
187#define readw_relaxed readw
188#endif
189
190#ifndef readl_relaxed
191#define readl_relaxed readl
192#endif
193
e511267b 194#if defined(readq) && !defined(readq_relaxed)
1c8d2969
AB
195#define readq_relaxed readq
196#endif
197
9439eb3a
WD
198#ifndef writeb_relaxed
199#define writeb_relaxed writeb
200#endif
201
9439eb3a
WD
202#ifndef writew_relaxed
203#define writew_relaxed writew
204#endif
205
9439eb3a
WD
206#ifndef writel_relaxed
207#define writel_relaxed writel
208#endif
3f7e212d 209
e511267b 210#if defined(writeq) && !defined(writeq_relaxed)
1c8d2969
AB
211#define writeq_relaxed writeq
212#endif
213
9ab3a7a0
TR
214/*
215 * {read,write}s{b,w,l,q}() repeatedly access the same memory address in
216 * native endianness in 8-, 16-, 32- or 64-bit chunks (@count times).
217 */
218#ifndef readsb
219#define readsb readsb
220static inline void readsb(const volatile void __iomem *addr, void *buffer,
221 unsigned int count)
3f7e212d
AB
222{
223 if (count) {
224 u8 *buf = buffer;
9ab3a7a0 225
3f7e212d 226 do {
9ab3a7a0 227 u8 x = __raw_readb(addr);
3f7e212d
AB
228 *buf++ = x;
229 } while (--count);
230 }
231}
35dbc0e0 232#endif
3f7e212d 233
9ab3a7a0
TR
234#ifndef readsw
235#define readsw readsw
236static inline void readsw(const volatile void __iomem *addr, void *buffer,
237 unsigned int count)
3f7e212d
AB
238{
239 if (count) {
240 u16 *buf = buffer;
9ab3a7a0 241
3f7e212d 242 do {
9ab3a7a0 243 u16 x = __raw_readw(addr);
3f7e212d
AB
244 *buf++ = x;
245 } while (--count);
246 }
247}
35dbc0e0 248#endif
3f7e212d 249
9ab3a7a0
TR
250#ifndef readsl
251#define readsl readsl
252static inline void readsl(const volatile void __iomem *addr, void *buffer,
253 unsigned int count)
3f7e212d
AB
254{
255 if (count) {
256 u32 *buf = buffer;
9ab3a7a0 257
3f7e212d 258 do {
9ab3a7a0 259 u32 x = __raw_readl(addr);
3f7e212d
AB
260 *buf++ = x;
261 } while (--count);
262 }
263}
35dbc0e0 264#endif
3f7e212d 265
9ab3a7a0
TR
266#ifdef CONFIG_64BIT
267#ifndef readsq
268#define readsq readsq
269static inline void readsq(const volatile void __iomem *addr, void *buffer,
270 unsigned int count)
271{
272 if (count) {
273 u64 *buf = buffer;
274
275 do {
276 u64 x = __raw_readq(addr);
277 *buf++ = x;
278 } while (--count);
279 }
280}
281#endif
282#endif /* CONFIG_64BIT */
283
284#ifndef writesb
285#define writesb writesb
286static inline void writesb(volatile void __iomem *addr, const void *buffer,
287 unsigned int count)
3f7e212d
AB
288{
289 if (count) {
290 const u8 *buf = buffer;
9ab3a7a0 291
3f7e212d 292 do {
9ab3a7a0 293 __raw_writeb(*buf++, addr);
3f7e212d
AB
294 } while (--count);
295 }
296}
35dbc0e0 297#endif
3f7e212d 298
9ab3a7a0
TR
299#ifndef writesw
300#define writesw writesw
301static inline void writesw(volatile void __iomem *addr, const void *buffer,
302 unsigned int count)
3f7e212d
AB
303{
304 if (count) {
305 const u16 *buf = buffer;
9ab3a7a0 306
3f7e212d 307 do {
9ab3a7a0 308 __raw_writew(*buf++, addr);
3f7e212d
AB
309 } while (--count);
310 }
311}
35dbc0e0 312#endif
3f7e212d 313
9ab3a7a0
TR
314#ifndef writesl
315#define writesl writesl
316static inline void writesl(volatile void __iomem *addr, const void *buffer,
317 unsigned int count)
3f7e212d
AB
318{
319 if (count) {
320 const u32 *buf = buffer;
9ab3a7a0 321
3f7e212d 322 do {
9ab3a7a0 323 __raw_writel(*buf++, addr);
3f7e212d
AB
324 } while (--count);
325 }
326}
35dbc0e0 327#endif
3f7e212d 328
9ab3a7a0
TR
329#ifdef CONFIG_64BIT
330#ifndef writesq
331#define writesq writesq
332static inline void writesq(volatile void __iomem *addr, const void *buffer,
333 unsigned int count)
334{
335 if (count) {
336 const u64 *buf = buffer;
337
338 do {
339 __raw_writeq(*buf++, addr);
340 } while (--count);
341 }
342}
343#endif
344#endif /* CONFIG_64BIT */
3f7e212d 345
9216efaf
TR
346#ifndef PCI_IOBASE
347#define PCI_IOBASE ((void __iomem *)0)
348#endif
349
7dc59bdd
G
350#ifndef IO_SPACE_LIMIT
351#define IO_SPACE_LIMIT 0xffff
352#endif
3f7e212d 353
b31ee35b
ZY
354#include <linux/logic_pio.h>
355
9216efaf
TR
356/*
357 * {in,out}{b,w,l}() access little endian I/O. {in,out}{b,w,l}_p() can be
358 * implemented on hardware that needs an additional delay for I/O accesses to
359 * take effect.
360 */
361
362#ifndef inb
363#define inb inb
364static inline u8 inb(unsigned long addr)
365{
366 return readb(PCI_IOBASE + addr);
367}
368#endif
369
370#ifndef inw
371#define inw inw
372static inline u16 inw(unsigned long addr)
373{
374 return readw(PCI_IOBASE + addr);
375}
376#endif
377
378#ifndef inl
379#define inl inl
380static inline u32 inl(unsigned long addr)
381{
382 return readl(PCI_IOBASE + addr);
383}
384#endif
385
386#ifndef outb
387#define outb outb
388static inline void outb(u8 value, unsigned long addr)
389{
390 writeb(value, PCI_IOBASE + addr);
391}
392#endif
393
394#ifndef outw
395#define outw outw
396static inline void outw(u16 value, unsigned long addr)
397{
398 writew(value, PCI_IOBASE + addr);
399}
400#endif
401
402#ifndef outl
403#define outl outl
404static inline void outl(u32 value, unsigned long addr)
405{
406 writel(value, PCI_IOBASE + addr);
407}
408#endif
409
410#ifndef inb_p
411#define inb_p inb_p
412static inline u8 inb_p(unsigned long addr)
413{
414 return inb(addr);
415}
416#endif
417
418#ifndef inw_p
419#define inw_p inw_p
420static inline u16 inw_p(unsigned long addr)
421{
422 return inw(addr);
423}
424#endif
425
426#ifndef inl_p
427#define inl_p inl_p
428static inline u32 inl_p(unsigned long addr)
429{
430 return inl(addr);
431}
432#endif
433
434#ifndef outb_p
435#define outb_p outb_p
436static inline void outb_p(u8 value, unsigned long addr)
437{
438 outb(value, addr);
439}
440#endif
441
442#ifndef outw_p
443#define outw_p outw_p
444static inline void outw_p(u16 value, unsigned long addr)
445{
446 outw(value, addr);
447}
448#endif
449
450#ifndef outl_p
451#define outl_p outl_p
452static inline void outl_p(u32 value, unsigned long addr)
453{
454 outl(value, addr);
455}
456#endif
457
9ab3a7a0
TR
458/*
459 * {in,out}s{b,w,l}{,_p}() are variants of the above that repeatedly access a
460 * single I/O port multiple times.
461 */
462
463#ifndef insb
464#define insb insb
465static inline void insb(unsigned long addr, void *buffer, unsigned int count)
466{
467 readsb(PCI_IOBASE + addr, buffer, count);
468}
469#endif
470
471#ifndef insw
472#define insw insw
473static inline void insw(unsigned long addr, void *buffer, unsigned int count)
474{
475 readsw(PCI_IOBASE + addr, buffer, count);
476}
477#endif
478
479#ifndef insl
480#define insl insl
481static inline void insl(unsigned long addr, void *buffer, unsigned int count)
482{
483 readsl(PCI_IOBASE + addr, buffer, count);
484}
485#endif
486
487#ifndef outsb
488#define outsb outsb
489static inline void outsb(unsigned long addr, const void *buffer,
490 unsigned int count)
491{
492 writesb(PCI_IOBASE + addr, buffer, count);
493}
494#endif
495
496#ifndef outsw
497#define outsw outsw
498static inline void outsw(unsigned long addr, const void *buffer,
499 unsigned int count)
500{
501 writesw(PCI_IOBASE + addr, buffer, count);
502}
503#endif
504
505#ifndef outsl
506#define outsl outsl
507static inline void outsl(unsigned long addr, const void *buffer,
508 unsigned int count)
509{
510 writesl(PCI_IOBASE + addr, buffer, count);
511}
512#endif
513
514#ifndef insb_p
515#define insb_p insb_p
516static inline void insb_p(unsigned long addr, void *buffer, unsigned int count)
517{
518 insb(addr, buffer, count);
519}
520#endif
521
522#ifndef insw_p
523#define insw_p insw_p
524static inline void insw_p(unsigned long addr, void *buffer, unsigned int count)
525{
526 insw(addr, buffer, count);
527}
528#endif
529
530#ifndef insl_p
531#define insl_p insl_p
532static inline void insl_p(unsigned long addr, void *buffer, unsigned int count)
533{
534 insl(addr, buffer, count);
535}
536#endif
537
538#ifndef outsb_p
539#define outsb_p outsb_p
540static inline void outsb_p(unsigned long addr, const void *buffer,
541 unsigned int count)
542{
543 outsb(addr, buffer, count);
544}
545#endif
546
547#ifndef outsw_p
548#define outsw_p outsw_p
549static inline void outsw_p(unsigned long addr, const void *buffer,
550 unsigned int count)
551{
552 outsw(addr, buffer, count);
553}
554#endif
555
556#ifndef outsl_p
557#define outsl_p outsl_p
558static inline void outsl_p(unsigned long addr, const void *buffer,
559 unsigned int count)
560{
561 outsl(addr, buffer, count);
562}
563#endif
564
9216efaf
TR
565#ifndef CONFIG_GENERIC_IOMAP
566#ifndef ioread8
567#define ioread8 ioread8
568static inline u8 ioread8(const volatile void __iomem *addr)
569{
570 return readb(addr);
571}
572#endif
573
574#ifndef ioread16
575#define ioread16 ioread16
576static inline u16 ioread16(const volatile void __iomem *addr)
577{
578 return readw(addr);
579}
580#endif
581
582#ifndef ioread32
583#define ioread32 ioread32
584static inline u32 ioread32(const volatile void __iomem *addr)
585{
586 return readl(addr);
587}
588#endif
589
9e44fb18
HG
590#ifdef CONFIG_64BIT
591#ifndef ioread64
592#define ioread64 ioread64
593static inline u64 ioread64(const volatile void __iomem *addr)
594{
595 return readq(addr);
596}
597#endif
598#endif /* CONFIG_64BIT */
599
9216efaf
TR
600#ifndef iowrite8
601#define iowrite8 iowrite8
602static inline void iowrite8(u8 value, volatile void __iomem *addr)
603{
604 writeb(value, addr);
605}
606#endif
607
608#ifndef iowrite16
609#define iowrite16 iowrite16
610static inline void iowrite16(u16 value, volatile void __iomem *addr)
611{
612 writew(value, addr);
613}
614#endif
615
616#ifndef iowrite32
617#define iowrite32 iowrite32
618static inline void iowrite32(u32 value, volatile void __iomem *addr)
619{
620 writel(value, addr);
621}
622#endif
623
9e44fb18
HG
624#ifdef CONFIG_64BIT
625#ifndef iowrite64
626#define iowrite64 iowrite64
627static inline void iowrite64(u64 value, volatile void __iomem *addr)
628{
629 writeq(value, addr);
630}
631#endif
632#endif /* CONFIG_64BIT */
633
9216efaf
TR
634#ifndef ioread16be
635#define ioread16be ioread16be
636static inline u16 ioread16be(const volatile void __iomem *addr)
637{
7a1aedba 638 return swab16(readw(addr));
9216efaf
TR
639}
640#endif
641
642#ifndef ioread32be
643#define ioread32be ioread32be
644static inline u32 ioread32be(const volatile void __iomem *addr)
645{
7a1aedba 646 return swab32(readl(addr));
9216efaf
TR
647}
648#endif
649
9e44fb18
HG
650#ifdef CONFIG_64BIT
651#ifndef ioread64be
652#define ioread64be ioread64be
653static inline u64 ioread64be(const volatile void __iomem *addr)
654{
655 return swab64(readq(addr));
656}
657#endif
658#endif /* CONFIG_64BIT */
659
9216efaf
TR
660#ifndef iowrite16be
661#define iowrite16be iowrite16be
662static inline void iowrite16be(u16 value, void volatile __iomem *addr)
663{
7a1aedba 664 writew(swab16(value), addr);
9216efaf
TR
665}
666#endif
667
668#ifndef iowrite32be
669#define iowrite32be iowrite32be
670static inline void iowrite32be(u32 value, volatile void __iomem *addr)
671{
7a1aedba 672 writel(swab32(value), addr);
9216efaf
TR
673}
674#endif
9ab3a7a0 675
9e44fb18
HG
676#ifdef CONFIG_64BIT
677#ifndef iowrite64be
678#define iowrite64be iowrite64be
679static inline void iowrite64be(u64 value, volatile void __iomem *addr)
680{
681 writeq(swab64(value), addr);
682}
683#endif
684#endif /* CONFIG_64BIT */
685
9ab3a7a0
TR
686#ifndef ioread8_rep
687#define ioread8_rep ioread8_rep
688static inline void ioread8_rep(const volatile void __iomem *addr, void *buffer,
689 unsigned int count)
690{
691 readsb(addr, buffer, count);
692}
693#endif
694
695#ifndef ioread16_rep
696#define ioread16_rep ioread16_rep
697static inline void ioread16_rep(const volatile void __iomem *addr,
698 void *buffer, unsigned int count)
699{
700 readsw(addr, buffer, count);
701}
702#endif
703
704#ifndef ioread32_rep
705#define ioread32_rep ioread32_rep
706static inline void ioread32_rep(const volatile void __iomem *addr,
707 void *buffer, unsigned int count)
708{
709 readsl(addr, buffer, count);
710}
711#endif
712
9e44fb18
HG
713#ifdef CONFIG_64BIT
714#ifndef ioread64_rep
715#define ioread64_rep ioread64_rep
716static inline void ioread64_rep(const volatile void __iomem *addr,
717 void *buffer, unsigned int count)
718{
719 readsq(addr, buffer, count);
720}
721#endif
722#endif /* CONFIG_64BIT */
723
9ab3a7a0
TR
724#ifndef iowrite8_rep
725#define iowrite8_rep iowrite8_rep
726static inline void iowrite8_rep(volatile void __iomem *addr,
727 const void *buffer,
728 unsigned int count)
729{
730 writesb(addr, buffer, count);
731}
732#endif
733
734#ifndef iowrite16_rep
735#define iowrite16_rep iowrite16_rep
736static inline void iowrite16_rep(volatile void __iomem *addr,
737 const void *buffer,
738 unsigned int count)
739{
740 writesw(addr, buffer, count);
741}
742#endif
743
744#ifndef iowrite32_rep
745#define iowrite32_rep iowrite32_rep
746static inline void iowrite32_rep(volatile void __iomem *addr,
747 const void *buffer,
748 unsigned int count)
749{
750 writesl(addr, buffer, count);
751}
752#endif
9e44fb18
HG
753
754#ifdef CONFIG_64BIT
755#ifndef iowrite64_rep
756#define iowrite64_rep iowrite64_rep
757static inline void iowrite64_rep(volatile void __iomem *addr,
758 const void *buffer,
759 unsigned int count)
760{
761 writesq(addr, buffer, count);
762}
763#endif
764#endif /* CONFIG_64BIT */
9216efaf
TR
765#endif /* CONFIG_GENERIC_IOMAP */
766
3f7e212d
AB
767#ifdef __KERNEL__
768
769#include <linux/vmalloc.h>
9216efaf 770#define __io_virt(x) ((void __force *)(x))
3f7e212d
AB
771
772#ifndef CONFIG_GENERIC_IOMAP
3f7e212d 773struct pci_dev;
cd248341
JG
774extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
775
776#ifndef pci_iounmap
9216efaf 777#define pci_iounmap pci_iounmap
3f7e212d
AB
778static inline void pci_iounmap(struct pci_dev *dev, void __iomem *p)
779{
780}
cd248341 781#endif
3f7e212d
AB
782#endif /* CONFIG_GENERIC_IOMAP */
783
784/*
785 * Change virtual addresses to physical addresses and vv.
786 * These are pretty trivial
787 */
cd248341 788#ifndef virt_to_phys
9216efaf 789#define virt_to_phys virt_to_phys
3f7e212d
AB
790static inline unsigned long virt_to_phys(volatile void *address)
791{
792 return __pa((unsigned long)address);
793}
9216efaf 794#endif
3f7e212d 795
9216efaf
TR
796#ifndef phys_to_virt
797#define phys_to_virt phys_to_virt
3f7e212d
AB
798static inline void *phys_to_virt(unsigned long address)
799{
800 return __va(address);
801}
cd248341 802#endif
3f7e212d 803
8c7ea50c
LR
804/**
805 * DOC: ioremap() and ioremap_*() variants
806 *
807 * If you have an IOMMU your architecture is expected to have both ioremap()
808 * and iounmap() implemented otherwise the asm-generic helpers will provide a
809 * direct mapping.
810 *
811 * There are ioremap_*() call variants, if you have no IOMMU we naturally will
812 * default to direct mapping for all of them, you can override these defaults.
813 * If you have an IOMMU you are highly encouraged to provide your own
814 * ioremap variant implementation as there currently is no safe architecture
815 * agnostic default. To avoid possible improper behaviour default asm-generic
816 * ioremap_*() variants all return NULL when an IOMMU is available. If you've
817 * defined your own ioremap_*() variant you must then declare your own
818 * ioremap_*() variant as defined to itself to avoid the default NULL return.
819 */
820
821#ifdef CONFIG_MMU
822
823#ifndef ioremap_uc
824#define ioremap_uc ioremap_uc
825static inline void __iomem *ioremap_uc(phys_addr_t offset, size_t size)
826{
827 return NULL;
828}
829#endif
830
831#else /* !CONFIG_MMU */
832
3f7e212d
AB
833/*
834 * Change "struct page" to physical address.
f1ecc698
JB
835 *
836 * This implementation is for the no-MMU case only... if you have an MMU
837 * you'll need to provide your own definitions.
3f7e212d 838 */
9216efaf 839
9216efaf
TR
840#ifndef ioremap
841#define ioremap ioremap
842static inline void __iomem *ioremap(phys_addr_t offset, size_t size)
3f7e212d 843{
9216efaf 844 return (void __iomem *)(unsigned long)offset;
3f7e212d 845}
9216efaf 846#endif
3f7e212d 847
9216efaf
TR
848#ifndef __ioremap
849#define __ioremap __ioremap
850static inline void __iomem *__ioremap(phys_addr_t offset, size_t size,
851 unsigned long flags)
852{
853 return ioremap(offset, size);
854}
855#endif
3f7e212d
AB
856
857#ifndef ioremap_nocache
9216efaf
TR
858#define ioremap_nocache ioremap_nocache
859static inline void __iomem *ioremap_nocache(phys_addr_t offset, size_t size)
860{
861 return ioremap(offset, size);
862}
3f7e212d
AB
863#endif
864
e4b6be33
LR
865#ifndef ioremap_uc
866#define ioremap_uc ioremap_uc
867static inline void __iomem *ioremap_uc(phys_addr_t offset, size_t size)
868{
869 return ioremap_nocache(offset, size);
870}
871#endif
872
3f7e212d 873#ifndef ioremap_wc
9216efaf
TR
874#define ioremap_wc ioremap_wc
875static inline void __iomem *ioremap_wc(phys_addr_t offset, size_t size)
876{
877 return ioremap_nocache(offset, size);
878}
3f7e212d
AB
879#endif
880
d838270e
TK
881#ifndef ioremap_wt
882#define ioremap_wt ioremap_wt
883static inline void __iomem *ioremap_wt(phys_addr_t offset, size_t size)
884{
885 return ioremap_nocache(offset, size);
886}
887#endif
888
9216efaf
TR
889#ifndef iounmap
890#define iounmap iounmap
d838270e 891
e66d3c49 892static inline void iounmap(void __iomem *addr)
3f7e212d
AB
893{
894}
9216efaf 895#endif
f1ecc698 896#endif /* CONFIG_MMU */
3f7e212d 897
ce816fa8 898#ifdef CONFIG_HAS_IOPORT_MAP
3f7e212d 899#ifndef CONFIG_GENERIC_IOMAP
9216efaf
TR
900#ifndef ioport_map
901#define ioport_map ioport_map
3f7e212d
AB
902static inline void __iomem *ioport_map(unsigned long port, unsigned int nr)
903{
6b1705ff
AM
904 port &= IO_SPACE_LIMIT;
905 return (port > MMIO_UPPER_LIMIT) ? NULL : PCI_IOBASE + port;
3f7e212d 906}
9216efaf 907#endif
3f7e212d 908
9216efaf
TR
909#ifndef ioport_unmap
910#define ioport_unmap ioport_unmap
3f7e212d
AB
911static inline void ioport_unmap(void __iomem *p)
912{
913}
9216efaf 914#endif
3f7e212d
AB
915#else /* CONFIG_GENERIC_IOMAP */
916extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
917extern void ioport_unmap(void __iomem *p);
918#endif /* CONFIG_GENERIC_IOMAP */
ce816fa8 919#endif /* CONFIG_HAS_IOPORT_MAP */
3f7e212d 920
eabc2a7c
AS
921/*
922 * Convert a virtual cached pointer to an uncached pointer
923 */
576ebd74 924#ifndef xlate_dev_kmem_ptr
9216efaf
TR
925#define xlate_dev_kmem_ptr xlate_dev_kmem_ptr
926static inline void *xlate_dev_kmem_ptr(void *addr)
927{
928 return addr;
929}
576ebd74 930#endif
9216efaf 931
576ebd74 932#ifndef xlate_dev_mem_ptr
9216efaf
TR
933#define xlate_dev_mem_ptr xlate_dev_mem_ptr
934static inline void *xlate_dev_mem_ptr(phys_addr_t addr)
935{
936 return __va(addr);
937}
938#endif
939
940#ifndef unxlate_dev_mem_ptr
941#define unxlate_dev_mem_ptr unxlate_dev_mem_ptr
942static inline void unxlate_dev_mem_ptr(phys_addr_t phys, void *addr)
943{
944}
576ebd74 945#endif
3f7e212d 946
c93d0312 947#ifdef CONFIG_VIRT_TO_BUS
3f7e212d 948#ifndef virt_to_bus
9216efaf 949static inline unsigned long virt_to_bus(void *address)
3f7e212d 950{
9216efaf 951 return (unsigned long)address;
3f7e212d
AB
952}
953
954static inline void *bus_to_virt(unsigned long address)
955{
9216efaf 956 return (void *)address;
3f7e212d
AB
957}
958#endif
c93d0312 959#endif
3f7e212d 960
cd248341 961#ifndef memset_io
9216efaf 962#define memset_io memset_io
c2327da0
AS
963/**
964 * memset_io Set a range of I/O memory to a constant value
965 * @addr: The beginning of the I/O-memory range to set
966 * @val: The value to set the memory to
967 * @count: The number of bytes to set
968 *
969 * Set a range of I/O memory to a given value.
970 */
9216efaf
TR
971static inline void memset_io(volatile void __iomem *addr, int value,
972 size_t size)
973{
974 memset(__io_virt(addr), value, size);
975}
cd248341
JG
976#endif
977
978#ifndef memcpy_fromio
9216efaf 979#define memcpy_fromio memcpy_fromio
c2327da0
AS
980/**
981 * memcpy_fromio Copy a block of data from I/O memory
982 * @dst: The (RAM) destination for the copy
983 * @src: The (I/O memory) source for the data
984 * @count: The number of bytes to copy
985 *
986 * Copy a block of data from I/O memory.
987 */
9216efaf
TR
988static inline void memcpy_fromio(void *buffer,
989 const volatile void __iomem *addr,
990 size_t size)
991{
992 memcpy(buffer, __io_virt(addr), size);
993}
cd248341 994#endif
9216efaf 995
cd248341 996#ifndef memcpy_toio
9216efaf 997#define memcpy_toio memcpy_toio
c2327da0
AS
998/**
999 * memcpy_toio Copy a block of data into I/O memory
1000 * @dst: The (I/O memory) destination for the copy
1001 * @src: The (RAM) source for the data
1002 * @count: The number of bytes to copy
1003 *
1004 * Copy a block of data to I/O memory.
1005 */
9216efaf
TR
1006static inline void memcpy_toio(volatile void __iomem *addr, const void *buffer,
1007 size_t size)
1008{
1009 memcpy(__io_virt(addr), buffer, size);
1010}
cd248341 1011#endif
3f7e212d
AB
1012
1013#endif /* __KERNEL__ */
1014
1015#endif /* __ASM_GENERIC_IO_H */