]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/drm/drm.h
dma-buf: Introduce dma buffer sharing mechanism
[mirror_ubuntu-artful-kernel.git] / include / drm / drm.h
CommitLineData
1da177e4 1/**
b5e89ed5 2 * \file drm.h
1da177e4 3 * Header for the Direct Rendering Manager
b5e89ed5 4 *
1da177e4
LT
5 * \author Rickard E. (Rik) Faith <faith@valinux.com>
6 *
7 * \par Acknowledgments:
8 * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
9 */
10
11/*
12 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
13 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
14 * All rights reserved.
15 *
16 * Permission is hereby granted, free of charge, to any person obtaining a
17 * copy of this software and associated documentation files (the "Software"),
18 * to deal in the Software without restriction, including without limitation
19 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
20 * and/or sell copies of the Software, and to permit persons to whom the
21 * Software is furnished to do so, subject to the following conditions:
22 *
23 * The above copyright notice and this permission notice (including the next
24 * paragraph) shall be included in all copies or substantial portions of the
25 * Software.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
28 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
29 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
30 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
31 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
32 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
33 * OTHER DEALINGS IN THE SOFTWARE.
34 */
35
1da177e4
LT
36#ifndef _DRM_H_
37#define _DRM_H_
38
1a95916f
KH
39#if defined(__linux__)
40
1d7f83d5 41#include <linux/types.h>
1a95916f
KH
42#include <asm/ioctl.h>
43typedef unsigned int drm_handle_t;
44
45#else /* One of the BSDs */
1da177e4 46
1a95916f
KH
47#include <sys/ioccom.h>
48#include <sys/types.h>
49typedef int8_t __s8;
50typedef uint8_t __u8;
51typedef int16_t __s16;
52typedef uint16_t __u16;
53typedef int32_t __s32;
54typedef uint32_t __u32;
55typedef int64_t __s64;
56typedef uint64_t __u64;
57typedef unsigned long drm_handle_t;
58
59#endif
b589ee59 60
1da177e4
LT
61#define DRM_NAME "drm" /**< Name in kernel, /dev, and /proc */
62#define DRM_MIN_ORDER 5 /**< At least 2^5 bytes = 32 bytes */
63#define DRM_MAX_ORDER 22 /**< Up to 2^22 bytes = 4MB */
64#define DRM_RAM_PERCENT 10 /**< How much system ram can we lock? */
65
b3a80a22
DA
66#define _DRM_LOCK_HELD 0x80000000U /**< Hardware lock is held */
67#define _DRM_LOCK_CONT 0x40000000U /**< Hardware lock is contended */
1da177e4
LT
68#define _DRM_LOCK_IS_HELD(lock) ((lock) & _DRM_LOCK_HELD)
69#define _DRM_LOCK_IS_CONT(lock) ((lock) & _DRM_LOCK_CONT)
70#define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
71
b5e89ed5
DA
72typedef unsigned int drm_context_t;
73typedef unsigned int drm_drawable_t;
74typedef unsigned int drm_magic_t;
1da177e4
LT
75
76/**
77 * Cliprect.
b5e89ed5 78 *
1da177e4
LT
79 * \warning: If you change this structure, make sure you change
80 * XF86DRIClipRectRec in the server as well
81 *
82 * \note KW: Actually it's illegal to change either for
83 * backwards-compatibility reasons.
84 */
c60ce623 85struct drm_clip_rect {
b5e89ed5
DA
86 unsigned short x1;
87 unsigned short y1;
88 unsigned short x2;
89 unsigned short y2;
c60ce623 90};
1da177e4 91
bea5679f
MD
92/**
93 * Drawable information.
94 */
c60ce623 95struct drm_drawable_info {
bea5679f 96 unsigned int num_rects;
c60ce623
DA
97 struct drm_clip_rect *rects;
98};
bea5679f 99
1da177e4
LT
100/**
101 * Texture region,
102 */
c60ce623 103struct drm_tex_region {
b5e89ed5
DA
104 unsigned char next;
105 unsigned char prev;
106 unsigned char in_use;
107 unsigned char padding;
108 unsigned int age;
c60ce623 109};
1da177e4
LT
110
111/**
112 * Hardware lock.
113 *
114 * The lock structure is a simple cache-line aligned integer. To avoid
115 * processor bus contention on a multiprocessor system, there should not be any
116 * other data stored in the same cache line.
117 */
c60ce623 118struct drm_hw_lock {
1da177e4 119 __volatile__ unsigned int lock; /**< lock variable */
b5e89ed5 120 char padding[60]; /**< Pad to cache line */
c60ce623 121};
1da177e4 122
1da177e4
LT
123/**
124 * DRM_IOCTL_VERSION ioctl argument type.
b5e89ed5 125 *
1da177e4
LT
126 * \sa drmGetVersion().
127 */
c60ce623 128struct drm_version {
b5e89ed5
DA
129 int version_major; /**< Major version */
130 int version_minor; /**< Minor version */
131 int version_patchlevel; /**< Patch level */
1da177e4 132 size_t name_len; /**< Length of name buffer */
b5e89ed5 133 char __user *name; /**< Name of driver */
1da177e4 134 size_t date_len; /**< Length of date buffer */
b5e89ed5 135 char __user *date; /**< User-space buffer to hold date */
1da177e4 136 size_t desc_len; /**< Length of desc buffer */
b5e89ed5 137 char __user *desc; /**< User-space buffer to hold desc */
c60ce623 138};
1da177e4 139
1da177e4
LT
140/**
141 * DRM_IOCTL_GET_UNIQUE ioctl argument type.
142 *
143 * \sa drmGetBusid() and drmSetBusId().
144 */
c60ce623 145struct drm_unique {
1da177e4 146 size_t unique_len; /**< Length of unique */
b5e89ed5 147 char __user *unique; /**< Unique name for driver instantiation */
c60ce623 148};
1da177e4 149
c60ce623 150struct drm_list {
b5e89ed5 151 int count; /**< Length of user-space structures */
c60ce623
DA
152 struct drm_version __user *version;
153};
1da177e4 154
c60ce623 155struct drm_block {
b5e89ed5 156 int unused;
c60ce623 157};
1da177e4 158
1da177e4
LT
159/**
160 * DRM_IOCTL_CONTROL ioctl argument type.
161 *
162 * \sa drmCtlInstHandler() and drmCtlUninstHandler().
163 */
c60ce623 164struct drm_control {
1da177e4
LT
165 enum {
166 DRM_ADD_COMMAND,
167 DRM_RM_COMMAND,
168 DRM_INST_HANDLER,
169 DRM_UNINST_HANDLER
b5e89ed5
DA
170 } func;
171 int irq;
c60ce623 172};
1da177e4 173
1da177e4
LT
174/**
175 * Type of memory to map.
176 */
c60ce623 177enum drm_map_type {
b5e89ed5
DA
178 _DRM_FRAME_BUFFER = 0, /**< WC (no caching), no core dump */
179 _DRM_REGISTERS = 1, /**< no caching, no core dump */
180 _DRM_SHM = 2, /**< shared, cached */
181 _DRM_AGP = 3, /**< AGP/GART */
2d0f9eaf 182 _DRM_SCATTER_GATHER = 4, /**< Scatter/gather memory for PCI DMA */
b5e89ed5 183 _DRM_CONSISTENT = 5, /**< Consistent memory for PCI DMA */
a2c0a97b 184 _DRM_GEM = 6, /**< GEM object */
c60ce623 185};
1da177e4 186
1da177e4
LT
187/**
188 * Memory mapping flags.
189 */
c60ce623 190enum drm_map_flags {
b5e89ed5
DA
191 _DRM_RESTRICTED = 0x01, /**< Cannot be mapped to user-virtual */
192 _DRM_READ_ONLY = 0x02,
193 _DRM_LOCKED = 0x04, /**< shared, cached, locked */
194 _DRM_KERNEL = 0x08, /**< kernel requires access */
1da177e4 195 _DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
b5e89ed5 196 _DRM_CONTAINS_LOCK = 0x20, /**< SHM page that contains lock */
e3236a11
DA
197 _DRM_REMOVABLE = 0x40, /**< Removable mapping */
198 _DRM_DRIVER = 0x80 /**< Managed by driver */
c60ce623 199};
1da177e4 200
c60ce623 201struct drm_ctx_priv_map {
b5e89ed5
DA
202 unsigned int ctx_id; /**< Context requesting private mapping */
203 void *handle; /**< Handle of map */
c60ce623 204};
1da177e4 205
1da177e4
LT
206/**
207 * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
208 * argument type.
209 *
210 * \sa drmAddMap().
211 */
c60ce623 212struct drm_map {
b5e89ed5
DA
213 unsigned long offset; /**< Requested physical address (0 for SAREA)*/
214 unsigned long size; /**< Requested physical size (bytes) */
c60ce623
DA
215 enum drm_map_type type; /**< Type of memory to map */
216 enum drm_map_flags flags; /**< Flags */
b5e89ed5 217 void *handle; /**< User-space: "Handle" to pass to mmap() */
1da177e4 218 /**< Kernel-space: kernel-virtual address */
b5e89ed5
DA
219 int mtrr; /**< MTRR slot used */
220 /* Private data */
c60ce623 221};
1da177e4 222
1da177e4
LT
223/**
224 * DRM_IOCTL_GET_CLIENT ioctl argument type.
225 */
c60ce623 226struct drm_client {
b5e89ed5
DA
227 int idx; /**< Which client desired? */
228 int auth; /**< Is client authenticated? */
229 unsigned long pid; /**< Process ID */
230 unsigned long uid; /**< User ID */
231 unsigned long magic; /**< Magic */
232 unsigned long iocs; /**< Ioctl count */
c60ce623 233};
1da177e4 234
c60ce623 235enum drm_stat_type {
1da177e4
LT
236 _DRM_STAT_LOCK,
237 _DRM_STAT_OPENS,
238 _DRM_STAT_CLOSES,
239 _DRM_STAT_IOCTLS,
240 _DRM_STAT_LOCKS,
241 _DRM_STAT_UNLOCKS,
242 _DRM_STAT_VALUE, /**< Generic value */
243 _DRM_STAT_BYTE, /**< Generic byte counter (1024bytes/K) */
244 _DRM_STAT_COUNT, /**< Generic non-byte counter (1000/k) */
245
246 _DRM_STAT_IRQ, /**< IRQ */
247 _DRM_STAT_PRIMARY, /**< Primary DMA bytes */
248 _DRM_STAT_SECONDARY, /**< Secondary DMA bytes */
249 _DRM_STAT_DMA, /**< DMA */
250 _DRM_STAT_SPECIAL, /**< Special DMA (e.g., priority or polled) */
251 _DRM_STAT_MISSED /**< Missed DMA opportunity */
b5e89ed5 252 /* Add to the *END* of the list */
c60ce623 253};
1da177e4 254
1da177e4
LT
255/**
256 * DRM_IOCTL_GET_STATS ioctl argument type.
257 */
c60ce623 258struct drm_stats {
1da177e4
LT
259 unsigned long count;
260 struct {
b5e89ed5 261 unsigned long value;
c60ce623 262 enum drm_stat_type type;
1da177e4 263 } data[15];
c60ce623 264};
1da177e4 265
1da177e4
LT
266/**
267 * Hardware locking flags.
268 */
c60ce623 269enum drm_lock_flags {
b5e89ed5
DA
270 _DRM_LOCK_READY = 0x01, /**< Wait until hardware is ready for DMA */
271 _DRM_LOCK_QUIESCENT = 0x02, /**< Wait until hardware quiescent */
272 _DRM_LOCK_FLUSH = 0x04, /**< Flush this context's DMA queue first */
273 _DRM_LOCK_FLUSH_ALL = 0x08, /**< Flush all DMA queues first */
274 /* These *HALT* flags aren't supported yet
275 -- they will be used to support the
276 full-screen DGA-like mode. */
1da177e4
LT
277 _DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
278 _DRM_HALT_CUR_QUEUES = 0x20 /**< Halt all current queues */
c60ce623 279};
1da177e4 280
1da177e4
LT
281/**
282 * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
b5e89ed5 283 *
1da177e4
LT
284 * \sa drmGetLock() and drmUnlock().
285 */
c60ce623 286struct drm_lock {
b5e89ed5 287 int context;
c60ce623
DA
288 enum drm_lock_flags flags;
289};
1da177e4 290
1da177e4
LT
291/**
292 * DMA flags
293 *
b5e89ed5 294 * \warning
1da177e4
LT
295 * These values \e must match xf86drm.h.
296 *
297 * \sa drm_dma.
298 */
c60ce623 299enum drm_dma_flags {
b5e89ed5
DA
300 /* Flags for DMA buffer dispatch */
301 _DRM_DMA_BLOCK = 0x01, /**<
1da177e4 302 * Block until buffer dispatched.
b5e89ed5 303 *
1da177e4
LT
304 * \note The buffer may not yet have
305 * been processed by the hardware --
306 * getting a hardware lock with the
307 * hardware quiescent will ensure
308 * that the buffer has been
309 * processed.
310 */
311 _DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
b5e89ed5 312 _DRM_DMA_PRIORITY = 0x04, /**< High priority dispatch */
1da177e4 313
b5e89ed5
DA
314 /* Flags for DMA buffer request */
315 _DRM_DMA_WAIT = 0x10, /**< Wait for free buffers */
316 _DRM_DMA_SMALLER_OK = 0x20, /**< Smaller-than-requested buffers OK */
317 _DRM_DMA_LARGER_OK = 0x40 /**< Larger-than-requested buffers OK */
c60ce623 318};
1da177e4 319
1da177e4
LT
320/**
321 * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
322 *
323 * \sa drmAddBufs().
324 */
c60ce623 325struct drm_buf_desc {
b5e89ed5
DA
326 int count; /**< Number of buffers of this size */
327 int size; /**< Size in bytes */
328 int low_mark; /**< Low water mark */
329 int high_mark; /**< High water mark */
1da177e4 330 enum {
b5e89ed5
DA
331 _DRM_PAGE_ALIGN = 0x01, /**< Align on page boundaries for DMA */
332 _DRM_AGP_BUFFER = 0x02, /**< Buffer is in AGP space */
333 _DRM_SG_BUFFER = 0x04, /**< Scatter/gather memory buffer */
3417f33e
GS
334 _DRM_FB_BUFFER = 0x08, /**< Buffer is in frame buffer */
335 _DRM_PCI_BUFFER_RO = 0x10 /**< Map PCI DMA buffer read-only */
b5e89ed5
DA
336 } flags;
337 unsigned long agp_start; /**<
1da177e4
LT
338 * Start address of where the AGP buffers are
339 * in the AGP aperture
340 */
c60ce623 341};
1da177e4 342
1da177e4
LT
343/**
344 * DRM_IOCTL_INFO_BUFS ioctl argument type.
345 */
c60ce623 346struct drm_buf_info {
b5e89ed5 347 int count; /**< Entries in list */
c60ce623
DA
348 struct drm_buf_desc __user *list;
349};
1da177e4 350
1da177e4
LT
351/**
352 * DRM_IOCTL_FREE_BUFS ioctl argument type.
353 */
c60ce623 354struct drm_buf_free {
b5e89ed5
DA
355 int count;
356 int __user *list;
c60ce623 357};
1da177e4 358
1da177e4
LT
359/**
360 * Buffer information
361 *
362 * \sa drm_buf_map.
363 */
c60ce623 364struct drm_buf_pub {
b5e89ed5
DA
365 int idx; /**< Index into the master buffer list */
366 int total; /**< Buffer size */
367 int used; /**< Amount of buffer in use (for DMA) */
368 void __user *address; /**< Address of buffer */
c60ce623 369};
1da177e4 370
1da177e4
LT
371/**
372 * DRM_IOCTL_MAP_BUFS ioctl argument type.
373 */
c60ce623 374struct drm_buf_map {
b5e89ed5
DA
375 int count; /**< Length of the buffer list */
376 void __user *virtual; /**< Mmap'd area in user-virtual */
c60ce623
DA
377 struct drm_buf_pub __user *list; /**< Buffer information */
378};
1da177e4 379
1da177e4
LT
380/**
381 * DRM_IOCTL_DMA ioctl argument type.
382 *
383 * Indices here refer to the offset into the buffer list in drm_buf_get.
384 *
385 * \sa drmDMA().
386 */
c60ce623 387struct drm_dma {
b5e89ed5
DA
388 int context; /**< Context handle */
389 int send_count; /**< Number of buffers to send */
390 int __user *send_indices; /**< List of handles to buffers */
391 int __user *send_sizes; /**< Lengths of data to send */
c60ce623 392 enum drm_dma_flags flags; /**< Flags */
b5e89ed5
DA
393 int request_count; /**< Number of buffers requested */
394 int request_size; /**< Desired size for buffers */
395 int __user *request_indices; /**< Buffer information */
396 int __user *request_sizes;
397 int granted_count; /**< Number of buffers granted */
c60ce623 398};
1da177e4 399
c60ce623 400enum drm_ctx_flags {
1da177e4 401 _DRM_CONTEXT_PRESERVED = 0x01,
b5e89ed5 402 _DRM_CONTEXT_2DONLY = 0x02
c60ce623 403};
1da177e4 404
1da177e4
LT
405/**
406 * DRM_IOCTL_ADD_CTX ioctl argument type.
407 *
408 * \sa drmCreateContext() and drmDestroyContext().
409 */
c60ce623 410struct drm_ctx {
b5e89ed5 411 drm_context_t handle;
c60ce623
DA
412 enum drm_ctx_flags flags;
413};
1da177e4 414
1da177e4
LT
415/**
416 * DRM_IOCTL_RES_CTX ioctl argument type.
417 */
c60ce623 418struct drm_ctx_res {
b5e89ed5 419 int count;
c60ce623
DA
420 struct drm_ctx __user *contexts;
421};
1da177e4 422
1da177e4
LT
423/**
424 * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
425 */
c60ce623 426struct drm_draw {
b5e89ed5 427 drm_drawable_t handle;
c60ce623 428};
1da177e4 429
bea5679f
MD
430/**
431 * DRM_IOCTL_UPDATE_DRAW ioctl argument type.
432 */
433typedef enum {
434 DRM_DRAWABLE_CLIPRECTS,
435} drm_drawable_info_type_t;
436
c60ce623 437struct drm_update_draw {
bea5679f
MD
438 drm_drawable_t handle;
439 unsigned int type;
440 unsigned int num;
441 unsigned long long data;
c60ce623 442};
bea5679f 443
1da177e4
LT
444/**
445 * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
446 */
c60ce623 447struct drm_auth {
b5e89ed5 448 drm_magic_t magic;
c60ce623 449};
1da177e4 450
1da177e4
LT
451/**
452 * DRM_IOCTL_IRQ_BUSID ioctl argument type.
453 *
454 * \sa drmGetInterruptFromBusID().
455 */
c60ce623 456struct drm_irq_busid {
1da177e4
LT
457 int irq; /**< IRQ number */
458 int busnum; /**< bus number */
459 int devnum; /**< device number */
460 int funcnum; /**< function number */
c60ce623 461};
1da177e4 462
c60ce623 463enum drm_vblank_seq_type {
b5e89ed5
DA
464 _DRM_VBLANK_ABSOLUTE = 0x0, /**< Wait for specific vblank sequence number */
465 _DRM_VBLANK_RELATIVE = 0x1, /**< Wait for given number of vblanks */
51eab416
DA
466 /* bits 1-6 are reserved for high crtcs */
467 _DRM_VBLANK_HIGH_CRTC_MASK = 0x0000003e,
c9a9c5e0 468 _DRM_VBLANK_EVENT = 0x4000000, /**< Send event instead of blocking */
0a3e67a4 469 _DRM_VBLANK_FLIP = 0x8000000, /**< Scheduled buffer swap should flip */
ab285d74 470 _DRM_VBLANK_NEXTONMISS = 0x10000000, /**< If missed, wait for next vblank */
776c9443 471 _DRM_VBLANK_SECONDARY = 0x20000000, /**< Secondary display controller */
30b23634 472 _DRM_VBLANK_SIGNAL = 0x40000000 /**< Send signal instead of blocking, unsupported */
c60ce623 473};
51eab416 474#define _DRM_VBLANK_HIGH_CRTC_SHIFT 1
1da177e4 475
776c9443 476#define _DRM_VBLANK_TYPES_MASK (_DRM_VBLANK_ABSOLUTE | _DRM_VBLANK_RELATIVE)
c9a9c5e0
KH
477#define _DRM_VBLANK_FLAGS_MASK (_DRM_VBLANK_EVENT | _DRM_VBLANK_SIGNAL | \
478 _DRM_VBLANK_SECONDARY | _DRM_VBLANK_NEXTONMISS)
1da177e4 479
1da177e4 480struct drm_wait_vblank_request {
c60ce623 481 enum drm_vblank_seq_type type;
1da177e4
LT
482 unsigned int sequence;
483 unsigned long signal;
484};
485
1da177e4 486struct drm_wait_vblank_reply {
c60ce623 487 enum drm_vblank_seq_type type;
1da177e4
LT
488 unsigned int sequence;
489 long tval_sec;
490 long tval_usec;
491};
492
1da177e4
LT
493/**
494 * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
495 *
496 * \sa drmWaitVBlank().
497 */
c60ce623 498union drm_wait_vblank {
1da177e4
LT
499 struct drm_wait_vblank_request request;
500 struct drm_wait_vblank_reply reply;
c60ce623 501};
1da177e4 502
0a3e67a4
JB
503#define _DRM_PRE_MODESET 1
504#define _DRM_POST_MODESET 2
505
506/**
507 * DRM_IOCTL_MODESET_CTL ioctl argument type
508 *
509 * \sa drmModesetCtl().
510 */
511struct drm_modeset_ctl {
1d7f83d5
AB
512 __u32 crtc;
513 __u32 cmd;
0a3e67a4
JB
514};
515
1da177e4
LT
516/**
517 * DRM_IOCTL_AGP_ENABLE ioctl argument type.
518 *
519 * \sa drmAgpEnable().
520 */
c60ce623 521struct drm_agp_mode {
1da177e4 522 unsigned long mode; /**< AGP mode */
c60ce623 523};
1da177e4 524
1da177e4
LT
525/**
526 * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
527 *
528 * \sa drmAgpAlloc() and drmAgpFree().
529 */
c60ce623 530struct drm_agp_buffer {
1da177e4
LT
531 unsigned long size; /**< In bytes -- will round to page boundary */
532 unsigned long handle; /**< Used for binding / unbinding */
b5e89ed5
DA
533 unsigned long type; /**< Type of memory to allocate */
534 unsigned long physical; /**< Physical used by i810 */
c60ce623 535};
1da177e4 536
1da177e4
LT
537/**
538 * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
539 *
540 * \sa drmAgpBind() and drmAgpUnbind().
541 */
c60ce623 542struct drm_agp_binding {
b5e89ed5 543 unsigned long handle; /**< From drm_agp_buffer */
1da177e4 544 unsigned long offset; /**< In bytes -- will round to page boundary */
c60ce623 545};
1da177e4 546
1da177e4
LT
547/**
548 * DRM_IOCTL_AGP_INFO ioctl argument type.
549 *
550 * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
551 * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
552 * drmAgpVendorId() and drmAgpDeviceId().
553 */
c60ce623 554struct drm_agp_info {
b5e89ed5
DA
555 int agp_version_major;
556 int agp_version_minor;
557 unsigned long mode;
558 unsigned long aperture_base; /* physical address */
559 unsigned long aperture_size; /* bytes */
560 unsigned long memory_allowed; /* bytes */
561 unsigned long memory_used;
562
563 /* PCI information */
1da177e4
LT
564 unsigned short id_vendor;
565 unsigned short id_device;
c60ce623 566};
1da177e4 567
1da177e4
LT
568/**
569 * DRM_IOCTL_SG_ALLOC ioctl argument type.
570 */
c60ce623 571struct drm_scatter_gather {
1da177e4
LT
572 unsigned long size; /**< In bytes -- will round to page boundary */
573 unsigned long handle; /**< Used for mapping / unmapping */
c60ce623 574};
1da177e4
LT
575
576/**
577 * DRM_IOCTL_SET_VERSION ioctl argument type.
578 */
c60ce623 579struct drm_set_version {
1da177e4
LT
580 int drm_di_major;
581 int drm_di_minor;
582 int drm_dd_major;
583 int drm_dd_minor;
c60ce623 584};
1da177e4 585
673a394b
EA
586/** DRM_IOCTL_GEM_CLOSE ioctl argument type */
587struct drm_gem_close {
588 /** Handle of the object to be closed. */
1d7f83d5
AB
589 __u32 handle;
590 __u32 pad;
673a394b
EA
591};
592
593/** DRM_IOCTL_GEM_FLINK ioctl argument type */
594struct drm_gem_flink {
595 /** Handle for the object being named */
1d7f83d5 596 __u32 handle;
673a394b
EA
597
598 /** Returned global name */
1d7f83d5 599 __u32 name;
673a394b
EA
600};
601
602/** DRM_IOCTL_GEM_OPEN ioctl argument type */
603struct drm_gem_open {
604 /** Name of object being opened */
1d7f83d5 605 __u32 name;
673a394b
EA
606
607 /** Returned handle for the object */
1d7f83d5 608 __u32 handle;
673a394b
EA
609
610 /** Returned size of the object */
1d7f83d5 611 __u64 size;
673a394b
EA
612};
613
9f35421e
BS
614/** DRM_IOCTL_GET_CAP ioctl argument type */
615struct drm_get_cap {
616 __u64 capability;
617 __u64 value;
618};
619
f453ba04
DA
620#include "drm_mode.h"
621
1da177e4
LT
622#define DRM_IOCTL_BASE 'd'
623#define DRM_IO(nr) _IO(DRM_IOCTL_BASE,nr)
624#define DRM_IOR(nr,type) _IOR(DRM_IOCTL_BASE,nr,type)
625#define DRM_IOW(nr,type) _IOW(DRM_IOCTL_BASE,nr,type)
626#define DRM_IOWR(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
627
c60ce623
DA
628#define DRM_IOCTL_VERSION DRM_IOWR(0x00, struct drm_version)
629#define DRM_IOCTL_GET_UNIQUE DRM_IOWR(0x01, struct drm_unique)
630#define DRM_IOCTL_GET_MAGIC DRM_IOR( 0x02, struct drm_auth)
631#define DRM_IOCTL_IRQ_BUSID DRM_IOWR(0x03, struct drm_irq_busid)
632#define DRM_IOCTL_GET_MAP DRM_IOWR(0x04, struct drm_map)
633#define DRM_IOCTL_GET_CLIENT DRM_IOWR(0x05, struct drm_client)
634#define DRM_IOCTL_GET_STATS DRM_IOR( 0x06, struct drm_stats)
635#define DRM_IOCTL_SET_VERSION DRM_IOWR(0x07, struct drm_set_version)
0a3e67a4 636#define DRM_IOCTL_MODESET_CTL DRM_IOW(0x08, struct drm_modeset_ctl)
673a394b
EA
637#define DRM_IOCTL_GEM_CLOSE DRM_IOW (0x09, struct drm_gem_close)
638#define DRM_IOCTL_GEM_FLINK DRM_IOWR(0x0a, struct drm_gem_flink)
639#define DRM_IOCTL_GEM_OPEN DRM_IOWR(0x0b, struct drm_gem_open)
9f35421e 640#define DRM_IOCTL_GET_CAP DRM_IOWR(0x0c, struct drm_get_cap)
c60ce623
DA
641
642#define DRM_IOCTL_SET_UNIQUE DRM_IOW( 0x10, struct drm_unique)
643#define DRM_IOCTL_AUTH_MAGIC DRM_IOW( 0x11, struct drm_auth)
644#define DRM_IOCTL_BLOCK DRM_IOWR(0x12, struct drm_block)
645#define DRM_IOCTL_UNBLOCK DRM_IOWR(0x13, struct drm_block)
646#define DRM_IOCTL_CONTROL DRM_IOW( 0x14, struct drm_control)
647#define DRM_IOCTL_ADD_MAP DRM_IOWR(0x15, struct drm_map)
648#define DRM_IOCTL_ADD_BUFS DRM_IOWR(0x16, struct drm_buf_desc)
649#define DRM_IOCTL_MARK_BUFS DRM_IOW( 0x17, struct drm_buf_desc)
650#define DRM_IOCTL_INFO_BUFS DRM_IOWR(0x18, struct drm_buf_info)
651#define DRM_IOCTL_MAP_BUFS DRM_IOWR(0x19, struct drm_buf_map)
652#define DRM_IOCTL_FREE_BUFS DRM_IOW( 0x1a, struct drm_buf_free)
653
654#define DRM_IOCTL_RM_MAP DRM_IOW( 0x1b, struct drm_map)
655
656#define DRM_IOCTL_SET_SAREA_CTX DRM_IOW( 0x1c, struct drm_ctx_priv_map)
657#define DRM_IOCTL_GET_SAREA_CTX DRM_IOWR(0x1d, struct drm_ctx_priv_map)
658
7c1c2871
DA
659#define DRM_IOCTL_SET_MASTER DRM_IO(0x1e)
660#define DRM_IOCTL_DROP_MASTER DRM_IO(0x1f)
661
c60ce623
DA
662#define DRM_IOCTL_ADD_CTX DRM_IOWR(0x20, struct drm_ctx)
663#define DRM_IOCTL_RM_CTX DRM_IOWR(0x21, struct drm_ctx)
664#define DRM_IOCTL_MOD_CTX DRM_IOW( 0x22, struct drm_ctx)
665#define DRM_IOCTL_GET_CTX DRM_IOWR(0x23, struct drm_ctx)
666#define DRM_IOCTL_SWITCH_CTX DRM_IOW( 0x24, struct drm_ctx)
667#define DRM_IOCTL_NEW_CTX DRM_IOW( 0x25, struct drm_ctx)
668#define DRM_IOCTL_RES_CTX DRM_IOWR(0x26, struct drm_ctx_res)
669#define DRM_IOCTL_ADD_DRAW DRM_IOWR(0x27, struct drm_draw)
670#define DRM_IOCTL_RM_DRAW DRM_IOWR(0x28, struct drm_draw)
671#define DRM_IOCTL_DMA DRM_IOWR(0x29, struct drm_dma)
672#define DRM_IOCTL_LOCK DRM_IOW( 0x2a, struct drm_lock)
673#define DRM_IOCTL_UNLOCK DRM_IOW( 0x2b, struct drm_lock)
674#define DRM_IOCTL_FINISH DRM_IOW( 0x2c, struct drm_lock)
1da177e4 675
ba4420c2
DA
676#define DRM_IOCTL_GEM_PRIME_OPEN DRM_IOWR(0x2e, struct drm_gem_open)
677
1da177e4
LT
678#define DRM_IOCTL_AGP_ACQUIRE DRM_IO( 0x30)
679#define DRM_IOCTL_AGP_RELEASE DRM_IO( 0x31)
c60ce623
DA
680#define DRM_IOCTL_AGP_ENABLE DRM_IOW( 0x32, struct drm_agp_mode)
681#define DRM_IOCTL_AGP_INFO DRM_IOR( 0x33, struct drm_agp_info)
682#define DRM_IOCTL_AGP_ALLOC DRM_IOWR(0x34, struct drm_agp_buffer)
683#define DRM_IOCTL_AGP_FREE DRM_IOW( 0x35, struct drm_agp_buffer)
684#define DRM_IOCTL_AGP_BIND DRM_IOW( 0x36, struct drm_agp_binding)
685#define DRM_IOCTL_AGP_UNBIND DRM_IOW( 0x37, struct drm_agp_binding)
1da177e4 686
b5543059 687#define DRM_IOCTL_SG_ALLOC DRM_IOWR(0x38, struct drm_scatter_gather)
c60ce623 688#define DRM_IOCTL_SG_FREE DRM_IOW( 0x39, struct drm_scatter_gather)
1da177e4 689
c60ce623 690#define DRM_IOCTL_WAIT_VBLANK DRM_IOWR(0x3a, union drm_wait_vblank)
1da177e4 691
c60ce623 692#define DRM_IOCTL_UPDATE_DRAW DRM_IOW(0x3f, struct drm_update_draw)
bea5679f 693
f453ba04
DA
694#define DRM_IOCTL_MODE_GETRESOURCES DRM_IOWR(0xA0, struct drm_mode_card_res)
695#define DRM_IOCTL_MODE_GETCRTC DRM_IOWR(0xA1, struct drm_mode_crtc)
696#define DRM_IOCTL_MODE_SETCRTC DRM_IOWR(0xA2, struct drm_mode_crtc)
697#define DRM_IOCTL_MODE_CURSOR DRM_IOWR(0xA3, struct drm_mode_cursor)
698#define DRM_IOCTL_MODE_GETGAMMA DRM_IOWR(0xA4, struct drm_mode_crtc_lut)
699#define DRM_IOCTL_MODE_SETGAMMA DRM_IOWR(0xA5, struct drm_mode_crtc_lut)
700#define DRM_IOCTL_MODE_GETENCODER DRM_IOWR(0xA6, struct drm_mode_get_encoder)
701#define DRM_IOCTL_MODE_GETCONNECTOR DRM_IOWR(0xA7, struct drm_mode_get_connector)
702#define DRM_IOCTL_MODE_ATTACHMODE DRM_IOWR(0xA8, struct drm_mode_mode_cmd)
703#define DRM_IOCTL_MODE_DETACHMODE DRM_IOWR(0xA9, struct drm_mode_mode_cmd)
704
705#define DRM_IOCTL_MODE_GETPROPERTY DRM_IOWR(0xAA, struct drm_mode_get_property)
706#define DRM_IOCTL_MODE_SETPROPERTY DRM_IOWR(0xAB, struct drm_mode_connector_set_property)
707#define DRM_IOCTL_MODE_GETPROPBLOB DRM_IOWR(0xAC, struct drm_mode_get_blob)
708#define DRM_IOCTL_MODE_GETFB DRM_IOWR(0xAD, struct drm_mode_fb_cmd)
709#define DRM_IOCTL_MODE_ADDFB DRM_IOWR(0xAE, struct drm_mode_fb_cmd)
710#define DRM_IOCTL_MODE_RMFB DRM_IOWR(0xAF, unsigned int)
d91d8a3f 711#define DRM_IOCTL_MODE_PAGE_FLIP DRM_IOWR(0xB0, struct drm_mode_crtc_page_flip)
884840aa 712#define DRM_IOCTL_MODE_DIRTYFB DRM_IOWR(0xB1, struct drm_mode_fb_dirty_cmd)
f453ba04 713
ff72145b
DA
714#define DRM_IOCTL_MODE_CREATE_DUMB DRM_IOWR(0xB2, struct drm_mode_create_dumb)
715#define DRM_IOCTL_MODE_MAP_DUMB DRM_IOWR(0xB3, struct drm_mode_map_dumb)
716#define DRM_IOCTL_MODE_DESTROY_DUMB DRM_IOWR(0xB4, struct drm_mode_destroy_dumb)
717
1da177e4
LT
718/**
719 * Device specific ioctls should only be in their respective headers
99da6d86
TH
720 * The device specific ioctl range is from 0x40 to 0x99.
721 * Generic IOCTLS restart at 0xA0.
1da177e4
LT
722 *
723 * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
724 * drmCommandReadWrite().
725 */
726#define DRM_COMMAND_BASE 0x40
99da6d86 727#define DRM_COMMAND_END 0xA0
1da177e4 728
c9a9c5e0
KH
729/**
730 * Header for events written back to userspace on the drm fd. The
731 * type defines the type of event, the length specifies the total
732 * length of the event (including the header), and user_data is
733 * typically a 64 bit value passed with the ioctl that triggered the
734 * event. A read on the drm fd will always only return complete
735 * events, that is, if for example the read buffer is 100 bytes, and
736 * there are two 64 byte events pending, only one will be returned.
737 *
738 * Event types 0 - 0x7fffffff are generic drm events, 0x80000000 and
739 * up are chipset specific.
740 */
741struct drm_event {
742 __u32 type;
743 __u32 length;
744};
745
746#define DRM_EVENT_VBLANK 0x01
7bd4d7be 747#define DRM_EVENT_FLIP_COMPLETE 0x02
c9a9c5e0
KH
748
749struct drm_event_vblank {
750 struct drm_event base;
751 __u64 user_data;
752 __u32 tv_sec;
753 __u32 tv_usec;
754 __u32 sequence;
755 __u32 reserved;
756};
757
e73f88af 758#define DRM_CAP_DUMB_BUFFER 0x1
51eab416 759#define DRM_CAP_VBLANK_HIGH_CRTC 0x2
e73f88af 760
c60ce623
DA
761/* typedef area */
762#ifndef __KERNEL__
763typedef struct drm_clip_rect drm_clip_rect_t;
764typedef struct drm_drawable_info drm_drawable_info_t;
765typedef struct drm_tex_region drm_tex_region_t;
766typedef struct drm_hw_lock drm_hw_lock_t;
767typedef struct drm_version drm_version_t;
768typedef struct drm_unique drm_unique_t;
769typedef struct drm_list drm_list_t;
770typedef struct drm_block drm_block_t;
771typedef struct drm_control drm_control_t;
772typedef enum drm_map_type drm_map_type_t;
773typedef enum drm_map_flags drm_map_flags_t;
774typedef struct drm_ctx_priv_map drm_ctx_priv_map_t;
775typedef struct drm_map drm_map_t;
776typedef struct drm_client drm_client_t;
777typedef enum drm_stat_type drm_stat_type_t;
778typedef struct drm_stats drm_stats_t;
779typedef enum drm_lock_flags drm_lock_flags_t;
780typedef struct drm_lock drm_lock_t;
781typedef enum drm_dma_flags drm_dma_flags_t;
782typedef struct drm_buf_desc drm_buf_desc_t;
783typedef struct drm_buf_info drm_buf_info_t;
784typedef struct drm_buf_free drm_buf_free_t;
785typedef struct drm_buf_pub drm_buf_pub_t;
786typedef struct drm_buf_map drm_buf_map_t;
787typedef struct drm_dma drm_dma_t;
788typedef union drm_wait_vblank drm_wait_vblank_t;
789typedef struct drm_agp_mode drm_agp_mode_t;
790typedef enum drm_ctx_flags drm_ctx_flags_t;
791typedef struct drm_ctx drm_ctx_t;
792typedef struct drm_ctx_res drm_ctx_res_t;
793typedef struct drm_draw drm_draw_t;
794typedef struct drm_update_draw drm_update_draw_t;
795typedef struct drm_auth drm_auth_t;
796typedef struct drm_irq_busid drm_irq_busid_t;
797typedef enum drm_vblank_seq_type drm_vblank_seq_type_t;
798
799typedef struct drm_agp_buffer drm_agp_buffer_t;
800typedef struct drm_agp_binding drm_agp_binding_t;
801typedef struct drm_agp_info drm_agp_info_t;
802typedef struct drm_scatter_gather drm_scatter_gather_t;
803typedef struct drm_set_version drm_set_version_t;
804#endif
805
1da177e4 806#endif