]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - include/drm/drm_dp_helper.h
drm/dp_helper: Add support for link failure detection
[mirror_ubuntu-jammy-kernel.git] / include / drm / drm_dp_helper.h
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
ab2c0672
DA
23#ifndef _DRM_DP_HELPER_H_
24#define _DRM_DP_HELPER_H_
a4fc5ed6 25
1a644cd4 26#include <linux/delay.h>
80664f75
TR
27#include <linux/i2c.h>
28#include <linux/types.h>
e5b92773 29#include <drm/drm_connector.h>
9f0e7ff4 30
7af655bc
VS
31struct drm_device;
32
a477f4fc
AJ
33/*
34 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
35 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
36 * 1.0 devices basically don't exist in the wild.
37 *
38 * Abbreviations, in chronological order:
39 *
40 * eDP: Embedded DisplayPort version 1
41 * DPI: DisplayPort Interoperability Guideline v1.1a
42 * 1.2: DisplayPort 1.2
3c8a0922 43 * MST: Multistream Transport - part of DP 1.2a
a477f4fc
AJ
44 *
45 * 1.2 formally includes both eDP and DPI definitions.
46 */
a4fc5ed6 47
508882f0
VS
48/* MSA (Main Stream Attribute) MISC bits (as MISC1<<8|MISC0) */
49#define DP_MSA_MISC_SYNC_CLOCK (1 << 0)
50#define DP_MSA_MISC_INTERLACE_VTOTAL_EVEN (1 << 8)
51#define DP_MSA_MISC_STEREO_NO_3D (0 << 9)
52#define DP_MSA_MISC_STEREO_PROG_RIGHT_EYE (1 << 9)
53#define DP_MSA_MISC_STEREO_PROG_LEFT_EYE (3 << 9)
54/* bits per component for non-RAW */
55#define DP_MSA_MISC_6_BPC (0 << 5)
56#define DP_MSA_MISC_8_BPC (1 << 5)
57#define DP_MSA_MISC_10_BPC (2 << 5)
58#define DP_MSA_MISC_12_BPC (3 << 5)
59#define DP_MSA_MISC_16_BPC (4 << 5)
60/* bits per component for RAW */
61#define DP_MSA_MISC_RAW_6_BPC (1 << 5)
62#define DP_MSA_MISC_RAW_7_BPC (2 << 5)
63#define DP_MSA_MISC_RAW_8_BPC (3 << 5)
64#define DP_MSA_MISC_RAW_10_BPC (4 << 5)
65#define DP_MSA_MISC_RAW_12_BPC (5 << 5)
66#define DP_MSA_MISC_RAW_14_BPC (6 << 5)
67#define DP_MSA_MISC_RAW_16_BPC (7 << 5)
68/* pixel encoding/colorimetry format */
69#define _DP_MSA_MISC_COLOR(misc1_7, misc0_21, misc0_3, misc0_4) \
70 ((misc1_7) << 15 | (misc0_4) << 4 | (misc0_3) << 3 | ((misc0_21) << 1))
71#define DP_MSA_MISC_COLOR_RGB _DP_MSA_MISC_COLOR(0, 0, 0, 0)
72#define DP_MSA_MISC_COLOR_CEA_RGB _DP_MSA_MISC_COLOR(0, 0, 1, 0)
73#define DP_MSA_MISC_COLOR_RGB_WIDE_FIXED _DP_MSA_MISC_COLOR(0, 3, 0, 0)
74#define DP_MSA_MISC_COLOR_RGB_WIDE_FLOAT _DP_MSA_MISC_COLOR(0, 3, 0, 1)
75#define DP_MSA_MISC_COLOR_Y_ONLY _DP_MSA_MISC_COLOR(1, 0, 0, 0)
76#define DP_MSA_MISC_COLOR_RAW _DP_MSA_MISC_COLOR(1, 1, 0, 0)
77#define DP_MSA_MISC_COLOR_YCBCR_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 1, 0)
78#define DP_MSA_MISC_COLOR_YCBCR_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 1, 1)
79#define DP_MSA_MISC_COLOR_YCBCR_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 1, 0)
80#define DP_MSA_MISC_COLOR_YCBCR_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 1, 1)
81#define DP_MSA_MISC_COLOR_XVYCC_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 0, 0)
82#define DP_MSA_MISC_COLOR_XVYCC_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 0, 1)
83#define DP_MSA_MISC_COLOR_XVYCC_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 0, 0)
84#define DP_MSA_MISC_COLOR_XVYCC_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 0, 1)
85#define DP_MSA_MISC_COLOR_OPRGB _DP_MSA_MISC_COLOR(0, 0, 1, 1)
86#define DP_MSA_MISC_COLOR_DCI_P3 _DP_MSA_MISC_COLOR(0, 3, 1, 0)
87#define DP_MSA_MISC_COLOR_COLOR_PROFILE _DP_MSA_MISC_COLOR(0, 3, 1, 1)
88#define DP_MSA_MISC_COLOR_VSC_SDP (1 << 14)
89
1d002fa7
SF
90#define DP_AUX_MAX_PAYLOAD_BYTES 16
91
6b27f7f0
TR
92#define DP_AUX_I2C_WRITE 0x0
93#define DP_AUX_I2C_READ 0x1
2b712be7 94#define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
6b27f7f0
TR
95#define DP_AUX_I2C_MOT 0x4
96#define DP_AUX_NATIVE_WRITE 0x8
97#define DP_AUX_NATIVE_READ 0x9
a4fc5ed6 98
6b27f7f0
TR
99#define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
100#define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
101#define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
102#define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
a4fc5ed6 103
6b27f7f0
TR
104#define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
105#define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
106#define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
107#define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
a4fc5ed6 108
6e570298
JN
109/* DPCD Field Address Mapping */
110
111/* Receiver Capability */
5801ead6 112#define DP_DPCD_REV 0x000
0597017c
MA
113# define DP_DPCD_REV_10 0x10
114# define DP_DPCD_REV_11 0x11
115# define DP_DPCD_REV_12 0x12
116# define DP_DPCD_REV_13 0x13
117# define DP_DPCD_REV_14 0x14
746c1aa4 118
5801ead6
AD
119#define DP_MAX_LINK_RATE 0x001
120
121#define DP_MAX_LANE_COUNT 0x002
122# define DP_MAX_LANE_COUNT_MASK 0x1f
a477f4fc 123# define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
5801ead6
AD
124# define DP_ENHANCED_FRAME_CAP (1 << 7)
125
126#define DP_MAX_DOWNSPREAD 0x003
56c5da00 127# define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
7d56927e 128# define DP_STREAM_REGENERATION_STATUS_CAP (1 << 1) /* 2.0 */
5801ead6 129# define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
41d2f5fa 130# define DP_TPS4_SUPPORTED (1 << 7)
5801ead6
AD
131
132#define DP_NORP 0x004
133
134#define DP_DOWNSTREAMPORT_PRESENT 0x005
135# define DP_DWN_STRM_PORT_PRESENT (1 << 0)
136# define DP_DWN_STRM_PORT_TYPE_MASK 0x06
3d2e423e
JN
137# define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
138# define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
139# define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
140# define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
5801ead6 141# define DP_FORMAT_CONVERSION (1 << 3)
a477f4fc 142# define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
5801ead6
AD
143
144#define DP_MAIN_LINK_CHANNEL_CODING 0x006
99c830b8 145# define DP_CAP_ANSI_8B10B (1 << 0)
7d56927e 146# define DP_CAP_ANSI_128B132B (1 << 1) /* 2.0 */
5801ead6 147
de44d971 148#define DP_DOWN_STREAM_PORT_COUNT 0x007
e89861df 149# define DP_PORT_COUNT_MASK 0x0f
a477f4fc 150# define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
e89861df
AJ
151# define DP_OUI_SUPPORT (1 << 7)
152
9474675a
JN
153#define DP_RECEIVE_PORT_0_CAP_0 0x008
154# define DP_LOCAL_EDID_PRESENT (1 << 1)
155# define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
156
157#define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
158
159#define DP_RECEIVE_PORT_1_CAP_0 0x00a
160#define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
161
a477f4fc 162#define DP_I2C_SPEED_CAP 0x00c /* DPI */
e89861df
AJ
163# define DP_I2C_SPEED_1K 0x01
164# define DP_I2C_SPEED_5K 0x02
165# define DP_I2C_SPEED_10K 0x04
166# define DP_I2C_SPEED_100K 0x08
167# define DP_I2C_SPEED_400K 0x10
168# define DP_I2C_SPEED_1M 0x20
de44d971 169
a477f4fc 170#define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
9474675a
JN
171# define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
172# define DP_FRAMING_CHANGE_CAP (1 << 1)
e045d20b 173# define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
bd5da992 174
0aeb35ea
MA
175#define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
176# define DP_TRAINING_AUX_RD_MASK 0x7F /* DP 1.3 */
177# define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */
428c4b51 178
9474675a
JN
179#define DP_ADAPTER_CAP 0x00f /* 1.2 */
180# define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
181# define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
182
bd5da992
JN
183#define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
184# define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
185
e89861df 186/* Multiple stream transport */
3c8a0922
DA
187#define DP_FAUX_CAP 0x020 /* 1.2 */
188# define DP_FAUX_CAP_1 (1 << 0)
189
7d56927e
JN
190#define DP_SINK_VIDEO_FALLBACK_FORMATS 0x020 /* 2.0 */
191# define DP_FALLBACK_1024x768_60HZ_24BPP (1 << 0)
192# define DP_FALLBACK_1280x720_60HZ_24BPP (1 << 1)
193# define DP_FALLBACK_1920x1080_60HZ_24BPP (1 << 2)
194
a477f4fc 195#define DP_MSTM_CAP 0x021 /* 1.2 */
e89861df 196# define DP_MST_CAP (1 << 0)
7d56927e 197# define DP_SINGLE_STREAM_SIDEBAND_MSG (1 << 1) /* 2.0 */
e89861df 198
9474675a
JN
199#define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
200
201/* AV_SYNC_DATA_BLOCK 1.2 */
202#define DP_AV_GRANULARITY 0x023
203# define DP_AG_FACTOR_MASK (0xf << 0)
204# define DP_AG_FACTOR_3MS (0 << 0)
205# define DP_AG_FACTOR_2MS (1 << 0)
206# define DP_AG_FACTOR_1MS (2 << 0)
207# define DP_AG_FACTOR_500US (3 << 0)
208# define DP_AG_FACTOR_200US (4 << 0)
209# define DP_AG_FACTOR_100US (5 << 0)
210# define DP_AG_FACTOR_10US (6 << 0)
211# define DP_AG_FACTOR_1US (7 << 0)
212# define DP_VG_FACTOR_MASK (0xf << 4)
213# define DP_VG_FACTOR_3MS (0 << 4)
214# define DP_VG_FACTOR_2MS (1 << 4)
215# define DP_VG_FACTOR_1MS (2 << 4)
216# define DP_VG_FACTOR_500US (3 << 4)
217# define DP_VG_FACTOR_200US (4 << 4)
218# define DP_VG_FACTOR_100US (5 << 4)
219
220#define DP_AUD_DEC_LAT0 0x024
221#define DP_AUD_DEC_LAT1 0x025
222
223#define DP_AUD_PP_LAT0 0x026
224#define DP_AUD_PP_LAT1 0x027
225
226#define DP_VID_INTER_LAT 0x028
227
228#define DP_VID_PROG_LAT 0x029
229
230#define DP_REP_LAT 0x02a
231
232#define DP_AUD_DEL_INS0 0x02b
233#define DP_AUD_DEL_INS1 0x02c
234#define DP_AUD_DEL_INS2 0x02d
235/* End of AV_SYNC_DATA_BLOCK */
236
6b1e3f61
JN
237#define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
238# define DP_ALPM_CAP (1 << 0)
239
240#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
241# define DP_AUX_FRAME_SYNC_CAP (1 << 0)
242
3c8a0922
DA
243#define DP_GUID 0x030 /* 1.2 */
244
ab6a46ea
NM
245#define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
246# define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
247
248#define DP_DSC_REV 0x061
249# define DP_DSC_MAJOR_MASK (0xf << 0)
250# define DP_DSC_MINOR_MASK (0xf << 4)
251# define DP_DSC_MAJOR_SHIFT 0
252# define DP_DSC_MINOR_SHIFT 4
253
254#define DP_DSC_RC_BUF_BLK_SIZE 0x062
255# define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
256# define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
257# define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
258# define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
259
260#define DP_DSC_RC_BUF_SIZE 0x063
261
262#define DP_DSC_SLICE_CAP_1 0x064
263# define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
264# define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
265# define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
266# define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
267# define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
268# define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
269# define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
270
271#define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
272# define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
273# define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
274# define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
275# define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
276# define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
277# define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
278# define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
279# define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
280# define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
281# define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
282
283#define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
284# define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
285
286#define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
287
288#define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
ffddc436
MN
289# define DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK (0x3 << 0)
290# define DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT 8
ab6a46ea
NM
291
292#define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
293# define DP_DSC_RGB (1 << 0)
294# define DP_DSC_YCbCr444 (1 << 1)
295# define DP_DSC_YCbCr422_Simple (1 << 2)
296# define DP_DSC_YCbCr422_Native (1 << 3)
297# define DP_DSC_YCbCr420_Native (1 << 4)
298
299#define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
300# define DP_DSC_8_BPC (1 << 1)
301# define DP_DSC_10_BPC (1 << 2)
302# define DP_DSC_12_BPC (1 << 3)
303
304#define DP_DSC_PEAK_THROUGHPUT 0x06B
305# define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
306# define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
7837300c 307# define DP_DSC_THROUGHPUT_MODE_0_UNSUPPORTED 0
ab6a46ea
NM
308# define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
309# define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
310# define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
311# define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
312# define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
313# define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
314# define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
315# define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
316# define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
317# define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
318# define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
319# define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
320# define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
321# define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
843cd325 322# define DP_DSC_THROUGHPUT_MODE_0_170 (15 << 0) /* 1.4a */
ab6a46ea
NM
323# define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
324# define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
7837300c 325# define DP_DSC_THROUGHPUT_MODE_1_UNSUPPORTED 0
ab6a46ea
NM
326# define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
327# define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
328# define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
329# define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
330# define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
331# define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
332# define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
333# define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
334# define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
335# define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
336# define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
337# define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
338# define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
339# define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
d7cd0e05 340# define DP_DSC_THROUGHPUT_MODE_1_170 (15 << 4)
ab6a46ea
NM
341
342#define DP_DSC_MAX_SLICE_WIDTH 0x06C
ffddc436
MN
343#define DP_DSC_MIN_SLICE_WIDTH_VALUE 2560
344#define DP_DSC_SLICE_WIDTH_MULTIPLIER 320
ab6a46ea
NM
345
346#define DP_DSC_SLICE_CAP_2 0x06D
347# define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
348# define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
349# define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
350
351#define DP_DSC_BITS_PER_PIXEL_INC 0x06F
352# define DP_DSC_BITS_PER_PIXEL_1_16 0x0
353# define DP_DSC_BITS_PER_PIXEL_1_8 0x1
354# define DP_DSC_BITS_PER_PIXEL_1_4 0x2
355# define DP_DSC_BITS_PER_PIXEL_1_2 0x3
356# define DP_DSC_BITS_PER_PIXEL_1 0x4
357
a477f4fc 358#define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
b73fe58c 359# define DP_PSR_IS_SUPPORTED 1
6b1e3f61 360# define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
c5fe4732 361# define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
6b1e3f61 362
a477f4fc 363#define DP_PSR_CAPS 0x071 /* XXX 1.2? */
b73fe58c
BW
364# define DP_PSR_NO_TRAIN_ON_EXIT 1
365# define DP_PSR_SETUP_TIME_330 (0 << 1)
366# define DP_PSR_SETUP_TIME_275 (1 << 1)
367# define DP_PSR_SETUP_TIME_220 (2 << 1)
368# define DP_PSR_SETUP_TIME_165 (3 << 1)
369# define DP_PSR_SETUP_TIME_110 (4 << 1)
370# define DP_PSR_SETUP_TIME_55 (5 << 1)
371# define DP_PSR_SETUP_TIME_0 (6 << 1)
372# define DP_PSR_SETUP_TIME_MASK (7 << 1)
373# define DP_PSR_SETUP_TIME_SHIFT 1
d0ce9062
NV
374# define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
375# define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
71b15621
JRS
376
377#define DP_PSR2_SU_X_GRANULARITY 0x072 /* eDP 1.4b */
378#define DP_PSR2_SU_Y_GRANULARITY 0x074 /* eDP 1.4b */
379
e89861df
AJ
380/*
381 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
382 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
383 * each port's descriptor is one byte wide. If it was set, each port's is
384 * four bytes wide, starting with the one byte from the base info. As of
385 * DP interop v1.1a only VGA defines additional detail.
386 */
387
388/* offset 0 */
389#define DP_DOWNSTREAM_PORT_0 0x80
390# define DP_DS_PORT_TYPE_MASK (7 << 0)
391# define DP_DS_PORT_TYPE_DP 0
392# define DP_DS_PORT_TYPE_VGA 1
393# define DP_DS_PORT_TYPE_DVI 2
394# define DP_DS_PORT_TYPE_HDMI 3
395# define DP_DS_PORT_TYPE_NON_EDID 4
69b1e00f
MK
396# define DP_DS_PORT_TYPE_DP_DUALMODE 5
397# define DP_DS_PORT_TYPE_WIRELESS 6
e89861df 398# define DP_DS_PORT_HPD (1 << 3)
7af655bc
VS
399# define DP_DS_NON_EDID_MASK (0xf << 4)
400# define DP_DS_NON_EDID_720x480i_60 (1 << 4)
401# define DP_DS_NON_EDID_720x480i_50 (2 << 4)
402# define DP_DS_NON_EDID_1920x1080i_60 (3 << 4)
403# define DP_DS_NON_EDID_1920x1080i_50 (4 << 4)
404# define DP_DS_NON_EDID_1280x720_60 (5 << 4)
405# define DP_DS_NON_EDID_1280x720_50 (7 << 4)
e89861df 406/* offset 1 for VGA is maximum megapixels per second / 8 */
57d6a685
VS
407/* offset 1 for DVI/HDMI is maximum TMDS clock in Mbps / 2.5 */
408/* offset 2 for VGA/DVI/HDMI */
8fedf080
MK
409# define DP_DS_MAX_BPC_MASK (3 << 0)
410# define DP_DS_8BPC 0
411# define DP_DS_10BPC 1
412# define DP_DS_12BPC 2
413# define DP_DS_16BPC 3
ce32a623
AN
414/* HDMI2.1 PCON FRL CONFIGURATION */
415# define DP_PCON_MAX_FRL_BW (7 << 2)
416# define DP_PCON_MAX_0GBPS (0 << 2)
417# define DP_PCON_MAX_9GBPS (1 << 2)
418# define DP_PCON_MAX_18GBPS (2 << 2)
419# define DP_PCON_MAX_24GBPS (3 << 2)
420# define DP_PCON_MAX_32GBPS (4 << 2)
421# define DP_PCON_MAX_40GBPS (5 << 2)
422# define DP_PCON_MAX_48GBPS (6 << 2)
423# define DP_PCON_SOURCE_CTL_MODE (1 << 5)
424
57d6a685
VS
425/* offset 3 for DVI */
426# define DP_DS_DVI_DUAL_LINK (1 << 1)
427# define DP_DS_DVI_HIGH_COLOR_DEPTH (1 << 2)
428/* offset 3 for HDMI */
429# define DP_DS_HDMI_FRAME_SEQ_TO_FRAME_PACK (1 << 0)
2ef8d0f7
VS
430# define DP_DS_HDMI_YCBCR422_PASS_THROUGH (1 << 1)
431# define DP_DS_HDMI_YCBCR420_PASS_THROUGH (1 << 2)
432# define DP_DS_HDMI_YCBCR444_TO_422_CONV (1 << 3)
433# define DP_DS_HDMI_YCBCR444_TO_420_CONV (1 << 4)
e89861df 434
e5124751
OV
435#define DP_MAX_DOWNSTREAM_PORTS 0x10
436
45640058
AS
437/* DP Forward error Correction Registers */
438#define DP_FEC_CAPABILITY 0x090 /* 1.4 */
439# define DP_FEC_CAPABLE (1 << 0)
440# define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
441# define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
442# define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
443
f446489a
NC
444/* DP Extended DSC Capabilities */
445#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_0 0x0a0 /* DP 1.4a SCR */
446#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_1 0x0a1
447#define DP_DSC_BRANCH_MAX_LINE_WIDTH 0x0a2
448
6e570298 449/* Link Configuration */
5801ead6 450#define DP_LINK_BW_SET 0x100
6b1e3f61 451# define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
a4fc5ed6
KP
452# define DP_LINK_BW_1_62 0x06
453# define DP_LINK_BW_2_7 0x0a
a477f4fc 454# define DP_LINK_BW_5_4 0x14 /* 1.2 */
e0bd878a 455# define DP_LINK_BW_8_1 0x1e /* 1.4 */
7d56927e
JN
456# define DP_LINK_BW_10 0x01 /* 2.0 128b/132b Link Layer */
457# define DP_LINK_BW_13_5 0x04 /* 2.0 128b/132b Link Layer */
458# define DP_LINK_BW_20 0x02 /* 2.0 128b/132b Link Layer */
a4fc5ed6 459
5801ead6 460#define DP_LANE_COUNT_SET 0x101
a4fc5ed6
KP
461# define DP_LANE_COUNT_MASK 0x0f
462# define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
463
5801ead6 464#define DP_TRAINING_PATTERN_SET 0x102
a4fc5ed6
KP
465# define DP_TRAINING_PATTERN_DISABLE 0
466# define DP_TRAINING_PATTERN_1 1
467# define DP_TRAINING_PATTERN_2 2
a477f4fc 468# define DP_TRAINING_PATTERN_3 3 /* 1.2 */
41d2f5fa 469# define DP_TRAINING_PATTERN_4 7 /* 1.4 */
a4fc5ed6 470# define DP_TRAINING_PATTERN_MASK 0x3
41d2f5fa 471# define DP_TRAINING_PATTERN_MASK_1_4 0xf
a4fc5ed6 472
9474675a
JN
473/* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
474# define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
475# define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
476# define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
477# define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
478# define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
a4fc5ed6
KP
479
480# define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
481# define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
482
483# define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
484# define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
485# define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
486# define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
487
488#define DP_TRAINING_LANE0_SET 0x103
489#define DP_TRAINING_LANE1_SET 0x104
490#define DP_TRAINING_LANE2_SET 0x105
491#define DP_TRAINING_LANE3_SET 0x106
492
493# define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
494# define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
495# define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
0504cd17 496# define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
0504cd17 497# define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
0504cd17 498# define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
0504cd17 499# define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
a4fc5ed6
KP
500
501# define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
0504cd17 502# define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
0504cd17 503# define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
0504cd17 504# define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
0504cd17 505# define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
a4fc5ed6
KP
506
507# define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
508# define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
509
7d56927e
JN
510# define DP_TX_FFE_PRESET_VALUE_MASK (0xf << 0) /* 2.0 128b/132b Link Layer */
511
a4fc5ed6
KP
512#define DP_DOWNSPREAD_CTRL 0x107
513# define DP_SPREAD_AMP_0_5 (1 << 4)
a477f4fc 514# define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
a4fc5ed6
KP
515
516#define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
517# define DP_SET_ANSI_8B10B (1 << 0)
7d56927e 518# define DP_SET_ANSI_128B132B (1 << 1)
a4fc5ed6 519
a477f4fc 520#define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
e89861df
AJ
521/* bitmask as for DP_I2C_SPEED_CAP */
522
a477f4fc 523#define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
9474675a
JN
524# define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
525# define DP_FRAMING_CHANGE_ENABLE (1 << 1)
526# define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
527
528#define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
529#define DP_LINK_QUAL_LANE1_SET 0x10c
530#define DP_LINK_QUAL_LANE2_SET 0x10d
531#define DP_LINK_QUAL_LANE3_SET 0x10e
532# define DP_LINK_QUAL_PATTERN_DISABLE 0
533# define DP_LINK_QUAL_PATTERN_D10_2 1
534# define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
535# define DP_LINK_QUAL_PATTERN_PRBS7 3
536# define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
7d56927e
JN
537# define DP_LINK_QUAL_PATTERN_CP2520_PAT_1 5
538# define DP_LINK_QUAL_PATTERN_CP2520_PAT_2 6
539# define DP_LINK_QUAL_PATTERN_CP2520_PAT_3 7
540/* DP 2.0 UHBR10, UHBR13.5, UHBR20 */
541# define DP_LINK_QUAL_PATTERN_128B132B_TPS1 0x08
542# define DP_LINK_QUAL_PATTERN_128B132B_TPS2 0x10
543# define DP_LINK_QUAL_PATTERN_PRSBS9 0x18
544# define DP_LINK_QUAL_PATTERN_PRSBS11 0x20
545# define DP_LINK_QUAL_PATTERN_PRSBS15 0x28
546# define DP_LINK_QUAL_PATTERN_PRSBS23 0x30
547# define DP_LINK_QUAL_PATTERN_PRSBS31 0x38
548# define DP_LINK_QUAL_PATTERN_CUSTOM 0x40
549# define DP_LINK_QUAL_PATTERN_SQUARE 0x48
9474675a
JN
550
551#define DP_TRAINING_LANE0_1_SET2 0x10f
552#define DP_TRAINING_LANE2_3_SET2 0x110
553# define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
554# define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
555# define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
556# define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
e89861df 557
a477f4fc 558#define DP_MSTM_CTRL 0x111 /* 1.2 */
e89861df
AJ
559# define DP_MST_EN (1 << 0)
560# define DP_UP_REQ_EN (1 << 1)
561# define DP_UPSTREAM_IS_SRC (1 << 2)
562
9474675a
JN
563#define DP_AUDIO_DELAY0 0x112 /* 1.2 */
564#define DP_AUDIO_DELAY1 0x113
565#define DP_AUDIO_DELAY2 0x114
566
bd5da992 567#define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
6b1e3f61
JN
568# define DP_LINK_RATE_SET_SHIFT 0
569# define DP_LINK_RATE_SET_MASK (7 << 0)
570
571#define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
572# define DP_ALPM_ENABLE (1 << 0)
573# define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
574
575#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
576# define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
577# define DP_IRQ_HPD_ENABLE (1 << 1)
e045d20b 578
9474675a
JN
579#define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
580# define DP_PWR_NOT_NEEDED (1 << 0)
581
45640058
AS
582#define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
583# define DP_FEC_READY (1 << 0)
584# define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
585# define DP_FEC_ERR_COUNT_DIS (0 << 1)
586# define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
587# define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
588# define DP_FEC_BIT_ERROR_COUNT (3 << 1)
589# define DP_FEC_LANE_SELECT_MASK (3 << 4)
590# define DP_FEC_LANE_0_SELECT (0 << 4)
591# define DP_FEC_LANE_1_SELECT (1 << 4)
592# define DP_FEC_LANE_2_SELECT (2 << 4)
593# define DP_FEC_LANE_3_SELECT (3 << 4)
594
6b1e3f61
JN
595#define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
596# define DP_AUX_FRAME_SYNC_VALID (1 << 0)
597
ab6a46ea 598#define DP_DSC_ENABLE 0x160 /* DP 1.4 */
ffddc436 599# define DP_DECOMPRESSION_EN (1 << 0)
ab6a46ea 600
a477f4fc 601#define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
b73fe58c
BW
602# define DP_PSR_ENABLE (1 << 0)
603# define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
604# define DP_PSR_CRC_VERIFICATION (1 << 2)
605# define DP_PSR_FRAME_CAPTURE (1 << 3)
6b1e3f61
JN
606# define DP_PSR_SELECTIVE_UPDATE (1 << 4)
607# define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
4f212e40 608# define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
b73fe58c 609
3c8a0922
DA
610#define DP_ADAPTER_CTRL 0x1a0
611# define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
612
613#define DP_BRANCH_DEVICE_CTRL 0x1a1
614# define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
615
616#define DP_PAYLOAD_ALLOCATE_SET 0x1c0
617#define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
618#define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
619
6e570298 620/* Link/Sink Device Status */
e89861df 621#define DP_SINK_COUNT 0x200
da131a46
AJ
622/* prior to 1.2 bit 7 was reserved mbz */
623# define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
e89861df
AJ
624# define DP_SINK_CP_READY (1 << 6)
625
a60f0e38
JB
626#define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
627# define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
628# define DP_AUTOMATED_TEST_REQUEST (1 << 1)
629# define DP_CP_IRQ (1 << 2)
3c8a0922
DA
630# define DP_MCCS_IRQ (1 << 3)
631# define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
632# define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
a60f0e38
JB
633# define DP_SINK_SPECIFIC_IRQ (1 << 6)
634
a4fc5ed6
KP
635#define DP_LANE0_1_STATUS 0x202
636#define DP_LANE2_3_STATUS 0x203
a4fc5ed6
KP
637# define DP_LANE_CR_DONE (1 << 0)
638# define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
639# define DP_LANE_SYMBOL_LOCKED (1 << 2)
640
5801ead6
AD
641#define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
642 DP_LANE_CHANNEL_EQ_DONE | \
643 DP_LANE_SYMBOL_LOCKED)
644
a4fc5ed6
KP
645#define DP_LANE_ALIGN_STATUS_UPDATED 0x204
646
647#define DP_INTERLANE_ALIGN_DONE (1 << 0)
648#define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
649#define DP_LINK_STATUS_UPDATED (1 << 7)
650
651#define DP_SINK_STATUS 0x205
7d56927e
JN
652# define DP_RECEIVE_PORT_0_STATUS (1 << 0)
653# define DP_RECEIVE_PORT_1_STATUS (1 << 1)
654# define DP_STREAM_REGENERATION_STATUS (1 << 2) /* 2.0 */
a4fc5ed6
KP
655
656#define DP_ADJUST_REQUEST_LANE0_1 0x206
657#define DP_ADJUST_REQUEST_LANE2_3 0x207
5801ead6
AD
658# define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
659# define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
660# define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
661# define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
662# define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
663# define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
664# define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
665# define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
a4fc5ed6 666
7d56927e
JN
667/* DP 2.0 128b/132b Link Layer */
668# define DP_ADJUST_TX_FFE_PRESET_LANE0_MASK (0xf << 0)
669# define DP_ADJUST_TX_FFE_PRESET_LANE0_SHIFT 0
670# define DP_ADJUST_TX_FFE_PRESET_LANE1_MASK (0xf << 4)
671# define DP_ADJUST_TX_FFE_PRESET_LANE1_SHIFT 4
672
ac58fff1 673#define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
79465e0f
TR
674# define DP_ADJUST_POST_CURSOR2_LANE0_MASK 0x03
675# define DP_ADJUST_POST_CURSOR2_LANE0_SHIFT 0
676# define DP_ADJUST_POST_CURSOR2_LANE1_MASK 0x0c
677# define DP_ADJUST_POST_CURSOR2_LANE1_SHIFT 2
678# define DP_ADJUST_POST_CURSOR2_LANE2_MASK 0x30
679# define DP_ADJUST_POST_CURSOR2_LANE2_SHIFT 4
680# define DP_ADJUST_POST_CURSOR2_LANE3_MASK 0xc0
681# define DP_ADJUST_POST_CURSOR2_LANE3_SHIFT 6
ac58fff1 682
a60f0e38
JB
683#define DP_TEST_REQUEST 0x218
684# define DP_TEST_LINK_TRAINING (1 << 0)
fe3c703c 685# define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
a60f0e38
JB
686# define DP_TEST_LINK_EDID_READ (1 << 2)
687# define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
fe3c703c 688# define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
45815d09
CU
689# define DP_TEST_LINK_AUDIO_PATTERN (1 << 5) /* DPCD >= 1.2 */
690# define DP_TEST_LINK_AUDIO_DISABLED_VIDEO (1 << 6) /* DPCD >= 1.2 */
a60f0e38
JB
691
692#define DP_TEST_LINK_RATE 0x219
693# define DP_LINK_RATE_162 (0x6)
694# define DP_LINK_RATE_27 (0xa)
695
696#define DP_TEST_LANE_COUNT 0x220
697
698#define DP_TEST_PATTERN 0x221
08b79f62
MN
699# define DP_NO_TEST_PATTERN 0x0
700# define DP_COLOR_RAMP 0x1
701# define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
702# define DP_COLOR_SQUARE 0x3
703
704#define DP_TEST_H_TOTAL_HI 0x222
705#define DP_TEST_H_TOTAL_LO 0x223
706
707#define DP_TEST_V_TOTAL_HI 0x224
708#define DP_TEST_V_TOTAL_LO 0x225
709
710#define DP_TEST_H_START_HI 0x226
711#define DP_TEST_H_START_LO 0x227
712
713#define DP_TEST_V_START_HI 0x228
714#define DP_TEST_V_START_LO 0x229
715
716#define DP_TEST_HSYNC_HI 0x22A
717# define DP_TEST_HSYNC_POLARITY (1 << 7)
718# define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
719#define DP_TEST_HSYNC_WIDTH_LO 0x22B
720
721#define DP_TEST_VSYNC_HI 0x22C
722# define DP_TEST_VSYNC_POLARITY (1 << 7)
723# define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
724#define DP_TEST_VSYNC_WIDTH_LO 0x22D
725
726#define DP_TEST_H_WIDTH_HI 0x22E
727#define DP_TEST_H_WIDTH_LO 0x22F
728
729#define DP_TEST_V_HEIGHT_HI 0x230
730#define DP_TEST_V_HEIGHT_LO 0x231
731
732#define DP_TEST_MISC0 0x232
733# define DP_TEST_SYNC_CLOCK (1 << 0)
734# define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
735# define DP_TEST_COLOR_FORMAT_SHIFT 1
736# define DP_COLOR_FORMAT_RGB (0 << 1)
737# define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
738# define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
45815d09 739# define DP_TEST_DYNAMIC_RANGE_VESA (0 << 3)
08b79f62
MN
740# define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
741# define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
742# define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
743# define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
744# define DP_TEST_BIT_DEPTH_MASK (7 << 5)
745# define DP_TEST_BIT_DEPTH_SHIFT 5
746# define DP_TEST_BIT_DEPTH_6 (0 << 5)
747# define DP_TEST_BIT_DEPTH_8 (1 << 5)
748# define DP_TEST_BIT_DEPTH_10 (2 << 5)
749# define DP_TEST_BIT_DEPTH_12 (3 << 5)
750# define DP_TEST_BIT_DEPTH_16 (4 << 5)
751
752#define DP_TEST_MISC1 0x233
753# define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
754# define DP_TEST_INTERLACED (1 << 1)
755
756#define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
a60f0e38 757
ac58fff1
DA
758#define DP_TEST_MISC0 0x232
759
a25eebb0
RV
760#define DP_TEST_CRC_R_CR 0x240
761#define DP_TEST_CRC_G_Y 0x242
762#define DP_TEST_CRC_B_CB 0x244
763
764#define DP_TEST_SINK_MISC 0x246
ad9dc91b 765# define DP_TEST_CRC_SUPPORTED (1 << 5)
90a21700 766# define DP_TEST_COUNT_MASK 0xf
a25eebb0 767
8811d9eb 768#define DP_PHY_TEST_PATTERN 0x248
4342f839
AM
769# define DP_PHY_TEST_PATTERN_SEL_MASK 0x7
770# define DP_PHY_TEST_PATTERN_NONE 0x0
771# define DP_PHY_TEST_PATTERN_D10_2 0x1
772# define DP_PHY_TEST_PATTERN_ERROR_COUNT 0x2
773# define DP_PHY_TEST_PATTERN_PRBS7 0x3
774# define DP_PHY_TEST_PATTERN_80BIT_CUSTOM 0x4
775# define DP_PHY_TEST_PATTERN_CP2520 0x5
776
777#define DP_TEST_HBR2_SCRAMBLER_RESET 0x24A
ac58fff1
DA
778#define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
779#define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
780#define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
781#define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
782#define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
783#define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
784#define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
785#define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
786#define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
787#define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
788
a60f0e38
JB
789#define DP_TEST_RESPONSE 0x260
790# define DP_TEST_ACK (1 << 0)
791# define DP_TEST_NAK (1 << 1)
792# define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
793
073ea2ae
JH
794#define DP_TEST_EDID_CHECKSUM 0x261
795
a25eebb0 796#define DP_TEST_SINK 0x270
ad9dc91b 797# define DP_TEST_SINK_START (1 << 0)
45815d09
CU
798#define DP_TEST_AUDIO_MODE 0x271
799#define DP_TEST_AUDIO_PATTERN_TYPE 0x272
800#define DP_TEST_AUDIO_PERIOD_CH1 0x273
801#define DP_TEST_AUDIO_PERIOD_CH2 0x274
802#define DP_TEST_AUDIO_PERIOD_CH3 0x275
803#define DP_TEST_AUDIO_PERIOD_CH4 0x276
804#define DP_TEST_AUDIO_PERIOD_CH5 0x277
805#define DP_TEST_AUDIO_PERIOD_CH6 0x278
806#define DP_TEST_AUDIO_PERIOD_CH7 0x279
807#define DP_TEST_AUDIO_PERIOD_CH8 0x27A
a25eebb0 808
45640058
AS
809#define DP_FEC_STATUS 0x280 /* 1.4 */
810# define DP_FEC_DECODE_EN_DETECTED (1 << 0)
811# define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
812
813#define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
814
815#define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
816# define DP_FEC_ERROR_COUNT_MASK 0x7F
817# define DP_FEC_ERR_COUNT_VALID (1 << 7)
818
3c8a0922
DA
819#define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
820# define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
821# define DP_PAYLOAD_ACT_HANDLED (1 << 1)
822
823#define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
824/* up to ID_SLOT_63 at 0x2ff */
825
6e570298 826/* Source Device-specific */
86c3c3be 827#define DP_SOURCE_OUI 0x300
6e570298
JN
828
829/* Sink Device-specific */
86c3c3be 830#define DP_SINK_OUI 0x400
6e570298
JN
831
832/* Branch Device-specific */
86c3c3be 833#define DP_BRANCH_OUI 0x500
266d783b 834#define DP_BRANCH_ID 0x503
ac58fff1 835#define DP_BRANCH_REVISION_START 0x509
0e390a33 836#define DP_BRANCH_HW_REV 0x509
1a2724fa 837#define DP_BRANCH_SW_REV 0x50A
86c3c3be 838
6e570298 839/* Link/Sink Device Power Control */
1a66c95a 840#define DP_SET_POWER 0x600
5801ead6
AD
841# define DP_SET_POWER_D0 0x1
842# define DP_SET_POWER_D3 0x2
516c0f7c 843# define DP_SET_POWER_MASK 0x3
e26612aa 844# define DP_SET_POWER_D3_AUX_ON 0x5
1a66c95a 845
6e570298 846/* eDP-specific */
bd5da992 847#define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
6b1e3f61
JN
848# define DP_EDP_11 0x00
849# define DP_EDP_12 0x01
850# define DP_EDP_13 0x02
851# define DP_EDP_14 0x03
4c953d03
MN
852# define DP_EDP_14a 0x04 /* eDP 1.4a */
853# define DP_EDP_14b 0x05 /* eDP 1.4b */
e045d20b 854
0e71244c 855#define DP_EDP_GENERAL_CAP_1 0x701
36af4ca7
JN
856# define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
857# define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
858# define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
859# define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
860# define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
861# define DP_EDP_FRC_ENABLE_CAP (1 << 5)
862# define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
863# define DP_EDP_SET_POWER_CAP (1 << 7)
0e71244c
JN
864
865#define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
36af4ca7
JN
866# define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
867# define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
868# define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
869# define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
870# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
871# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
872# define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
873# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
0e71244c
JN
874
875#define DP_EDP_GENERAL_CAP_2 0x703
36af4ca7 876# define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
0e71244c 877
6b1e3f61 878#define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
36af4ca7
JN
879# define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
880# define DP_EDP_X_REGION_CAP_SHIFT 0
881# define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
882# define DP_EDP_Y_REGION_CAP_SHIFT 4
6b1e3f61 883
0e71244c 884#define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
36af4ca7
JN
885# define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
886# define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
887# define DP_EDP_FRC_ENABLE (1 << 2)
888# define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
889# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
0e71244c
JN
890
891#define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
36af4ca7
JN
892# define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
893# define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
894# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
895# define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
896# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
897# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
898# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
899# define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
900# define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
901# define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
0e71244c
JN
902
903#define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
904#define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
905
906#define DP_EDP_PWMGEN_BIT_COUNT 0x724
907#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
908#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
77a494a7 909# define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
0e71244c
JN
910
911#define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
912
913#define DP_EDP_BACKLIGHT_FREQ_SET 0x728
77a494a7 914# define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
0e71244c
JN
915
916#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
917#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
918#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
919
920#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
921#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
922#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
923
924#define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
925#define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
926
6b1e3f61
JN
927#define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
928#define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
929
6e570298 930/* Sideband MSG Buffers */
3c8a0922
DA
931#define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
932#define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
933#define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
934#define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
935
6e570298 936/* DPRX Event Status Indicator */
3c8a0922
DA
937#define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
938/* 0-5 sink count */
939# define DP_SINK_COUNT_CP_READY (1 << 6)
940
941#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
942
943#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
d753e41d
CT
944# define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
945# define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
946# define DP_CEC_IRQ (1 << 2)
3c8a0922
DA
947
948#define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
3ce98018
SS
949# define RX_CAP_CHANGED (1 << 0)
950# define LINK_STATUS_CHANGED (1 << 1)
951# define STREAM_STATUS_CHANGED (1 << 2)
952# define HDMI_LINK_STATUS_CHANGED (1 << 3)
953# define CONNECTED_OFF_ENTRY_REQUESTED (1 << 4)
3c8a0922 954
a477f4fc 955#define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
b73fe58c
BW
956# define DP_PSR_LINK_CRC_ERROR (1 << 0)
957# define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
6b1e3f61 958# define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
b73fe58c 959
a477f4fc 960#define DP_PSR_ESI 0x2007 /* XXX 1.2? */
b73fe58c
BW
961# define DP_PSR_CAPS_CHANGE (1 << 0)
962
a477f4fc 963#define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
b73fe58c
BW
964# define DP_PSR_SINK_INACTIVE 0
965# define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
966# define DP_PSR_SINK_ACTIVE_RFB 2
967# define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
968# define DP_PSR_SINK_ACTIVE_RESYNC 4
969# define DP_PSR_SINK_INTERNAL_ERROR 7
970# define DP_PSR_SINK_STATE_MASK 0x07
971
ae59e633 972#define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
973# define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
974# define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
975# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
976# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
977
fe36948a
JRS
978#define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
979# define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
980# define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
981# define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
982# define DP_SU_VALID (1 << 3) /* eDP 1.4 */
983# define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
984# define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
985# define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
986
6b1e3f61
JN
987#define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
988# define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
989
c673fe7f
DP
990#define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
991#define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
992#define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
993#define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
994
7d56927e 995/* Extended Receiver Capability: See DP_DPCD_REV for definitions */
ac58fff1 996#define DP_DP13_DPCD_REV 0x2200
ac58fff1 997
d0ce9062
NV
998#define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
999# define DP_GTC_CAP (1 << 0) /* DP 1.3 */
1000# define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
1001# define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
1002# define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
1003# define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
1004# define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
1005# define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
1006# define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
1007
7d56927e
JN
1008#define DP_128B132B_SUPPORTED_LINK_RATES 0x2215 /* 2.0 */
1009# define DP_UHBR10 (1 << 0)
1010# define DP_UHBR20 (1 << 1)
1011# define DP_UHBR13_5 (1 << 2)
1012
1013#define DP_128B132B_TRAINING_AUX_RD_INTERVAL 0x2216 /* 2.0 */
1014# define DP_128B132B_TRAINING_AUX_RD_INTERVAL_MASK 0x7f
1015
6e570298 1016/* Protocol Converter Extension */
d753e41d
CT
1017/* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
1018#define DP_CEC_TUNNELING_CAPABILITY 0x3000
1019# define DP_CEC_TUNNELING_CAPABLE (1 << 0)
1020# define DP_CEC_SNOOPING_CAPABLE (1 << 1)
1021# define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
1022
1023#define DP_CEC_TUNNELING_CONTROL 0x3001
1024# define DP_CEC_TUNNELING_ENABLE (1 << 0)
1025# define DP_CEC_SNOOPING_ENABLE (1 << 1)
1026
1027#define DP_CEC_RX_MESSAGE_INFO 0x3002
1028# define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
1029# define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
1030# define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
1031# define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
1032# define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
1033# define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
1034
1035#define DP_CEC_TX_MESSAGE_INFO 0x3003
1036# define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
1037# define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
1038# define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
1039# define DP_CEC_TX_RETRY_COUNT_SHIFT 4
1040# define DP_CEC_TX_MESSAGE_SEND (1 << 7)
1041
1042#define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
1043# define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
1044# define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
1045# define DP_CEC_TX_MESSAGE_SENT (1 << 4)
1046# define DP_CEC_TX_LINE_ERROR (1 << 5)
1047# define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
1048# define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
1049
1050#define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
1051# define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
1052# define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
1053# define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
1054# define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
1055# define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
1056# define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
1057# define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
1058# define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
1059#define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
1060# define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
1061# define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
1062# define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
1063# define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
1064# define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
1065# define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
1066# define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
1067# define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
1068
1069#define DP_CEC_RX_MESSAGE_BUFFER 0x3010
1070#define DP_CEC_TX_MESSAGE_BUFFER 0x3020
1071#define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
1072
ce32a623
AN
1073/* PCON CONFIGURE-1 FRL FOR HDMI SINK */
1074#define DP_PCON_HDMI_LINK_CONFIG_1 0x305A
1075# define DP_PCON_ENABLE_MAX_FRL_BW (7 << 0)
1076# define DP_PCON_ENABLE_MAX_BW_0GBPS 0
1077# define DP_PCON_ENABLE_MAX_BW_9GBPS 1
1078# define DP_PCON_ENABLE_MAX_BW_18GBPS 2
1079# define DP_PCON_ENABLE_MAX_BW_24GBPS 3
1080# define DP_PCON_ENABLE_MAX_BW_32GBPS 4
1081# define DP_PCON_ENABLE_MAX_BW_40GBPS 5
1082# define DP_PCON_ENABLE_MAX_BW_48GBPS 6
1083# define DP_PCON_ENABLE_SOURCE_CTL_MODE (1 << 3)
1084# define DP_PCON_ENABLE_CONCURRENT_LINK (1 << 4)
1085# define DP_PCON_ENABLE_LINK_FRL_MODE (1 << 5)
1086# define DP_PCON_ENABLE_HPD_READY (1 << 6)
1087# define DP_PCON_ENABLE_HDMI_LINK (1 << 7)
1088
1089/* PCON CONFIGURE-2 FRL FOR HDMI SINK */
1090#define DP_PCON_HDMI_LINK_CONFIG_2 0x305B
1091# define DP_PCON_MAX_LINK_BW_MASK (0x3F << 0)
1092# define DP_PCON_FRL_BW_MASK_9GBPS (1 << 0)
1093# define DP_PCON_FRL_BW_MASK_18GBPS (1 << 1)
1094# define DP_PCON_FRL_BW_MASK_24GBPS (1 << 2)
1095# define DP_PCON_FRL_BW_MASK_32GBPS (1 << 3)
1096# define DP_PCON_FRL_BW_MASK_40GBPS (1 << 4)
1097# define DP_PCON_FRL_BW_MASK_48GBPS (1 << 5)
1098# define DP_PCON_FRL_LINK_TRAIN_EXTENDED (1 << 6)
1099
1100/* PCON HDMI LINK STATUS */
1101#define DP_PCON_HDMI_TX_LINK_STATUS 0x303B
1102# define DP_PCON_HDMI_TX_LINK_ACTIVE (1 << 0)
1103# define DP_PCON_FRL_READY (1 << 1)
1104
1105/* PCON HDMI POST FRL STATUS */
1106#define DP_PCON_HDMI_POST_FRL_STATUS 0x3036
1107# define DP_PCON_HDMI_LINK_MODE (1 << 0)
1108# define DP_PCON_HDMI_MODE_TMDS 0
1109# define DP_PCON_HDMI_MODE_FRL 1
1110# define DP_PCON_HDMI_FRL_TRAINED_BW (0x3F << 1)
1111# define DP_PCON_FRL_TRAINED_BW_9GBPS (1 << 1)
1112# define DP_PCON_FRL_TRAINED_BW_18GBPS (1 << 2)
1113# define DP_PCON_FRL_TRAINED_BW_24GBPS (1 << 3)
1114# define DP_PCON_FRL_TRAINED_BW_32GBPS (1 << 4)
1115# define DP_PCON_FRL_TRAINED_BW_40GBPS (1 << 5)
1116# define DP_PCON_FRL_TRAINED_BW_48GBPS (1 << 6)
1117
a77ed90d
VS
1118#define DP_PROTOCOL_CONVERTER_CONTROL_0 0x3050 /* DP 1.3 */
1119# define DP_HDMI_DVI_OUTPUT_CONFIG (1 << 0) /* DP 1.3 */
1120#define DP_PROTOCOL_CONVERTER_CONTROL_1 0x3051 /* DP 1.3 */
1121# define DP_CONVERSION_TO_YCBCR420_ENABLE (1 << 0) /* DP 1.3 */
1122# define DP_HDMI_EDID_PROCESSING_DISABLE (1 << 1) /* DP 1.4 */
1123# define DP_HDMI_AUTONOMOUS_SCRAMBLING_DISABLE (1 << 2) /* DP 1.4 */
1124# define DP_HDMI_FORCE_SCRAMBLING (1 << 3) /* DP 1.4 */
1125#define DP_PROTOCOL_CONVERTER_CONTROL_2 0x3052 /* DP 1.3 */
1126# define DP_CONVERSION_TO_YCBCR422_ENABLE (1 << 0) /* DP 1.3 */
1127
3ce98018
SS
1128/* PCON Downstream HDMI ERROR Status per Lane */
1129#define DP_PCON_HDMI_ERROR_STATUS_LN0 0x3037
1130#define DP_PCON_HDMI_ERROR_STATUS_LN1 0x3038
1131#define DP_PCON_HDMI_ERROR_STATUS_LN2 0x3039
1132#define DP_PCON_HDMI_ERROR_STATUS_LN3 0x303A
1133# define DP_PCON_HDMI_ERROR_COUNT_MASK (0x7 << 0)
1134# define DP_PCON_HDMI_ERROR_COUNT_THREE_PLUS (1 << 0)
1135# define DP_PCON_HDMI_ERROR_COUNT_TEN_PLUS (1 << 1)
1136# define DP_PCON_HDMI_ERROR_COUNT_HUNDRED_PLUS (1 << 2)
1137
6e570298 1138/* HDCP 1.3 and HDCP 2.2 */
495eb7f8
SP
1139#define DP_AUX_HDCP_BKSV 0x68000
1140#define DP_AUX_HDCP_RI_PRIME 0x68005
1141#define DP_AUX_HDCP_AKSV 0x68007
1142#define DP_AUX_HDCP_AN 0x6800C
1143#define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
1144#define DP_AUX_HDCP_BCAPS 0x68028
1145# define DP_BCAPS_REPEATER_PRESENT BIT(1)
1146# define DP_BCAPS_HDCP_CAPABLE BIT(0)
1147#define DP_AUX_HDCP_BSTATUS 0x68029
1148# define DP_BSTATUS_REAUTH_REQ BIT(3)
1149# define DP_BSTATUS_LINK_FAILURE BIT(2)
1150# define DP_BSTATUS_R0_PRIME_READY BIT(1)
1151# define DP_BSTATUS_READY BIT(0)
1152#define DP_AUX_HDCP_BINFO 0x6802A
1153#define DP_AUX_HDCP_KSV_FIFO 0x6802C
1154#define DP_AUX_HDCP_AINFO 0x6803B
1155
8b44fefe
R
1156/* DP HDCP2.2 parameter offsets in DPCD address space */
1157#define DP_HDCP_2_2_REG_RTX_OFFSET 0x69000
1158#define DP_HDCP_2_2_REG_TXCAPS_OFFSET 0x69008
1159#define DP_HDCP_2_2_REG_CERT_RX_OFFSET 0x6900B
1160#define DP_HDCP_2_2_REG_RRX_OFFSET 0x69215
1161#define DP_HDCP_2_2_REG_RX_CAPS_OFFSET 0x6921D
1162#define DP_HDCP_2_2_REG_EKPUB_KM_OFFSET 0x69220
1163#define DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET 0x692A0
1164#define DP_HDCP_2_2_REG_M_OFFSET 0x692B0
1165#define DP_HDCP_2_2_REG_HPRIME_OFFSET 0x692C0
1166#define DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET 0x692E0
1167#define DP_HDCP_2_2_REG_RN_OFFSET 0x692F0
1168#define DP_HDCP_2_2_REG_LPRIME_OFFSET 0x692F8
1169#define DP_HDCP_2_2_REG_EDKEY_KS_OFFSET 0x69318
1170#define DP_HDCP_2_2_REG_RIV_OFFSET 0x69328
1171#define DP_HDCP_2_2_REG_RXINFO_OFFSET 0x69330
1172#define DP_HDCP_2_2_REG_SEQ_NUM_V_OFFSET 0x69332
1173#define DP_HDCP_2_2_REG_VPRIME_OFFSET 0x69335
1174#define DP_HDCP_2_2_REG_RECV_ID_LIST_OFFSET 0x69345
1175#define DP_HDCP_2_2_REG_V_OFFSET 0x693E0
1176#define DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET 0x693F0
1177#define DP_HDCP_2_2_REG_K_OFFSET 0x693F3
1178#define DP_HDCP_2_2_REG_STREAM_ID_TYPE_OFFSET 0x693F5
1179#define DP_HDCP_2_2_REG_MPRIME_OFFSET 0x69473
1180#define DP_HDCP_2_2_REG_RXSTATUS_OFFSET 0x69493
1181#define DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET 0x69494
1182#define DP_HDCP_2_2_REG_DBG_OFFSET 0x69518
1183
6e570298 1184/* LTTPR: Link Training (LT)-tunable PHY Repeaters */
55fd0e20
RS
1185#define DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV 0xf0000 /* 1.3 */
1186#define DP_MAX_LINK_RATE_PHY_REPEATER 0xf0001 /* 1.4a */
1187#define DP_PHY_REPEATER_CNT 0xf0002 /* 1.3 */
1188#define DP_PHY_REPEATER_MODE 0xf0003 /* 1.3 */
1189#define DP_MAX_LANE_COUNT_PHY_REPEATER 0xf0004 /* 1.4a */
1190#define DP_Repeater_FEC_CAPABILITY 0xf0004 /* 1.4 */
1191#define DP_PHY_REPEATER_EXTENDED_WAIT_TIMEOUT 0xf0005 /* 1.4a */
9782f52a
ID
1192
1193enum drm_dp_phy {
1194 DP_PHY_DPRX,
1195
1196 DP_PHY_LTTPR1,
1197 DP_PHY_LTTPR2,
1198 DP_PHY_LTTPR3,
1199 DP_PHY_LTTPR4,
1200 DP_PHY_LTTPR5,
1201 DP_PHY_LTTPR6,
1202 DP_PHY_LTTPR7,
1203 DP_PHY_LTTPR8,
1204
1205 DP_MAX_LTTPR_COUNT = DP_PHY_LTTPR8,
1206};
1207
1208#define DP_PHY_LTTPR(i) (DP_PHY_LTTPR1 + (i))
1209
1210#define __DP_LTTPR1_BASE 0xf0010 /* 1.3 */
1211#define __DP_LTTPR2_BASE 0xf0060 /* 1.3 */
1212#define DP_LTTPR_BASE(dp_phy) \
1213 (__DP_LTTPR1_BASE + (__DP_LTTPR2_BASE - __DP_LTTPR1_BASE) * \
1214 ((dp_phy) - DP_PHY_LTTPR1))
1215
1216#define DP_LTTPR_REG(dp_phy, lttpr1_reg) \
1217 (DP_LTTPR_BASE(dp_phy) - DP_LTTPR_BASE(DP_PHY_LTTPR1) + (lttpr1_reg))
1218
55fd0e20 1219#define DP_TRAINING_PATTERN_SET_PHY_REPEATER1 0xf0010 /* 1.3 */
9782f52a
ID
1220#define DP_TRAINING_PATTERN_SET_PHY_REPEATER(dp_phy) \
1221 DP_LTTPR_REG(dp_phy, DP_TRAINING_PATTERN_SET_PHY_REPEATER1)
1222
55fd0e20 1223#define DP_TRAINING_LANE0_SET_PHY_REPEATER1 0xf0011 /* 1.3 */
9782f52a
ID
1224#define DP_TRAINING_LANE0_SET_PHY_REPEATER(dp_phy) \
1225 DP_LTTPR_REG(dp_phy, DP_TRAINING_LANE0_SET_PHY_REPEATER1)
1226
55fd0e20
RS
1227#define DP_TRAINING_LANE1_SET_PHY_REPEATER1 0xf0012 /* 1.3 */
1228#define DP_TRAINING_LANE2_SET_PHY_REPEATER1 0xf0013 /* 1.3 */
1229#define DP_TRAINING_LANE3_SET_PHY_REPEATER1 0xf0014 /* 1.3 */
1230#define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1 0xf0020 /* 1.4a */
9782f52a
ID
1231#define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER(dp_phy) \
1232 DP_LTTPR_REG(dp_phy, DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1)
1233
55fd0e20 1234#define DP_TRANSMITTER_CAPABILITY_PHY_REPEATER1 0xf0021 /* 1.4a */
9782f52a
ID
1235# define DP_VOLTAGE_SWING_LEVEL_3_SUPPORTED BIT(0)
1236# define DP_PRE_EMPHASIS_LEVEL_3_SUPPORTED BIT(1)
1237
55fd0e20 1238#define DP_LANE0_1_STATUS_PHY_REPEATER1 0xf0030 /* 1.3 */
9782f52a
ID
1239#define DP_LANE0_1_STATUS_PHY_REPEATER(dp_phy) \
1240 DP_LTTPR_REG(dp_phy, DP_LANE0_1_STATUS_PHY_REPEATER1)
1241
55fd0e20 1242#define DP_LANE2_3_STATUS_PHY_REPEATER1 0xf0031 /* 1.3 */
9782f52a 1243
55fd0e20
RS
1244#define DP_LANE_ALIGN_STATUS_UPDATED_PHY_REPEATER1 0xf0032 /* 1.3 */
1245#define DP_ADJUST_REQUEST_LANE0_1_PHY_REPEATER1 0xf0033 /* 1.3 */
1246#define DP_ADJUST_REQUEST_LANE2_3_PHY_REPEATER1 0xf0034 /* 1.3 */
1247#define DP_SYMBOL_ERROR_COUNT_LANE0_PHY_REPEATER1 0xf0035 /* 1.3 */
1248#define DP_SYMBOL_ERROR_COUNT_LANE1_PHY_REPEATER1 0xf0037 /* 1.3 */
1249#define DP_SYMBOL_ERROR_COUNT_LANE2_PHY_REPEATER1 0xf0039 /* 1.3 */
1250#define DP_SYMBOL_ERROR_COUNT_LANE3_PHY_REPEATER1 0xf003b /* 1.3 */
1251#define DP_FEC_STATUS_PHY_REPEATER1 0xf0290 /* 1.4 */
3f5f7420
RS
1252#define DP_FEC_ERROR_COUNT_PHY_REPEATER1 0xf0291 /* 1.4 */
1253#define DP_FEC_CAPABILITY_PHY_REPEATER1 0xf0294 /* 1.4a */
55fd0e20 1254
1ccd5417
RS
1255/* Repeater modes */
1256#define DP_PHY_REPEATER_MODE_TRANSPARENT 0x55 /* 1.3 */
1257#define DP_PHY_REPEATER_MODE_NON_TRANSPARENT 0xaa /* 1.3 */
1258
8b44fefe
R
1259/* DP HDCP message start offsets in DPCD address space */
1260#define DP_HDCP_2_2_AKE_INIT_OFFSET DP_HDCP_2_2_REG_RTX_OFFSET
1261#define DP_HDCP_2_2_AKE_SEND_CERT_OFFSET DP_HDCP_2_2_REG_CERT_RX_OFFSET
1262#define DP_HDCP_2_2_AKE_NO_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKPUB_KM_OFFSET
1263#define DP_HDCP_2_2_AKE_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET
1264#define DP_HDCP_2_2_AKE_SEND_HPRIME_OFFSET DP_HDCP_2_2_REG_HPRIME_OFFSET
1265#define DP_HDCP_2_2_AKE_SEND_PAIRING_INFO_OFFSET \
1266 DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET
1267#define DP_HDCP_2_2_LC_INIT_OFFSET DP_HDCP_2_2_REG_RN_OFFSET
1268#define DP_HDCP_2_2_LC_SEND_LPRIME_OFFSET DP_HDCP_2_2_REG_LPRIME_OFFSET
1269#define DP_HDCP_2_2_SKE_SEND_EKS_OFFSET DP_HDCP_2_2_REG_EDKEY_KS_OFFSET
1270#define DP_HDCP_2_2_REP_SEND_RECVID_LIST_OFFSET DP_HDCP_2_2_REG_RXINFO_OFFSET
1271#define DP_HDCP_2_2_REP_SEND_ACK_OFFSET DP_HDCP_2_2_REG_V_OFFSET
1272#define DP_HDCP_2_2_REP_STREAM_MANAGE_OFFSET DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET
1273#define DP_HDCP_2_2_REP_STREAM_READY_OFFSET DP_HDCP_2_2_REG_MPRIME_OFFSET
1274
1275#define HDCP_2_2_DP_RXSTATUS_LEN 1
1276#define HDCP_2_2_DP_RXSTATUS_READY(x) ((x) & BIT(0))
1277#define HDCP_2_2_DP_RXSTATUS_H_PRIME(x) ((x) & BIT(1))
1278#define HDCP_2_2_DP_RXSTATUS_PAIRING(x) ((x) & BIT(2))
1279#define HDCP_2_2_DP_RXSTATUS_REAUTH_REQ(x) ((x) & BIT(3))
1280#define HDCP_2_2_DP_RXSTATUS_LINK_FAILED(x) ((x) & BIT(4))
1281
3c8a0922
DA
1282/* DP 1.2 Sideband message defines */
1283/* peer device type - DP 1.2a Table 2-92 */
1284#define DP_PEER_DEVICE_NONE 0x0
1285#define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
1286#define DP_PEER_DEVICE_MST_BRANCHING 0x2
1287#define DP_PEER_DEVICE_SST_SINK 0x3
1288#define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
1289
1290/* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
3dadbd29 1291#define DP_GET_MSG_TRANSACTION_VERSION 0x00 /* DP 1.3 */
3c8a0922
DA
1292#define DP_LINK_ADDRESS 0x01
1293#define DP_CONNECTION_STATUS_NOTIFY 0x02
1294#define DP_ENUM_PATH_RESOURCES 0x10
1295#define DP_ALLOCATE_PAYLOAD 0x11
1296#define DP_QUERY_PAYLOAD 0x12
1297#define DP_RESOURCE_STATUS_NOTIFY 0x13
1298#define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
1299#define DP_REMOTE_DPCD_READ 0x20
1300#define DP_REMOTE_DPCD_WRITE 0x21
1301#define DP_REMOTE_I2C_READ 0x22
1302#define DP_REMOTE_I2C_WRITE 0x23
1303#define DP_POWER_UP_PHY 0x24
1304#define DP_POWER_DOWN_PHY 0x25
1305#define DP_SINK_EVENT_NOTIFY 0x30
1306#define DP_QUERY_STREAM_ENC_STATUS 0x38
e38c298f
SP
1307#define DP_QUERY_STREAM_ENC_STATUS_STATE_NO_EXIST 0
1308#define DP_QUERY_STREAM_ENC_STATUS_STATE_INACTIVE 1
1309#define DP_QUERY_STREAM_ENC_STATUS_STATE_ACTIVE 2
3c8a0922 1310
45bbda1e
VS
1311/* DP 1.2 MST sideband reply types */
1312#define DP_SIDEBAND_REPLY_ACK 0x00
1313#define DP_SIDEBAND_REPLY_NAK 0x01
1314
3c8a0922
DA
1315/* DP 1.2 MST sideband nak reasons - table 2.84 */
1316#define DP_NAK_WRITE_FAILURE 0x01
1317#define DP_NAK_INVALID_READ 0x02
1318#define DP_NAK_CRC_FAILURE 0x03
1319#define DP_NAK_BAD_PARAM 0x04
1320#define DP_NAK_DEFER 0x05
1321#define DP_NAK_LINK_FAILURE 0x06
1322#define DP_NAK_NO_RESOURCES 0x07
1323#define DP_NAK_DPCD_FAIL 0x08
1324#define DP_NAK_I2C_NAK 0x09
1325#define DP_NAK_ALLOCATE_FAIL 0x0a
1326
ab2c0672
DA
1327#define MODE_I2C_START 1
1328#define MODE_I2C_WRITE 2
1329#define MODE_I2C_READ 4
1330#define MODE_I2C_STOP 8
1331
ccf03d69
DA
1332/* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
1333#define DP_MST_PHYSICAL_PORT_0 0
1334#define DP_MST_LOGICAL_PORT_0 8
1335
b22960b8 1336#define DP_LINK_CONSTANT_N_VALUE 0x8000
1ffdff13 1337#define DP_LINK_STATUS_SIZE 6
0aec2881 1338bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1ffdff13 1339 int lane_count);
0aec2881 1340bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
01916270 1341 int lane_count);
0aec2881 1342u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
0f037bde 1343 int lane);
0aec2881 1344u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
0f037bde 1345 int lane);
79465e0f
TR
1346u8 drm_dp_get_adjust_request_post_cursor(const u8 link_status[DP_LINK_STATUS_SIZE],
1347 unsigned int lane);
1ffdff13 1348
44790462 1349#define DP_BRANCH_OUI_HEADER_SIZE 0xc
52604b1f 1350#define DP_RECEIVER_CAP_SIZE 0xf
ffddc436 1351#define DP_DSC_RECEIVER_CAP_SIZE 0xf
52604b1f 1352#define EDP_PSR_RECEIVER_CAP_SIZE 2
4e382db3 1353#define EDP_DISPLAY_CTL_CAP_SIZE 3
9782f52a
ID
1354#define DP_LTTPR_COMMON_CAP_SIZE 8
1355#define DP_LTTPR_PHY_CAP_SIZE 3
52604b1f 1356
0aec2881 1357void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
9782f52a 1358void drm_dp_lttpr_link_train_clock_recovery_delay(void);
0aec2881 1359void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
9782f52a 1360void drm_dp_lttpr_link_train_channel_eq_delay(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1a644cd4 1361
3b5c662e
DV
1362u8 drm_dp_link_rate_to_bw_code(int link_rate);
1363int drm_dp_bw_code_to_link_rate(u8 link_bw);
1364
25a8ef26
VS
1365#define DP_SDP_AUDIO_TIMESTAMP 0x01
1366#define DP_SDP_AUDIO_STREAM 0x02
1367#define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
1368#define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
1369#define DP_SDP_ISRC 0x06 /* DP 1.2 */
1370#define DP_SDP_VSC 0x07 /* DP 1.2 */
1371#define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
1372#define DP_SDP_PPS 0x10 /* DP 1.4 */
1373#define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
1374#define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
1375/* 0x80+ CEA-861 infoframe types */
1376
05bad235
MN
1377/**
1378 * struct dp_sdp_header - DP secondary data packet header
1379 * @HB0: Secondary Data Packet ID
1380 * @HB1: Secondary Data Packet Type
1381 * @HB2: Secondary Data Packet Specific header, Byte 0
1382 * @HB3: Secondary Data packet Specific header, Byte 1
1383 */
ebb513ad 1384struct dp_sdp_header {
05bad235
MN
1385 u8 HB0;
1386 u8 HB1;
1387 u8 HB2;
1388 u8 HB3;
52604b1f
SK
1389} __packed;
1390
1391#define EDP_SDP_HEADER_REVISION_MASK 0x1F
1392#define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
6e97272a 1393#define DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 0x7F
52604b1f 1394
4d432f95
GM
1395/**
1396 * struct dp_sdp - DP secondary data packet
1397 * @sdp_header: DP secondary data packet header
1398 * @db: DP secondaray data packet data blocks
1399 * VSC SDP Payload for PSR
1400 * db[0]: Stereo Interface
1401 * db[1]: 0 - PSR State; 1 - Update RFB; 2 - CRC Valid
1402 * db[2]: CRC value bits 7:0 of the R or Cr component
1403 * db[3]: CRC value bits 15:8 of the R or Cr component
1404 * db[4]: CRC value bits 7:0 of the G or Y component
1405 * db[5]: CRC value bits 15:8 of the G or Y component
1406 * db[6]: CRC value bits 7:0 of the B or Cb component
1407 * db[7]: CRC value bits 15:8 of the B or Cb component
1408 * db[8] - db[31]: Reserved
1409 * VSC SDP Payload for Pixel Encoding/Colorimetry Format
1410 * db[0] - db[15]: Reserved
1411 * db[16]: Pixel Encoding and Colorimetry Formats
1412 * db[17]: Dynamic Range and Component Bit Depth
1413 * db[18]: Content Type
1414 * db[19] - db[31]: Reserved
1415 */
1416struct dp_sdp {
ebb513ad 1417 struct dp_sdp_header sdp_header;
4d432f95 1418 u8 db[32];
52604b1f
SK
1419} __packed;
1420
1421#define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
1422#define EDP_VSC_PSR_UPDATE_RFB (1<<1)
1423#define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
1424
e2e4c4e1
GM
1425/**
1426 * enum dp_pixelformat - drm DP Pixel encoding formats
1427 *
1428 * This enum is used to indicate DP VSC SDP Pixel encoding formats.
1429 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1430 * DB18]
1431 *
1432 * @DP_PIXELFORMAT_RGB: RGB pixel encoding format
1433 * @DP_PIXELFORMAT_YUV444: YCbCr 4:4:4 pixel encoding format
1434 * @DP_PIXELFORMAT_YUV422: YCbCr 4:2:2 pixel encoding format
1435 * @DP_PIXELFORMAT_YUV420: YCbCr 4:2:0 pixel encoding format
1436 * @DP_PIXELFORMAT_Y_ONLY: Y Only pixel encoding format
1437 * @DP_PIXELFORMAT_RAW: RAW pixel encoding format
1438 * @DP_PIXELFORMAT_RESERVED: Reserved pixel encoding format
1439 */
1440enum dp_pixelformat {
1441 DP_PIXELFORMAT_RGB = 0,
1442 DP_PIXELFORMAT_YUV444 = 0x1,
1443 DP_PIXELFORMAT_YUV422 = 0x2,
1444 DP_PIXELFORMAT_YUV420 = 0x3,
1445 DP_PIXELFORMAT_Y_ONLY = 0x4,
1446 DP_PIXELFORMAT_RAW = 0x5,
1447 DP_PIXELFORMAT_RESERVED = 0x6,
1448};
1449
1450/**
1451 * enum dp_colorimetry - drm DP Colorimetry formats
1452 *
1453 * This enum is used to indicate DP VSC SDP Colorimetry formats.
1454 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1455 * DB18] and a name of enum member follows DRM_MODE_COLORIMETRY definition.
1456 *
1457 * @DP_COLORIMETRY_DEFAULT: sRGB (IEC 61966-2-1) or
1458 * ITU-R BT.601 colorimetry format
1459 * @DP_COLORIMETRY_RGB_WIDE_FIXED: RGB wide gamut fixed point colorimetry format
1460 * @DP_COLORIMETRY_BT709_YCC: ITU-R BT.709 colorimetry format
1461 * @DP_COLORIMETRY_RGB_WIDE_FLOAT: RGB wide gamut floating point
1462 * (scRGB (IEC 61966-2-2)) colorimetry format
1463 * @DP_COLORIMETRY_XVYCC_601: xvYCC601 colorimetry format
1464 * @DP_COLORIMETRY_OPRGB: OpRGB colorimetry format
1465 * @DP_COLORIMETRY_XVYCC_709: xvYCC709 colorimetry format
1466 * @DP_COLORIMETRY_DCI_P3_RGB: DCI-P3 (SMPTE RP 431-2) colorimetry format
1467 * @DP_COLORIMETRY_SYCC_601: sYCC601 colorimetry format
1468 * @DP_COLORIMETRY_RGB_CUSTOM: RGB Custom Color Profile colorimetry format
1469 * @DP_COLORIMETRY_OPYCC_601: opYCC601 colorimetry format
1470 * @DP_COLORIMETRY_BT2020_RGB: ITU-R BT.2020 R' G' B' colorimetry format
1471 * @DP_COLORIMETRY_BT2020_CYCC: ITU-R BT.2020 Y'c C'bc C'rc colorimetry format
1472 * @DP_COLORIMETRY_BT2020_YCC: ITU-R BT.2020 Y' C'b C'r colorimetry format
1473 */
1474enum dp_colorimetry {
1475 DP_COLORIMETRY_DEFAULT = 0,
1476 DP_COLORIMETRY_RGB_WIDE_FIXED = 0x1,
1477 DP_COLORIMETRY_BT709_YCC = 0x1,
1478 DP_COLORIMETRY_RGB_WIDE_FLOAT = 0x2,
1479 DP_COLORIMETRY_XVYCC_601 = 0x2,
1480 DP_COLORIMETRY_OPRGB = 0x3,
1481 DP_COLORIMETRY_XVYCC_709 = 0x3,
1482 DP_COLORIMETRY_DCI_P3_RGB = 0x4,
1483 DP_COLORIMETRY_SYCC_601 = 0x4,
1484 DP_COLORIMETRY_RGB_CUSTOM = 0x5,
1485 DP_COLORIMETRY_OPYCC_601 = 0x5,
1486 DP_COLORIMETRY_BT2020_RGB = 0x6,
1487 DP_COLORIMETRY_BT2020_CYCC = 0x6,
1488 DP_COLORIMETRY_BT2020_YCC = 0x7,
1489};
1490
1491/**
1492 * enum dp_dynamic_range - drm DP Dynamic Range
1493 *
1494 * This enum is used to indicate DP VSC SDP Dynamic Range.
1495 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1496 * DB18]
1497 *
1498 * @DP_DYNAMIC_RANGE_VESA: VESA range
1499 * @DP_DYNAMIC_RANGE_CTA: CTA range
1500 */
1501enum dp_dynamic_range {
1502 DP_DYNAMIC_RANGE_VESA = 0,
1503 DP_DYNAMIC_RANGE_CTA = 1,
1504};
1505
1506/**
1507 * enum dp_content_type - drm DP Content Type
1508 *
1509 * This enum is used to indicate DP VSC SDP Content Types.
1510 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1511 * DB18]
1512 * CTA-861-G defines content types and expected processing by a sink device
1513 *
1514 * @DP_CONTENT_TYPE_NOT_DEFINED: Not defined type
1515 * @DP_CONTENT_TYPE_GRAPHICS: Graphics type
1516 * @DP_CONTENT_TYPE_PHOTO: Photo type
1517 * @DP_CONTENT_TYPE_VIDEO: Video type
1518 * @DP_CONTENT_TYPE_GAME: Game type
1519 */
1520enum dp_content_type {
1521 DP_CONTENT_TYPE_NOT_DEFINED = 0x00,
1522 DP_CONTENT_TYPE_GRAPHICS = 0x01,
1523 DP_CONTENT_TYPE_PHOTO = 0x02,
1524 DP_CONTENT_TYPE_VIDEO = 0x03,
1525 DP_CONTENT_TYPE_GAME = 0x04,
1526};
1527
1528/**
1529 * struct drm_dp_vsc_sdp - drm DP VSC SDP
1530 *
1531 * This structure represents a DP VSC SDP of drm
1532 * It is based on DP 1.4 spec [Table 2-116: VSC SDP Header Bytes] and
1533 * [Table 2-117: VSC SDP Payload for DB16 through DB18]
1534 *
1535 * @sdp_type: secondary-data packet type
1536 * @revision: revision number
1537 * @length: number of valid data bytes
1538 * @pixelformat: pixel encoding format
1539 * @colorimetry: colorimetry format
1540 * @bpc: bit per color
1541 * @dynamic_range: dynamic range information
1542 * @content_type: CTA-861-G defines content types and expected processing by a sink device
1543 */
1544struct drm_dp_vsc_sdp {
1545 unsigned char sdp_type;
1546 unsigned char revision;
1547 unsigned char length;
1548 enum dp_pixelformat pixelformat;
1549 enum dp_colorimetry colorimetry;
1550 int bpc;
1551 enum dp_dynamic_range dynamic_range;
1552 enum dp_content_type content_type;
1553};
1554
2ba6221c
GM
1555void drm_dp_vsc_sdp_log(const char *level, struct device *dev,
1556 const struct drm_dp_vsc_sdp *vsc);
1557
6608804b
VS
1558int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
1559
3b5c662e 1560static inline int
0aec2881 1561drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
3b5c662e
DV
1562{
1563 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
1564}
397fe157
DV
1565
1566static inline u8
0aec2881 1567drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
397fe157
DV
1568{
1569 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
1570}
1571
58704e6a
JN
1572static inline bool
1573drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1574{
1575 return dpcd[DP_DPCD_REV] >= 0x11 &&
1576 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
1577}
1578
8cda78b1
TR
1579static inline bool
1580drm_dp_fast_training_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1581{
1582 return dpcd[DP_DPCD_REV] >= 0x11 &&
1583 (dpcd[DP_MAX_DOWNSPREAD] & DP_NO_AUX_HANDSHAKE_LINK_TRAINING);
1584}
1585
7cc53cf0
JN
1586static inline bool
1587drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1588{
1589 return dpcd[DP_DPCD_REV] >= 0x12 &&
1590 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
1591}
1592
41d2f5fa
MN
1593static inline bool
1594drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1595{
1596 return dpcd[DP_DPCD_REV] >= 0x14 &&
1597 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
1598}
1599
1600static inline u8
1601drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1602{
1603 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1604 DP_TRAINING_PATTERN_MASK;
1605}
1606
c726ad01
ID
1607static inline bool
1608drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1609{
1610 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1611}
1612
05756500
MN
1613/* DP/eDP DSC support */
1614u8 drm_dp_dsc_sink_max_slice_count(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE],
1615 bool is_edp);
1616u8 drm_dp_dsc_sink_line_buf_depth(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]);
4d4101c8
MN
1617int drm_dp_dsc_sink_supported_input_bpcs(const u8 dsc_dpc[DP_DSC_RECEIVER_CAP_SIZE],
1618 u8 dsc_bpc[3]);
05756500
MN
1619
1620static inline bool
1621drm_dp_sink_supports_dsc(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1622{
1623 return dsc_dpcd[DP_DSC_SUPPORT - DP_DSC_SUPPORT] &
1624 DP_DSC_DECOMPRESSION_IS_SUPPORTED;
1625}
1626
1627static inline u16
1628drm_edp_dsc_sink_output_bpp(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1629{
1630 return dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_LOW - DP_DSC_SUPPORT] |
1631 (dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_HI - DP_DSC_SUPPORT] &
1632 DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK <<
1633 DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT);
1634}
1635
1636static inline u32
1637drm_dp_dsc_sink_max_slice_width(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1638{
1639 /* Max Slicewidth = Number of Pixels * 320 */
1640 return dsc_dpcd[DP_DSC_MAX_SLICE_WIDTH - DP_DSC_SUPPORT] *
1641 DP_DSC_SLICE_WIDTH_MULTIPLIER;
1642}
1643
857d8283
AS
1644/* Forward Error Correction Support on DP 1.4 */
1645static inline bool
1646drm_dp_sink_supports_fec(const u8 fec_capable)
1647{
1648 return fec_capable & DP_FEC_CAPABLE;
1649}
1650
99c830b8
TR
1651static inline bool
1652drm_dp_channel_coding_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1653{
1654 return dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_8B10B;
1655}
1656
7624629d
TR
1657static inline bool
1658drm_dp_alternate_scrambler_reset_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1659{
1660 return dpcd[DP_EDP_CONFIGURATION_CAP] &
1661 DP_ALTERNATE_SCRAMBLER_RESET_CAP;
1662}
1663
24cfbec9
MN
1664/* Ignore MSA timing for Adaptive Sync support on DP 1.4 */
1665static inline bool
1666drm_dp_sink_can_do_video_without_timing_msa(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1667{
1668 return dpcd[DP_DOWN_STREAM_PORT_COUNT] &
1669 DP_MSA_TIMING_PAR_IGNORED;
1670}
1671
c197db75
TR
1672/*
1673 * DisplayPort AUX channel
1674 */
1675
1676/**
1677 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1678 * @address: address of the (first) register to access
1679 * @request: contains the type of transaction (see DP_AUX_* macros)
1680 * @reply: upon completion, contains the reply type of the transaction
1681 * @buffer: pointer to a transmission or reception buffer
1682 * @size: size of @buffer
1683 */
1684struct drm_dp_aux_msg {
1685 unsigned int address;
1686 u8 request;
1687 u8 reply;
1688 void *buffer;
1689 size_t size;
1690};
1691
2c6d1fff
HV
1692struct cec_adapter;
1693struct edid;
ae85b0df 1694struct drm_connector;
2c6d1fff
HV
1695
1696/**
1697 * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX
1698 * @lock: mutex protecting this struct
1699 * @adap: the CEC adapter for CEC-Tunneling-over-AUX support.
ae85b0df 1700 * @connector: the connector this CEC adapter is associated with
2c6d1fff
HV
1701 * @unregister_work: unregister the CEC adapter
1702 */
1703struct drm_dp_aux_cec {
1704 struct mutex lock;
1705 struct cec_adapter *adap;
ae85b0df 1706 struct drm_connector *connector;
2c6d1fff
HV
1707 struct delayed_work unregister_work;
1708};
1709
c197db75
TR
1710/**
1711 * struct drm_dp_aux - DisplayPort AUX channel
b8380580 1712 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
88759686 1713 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
c197db75 1714 * @dev: pointer to struct device that is the parent for this AUX channel
4bb310fd 1715 * @crtc: backpointer to the crtc that is currently using this AUX channel
4f71d0cb 1716 * @hw_mutex: internal mutex used for locking transfers
79c1da7c
TV
1717 * @crc_work: worker that captures CRCs for each frame
1718 * @crc_count: counter of captured frame CRCs
c197db75
TR
1719 * @transfer: transfers a message representing a single AUX transaction
1720 *
1721 * The .dev field should be set to a pointer to the device that implements
1722 * the AUX channel.
1723 *
9dc40560
JN
1724 * The .name field may be used to specify the name of the I2C adapter. If set to
1725 * NULL, dev_name() of .dev will be used.
1726 *
c197db75
TR
1727 * Drivers provide a hardware-specific implementation of how transactions
1728 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
1729 * structure describing the transaction is passed into this function. Upon
1730 * success, the implementation should return the number of payload bytes
1731 * that were transferred, or a negative error-code on failure. Helpers
1732 * propagate errors from the .transfer() function, with the exception of
1733 * the -EBUSY error, which causes a transaction to be retried. On a short,
1734 * helpers will return -EPROTO to make it simpler to check for failure.
88759686
TR
1735 *
1736 * An AUX channel can also be used to transport I2C messages to a sink. A
1737 * typical application of that is to access an EDID that's present in the
1738 * sink device. The .transfer() function can also be used to execute such
6921f88b
JH
1739 * transactions. The drm_dp_aux_register() function registers an I2C
1740 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
1741 * should call drm_dp_aux_unregister() to remove the I2C adapter.
1d002fa7
SF
1742 * The I2C adapter uses long transfers by default; if a partial response is
1743 * received, the adapter will drop down to the size given by the partial
1744 * response for this transaction only.
732d50b4
AD
1745 *
1746 * Note that the aux helper code assumes that the .transfer() function
1747 * only modifies the reply field of the drm_dp_aux_msg structure. The
1748 * retry logic and i2c helpers assume this is the case.
c197db75
TR
1749 */
1750struct drm_dp_aux {
9dc40560 1751 const char *name;
88759686 1752 struct i2c_adapter ddc;
c197db75 1753 struct device *dev;
4bb310fd 1754 struct drm_crtc *crtc;
4f71d0cb 1755 struct mutex hw_mutex;
79c1da7c
TV
1756 struct work_struct crc_work;
1757 u8 crc_count;
c197db75
TR
1758 ssize_t (*transfer)(struct drm_dp_aux *aux,
1759 struct drm_dp_aux_msg *msg);
212ae891
DV
1760 /**
1761 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1762 */
1763 unsigned i2c_nack_count;
1764 /**
1765 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1766 */
1767 unsigned i2c_defer_count;
2c6d1fff
HV
1768 /**
1769 * @cec: struct containing fields used for CEC-Tunneling-over-AUX.
1770 */
1771 struct drm_dp_aux_cec cec;
562836a2
VS
1772 /**
1773 * @is_remote: Is this AUX CH actually using sideband messaging.
1774 */
1775 bool is_remote;
c197db75
TR
1776};
1777
1778ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1779 void *buffer, size_t size);
1780ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1781 void *buffer, size_t size);
1782
1783/**
1784 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1785 * @aux: DisplayPort AUX channel
1786 * @offset: address of the register to read
1787 * @valuep: location where the value of the register will be stored
1788 *
1789 * Returns the number of bytes transferred (1) on success, or a negative
1790 * error code on failure.
1791 */
1792static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1793 unsigned int offset, u8 *valuep)
1794{
1795 return drm_dp_dpcd_read(aux, offset, valuep, 1);
1796}
1797
1798/**
1799 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1800 * @aux: DisplayPort AUX channel
1801 * @offset: address of the register to write
1802 * @value: value to write to the register
1803 *
1804 * Returns the number of bytes transferred (1) on success, or a negative
1805 * error code on failure.
1806 */
1807static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
1808 unsigned int offset, u8 value)
1809{
1810 return drm_dp_dpcd_write(aux, offset, &value, 1);
1811}
1812
b9936121
LP
1813int drm_dp_read_dpcd_caps(struct drm_dp_aux *aux,
1814 u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1815
8d4adc6a
TR
1816int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
1817 u8 status[DP_LINK_STATUS_SIZE]);
1818
9782f52a
ID
1819int drm_dp_dpcd_read_phy_link_status(struct drm_dp_aux *aux,
1820 enum drm_dp_phy dp_phy,
1821 u8 link_status[DP_LINK_STATUS_SIZE]);
1822
e11f5bd8
JFZ
1823bool drm_dp_send_real_edid_checksum(struct drm_dp_aux *aux,
1824 u8 real_edid_checksum);
1825
3d3721cc
LP
1826int drm_dp_read_downstream_info(struct drm_dp_aux *aux,
1827 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1828 u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS]);
38784f6f
VS
1829bool drm_dp_downstream_is_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1830 const u8 port_cap[4], u8 type);
1831bool drm_dp_downstream_is_tmds(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1832 const u8 port_cap[4],
1833 const struct edid *edid);
b770e843
VS
1834int drm_dp_downstream_max_dotclock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1835 const u8 port_cap[4]);
6509ca05
VS
1836int drm_dp_downstream_max_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1837 const u8 port_cap[4],
1838 const struct edid *edid);
1839int drm_dp_downstream_min_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1840 const u8 port_cap[4],
1841 const struct edid *edid);
7529d6af 1842int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
42f2562c
VS
1843 const u8 port_cap[4],
1844 const struct edid *edid);
2ef8d0f7
VS
1845bool drm_dp_downstream_420_passthrough(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1846 const u8 port_cap[4]);
1847bool drm_dp_downstream_444_to_420_conversion(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1848 const u8 port_cap[4]);
7af655bc
VS
1849struct drm_display_mode *drm_dp_downstream_mode(struct drm_device *dev,
1850 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1851 const u8 port_cap[4]);
266d783b 1852int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
42f2562c
VS
1853void drm_dp_downstream_debug(struct seq_file *m,
1854 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1855 const u8 port_cap[4],
1856 const struct edid *edid,
1857 struct drm_dp_aux *aux);
e5b92773
OV
1858enum drm_mode_subconnector
1859drm_dp_subconnector_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1860 const u8 port_cap[4]);
1861void drm_dp_set_subconnector_property(struct drm_connector *connector,
1862 enum drm_connector_status status,
1863 const u8 *dpcd,
1864 const u8 port_cap[4]);
516c0f7c 1865
693c3ec5
LP
1866struct drm_dp_desc;
1867bool drm_dp_read_sink_count_cap(struct drm_connector *connector,
1868 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1869 const struct drm_dp_desc *desc);
4778ff05 1870int drm_dp_read_sink_count(struct drm_dp_aux *aux);
516c0f7c 1871
9782f52a
ID
1872int drm_dp_read_lttpr_common_caps(struct drm_dp_aux *aux,
1873 u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
1874int drm_dp_read_lttpr_phy_caps(struct drm_dp_aux *aux,
1875 enum drm_dp_phy dp_phy,
1876 u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1877int drm_dp_lttpr_count(const u8 cap[DP_LTTPR_COMMON_CAP_SIZE]);
1878int drm_dp_lttpr_max_link_rate(const u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
1879int drm_dp_lttpr_max_lane_count(const u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
1880bool drm_dp_lttpr_voltage_swing_level_3_supported(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1881bool drm_dp_lttpr_pre_emphasis_level_3_supported(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1882
c908b1c4 1883void drm_dp_remote_aux_init(struct drm_dp_aux *aux);
acd8f414 1884void drm_dp_aux_init(struct drm_dp_aux *aux);
4f71d0cb
DA
1885int drm_dp_aux_register(struct drm_dp_aux *aux);
1886void drm_dp_aux_unregister(struct drm_dp_aux *aux);
88759686 1887
79c1da7c
TV
1888int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
1889int drm_dp_stop_crc(struct drm_dp_aux *aux);
1890
118b90f3
JN
1891struct drm_dp_dpcd_ident {
1892 u8 oui[3];
1893 u8 device_id[6];
1894 u8 hw_rev;
1895 u8 sw_major_rev;
1896 u8 sw_minor_rev;
1897} __packed;
1898
1899/**
1900 * struct drm_dp_desc - DP branch/sink device descriptor
1901 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
76fa998a 1902 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
118b90f3
JN
1903 */
1904struct drm_dp_desc {
1905 struct drm_dp_dpcd_ident ident;
76fa998a 1906 u32 quirks;
118b90f3
JN
1907};
1908
1909int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
1910 bool is_branch);
0883ce81 1911u32 drm_dp_get_edid_quirks(const struct edid *edid);
118b90f3 1912
76fa998a
JN
1913/**
1914 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
1915 *
1916 * Display Port sink and branch devices in the wild have a variety of bugs, try
1917 * to collect them here. The quirks are shared, but it's up to the drivers to
0883ce81
LP
1918 * implement workarounds for them. Note that because some devices have
1919 * unreliable OUIDs, the EDID of sinks should also be checked for quirks using
1920 * drm_dp_get_edid_quirks().
76fa998a
JN
1921 */
1922enum drm_dp_quirk {
1923 /**
53ca2edc 1924 * @DP_DPCD_QUIRK_CONSTANT_N:
76fa998a
JN
1925 *
1926 * The device requires main link attributes Mvid and Nvid to be limited
53ca2edc 1927 * to 16 bits. So will give a constant value (0x8000) for compatability.
76fa998a 1928 */
53ca2edc 1929 DP_DPCD_QUIRK_CONSTANT_N,
7c5c641a 1930 /**
ed17b555 1931 * @DP_DPCD_QUIRK_NO_PSR:
7c5c641a
JRS
1932 *
1933 * The device does not support PSR even if reports that it supports or
1934 * driver still need to implement proper handling for such device.
1935 */
1936 DP_DPCD_QUIRK_NO_PSR,
7974033e
VS
1937 /**
1938 * @DP_DPCD_QUIRK_NO_SINK_COUNT:
1939 *
1940 * The device does not set SINK_COUNT to a non-zero value.
693c3ec5
LP
1941 * The driver should ignore SINK_COUNT during detection. Note that
1942 * drm_dp_read_sink_count_cap() automatically checks for this quirk.
7974033e
VS
1943 */
1944 DP_DPCD_QUIRK_NO_SINK_COUNT,
5b03f9d8
ML
1945 /**
1946 * @DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD:
1947 *
1948 * The device supports MST DSC despite not supporting Virtual DPCD.
1949 * The DSC caps can be read from the physical aux instead.
1950 */
1951 DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD,
17f5d579
LP
1952 /**
1953 * @DP_QUIRK_FORCE_DPCD_BACKLIGHT:
1954 *
1955 * The device is telling the truth when it says that it uses DPCD
1956 * backlight controls, even if the system's firmware disagrees. This
1957 * quirk should be checked against both the ident and panel EDID.
1958 * When present, the driver should honor the DPCD backlight
1959 * capabilities advertised.
1960 */
1961 DP_QUIRK_FORCE_DPCD_BACKLIGHT,
639e0db2
MK
1962 /**
1963 * @DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS:
1964 *
1965 * The device supports a link rate of 3.24 Gbps (multiplier 0xc) despite
1966 * the DP_MAX_LINK_RATE register reporting a lower max multiplier.
1967 */
1968 DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS,
76fa998a
JN
1969};
1970
1971/**
1972 * drm_dp_has_quirk() - does the DP device have a specific quirk
fedbfcc6 1973 * @desc: Device descriptor filled by drm_dp_read_desc()
0883ce81 1974 * @edid_quirks: Optional quirk bitmask filled by drm_dp_get_edid_quirks()
76fa998a
JN
1975 * @quirk: Quirk to query for
1976 *
1977 * Return true if DP device identified by @desc has @quirk.
1978 */
1979static inline bool
0883ce81
LP
1980drm_dp_has_quirk(const struct drm_dp_desc *desc, u32 edid_quirks,
1981 enum drm_dp_quirk quirk)
76fa998a 1982{
0883ce81 1983 return (desc->quirks | edid_quirks) & BIT(quirk);
76fa998a
JN
1984}
1985
2c6d1fff
HV
1986#ifdef CONFIG_DRM_DP_CEC
1987void drm_dp_cec_irq(struct drm_dp_aux *aux);
ae85b0df
DM
1988void drm_dp_cec_register_connector(struct drm_dp_aux *aux,
1989 struct drm_connector *connector);
2c6d1fff
HV
1990void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux);
1991void drm_dp_cec_set_edid(struct drm_dp_aux *aux, const struct edid *edid);
1992void drm_dp_cec_unset_edid(struct drm_dp_aux *aux);
1993#else
1994static inline void drm_dp_cec_irq(struct drm_dp_aux *aux)
1995{
1996}
1997
ae85b0df
DM
1998static inline void
1999drm_dp_cec_register_connector(struct drm_dp_aux *aux,
2000 struct drm_connector *connector)
2c6d1fff
HV
2001{
2002}
2003
2004static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux)
2005{
2006}
2007
2008static inline void drm_dp_cec_set_edid(struct drm_dp_aux *aux,
2009 const struct edid *edid)
2010{
2011}
2012
2013static inline void drm_dp_cec_unset_edid(struct drm_dp_aux *aux)
2014{
2015}
2016
2017#endif
2018
4342f839
AM
2019/**
2020 * struct drm_dp_phy_test_params - DP Phy Compliance parameters
2021 * @link_rate: Requested Link rate from DPCD 0x219
2022 * @num_lanes: Number of lanes requested by sing through DPCD 0x220
2023 * @phy_pattern: DP Phy test pattern from DPCD 0x248
38a8b32f 2024 * @hbr2_reset: DP HBR2_COMPLIANCE_SCRAMBLER_RESET from DCPD 0x24A and 0x24B
4342f839
AM
2025 * @custom80: DP Test_80BIT_CUSTOM_PATTERN from DPCDs 0x250 through 0x259
2026 * @enhanced_frame_cap: flag for enhanced frame capability.
2027 */
2028struct drm_dp_phy_test_params {
2029 int link_rate;
2030 u8 num_lanes;
2031 u8 phy_pattern;
2032 u8 hbr2_reset[2];
2033 u8 custom80[10];
2034 bool enhanced_frame_cap;
2035};
2036
2037int drm_dp_get_phy_test_pattern(struct drm_dp_aux *aux,
2038 struct drm_dp_phy_test_params *data);
2039int drm_dp_set_phy_test_pattern(struct drm_dp_aux *aux,
2040 struct drm_dp_phy_test_params *data, u8 dp_rev);
ce32a623
AN
2041int drm_dp_get_pcon_max_frl_bw(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2042 const u8 port_cap[4]);
2043int drm_dp_pcon_frl_prepare(struct drm_dp_aux *aux, bool enable_frl_ready_hpd);
2044bool drm_dp_pcon_is_frl_ready(struct drm_dp_aux *aux);
2045int drm_dp_pcon_frl_configure_1(struct drm_dp_aux *aux, int max_frl_gbps,
2046 bool concurrent_mode);
2047int drm_dp_pcon_frl_configure_2(struct drm_dp_aux *aux, int max_frl_mask,
2048 bool extended_train_mode);
2049int drm_dp_pcon_reset_frl_config(struct drm_dp_aux *aux);
2050int drm_dp_pcon_frl_enable(struct drm_dp_aux *aux);
2051
2052bool drm_dp_pcon_hdmi_link_active(struct drm_dp_aux *aux);
2053int drm_dp_pcon_hdmi_link_mode(struct drm_dp_aux *aux, u8 *frl_trained_mask);
3ce98018
SS
2054void drm_dp_pcon_hdmi_frl_link_error_count(struct drm_dp_aux *aux,
2055 struct drm_connector *connector);
ce32a623 2056
ab2c0672 2057#endif /* _DRM_DP_HELPER_H_ */