]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - include/drm/drm_dp_helper.h
drm/dp_helper: Mention the concurrency requirement hw_mutex
[mirror_ubuntu-jammy-kernel.git] / include / drm / drm_dp_helper.h
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
ab2c0672
DA
23#ifndef _DRM_DP_HELPER_H_
24#define _DRM_DP_HELPER_H_
a4fc5ed6 25
1a644cd4 26#include <linux/delay.h>
80664f75
TR
27#include <linux/i2c.h>
28#include <linux/types.h>
e5b92773 29#include <drm/drm_connector.h>
9f0e7ff4 30
7af655bc 31struct drm_device;
9e986666 32struct drm_dp_aux;
7af655bc 33
a477f4fc
AJ
34/*
35 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
36 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
37 * 1.0 devices basically don't exist in the wild.
38 *
39 * Abbreviations, in chronological order:
40 *
41 * eDP: Embedded DisplayPort version 1
42 * DPI: DisplayPort Interoperability Guideline v1.1a
43 * 1.2: DisplayPort 1.2
3c8a0922 44 * MST: Multistream Transport - part of DP 1.2a
a477f4fc
AJ
45 *
46 * 1.2 formally includes both eDP and DPI definitions.
47 */
a4fc5ed6 48
508882f0
VS
49/* MSA (Main Stream Attribute) MISC bits (as MISC1<<8|MISC0) */
50#define DP_MSA_MISC_SYNC_CLOCK (1 << 0)
51#define DP_MSA_MISC_INTERLACE_VTOTAL_EVEN (1 << 8)
52#define DP_MSA_MISC_STEREO_NO_3D (0 << 9)
53#define DP_MSA_MISC_STEREO_PROG_RIGHT_EYE (1 << 9)
54#define DP_MSA_MISC_STEREO_PROG_LEFT_EYE (3 << 9)
55/* bits per component for non-RAW */
56#define DP_MSA_MISC_6_BPC (0 << 5)
57#define DP_MSA_MISC_8_BPC (1 << 5)
58#define DP_MSA_MISC_10_BPC (2 << 5)
59#define DP_MSA_MISC_12_BPC (3 << 5)
60#define DP_MSA_MISC_16_BPC (4 << 5)
61/* bits per component for RAW */
62#define DP_MSA_MISC_RAW_6_BPC (1 << 5)
63#define DP_MSA_MISC_RAW_7_BPC (2 << 5)
64#define DP_MSA_MISC_RAW_8_BPC (3 << 5)
65#define DP_MSA_MISC_RAW_10_BPC (4 << 5)
66#define DP_MSA_MISC_RAW_12_BPC (5 << 5)
67#define DP_MSA_MISC_RAW_14_BPC (6 << 5)
68#define DP_MSA_MISC_RAW_16_BPC (7 << 5)
69/* pixel encoding/colorimetry format */
70#define _DP_MSA_MISC_COLOR(misc1_7, misc0_21, misc0_3, misc0_4) \
71 ((misc1_7) << 15 | (misc0_4) << 4 | (misc0_3) << 3 | ((misc0_21) << 1))
72#define DP_MSA_MISC_COLOR_RGB _DP_MSA_MISC_COLOR(0, 0, 0, 0)
73#define DP_MSA_MISC_COLOR_CEA_RGB _DP_MSA_MISC_COLOR(0, 0, 1, 0)
74#define DP_MSA_MISC_COLOR_RGB_WIDE_FIXED _DP_MSA_MISC_COLOR(0, 3, 0, 0)
75#define DP_MSA_MISC_COLOR_RGB_WIDE_FLOAT _DP_MSA_MISC_COLOR(0, 3, 0, 1)
76#define DP_MSA_MISC_COLOR_Y_ONLY _DP_MSA_MISC_COLOR(1, 0, 0, 0)
77#define DP_MSA_MISC_COLOR_RAW _DP_MSA_MISC_COLOR(1, 1, 0, 0)
78#define DP_MSA_MISC_COLOR_YCBCR_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 1, 0)
79#define DP_MSA_MISC_COLOR_YCBCR_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 1, 1)
80#define DP_MSA_MISC_COLOR_YCBCR_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 1, 0)
81#define DP_MSA_MISC_COLOR_YCBCR_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 1, 1)
82#define DP_MSA_MISC_COLOR_XVYCC_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 0, 0)
83#define DP_MSA_MISC_COLOR_XVYCC_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 0, 1)
84#define DP_MSA_MISC_COLOR_XVYCC_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 0, 0)
85#define DP_MSA_MISC_COLOR_XVYCC_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 0, 1)
86#define DP_MSA_MISC_COLOR_OPRGB _DP_MSA_MISC_COLOR(0, 0, 1, 1)
87#define DP_MSA_MISC_COLOR_DCI_P3 _DP_MSA_MISC_COLOR(0, 3, 1, 0)
88#define DP_MSA_MISC_COLOR_COLOR_PROFILE _DP_MSA_MISC_COLOR(0, 3, 1, 1)
89#define DP_MSA_MISC_COLOR_VSC_SDP (1 << 14)
90
1d002fa7
SF
91#define DP_AUX_MAX_PAYLOAD_BYTES 16
92
6b27f7f0
TR
93#define DP_AUX_I2C_WRITE 0x0
94#define DP_AUX_I2C_READ 0x1
2b712be7 95#define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
6b27f7f0
TR
96#define DP_AUX_I2C_MOT 0x4
97#define DP_AUX_NATIVE_WRITE 0x8
98#define DP_AUX_NATIVE_READ 0x9
a4fc5ed6 99
6b27f7f0
TR
100#define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
101#define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
102#define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
103#define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
a4fc5ed6 104
6b27f7f0
TR
105#define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
106#define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
107#define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
108#define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
a4fc5ed6 109
6e570298
JN
110/* DPCD Field Address Mapping */
111
112/* Receiver Capability */
5801ead6 113#define DP_DPCD_REV 0x000
0597017c
MA
114# define DP_DPCD_REV_10 0x10
115# define DP_DPCD_REV_11 0x11
116# define DP_DPCD_REV_12 0x12
117# define DP_DPCD_REV_13 0x13
118# define DP_DPCD_REV_14 0x14
746c1aa4 119
5801ead6
AD
120#define DP_MAX_LINK_RATE 0x001
121
122#define DP_MAX_LANE_COUNT 0x002
123# define DP_MAX_LANE_COUNT_MASK 0x1f
a477f4fc 124# define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
5801ead6
AD
125# define DP_ENHANCED_FRAME_CAP (1 << 7)
126
127#define DP_MAX_DOWNSPREAD 0x003
56c5da00 128# define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
7d56927e 129# define DP_STREAM_REGENERATION_STATUS_CAP (1 << 1) /* 2.0 */
5801ead6 130# define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
41d2f5fa 131# define DP_TPS4_SUPPORTED (1 << 7)
5801ead6
AD
132
133#define DP_NORP 0x004
134
135#define DP_DOWNSTREAMPORT_PRESENT 0x005
136# define DP_DWN_STRM_PORT_PRESENT (1 << 0)
137# define DP_DWN_STRM_PORT_TYPE_MASK 0x06
3d2e423e
JN
138# define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
139# define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
140# define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
141# define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
5801ead6 142# define DP_FORMAT_CONVERSION (1 << 3)
a477f4fc 143# define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
5801ead6
AD
144
145#define DP_MAIN_LINK_CHANNEL_CODING 0x006
99c830b8 146# define DP_CAP_ANSI_8B10B (1 << 0)
7d56927e 147# define DP_CAP_ANSI_128B132B (1 << 1) /* 2.0 */
5801ead6 148
de44d971 149#define DP_DOWN_STREAM_PORT_COUNT 0x007
e89861df 150# define DP_PORT_COUNT_MASK 0x0f
a477f4fc 151# define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
e89861df
AJ
152# define DP_OUI_SUPPORT (1 << 7)
153
9474675a
JN
154#define DP_RECEIVE_PORT_0_CAP_0 0x008
155# define DP_LOCAL_EDID_PRESENT (1 << 1)
156# define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
157
158#define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
159
160#define DP_RECEIVE_PORT_1_CAP_0 0x00a
161#define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
162
a477f4fc 163#define DP_I2C_SPEED_CAP 0x00c /* DPI */
e89861df
AJ
164# define DP_I2C_SPEED_1K 0x01
165# define DP_I2C_SPEED_5K 0x02
166# define DP_I2C_SPEED_10K 0x04
167# define DP_I2C_SPEED_100K 0x08
168# define DP_I2C_SPEED_400K 0x10
169# define DP_I2C_SPEED_1M 0x20
de44d971 170
a477f4fc 171#define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
9474675a
JN
172# define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
173# define DP_FRAMING_CHANGE_CAP (1 << 1)
e045d20b 174# define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
bd5da992 175
0aeb35ea
MA
176#define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
177# define DP_TRAINING_AUX_RD_MASK 0x7F /* DP 1.3 */
178# define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */
428c4b51 179
9474675a
JN
180#define DP_ADAPTER_CAP 0x00f /* 1.2 */
181# define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
182# define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
183
bd5da992
JN
184#define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
185# define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
186
e89861df 187/* Multiple stream transport */
3c8a0922
DA
188#define DP_FAUX_CAP 0x020 /* 1.2 */
189# define DP_FAUX_CAP_1 (1 << 0)
190
7d56927e
JN
191#define DP_SINK_VIDEO_FALLBACK_FORMATS 0x020 /* 2.0 */
192# define DP_FALLBACK_1024x768_60HZ_24BPP (1 << 0)
193# define DP_FALLBACK_1280x720_60HZ_24BPP (1 << 1)
194# define DP_FALLBACK_1920x1080_60HZ_24BPP (1 << 2)
195
a477f4fc 196#define DP_MSTM_CAP 0x021 /* 1.2 */
e89861df 197# define DP_MST_CAP (1 << 0)
7d56927e 198# define DP_SINGLE_STREAM_SIDEBAND_MSG (1 << 1) /* 2.0 */
e89861df 199
9474675a
JN
200#define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
201
202/* AV_SYNC_DATA_BLOCK 1.2 */
203#define DP_AV_GRANULARITY 0x023
204# define DP_AG_FACTOR_MASK (0xf << 0)
205# define DP_AG_FACTOR_3MS (0 << 0)
206# define DP_AG_FACTOR_2MS (1 << 0)
207# define DP_AG_FACTOR_1MS (2 << 0)
208# define DP_AG_FACTOR_500US (3 << 0)
209# define DP_AG_FACTOR_200US (4 << 0)
210# define DP_AG_FACTOR_100US (5 << 0)
211# define DP_AG_FACTOR_10US (6 << 0)
212# define DP_AG_FACTOR_1US (7 << 0)
213# define DP_VG_FACTOR_MASK (0xf << 4)
214# define DP_VG_FACTOR_3MS (0 << 4)
215# define DP_VG_FACTOR_2MS (1 << 4)
216# define DP_VG_FACTOR_1MS (2 << 4)
217# define DP_VG_FACTOR_500US (3 << 4)
218# define DP_VG_FACTOR_200US (4 << 4)
219# define DP_VG_FACTOR_100US (5 << 4)
220
221#define DP_AUD_DEC_LAT0 0x024
222#define DP_AUD_DEC_LAT1 0x025
223
224#define DP_AUD_PP_LAT0 0x026
225#define DP_AUD_PP_LAT1 0x027
226
227#define DP_VID_INTER_LAT 0x028
228
229#define DP_VID_PROG_LAT 0x029
230
231#define DP_REP_LAT 0x02a
232
233#define DP_AUD_DEL_INS0 0x02b
234#define DP_AUD_DEL_INS1 0x02c
235#define DP_AUD_DEL_INS2 0x02d
236/* End of AV_SYNC_DATA_BLOCK */
237
6b1e3f61
JN
238#define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
239# define DP_ALPM_CAP (1 << 0)
240
241#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
242# define DP_AUX_FRAME_SYNC_CAP (1 << 0)
243
3c8a0922
DA
244#define DP_GUID 0x030 /* 1.2 */
245
ab6a46ea
NM
246#define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
247# define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
248
249#define DP_DSC_REV 0x061
250# define DP_DSC_MAJOR_MASK (0xf << 0)
251# define DP_DSC_MINOR_MASK (0xf << 4)
252# define DP_DSC_MAJOR_SHIFT 0
253# define DP_DSC_MINOR_SHIFT 4
254
255#define DP_DSC_RC_BUF_BLK_SIZE 0x062
256# define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
257# define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
258# define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
259# define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
260
261#define DP_DSC_RC_BUF_SIZE 0x063
262
263#define DP_DSC_SLICE_CAP_1 0x064
264# define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
265# define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
266# define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
267# define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
268# define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
269# define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
270# define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
271
272#define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
273# define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
274# define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
275# define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
276# define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
277# define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
278# define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
279# define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
280# define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
281# define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
282# define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
283
284#define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
285# define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
286
287#define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
288
289#define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
ffddc436
MN
290# define DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK (0x3 << 0)
291# define DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT 8
ab6a46ea
NM
292
293#define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
294# define DP_DSC_RGB (1 << 0)
295# define DP_DSC_YCbCr444 (1 << 1)
296# define DP_DSC_YCbCr422_Simple (1 << 2)
297# define DP_DSC_YCbCr422_Native (1 << 3)
298# define DP_DSC_YCbCr420_Native (1 << 4)
299
300#define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
301# define DP_DSC_8_BPC (1 << 1)
302# define DP_DSC_10_BPC (1 << 2)
303# define DP_DSC_12_BPC (1 << 3)
304
305#define DP_DSC_PEAK_THROUGHPUT 0x06B
306# define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
307# define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
7837300c 308# define DP_DSC_THROUGHPUT_MODE_0_UNSUPPORTED 0
ab6a46ea
NM
309# define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
310# define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
311# define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
312# define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
313# define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
314# define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
315# define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
316# define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
317# define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
318# define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
319# define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
320# define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
321# define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
322# define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
843cd325 323# define DP_DSC_THROUGHPUT_MODE_0_170 (15 << 0) /* 1.4a */
ab6a46ea
NM
324# define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
325# define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
7837300c 326# define DP_DSC_THROUGHPUT_MODE_1_UNSUPPORTED 0
ab6a46ea
NM
327# define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
328# define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
329# define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
330# define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
331# define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
332# define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
333# define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
334# define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
335# define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
336# define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
337# define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
338# define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
339# define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
340# define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
d7cd0e05 341# define DP_DSC_THROUGHPUT_MODE_1_170 (15 << 4)
ab6a46ea
NM
342
343#define DP_DSC_MAX_SLICE_WIDTH 0x06C
ffddc436
MN
344#define DP_DSC_MIN_SLICE_WIDTH_VALUE 2560
345#define DP_DSC_SLICE_WIDTH_MULTIPLIER 320
ab6a46ea
NM
346
347#define DP_DSC_SLICE_CAP_2 0x06D
348# define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
349# define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
350# define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
351
352#define DP_DSC_BITS_PER_PIXEL_INC 0x06F
353# define DP_DSC_BITS_PER_PIXEL_1_16 0x0
354# define DP_DSC_BITS_PER_PIXEL_1_8 0x1
355# define DP_DSC_BITS_PER_PIXEL_1_4 0x2
356# define DP_DSC_BITS_PER_PIXEL_1_2 0x3
357# define DP_DSC_BITS_PER_PIXEL_1 0x4
358
a477f4fc 359#define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
b73fe58c 360# define DP_PSR_IS_SUPPORTED 1
6b1e3f61 361# define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
c5fe4732 362# define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
6b1e3f61 363
a477f4fc 364#define DP_PSR_CAPS 0x071 /* XXX 1.2? */
b73fe58c
BW
365# define DP_PSR_NO_TRAIN_ON_EXIT 1
366# define DP_PSR_SETUP_TIME_330 (0 << 1)
367# define DP_PSR_SETUP_TIME_275 (1 << 1)
368# define DP_PSR_SETUP_TIME_220 (2 << 1)
369# define DP_PSR_SETUP_TIME_165 (3 << 1)
370# define DP_PSR_SETUP_TIME_110 (4 << 1)
371# define DP_PSR_SETUP_TIME_55 (5 << 1)
372# define DP_PSR_SETUP_TIME_0 (6 << 1)
373# define DP_PSR_SETUP_TIME_MASK (7 << 1)
374# define DP_PSR_SETUP_TIME_SHIFT 1
d0ce9062
NV
375# define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
376# define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
71b15621
JRS
377
378#define DP_PSR2_SU_X_GRANULARITY 0x072 /* eDP 1.4b */
379#define DP_PSR2_SU_Y_GRANULARITY 0x074 /* eDP 1.4b */
380
e89861df
AJ
381/*
382 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
383 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
384 * each port's descriptor is one byte wide. If it was set, each port's is
385 * four bytes wide, starting with the one byte from the base info. As of
386 * DP interop v1.1a only VGA defines additional detail.
387 */
388
389/* offset 0 */
390#define DP_DOWNSTREAM_PORT_0 0x80
391# define DP_DS_PORT_TYPE_MASK (7 << 0)
392# define DP_DS_PORT_TYPE_DP 0
393# define DP_DS_PORT_TYPE_VGA 1
394# define DP_DS_PORT_TYPE_DVI 2
395# define DP_DS_PORT_TYPE_HDMI 3
396# define DP_DS_PORT_TYPE_NON_EDID 4
69b1e00f
MK
397# define DP_DS_PORT_TYPE_DP_DUALMODE 5
398# define DP_DS_PORT_TYPE_WIRELESS 6
e89861df 399# define DP_DS_PORT_HPD (1 << 3)
7af655bc
VS
400# define DP_DS_NON_EDID_MASK (0xf << 4)
401# define DP_DS_NON_EDID_720x480i_60 (1 << 4)
402# define DP_DS_NON_EDID_720x480i_50 (2 << 4)
403# define DP_DS_NON_EDID_1920x1080i_60 (3 << 4)
404# define DP_DS_NON_EDID_1920x1080i_50 (4 << 4)
405# define DP_DS_NON_EDID_1280x720_60 (5 << 4)
406# define DP_DS_NON_EDID_1280x720_50 (7 << 4)
e89861df 407/* offset 1 for VGA is maximum megapixels per second / 8 */
57d6a685
VS
408/* offset 1 for DVI/HDMI is maximum TMDS clock in Mbps / 2.5 */
409/* offset 2 for VGA/DVI/HDMI */
8fedf080
MK
410# define DP_DS_MAX_BPC_MASK (3 << 0)
411# define DP_DS_8BPC 0
412# define DP_DS_10BPC 1
413# define DP_DS_12BPC 2
414# define DP_DS_16BPC 3
ce32a623
AN
415/* HDMI2.1 PCON FRL CONFIGURATION */
416# define DP_PCON_MAX_FRL_BW (7 << 2)
417# define DP_PCON_MAX_0GBPS (0 << 2)
418# define DP_PCON_MAX_9GBPS (1 << 2)
419# define DP_PCON_MAX_18GBPS (2 << 2)
420# define DP_PCON_MAX_24GBPS (3 << 2)
421# define DP_PCON_MAX_32GBPS (4 << 2)
422# define DP_PCON_MAX_40GBPS (5 << 2)
423# define DP_PCON_MAX_48GBPS (6 << 2)
424# define DP_PCON_SOURCE_CTL_MODE (1 << 5)
425
57d6a685
VS
426/* offset 3 for DVI */
427# define DP_DS_DVI_DUAL_LINK (1 << 1)
428# define DP_DS_DVI_HIGH_COLOR_DEPTH (1 << 2)
429/* offset 3 for HDMI */
430# define DP_DS_HDMI_FRAME_SEQ_TO_FRAME_PACK (1 << 0)
2ef8d0f7
VS
431# define DP_DS_HDMI_YCBCR422_PASS_THROUGH (1 << 1)
432# define DP_DS_HDMI_YCBCR420_PASS_THROUGH (1 << 2)
433# define DP_DS_HDMI_YCBCR444_TO_422_CONV (1 << 3)
434# define DP_DS_HDMI_YCBCR444_TO_420_CONV (1 << 4)
e89861df 435
07c9b863
AN
436/*
437 * VESA DP-to-HDMI PCON Specification adds caps for colorspace
438 * conversion in DFP cap DPCD 83h. Sec6.1 Table-3.
439 * Based on the available support the source can enable
440 * color conversion by writing into PROTOCOL_COVERTER_CONTROL_2
441 * DPCD 3052h.
442 */
443# define DP_DS_HDMI_BT601_RGB_YCBCR_CONV (1 << 5)
444# define DP_DS_HDMI_BT709_RGB_YCBCR_CONV (1 << 6)
445# define DP_DS_HDMI_BT2020_RGB_YCBCR_CONV (1 << 7)
446
e5124751
OV
447#define DP_MAX_DOWNSTREAM_PORTS 0x10
448
45640058
AS
449/* DP Forward error Correction Registers */
450#define DP_FEC_CAPABILITY 0x090 /* 1.4 */
451# define DP_FEC_CAPABLE (1 << 0)
452# define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
453# define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
454# define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
455
e2e16da3
AN
456/* DP-HDMI2.1 PCON DSC ENCODER SUPPORT */
457#define DP_PCON_DSC_ENCODER_CAP_SIZE 0xC /* 0x9E - 0x92 */
458#define DP_PCON_DSC_ENCODER 0x092
459# define DP_PCON_DSC_ENCODER_SUPPORTED (1 << 0)
460# define DP_PCON_DSC_PPS_ENC_OVERRIDE (1 << 1)
461
462/* DP-HDMI2.1 PCON DSC Version */
463#define DP_PCON_DSC_VERSION 0x093
464# define DP_PCON_DSC_MAJOR_MASK (0xF << 0)
465# define DP_PCON_DSC_MINOR_MASK (0xF << 4)
466# define DP_PCON_DSC_MAJOR_SHIFT 0
467# define DP_PCON_DSC_MINOR_SHIFT 4
468
469/* DP-HDMI2.1 PCON DSC RC Buffer block size */
470#define DP_PCON_DSC_RC_BUF_BLK_INFO 0x094
471# define DP_PCON_DSC_RC_BUF_BLK_SIZE (0x3 << 0)
472# define DP_PCON_DSC_RC_BUF_BLK_1KB 0
473# define DP_PCON_DSC_RC_BUF_BLK_4KB 1
474# define DP_PCON_DSC_RC_BUF_BLK_16KB 2
475# define DP_PCON_DSC_RC_BUF_BLK_64KB 3
476
477/* DP-HDMI2.1 PCON DSC RC Buffer size */
478#define DP_PCON_DSC_RC_BUF_SIZE 0x095
479
480/* DP-HDMI2.1 PCON DSC Slice capabilities-1 */
481#define DP_PCON_DSC_SLICE_CAP_1 0x096
482# define DP_PCON_DSC_1_PER_DSC_ENC (0x1 << 0)
483# define DP_PCON_DSC_2_PER_DSC_ENC (0x1 << 1)
484# define DP_PCON_DSC_4_PER_DSC_ENC (0x1 << 3)
485# define DP_PCON_DSC_6_PER_DSC_ENC (0x1 << 4)
486# define DP_PCON_DSC_8_PER_DSC_ENC (0x1 << 5)
487# define DP_PCON_DSC_10_PER_DSC_ENC (0x1 << 6)
488# define DP_PCON_DSC_12_PER_DSC_ENC (0x1 << 7)
489
490#define DP_PCON_DSC_BUF_BIT_DEPTH 0x097
491# define DP_PCON_DSC_BIT_DEPTH_MASK (0xF << 0)
492# define DP_PCON_DSC_DEPTH_9_BITS 0
493# define DP_PCON_DSC_DEPTH_10_BITS 1
494# define DP_PCON_DSC_DEPTH_11_BITS 2
495# define DP_PCON_DSC_DEPTH_12_BITS 3
496# define DP_PCON_DSC_DEPTH_13_BITS 4
497# define DP_PCON_DSC_DEPTH_14_BITS 5
498# define DP_PCON_DSC_DEPTH_15_BITS 6
499# define DP_PCON_DSC_DEPTH_16_BITS 7
500# define DP_PCON_DSC_DEPTH_8_BITS 8
501
502#define DP_PCON_DSC_BLOCK_PREDICTION 0x098
503# define DP_PCON_DSC_BLOCK_PRED_SUPPORT (0x1 << 0)
504
505#define DP_PCON_DSC_ENC_COLOR_FMT_CAP 0x099
506# define DP_PCON_DSC_ENC_RGB (0x1 << 0)
507# define DP_PCON_DSC_ENC_YUV444 (0x1 << 1)
508# define DP_PCON_DSC_ENC_YUV422_S (0x1 << 2)
509# define DP_PCON_DSC_ENC_YUV422_N (0x1 << 3)
510# define DP_PCON_DSC_ENC_YUV420_N (0x1 << 4)
511
512#define DP_PCON_DSC_ENC_COLOR_DEPTH_CAP 0x09A
513# define DP_PCON_DSC_ENC_8BPC (0x1 << 1)
514# define DP_PCON_DSC_ENC_10BPC (0x1 << 2)
515# define DP_PCON_DSC_ENC_12BPC (0x1 << 3)
516
517#define DP_PCON_DSC_MAX_SLICE_WIDTH 0x09B
518
519/* DP-HDMI2.1 PCON DSC Slice capabilities-2 */
520#define DP_PCON_DSC_SLICE_CAP_2 0x09C
521# define DP_PCON_DSC_16_PER_DSC_ENC (0x1 << 0)
522# define DP_PCON_DSC_20_PER_DSC_ENC (0x1 << 1)
523# define DP_PCON_DSC_24_PER_DSC_ENC (0x1 << 2)
524
525/* DP-HDMI2.1 PCON HDMI TX Encoder Bits/pixel increment */
526#define DP_PCON_DSC_BPP_INCR 0x09E
527# define DP_PCON_DSC_BPP_INCR_MASK (0x7 << 0)
528# define DP_PCON_DSC_ONE_16TH_BPP 0
529# define DP_PCON_DSC_ONE_8TH_BPP 1
530# define DP_PCON_DSC_ONE_4TH_BPP 2
531# define DP_PCON_DSC_ONE_HALF_BPP 3
532# define DP_PCON_DSC_ONE_BPP 4
533
f446489a
NC
534/* DP Extended DSC Capabilities */
535#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_0 0x0a0 /* DP 1.4a SCR */
536#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_1 0x0a1
537#define DP_DSC_BRANCH_MAX_LINE_WIDTH 0x0a2
538
6e570298 539/* Link Configuration */
5801ead6 540#define DP_LINK_BW_SET 0x100
6b1e3f61 541# define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
a4fc5ed6
KP
542# define DP_LINK_BW_1_62 0x06
543# define DP_LINK_BW_2_7 0x0a
a477f4fc 544# define DP_LINK_BW_5_4 0x14 /* 1.2 */
e0bd878a 545# define DP_LINK_BW_8_1 0x1e /* 1.4 */
7d56927e
JN
546# define DP_LINK_BW_10 0x01 /* 2.0 128b/132b Link Layer */
547# define DP_LINK_BW_13_5 0x04 /* 2.0 128b/132b Link Layer */
548# define DP_LINK_BW_20 0x02 /* 2.0 128b/132b Link Layer */
a4fc5ed6 549
5801ead6 550#define DP_LANE_COUNT_SET 0x101
a4fc5ed6
KP
551# define DP_LANE_COUNT_MASK 0x0f
552# define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
553
5801ead6 554#define DP_TRAINING_PATTERN_SET 0x102
a4fc5ed6
KP
555# define DP_TRAINING_PATTERN_DISABLE 0
556# define DP_TRAINING_PATTERN_1 1
557# define DP_TRAINING_PATTERN_2 2
a477f4fc 558# define DP_TRAINING_PATTERN_3 3 /* 1.2 */
41d2f5fa 559# define DP_TRAINING_PATTERN_4 7 /* 1.4 */
a4fc5ed6 560# define DP_TRAINING_PATTERN_MASK 0x3
41d2f5fa 561# define DP_TRAINING_PATTERN_MASK_1_4 0xf
a4fc5ed6 562
9474675a
JN
563/* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
564# define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
565# define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
566# define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
567# define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
568# define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
a4fc5ed6
KP
569
570# define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
571# define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
572
573# define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
574# define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
575# define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
576# define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
577
578#define DP_TRAINING_LANE0_SET 0x103
579#define DP_TRAINING_LANE1_SET 0x104
580#define DP_TRAINING_LANE2_SET 0x105
581#define DP_TRAINING_LANE3_SET 0x106
582
583# define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
584# define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
585# define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
0504cd17 586# define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
0504cd17 587# define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
0504cd17 588# define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
0504cd17 589# define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
a4fc5ed6
KP
590
591# define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
0504cd17 592# define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
0504cd17 593# define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
0504cd17 594# define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
0504cd17 595# define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
a4fc5ed6
KP
596
597# define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
598# define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
599
7d56927e
JN
600# define DP_TX_FFE_PRESET_VALUE_MASK (0xf << 0) /* 2.0 128b/132b Link Layer */
601
a4fc5ed6
KP
602#define DP_DOWNSPREAD_CTRL 0x107
603# define DP_SPREAD_AMP_0_5 (1 << 4)
a477f4fc 604# define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
a4fc5ed6
KP
605
606#define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
607# define DP_SET_ANSI_8B10B (1 << 0)
7d56927e 608# define DP_SET_ANSI_128B132B (1 << 1)
a4fc5ed6 609
a477f4fc 610#define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
e89861df
AJ
611/* bitmask as for DP_I2C_SPEED_CAP */
612
a477f4fc 613#define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
9474675a
JN
614# define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
615# define DP_FRAMING_CHANGE_ENABLE (1 << 1)
616# define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
617
618#define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
619#define DP_LINK_QUAL_LANE1_SET 0x10c
620#define DP_LINK_QUAL_LANE2_SET 0x10d
621#define DP_LINK_QUAL_LANE3_SET 0x10e
622# define DP_LINK_QUAL_PATTERN_DISABLE 0
623# define DP_LINK_QUAL_PATTERN_D10_2 1
624# define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
625# define DP_LINK_QUAL_PATTERN_PRBS7 3
626# define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
7d56927e
JN
627# define DP_LINK_QUAL_PATTERN_CP2520_PAT_1 5
628# define DP_LINK_QUAL_PATTERN_CP2520_PAT_2 6
629# define DP_LINK_QUAL_PATTERN_CP2520_PAT_3 7
630/* DP 2.0 UHBR10, UHBR13.5, UHBR20 */
631# define DP_LINK_QUAL_PATTERN_128B132B_TPS1 0x08
632# define DP_LINK_QUAL_PATTERN_128B132B_TPS2 0x10
633# define DP_LINK_QUAL_PATTERN_PRSBS9 0x18
634# define DP_LINK_QUAL_PATTERN_PRSBS11 0x20
635# define DP_LINK_QUAL_PATTERN_PRSBS15 0x28
636# define DP_LINK_QUAL_PATTERN_PRSBS23 0x30
637# define DP_LINK_QUAL_PATTERN_PRSBS31 0x38
638# define DP_LINK_QUAL_PATTERN_CUSTOM 0x40
639# define DP_LINK_QUAL_PATTERN_SQUARE 0x48
9474675a
JN
640
641#define DP_TRAINING_LANE0_1_SET2 0x10f
642#define DP_TRAINING_LANE2_3_SET2 0x110
643# define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
644# define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
645# define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
646# define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
e89861df 647
a477f4fc 648#define DP_MSTM_CTRL 0x111 /* 1.2 */
e89861df
AJ
649# define DP_MST_EN (1 << 0)
650# define DP_UP_REQ_EN (1 << 1)
651# define DP_UPSTREAM_IS_SRC (1 << 2)
652
9474675a
JN
653#define DP_AUDIO_DELAY0 0x112 /* 1.2 */
654#define DP_AUDIO_DELAY1 0x113
655#define DP_AUDIO_DELAY2 0x114
656
bd5da992 657#define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
6b1e3f61
JN
658# define DP_LINK_RATE_SET_SHIFT 0
659# define DP_LINK_RATE_SET_MASK (7 << 0)
660
661#define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
662# define DP_ALPM_ENABLE (1 << 0)
663# define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
664
665#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
666# define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
667# define DP_IRQ_HPD_ENABLE (1 << 1)
e045d20b 668
9474675a
JN
669#define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
670# define DP_PWR_NOT_NEEDED (1 << 0)
671
45640058
AS
672#define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
673# define DP_FEC_READY (1 << 0)
674# define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
675# define DP_FEC_ERR_COUNT_DIS (0 << 1)
676# define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
677# define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
678# define DP_FEC_BIT_ERROR_COUNT (3 << 1)
679# define DP_FEC_LANE_SELECT_MASK (3 << 4)
680# define DP_FEC_LANE_0_SELECT (0 << 4)
681# define DP_FEC_LANE_1_SELECT (1 << 4)
682# define DP_FEC_LANE_2_SELECT (2 << 4)
683# define DP_FEC_LANE_3_SELECT (3 << 4)
684
6b1e3f61
JN
685#define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
686# define DP_AUX_FRAME_SYNC_VALID (1 << 0)
687
ab6a46ea 688#define DP_DSC_ENABLE 0x160 /* DP 1.4 */
ffddc436 689# define DP_DECOMPRESSION_EN (1 << 0)
ab6a46ea 690
d5b5f63c
JRS
691#define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
692# define DP_PSR_ENABLE BIT(0)
693# define DP_PSR_MAIN_LINK_ACTIVE BIT(1)
694# define DP_PSR_CRC_VERIFICATION BIT(2)
695# define DP_PSR_FRAME_CAPTURE BIT(3)
696# define DP_PSR_SU_REGION_SCANLINE_CAPTURE BIT(4) /* eDP 1.4a */
697# define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS BIT(5) /* eDP 1.4a */
698# define DP_PSR_ENABLE_PSR2 BIT(6) /* eDP 1.4a */
b73fe58c 699
3c8a0922
DA
700#define DP_ADAPTER_CTRL 0x1a0
701# define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
702
703#define DP_BRANCH_DEVICE_CTRL 0x1a1
704# define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
705
706#define DP_PAYLOAD_ALLOCATE_SET 0x1c0
707#define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
708#define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
709
6e570298 710/* Link/Sink Device Status */
e89861df 711#define DP_SINK_COUNT 0x200
da131a46
AJ
712/* prior to 1.2 bit 7 was reserved mbz */
713# define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
e89861df
AJ
714# define DP_SINK_CP_READY (1 << 6)
715
a60f0e38
JB
716#define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
717# define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
718# define DP_AUTOMATED_TEST_REQUEST (1 << 1)
719# define DP_CP_IRQ (1 << 2)
3c8a0922
DA
720# define DP_MCCS_IRQ (1 << 3)
721# define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
722# define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
a60f0e38
JB
723# define DP_SINK_SPECIFIC_IRQ (1 << 6)
724
a4fc5ed6
KP
725#define DP_LANE0_1_STATUS 0x202
726#define DP_LANE2_3_STATUS 0x203
a4fc5ed6
KP
727# define DP_LANE_CR_DONE (1 << 0)
728# define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
729# define DP_LANE_SYMBOL_LOCKED (1 << 2)
730
5801ead6
AD
731#define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
732 DP_LANE_CHANNEL_EQ_DONE | \
733 DP_LANE_SYMBOL_LOCKED)
734
a4fc5ed6
KP
735#define DP_LANE_ALIGN_STATUS_UPDATED 0x204
736
737#define DP_INTERLANE_ALIGN_DONE (1 << 0)
738#define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
739#define DP_LINK_STATUS_UPDATED (1 << 7)
740
741#define DP_SINK_STATUS 0x205
7d56927e
JN
742# define DP_RECEIVE_PORT_0_STATUS (1 << 0)
743# define DP_RECEIVE_PORT_1_STATUS (1 << 1)
744# define DP_STREAM_REGENERATION_STATUS (1 << 2) /* 2.0 */
a4fc5ed6
KP
745
746#define DP_ADJUST_REQUEST_LANE0_1 0x206
747#define DP_ADJUST_REQUEST_LANE2_3 0x207
5801ead6
AD
748# define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
749# define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
750# define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
751# define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
752# define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
753# define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
754# define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
755# define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
a4fc5ed6 756
7d56927e
JN
757/* DP 2.0 128b/132b Link Layer */
758# define DP_ADJUST_TX_FFE_PRESET_LANE0_MASK (0xf << 0)
759# define DP_ADJUST_TX_FFE_PRESET_LANE0_SHIFT 0
760# define DP_ADJUST_TX_FFE_PRESET_LANE1_MASK (0xf << 4)
761# define DP_ADJUST_TX_FFE_PRESET_LANE1_SHIFT 4
762
ac58fff1 763#define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
79465e0f
TR
764# define DP_ADJUST_POST_CURSOR2_LANE0_MASK 0x03
765# define DP_ADJUST_POST_CURSOR2_LANE0_SHIFT 0
766# define DP_ADJUST_POST_CURSOR2_LANE1_MASK 0x0c
767# define DP_ADJUST_POST_CURSOR2_LANE1_SHIFT 2
768# define DP_ADJUST_POST_CURSOR2_LANE2_MASK 0x30
769# define DP_ADJUST_POST_CURSOR2_LANE2_SHIFT 4
770# define DP_ADJUST_POST_CURSOR2_LANE3_MASK 0xc0
771# define DP_ADJUST_POST_CURSOR2_LANE3_SHIFT 6
ac58fff1 772
a60f0e38
JB
773#define DP_TEST_REQUEST 0x218
774# define DP_TEST_LINK_TRAINING (1 << 0)
fe3c703c 775# define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
a60f0e38
JB
776# define DP_TEST_LINK_EDID_READ (1 << 2)
777# define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
fe3c703c 778# define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
45815d09
CU
779# define DP_TEST_LINK_AUDIO_PATTERN (1 << 5) /* DPCD >= 1.2 */
780# define DP_TEST_LINK_AUDIO_DISABLED_VIDEO (1 << 6) /* DPCD >= 1.2 */
a60f0e38
JB
781
782#define DP_TEST_LINK_RATE 0x219
783# define DP_LINK_RATE_162 (0x6)
784# define DP_LINK_RATE_27 (0xa)
785
786#define DP_TEST_LANE_COUNT 0x220
787
788#define DP_TEST_PATTERN 0x221
08b79f62
MN
789# define DP_NO_TEST_PATTERN 0x0
790# define DP_COLOR_RAMP 0x1
791# define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
792# define DP_COLOR_SQUARE 0x3
793
794#define DP_TEST_H_TOTAL_HI 0x222
795#define DP_TEST_H_TOTAL_LO 0x223
796
797#define DP_TEST_V_TOTAL_HI 0x224
798#define DP_TEST_V_TOTAL_LO 0x225
799
800#define DP_TEST_H_START_HI 0x226
801#define DP_TEST_H_START_LO 0x227
802
803#define DP_TEST_V_START_HI 0x228
804#define DP_TEST_V_START_LO 0x229
805
806#define DP_TEST_HSYNC_HI 0x22A
807# define DP_TEST_HSYNC_POLARITY (1 << 7)
808# define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
809#define DP_TEST_HSYNC_WIDTH_LO 0x22B
810
811#define DP_TEST_VSYNC_HI 0x22C
812# define DP_TEST_VSYNC_POLARITY (1 << 7)
813# define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
814#define DP_TEST_VSYNC_WIDTH_LO 0x22D
815
816#define DP_TEST_H_WIDTH_HI 0x22E
817#define DP_TEST_H_WIDTH_LO 0x22F
818
819#define DP_TEST_V_HEIGHT_HI 0x230
820#define DP_TEST_V_HEIGHT_LO 0x231
821
822#define DP_TEST_MISC0 0x232
823# define DP_TEST_SYNC_CLOCK (1 << 0)
824# define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
825# define DP_TEST_COLOR_FORMAT_SHIFT 1
826# define DP_COLOR_FORMAT_RGB (0 << 1)
827# define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
828# define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
45815d09 829# define DP_TEST_DYNAMIC_RANGE_VESA (0 << 3)
08b79f62
MN
830# define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
831# define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
832# define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
833# define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
834# define DP_TEST_BIT_DEPTH_MASK (7 << 5)
835# define DP_TEST_BIT_DEPTH_SHIFT 5
836# define DP_TEST_BIT_DEPTH_6 (0 << 5)
837# define DP_TEST_BIT_DEPTH_8 (1 << 5)
838# define DP_TEST_BIT_DEPTH_10 (2 << 5)
839# define DP_TEST_BIT_DEPTH_12 (3 << 5)
840# define DP_TEST_BIT_DEPTH_16 (4 << 5)
841
842#define DP_TEST_MISC1 0x233
843# define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
844# define DP_TEST_INTERLACED (1 << 1)
845
846#define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
a60f0e38 847
ac58fff1
DA
848#define DP_TEST_MISC0 0x232
849
a25eebb0
RV
850#define DP_TEST_CRC_R_CR 0x240
851#define DP_TEST_CRC_G_Y 0x242
852#define DP_TEST_CRC_B_CB 0x244
853
854#define DP_TEST_SINK_MISC 0x246
ad9dc91b 855# define DP_TEST_CRC_SUPPORTED (1 << 5)
90a21700 856# define DP_TEST_COUNT_MASK 0xf
a25eebb0 857
8811d9eb 858#define DP_PHY_TEST_PATTERN 0x248
4342f839
AM
859# define DP_PHY_TEST_PATTERN_SEL_MASK 0x7
860# define DP_PHY_TEST_PATTERN_NONE 0x0
861# define DP_PHY_TEST_PATTERN_D10_2 0x1
862# define DP_PHY_TEST_PATTERN_ERROR_COUNT 0x2
863# define DP_PHY_TEST_PATTERN_PRBS7 0x3
864# define DP_PHY_TEST_PATTERN_80BIT_CUSTOM 0x4
865# define DP_PHY_TEST_PATTERN_CP2520 0x5
866
867#define DP_TEST_HBR2_SCRAMBLER_RESET 0x24A
ac58fff1
DA
868#define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
869#define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
870#define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
871#define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
872#define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
873#define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
874#define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
875#define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
876#define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
877#define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
878
a60f0e38
JB
879#define DP_TEST_RESPONSE 0x260
880# define DP_TEST_ACK (1 << 0)
881# define DP_TEST_NAK (1 << 1)
882# define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
883
073ea2ae
JH
884#define DP_TEST_EDID_CHECKSUM 0x261
885
a25eebb0 886#define DP_TEST_SINK 0x270
ad9dc91b 887# define DP_TEST_SINK_START (1 << 0)
45815d09
CU
888#define DP_TEST_AUDIO_MODE 0x271
889#define DP_TEST_AUDIO_PATTERN_TYPE 0x272
890#define DP_TEST_AUDIO_PERIOD_CH1 0x273
891#define DP_TEST_AUDIO_PERIOD_CH2 0x274
892#define DP_TEST_AUDIO_PERIOD_CH3 0x275
893#define DP_TEST_AUDIO_PERIOD_CH4 0x276
894#define DP_TEST_AUDIO_PERIOD_CH5 0x277
895#define DP_TEST_AUDIO_PERIOD_CH6 0x278
896#define DP_TEST_AUDIO_PERIOD_CH7 0x279
897#define DP_TEST_AUDIO_PERIOD_CH8 0x27A
a25eebb0 898
45640058
AS
899#define DP_FEC_STATUS 0x280 /* 1.4 */
900# define DP_FEC_DECODE_EN_DETECTED (1 << 0)
901# define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
902
903#define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
904
905#define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
906# define DP_FEC_ERROR_COUNT_MASK 0x7F
907# define DP_FEC_ERR_COUNT_VALID (1 << 7)
908
3c8a0922
DA
909#define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
910# define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
911# define DP_PAYLOAD_ACT_HANDLED (1 << 1)
912
913#define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
914/* up to ID_SLOT_63 at 0x2ff */
915
6e570298 916/* Source Device-specific */
86c3c3be 917#define DP_SOURCE_OUI 0x300
6e570298
JN
918
919/* Sink Device-specific */
86c3c3be 920#define DP_SINK_OUI 0x400
6e570298
JN
921
922/* Branch Device-specific */
86c3c3be 923#define DP_BRANCH_OUI 0x500
266d783b 924#define DP_BRANCH_ID 0x503
ac58fff1 925#define DP_BRANCH_REVISION_START 0x509
0e390a33 926#define DP_BRANCH_HW_REV 0x509
1a2724fa 927#define DP_BRANCH_SW_REV 0x50A
86c3c3be 928
6e570298 929/* Link/Sink Device Power Control */
1a66c95a 930#define DP_SET_POWER 0x600
5801ead6
AD
931# define DP_SET_POWER_D0 0x1
932# define DP_SET_POWER_D3 0x2
516c0f7c 933# define DP_SET_POWER_MASK 0x3
e26612aa 934# define DP_SET_POWER_D3_AUX_ON 0x5
1a66c95a 935
6e570298 936/* eDP-specific */
bd5da992 937#define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
6b1e3f61
JN
938# define DP_EDP_11 0x00
939# define DP_EDP_12 0x01
940# define DP_EDP_13 0x02
941# define DP_EDP_14 0x03
4c953d03
MN
942# define DP_EDP_14a 0x04 /* eDP 1.4a */
943# define DP_EDP_14b 0x05 /* eDP 1.4b */
e045d20b 944
0e71244c 945#define DP_EDP_GENERAL_CAP_1 0x701
36af4ca7
JN
946# define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
947# define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
948# define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
949# define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
950# define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
951# define DP_EDP_FRC_ENABLE_CAP (1 << 5)
952# define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
953# define DP_EDP_SET_POWER_CAP (1 << 7)
0e71244c
JN
954
955#define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
36af4ca7
JN
956# define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
957# define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
958# define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
959# define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
960# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
961# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
962# define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
963# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
0e71244c
JN
964
965#define DP_EDP_GENERAL_CAP_2 0x703
36af4ca7 966# define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
0e71244c 967
6b1e3f61 968#define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
36af4ca7
JN
969# define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
970# define DP_EDP_X_REGION_CAP_SHIFT 0
971# define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
972# define DP_EDP_Y_REGION_CAP_SHIFT 4
6b1e3f61 973
0e71244c 974#define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
36af4ca7
JN
975# define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
976# define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
977# define DP_EDP_FRC_ENABLE (1 << 2)
978# define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
979# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
0e71244c
JN
980
981#define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
36af4ca7
JN
982# define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
983# define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
984# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
985# define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
986# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
987# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
988# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
989# define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
990# define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
991# define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
0e71244c
JN
992
993#define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
994#define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
995
996#define DP_EDP_PWMGEN_BIT_COUNT 0x724
997#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
998#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
77a494a7 999# define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
0e71244c
JN
1000
1001#define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
1002
1003#define DP_EDP_BACKLIGHT_FREQ_SET 0x728
77a494a7 1004# define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
0e71244c
JN
1005
1006#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
1007#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
1008#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
1009
1010#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
1011#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
1012#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
1013
1014#define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
1015#define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
1016
6b1e3f61
JN
1017#define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
1018#define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
1019
c093056b
JN
1020#define DP_EDP_MSO_LINK_CAPABILITIES 0x7a4 /* eDP 1.4 */
1021# define DP_EDP_MSO_NUMBER_OF_LINKS_MASK (7 << 0)
1022# define DP_EDP_MSO_NUMBER_OF_LINKS_SHIFT 0
1023# define DP_EDP_MSO_INDEPENDENT_LINK_BIT (1 << 3)
1024
6e570298 1025/* Sideband MSG Buffers */
3c8a0922
DA
1026#define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
1027#define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
1028#define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
1029#define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
1030
6e570298 1031/* DPRX Event Status Indicator */
3c8a0922
DA
1032#define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
1033/* 0-5 sink count */
1034# define DP_SINK_COUNT_CP_READY (1 << 6)
1035
1036#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
1037
1038#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
d753e41d
CT
1039# define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
1040# define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
1041# define DP_CEC_IRQ (1 << 2)
3c8a0922
DA
1042
1043#define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
3ce98018
SS
1044# define RX_CAP_CHANGED (1 << 0)
1045# define LINK_STATUS_CHANGED (1 << 1)
1046# define STREAM_STATUS_CHANGED (1 << 2)
1047# define HDMI_LINK_STATUS_CHANGED (1 << 3)
1048# define CONNECTED_OFF_ENTRY_REQUESTED (1 << 4)
3c8a0922 1049
a477f4fc 1050#define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
b73fe58c
BW
1051# define DP_PSR_LINK_CRC_ERROR (1 << 0)
1052# define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
6b1e3f61 1053# define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
b73fe58c 1054
a477f4fc 1055#define DP_PSR_ESI 0x2007 /* XXX 1.2? */
b73fe58c
BW
1056# define DP_PSR_CAPS_CHANGE (1 << 0)
1057
a477f4fc 1058#define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
b73fe58c
BW
1059# define DP_PSR_SINK_INACTIVE 0
1060# define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
1061# define DP_PSR_SINK_ACTIVE_RFB 2
1062# define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
1063# define DP_PSR_SINK_ACTIVE_RESYNC 4
1064# define DP_PSR_SINK_INTERNAL_ERROR 7
1065# define DP_PSR_SINK_STATE_MASK 0x07
1066
ae59e633 1067#define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
1068# define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
1069# define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
1070# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
1071# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
1072
fe36948a
JRS
1073#define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
1074# define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
1075# define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
1076# define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
1077# define DP_SU_VALID (1 << 3) /* eDP 1.4 */
1078# define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
1079# define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
1080# define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
1081
6b1e3f61
JN
1082#define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
1083# define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
1084
c673fe7f
DP
1085#define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
1086#define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
1087#define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
1088#define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
1089
7d56927e 1090/* Extended Receiver Capability: See DP_DPCD_REV for definitions */
ac58fff1 1091#define DP_DP13_DPCD_REV 0x2200
ac58fff1 1092
d0ce9062
NV
1093#define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
1094# define DP_GTC_CAP (1 << 0) /* DP 1.3 */
1095# define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
1096# define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
1097# define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
1098# define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
1099# define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
1100# define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
1101# define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
1102
7d56927e
JN
1103#define DP_128B132B_SUPPORTED_LINK_RATES 0x2215 /* 2.0 */
1104# define DP_UHBR10 (1 << 0)
1105# define DP_UHBR20 (1 << 1)
1106# define DP_UHBR13_5 (1 << 2)
1107
1108#define DP_128B132B_TRAINING_AUX_RD_INTERVAL 0x2216 /* 2.0 */
1109# define DP_128B132B_TRAINING_AUX_RD_INTERVAL_MASK 0x7f
1110
6e570298 1111/* Protocol Converter Extension */
d753e41d
CT
1112/* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
1113#define DP_CEC_TUNNELING_CAPABILITY 0x3000
1114# define DP_CEC_TUNNELING_CAPABLE (1 << 0)
1115# define DP_CEC_SNOOPING_CAPABLE (1 << 1)
1116# define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
1117
1118#define DP_CEC_TUNNELING_CONTROL 0x3001
1119# define DP_CEC_TUNNELING_ENABLE (1 << 0)
1120# define DP_CEC_SNOOPING_ENABLE (1 << 1)
1121
1122#define DP_CEC_RX_MESSAGE_INFO 0x3002
1123# define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
1124# define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
1125# define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
1126# define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
1127# define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
1128# define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
1129
1130#define DP_CEC_TX_MESSAGE_INFO 0x3003
1131# define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
1132# define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
1133# define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
1134# define DP_CEC_TX_RETRY_COUNT_SHIFT 4
1135# define DP_CEC_TX_MESSAGE_SEND (1 << 7)
1136
1137#define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
1138# define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
1139# define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
1140# define DP_CEC_TX_MESSAGE_SENT (1 << 4)
1141# define DP_CEC_TX_LINE_ERROR (1 << 5)
1142# define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
1143# define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
1144
1145#define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
1146# define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
1147# define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
1148# define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
1149# define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
1150# define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
1151# define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
1152# define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
1153# define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
1154#define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
1155# define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
1156# define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
1157# define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
1158# define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
1159# define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
1160# define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
1161# define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
1162# define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
1163
1164#define DP_CEC_RX_MESSAGE_BUFFER 0x3010
1165#define DP_CEC_TX_MESSAGE_BUFFER 0x3020
1166#define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
1167
ce32a623
AN
1168/* PCON CONFIGURE-1 FRL FOR HDMI SINK */
1169#define DP_PCON_HDMI_LINK_CONFIG_1 0x305A
1170# define DP_PCON_ENABLE_MAX_FRL_BW (7 << 0)
1171# define DP_PCON_ENABLE_MAX_BW_0GBPS 0
1172# define DP_PCON_ENABLE_MAX_BW_9GBPS 1
1173# define DP_PCON_ENABLE_MAX_BW_18GBPS 2
1174# define DP_PCON_ENABLE_MAX_BW_24GBPS 3
1175# define DP_PCON_ENABLE_MAX_BW_32GBPS 4
1176# define DP_PCON_ENABLE_MAX_BW_40GBPS 5
1177# define DP_PCON_ENABLE_MAX_BW_48GBPS 6
1178# define DP_PCON_ENABLE_SOURCE_CTL_MODE (1 << 3)
1179# define DP_PCON_ENABLE_CONCURRENT_LINK (1 << 4)
68a8c645 1180# define DP_PCON_ENABLE_SEQUENTIAL_LINK (0 << 4)
ce32a623
AN
1181# define DP_PCON_ENABLE_LINK_FRL_MODE (1 << 5)
1182# define DP_PCON_ENABLE_HPD_READY (1 << 6)
1183# define DP_PCON_ENABLE_HDMI_LINK (1 << 7)
1184
1185/* PCON CONFIGURE-2 FRL FOR HDMI SINK */
1186#define DP_PCON_HDMI_LINK_CONFIG_2 0x305B
1187# define DP_PCON_MAX_LINK_BW_MASK (0x3F << 0)
1188# define DP_PCON_FRL_BW_MASK_9GBPS (1 << 0)
1189# define DP_PCON_FRL_BW_MASK_18GBPS (1 << 1)
1190# define DP_PCON_FRL_BW_MASK_24GBPS (1 << 2)
1191# define DP_PCON_FRL_BW_MASK_32GBPS (1 << 3)
1192# define DP_PCON_FRL_BW_MASK_40GBPS (1 << 4)
1193# define DP_PCON_FRL_BW_MASK_48GBPS (1 << 5)
1194# define DP_PCON_FRL_LINK_TRAIN_EXTENDED (1 << 6)
68a8c645 1195# define DP_PCON_FRL_LINK_TRAIN_NORMAL (0 << 6)
ce32a623
AN
1196
1197/* PCON HDMI LINK STATUS */
1198#define DP_PCON_HDMI_TX_LINK_STATUS 0x303B
1199# define DP_PCON_HDMI_TX_LINK_ACTIVE (1 << 0)
1200# define DP_PCON_FRL_READY (1 << 1)
1201
1202/* PCON HDMI POST FRL STATUS */
1203#define DP_PCON_HDMI_POST_FRL_STATUS 0x3036
1204# define DP_PCON_HDMI_LINK_MODE (1 << 0)
1205# define DP_PCON_HDMI_MODE_TMDS 0
1206# define DP_PCON_HDMI_MODE_FRL 1
1207# define DP_PCON_HDMI_FRL_TRAINED_BW (0x3F << 1)
1208# define DP_PCON_FRL_TRAINED_BW_9GBPS (1 << 1)
1209# define DP_PCON_FRL_TRAINED_BW_18GBPS (1 << 2)
1210# define DP_PCON_FRL_TRAINED_BW_24GBPS (1 << 3)
1211# define DP_PCON_FRL_TRAINED_BW_32GBPS (1 << 4)
1212# define DP_PCON_FRL_TRAINED_BW_40GBPS (1 << 5)
1213# define DP_PCON_FRL_TRAINED_BW_48GBPS (1 << 6)
1214
a77ed90d
VS
1215#define DP_PROTOCOL_CONVERTER_CONTROL_0 0x3050 /* DP 1.3 */
1216# define DP_HDMI_DVI_OUTPUT_CONFIG (1 << 0) /* DP 1.3 */
1217#define DP_PROTOCOL_CONVERTER_CONTROL_1 0x3051 /* DP 1.3 */
1218# define DP_CONVERSION_TO_YCBCR420_ENABLE (1 << 0) /* DP 1.3 */
1219# define DP_HDMI_EDID_PROCESSING_DISABLE (1 << 1) /* DP 1.4 */
1220# define DP_HDMI_AUTONOMOUS_SCRAMBLING_DISABLE (1 << 2) /* DP 1.4 */
1221# define DP_HDMI_FORCE_SCRAMBLING (1 << 3) /* DP 1.4 */
1222#define DP_PROTOCOL_CONVERTER_CONTROL_2 0x3052 /* DP 1.3 */
1223# define DP_CONVERSION_TO_YCBCR422_ENABLE (1 << 0) /* DP 1.3 */
e2e16da3
AN
1224# define DP_PCON_ENABLE_DSC_ENCODER (1 << 1)
1225# define DP_PCON_ENCODER_PPS_OVERRIDE_MASK (0x3 << 2)
1226# define DP_PCON_ENC_PPS_OVERRIDE_DISABLED 0
1227# define DP_PCON_ENC_PPS_OVERRIDE_EN_PARAMS 1
1228# define DP_PCON_ENC_PPS_OVERRIDE_EN_BUFFER 2
07c9b863
AN
1229# define DP_CONVERSION_RGB_YCBCR_MASK (7 << 4)
1230# define DP_CONVERSION_BT601_RGB_YCBCR_ENABLE (1 << 4)
1231# define DP_CONVERSION_BT709_RGB_YCBCR_ENABLE (1 << 5)
1232# define DP_CONVERSION_BT2020_RGB_YCBCR_ENABLE (1 << 6)
a77ed90d 1233
3ce98018
SS
1234/* PCON Downstream HDMI ERROR Status per Lane */
1235#define DP_PCON_HDMI_ERROR_STATUS_LN0 0x3037
1236#define DP_PCON_HDMI_ERROR_STATUS_LN1 0x3038
1237#define DP_PCON_HDMI_ERROR_STATUS_LN2 0x3039
1238#define DP_PCON_HDMI_ERROR_STATUS_LN3 0x303A
1239# define DP_PCON_HDMI_ERROR_COUNT_MASK (0x7 << 0)
1240# define DP_PCON_HDMI_ERROR_COUNT_THREE_PLUS (1 << 0)
1241# define DP_PCON_HDMI_ERROR_COUNT_TEN_PLUS (1 << 1)
1242# define DP_PCON_HDMI_ERROR_COUNT_HUNDRED_PLUS (1 << 2)
1243
e2e16da3
AN
1244/* PCON HDMI CONFIG PPS Override Buffer
1245 * Valid Offsets to be added to Base : 0-127
1246 */
1247#define DP_PCON_HDMI_PPS_OVERRIDE_BASE 0x3100
1248
1249/* PCON HDMI CONFIG PPS Override Parameter: Slice height
1250 * Offset-0 8LSBs of the Slice height.
1251 * Offset-1 8MSBs of the Slice height.
1252 */
1253#define DP_PCON_HDMI_PPS_OVRD_SLICE_HEIGHT 0x3180
1254
1255/* PCON HDMI CONFIG PPS Override Parameter: Slice width
1256 * Offset-0 8LSBs of the Slice width.
1257 * Offset-1 8MSBs of the Slice width.
1258 */
1259#define DP_PCON_HDMI_PPS_OVRD_SLICE_WIDTH 0x3182
1260
1261/* PCON HDMI CONFIG PPS Override Parameter: bits_per_pixel
1262 * Offset-0 8LSBs of the bits_per_pixel.
1263 * Offset-1 2MSBs of the bits_per_pixel.
1264 */
1265#define DP_PCON_HDMI_PPS_OVRD_BPP 0x3184
1266
6e570298 1267/* HDCP 1.3 and HDCP 2.2 */
495eb7f8
SP
1268#define DP_AUX_HDCP_BKSV 0x68000
1269#define DP_AUX_HDCP_RI_PRIME 0x68005
1270#define DP_AUX_HDCP_AKSV 0x68007
1271#define DP_AUX_HDCP_AN 0x6800C
1272#define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
1273#define DP_AUX_HDCP_BCAPS 0x68028
1274# define DP_BCAPS_REPEATER_PRESENT BIT(1)
1275# define DP_BCAPS_HDCP_CAPABLE BIT(0)
1276#define DP_AUX_HDCP_BSTATUS 0x68029
1277# define DP_BSTATUS_REAUTH_REQ BIT(3)
1278# define DP_BSTATUS_LINK_FAILURE BIT(2)
1279# define DP_BSTATUS_R0_PRIME_READY BIT(1)
1280# define DP_BSTATUS_READY BIT(0)
1281#define DP_AUX_HDCP_BINFO 0x6802A
1282#define DP_AUX_HDCP_KSV_FIFO 0x6802C
1283#define DP_AUX_HDCP_AINFO 0x6803B
1284
8b44fefe
R
1285/* DP HDCP2.2 parameter offsets in DPCD address space */
1286#define DP_HDCP_2_2_REG_RTX_OFFSET 0x69000
1287#define DP_HDCP_2_2_REG_TXCAPS_OFFSET 0x69008
1288#define DP_HDCP_2_2_REG_CERT_RX_OFFSET 0x6900B
1289#define DP_HDCP_2_2_REG_RRX_OFFSET 0x69215
1290#define DP_HDCP_2_2_REG_RX_CAPS_OFFSET 0x6921D
1291#define DP_HDCP_2_2_REG_EKPUB_KM_OFFSET 0x69220
1292#define DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET 0x692A0
1293#define DP_HDCP_2_2_REG_M_OFFSET 0x692B0
1294#define DP_HDCP_2_2_REG_HPRIME_OFFSET 0x692C0
1295#define DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET 0x692E0
1296#define DP_HDCP_2_2_REG_RN_OFFSET 0x692F0
1297#define DP_HDCP_2_2_REG_LPRIME_OFFSET 0x692F8
1298#define DP_HDCP_2_2_REG_EDKEY_KS_OFFSET 0x69318
1299#define DP_HDCP_2_2_REG_RIV_OFFSET 0x69328
1300#define DP_HDCP_2_2_REG_RXINFO_OFFSET 0x69330
1301#define DP_HDCP_2_2_REG_SEQ_NUM_V_OFFSET 0x69332
1302#define DP_HDCP_2_2_REG_VPRIME_OFFSET 0x69335
1303#define DP_HDCP_2_2_REG_RECV_ID_LIST_OFFSET 0x69345
1304#define DP_HDCP_2_2_REG_V_OFFSET 0x693E0
1305#define DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET 0x693F0
1306#define DP_HDCP_2_2_REG_K_OFFSET 0x693F3
1307#define DP_HDCP_2_2_REG_STREAM_ID_TYPE_OFFSET 0x693F5
1308#define DP_HDCP_2_2_REG_MPRIME_OFFSET 0x69473
1309#define DP_HDCP_2_2_REG_RXSTATUS_OFFSET 0x69493
1310#define DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET 0x69494
1311#define DP_HDCP_2_2_REG_DBG_OFFSET 0x69518
1312
6e570298 1313/* LTTPR: Link Training (LT)-tunable PHY Repeaters */
55fd0e20
RS
1314#define DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV 0xf0000 /* 1.3 */
1315#define DP_MAX_LINK_RATE_PHY_REPEATER 0xf0001 /* 1.4a */
1316#define DP_PHY_REPEATER_CNT 0xf0002 /* 1.3 */
1317#define DP_PHY_REPEATER_MODE 0xf0003 /* 1.3 */
1318#define DP_MAX_LANE_COUNT_PHY_REPEATER 0xf0004 /* 1.4a */
1319#define DP_Repeater_FEC_CAPABILITY 0xf0004 /* 1.4 */
1320#define DP_PHY_REPEATER_EXTENDED_WAIT_TIMEOUT 0xf0005 /* 1.4a */
9782f52a
ID
1321
1322enum drm_dp_phy {
1323 DP_PHY_DPRX,
1324
1325 DP_PHY_LTTPR1,
1326 DP_PHY_LTTPR2,
1327 DP_PHY_LTTPR3,
1328 DP_PHY_LTTPR4,
1329 DP_PHY_LTTPR5,
1330 DP_PHY_LTTPR6,
1331 DP_PHY_LTTPR7,
1332 DP_PHY_LTTPR8,
1333
1334 DP_MAX_LTTPR_COUNT = DP_PHY_LTTPR8,
1335};
1336
1337#define DP_PHY_LTTPR(i) (DP_PHY_LTTPR1 + (i))
1338
1339#define __DP_LTTPR1_BASE 0xf0010 /* 1.3 */
1340#define __DP_LTTPR2_BASE 0xf0060 /* 1.3 */
1341#define DP_LTTPR_BASE(dp_phy) \
1342 (__DP_LTTPR1_BASE + (__DP_LTTPR2_BASE - __DP_LTTPR1_BASE) * \
1343 ((dp_phy) - DP_PHY_LTTPR1))
1344
1345#define DP_LTTPR_REG(dp_phy, lttpr1_reg) \
1346 (DP_LTTPR_BASE(dp_phy) - DP_LTTPR_BASE(DP_PHY_LTTPR1) + (lttpr1_reg))
1347
55fd0e20 1348#define DP_TRAINING_PATTERN_SET_PHY_REPEATER1 0xf0010 /* 1.3 */
9782f52a
ID
1349#define DP_TRAINING_PATTERN_SET_PHY_REPEATER(dp_phy) \
1350 DP_LTTPR_REG(dp_phy, DP_TRAINING_PATTERN_SET_PHY_REPEATER1)
1351
55fd0e20 1352#define DP_TRAINING_LANE0_SET_PHY_REPEATER1 0xf0011 /* 1.3 */
9782f52a
ID
1353#define DP_TRAINING_LANE0_SET_PHY_REPEATER(dp_phy) \
1354 DP_LTTPR_REG(dp_phy, DP_TRAINING_LANE0_SET_PHY_REPEATER1)
1355
55fd0e20
RS
1356#define DP_TRAINING_LANE1_SET_PHY_REPEATER1 0xf0012 /* 1.3 */
1357#define DP_TRAINING_LANE2_SET_PHY_REPEATER1 0xf0013 /* 1.3 */
1358#define DP_TRAINING_LANE3_SET_PHY_REPEATER1 0xf0014 /* 1.3 */
1359#define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1 0xf0020 /* 1.4a */
9782f52a
ID
1360#define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER(dp_phy) \
1361 DP_LTTPR_REG(dp_phy, DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1)
1362
55fd0e20 1363#define DP_TRANSMITTER_CAPABILITY_PHY_REPEATER1 0xf0021 /* 1.4a */
9782f52a
ID
1364# define DP_VOLTAGE_SWING_LEVEL_3_SUPPORTED BIT(0)
1365# define DP_PRE_EMPHASIS_LEVEL_3_SUPPORTED BIT(1)
1366
55fd0e20 1367#define DP_LANE0_1_STATUS_PHY_REPEATER1 0xf0030 /* 1.3 */
9782f52a
ID
1368#define DP_LANE0_1_STATUS_PHY_REPEATER(dp_phy) \
1369 DP_LTTPR_REG(dp_phy, DP_LANE0_1_STATUS_PHY_REPEATER1)
1370
55fd0e20 1371#define DP_LANE2_3_STATUS_PHY_REPEATER1 0xf0031 /* 1.3 */
9782f52a 1372
55fd0e20
RS
1373#define DP_LANE_ALIGN_STATUS_UPDATED_PHY_REPEATER1 0xf0032 /* 1.3 */
1374#define DP_ADJUST_REQUEST_LANE0_1_PHY_REPEATER1 0xf0033 /* 1.3 */
1375#define DP_ADJUST_REQUEST_LANE2_3_PHY_REPEATER1 0xf0034 /* 1.3 */
1376#define DP_SYMBOL_ERROR_COUNT_LANE0_PHY_REPEATER1 0xf0035 /* 1.3 */
1377#define DP_SYMBOL_ERROR_COUNT_LANE1_PHY_REPEATER1 0xf0037 /* 1.3 */
1378#define DP_SYMBOL_ERROR_COUNT_LANE2_PHY_REPEATER1 0xf0039 /* 1.3 */
1379#define DP_SYMBOL_ERROR_COUNT_LANE3_PHY_REPEATER1 0xf003b /* 1.3 */
1380#define DP_FEC_STATUS_PHY_REPEATER1 0xf0290 /* 1.4 */
3f5f7420
RS
1381#define DP_FEC_ERROR_COUNT_PHY_REPEATER1 0xf0291 /* 1.4 */
1382#define DP_FEC_CAPABILITY_PHY_REPEATER1 0xf0294 /* 1.4a */
55fd0e20 1383
1ccd5417
RS
1384/* Repeater modes */
1385#define DP_PHY_REPEATER_MODE_TRANSPARENT 0x55 /* 1.3 */
1386#define DP_PHY_REPEATER_MODE_NON_TRANSPARENT 0xaa /* 1.3 */
1387
8b44fefe
R
1388/* DP HDCP message start offsets in DPCD address space */
1389#define DP_HDCP_2_2_AKE_INIT_OFFSET DP_HDCP_2_2_REG_RTX_OFFSET
1390#define DP_HDCP_2_2_AKE_SEND_CERT_OFFSET DP_HDCP_2_2_REG_CERT_RX_OFFSET
1391#define DP_HDCP_2_2_AKE_NO_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKPUB_KM_OFFSET
1392#define DP_HDCP_2_2_AKE_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET
1393#define DP_HDCP_2_2_AKE_SEND_HPRIME_OFFSET DP_HDCP_2_2_REG_HPRIME_OFFSET
1394#define DP_HDCP_2_2_AKE_SEND_PAIRING_INFO_OFFSET \
1395 DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET
1396#define DP_HDCP_2_2_LC_INIT_OFFSET DP_HDCP_2_2_REG_RN_OFFSET
1397#define DP_HDCP_2_2_LC_SEND_LPRIME_OFFSET DP_HDCP_2_2_REG_LPRIME_OFFSET
1398#define DP_HDCP_2_2_SKE_SEND_EKS_OFFSET DP_HDCP_2_2_REG_EDKEY_KS_OFFSET
1399#define DP_HDCP_2_2_REP_SEND_RECVID_LIST_OFFSET DP_HDCP_2_2_REG_RXINFO_OFFSET
1400#define DP_HDCP_2_2_REP_SEND_ACK_OFFSET DP_HDCP_2_2_REG_V_OFFSET
1401#define DP_HDCP_2_2_REP_STREAM_MANAGE_OFFSET DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET
1402#define DP_HDCP_2_2_REP_STREAM_READY_OFFSET DP_HDCP_2_2_REG_MPRIME_OFFSET
1403
1404#define HDCP_2_2_DP_RXSTATUS_LEN 1
1405#define HDCP_2_2_DP_RXSTATUS_READY(x) ((x) & BIT(0))
1406#define HDCP_2_2_DP_RXSTATUS_H_PRIME(x) ((x) & BIT(1))
1407#define HDCP_2_2_DP_RXSTATUS_PAIRING(x) ((x) & BIT(2))
1408#define HDCP_2_2_DP_RXSTATUS_REAUTH_REQ(x) ((x) & BIT(3))
1409#define HDCP_2_2_DP_RXSTATUS_LINK_FAILED(x) ((x) & BIT(4))
1410
3c8a0922
DA
1411/* DP 1.2 Sideband message defines */
1412/* peer device type - DP 1.2a Table 2-92 */
1413#define DP_PEER_DEVICE_NONE 0x0
1414#define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
1415#define DP_PEER_DEVICE_MST_BRANCHING 0x2
1416#define DP_PEER_DEVICE_SST_SINK 0x3
1417#define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
1418
1419/* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
3dadbd29 1420#define DP_GET_MSG_TRANSACTION_VERSION 0x00 /* DP 1.3 */
3c8a0922
DA
1421#define DP_LINK_ADDRESS 0x01
1422#define DP_CONNECTION_STATUS_NOTIFY 0x02
1423#define DP_ENUM_PATH_RESOURCES 0x10
1424#define DP_ALLOCATE_PAYLOAD 0x11
1425#define DP_QUERY_PAYLOAD 0x12
1426#define DP_RESOURCE_STATUS_NOTIFY 0x13
1427#define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
1428#define DP_REMOTE_DPCD_READ 0x20
1429#define DP_REMOTE_DPCD_WRITE 0x21
1430#define DP_REMOTE_I2C_READ 0x22
1431#define DP_REMOTE_I2C_WRITE 0x23
1432#define DP_POWER_UP_PHY 0x24
1433#define DP_POWER_DOWN_PHY 0x25
1434#define DP_SINK_EVENT_NOTIFY 0x30
1435#define DP_QUERY_STREAM_ENC_STATUS 0x38
e38c298f
SP
1436#define DP_QUERY_STREAM_ENC_STATUS_STATE_NO_EXIST 0
1437#define DP_QUERY_STREAM_ENC_STATUS_STATE_INACTIVE 1
1438#define DP_QUERY_STREAM_ENC_STATUS_STATE_ACTIVE 2
3c8a0922 1439
45bbda1e
VS
1440/* DP 1.2 MST sideband reply types */
1441#define DP_SIDEBAND_REPLY_ACK 0x00
1442#define DP_SIDEBAND_REPLY_NAK 0x01
1443
3c8a0922
DA
1444/* DP 1.2 MST sideband nak reasons - table 2.84 */
1445#define DP_NAK_WRITE_FAILURE 0x01
1446#define DP_NAK_INVALID_READ 0x02
1447#define DP_NAK_CRC_FAILURE 0x03
1448#define DP_NAK_BAD_PARAM 0x04
1449#define DP_NAK_DEFER 0x05
1450#define DP_NAK_LINK_FAILURE 0x06
1451#define DP_NAK_NO_RESOURCES 0x07
1452#define DP_NAK_DPCD_FAIL 0x08
1453#define DP_NAK_I2C_NAK 0x09
1454#define DP_NAK_ALLOCATE_FAIL 0x0a
1455
ab2c0672
DA
1456#define MODE_I2C_START 1
1457#define MODE_I2C_WRITE 2
1458#define MODE_I2C_READ 4
1459#define MODE_I2C_STOP 8
1460
ccf03d69
DA
1461/* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
1462#define DP_MST_PHYSICAL_PORT_0 0
1463#define DP_MST_LOGICAL_PORT_0 8
1464
b22960b8 1465#define DP_LINK_CONSTANT_N_VALUE 0x8000
1ffdff13 1466#define DP_LINK_STATUS_SIZE 6
0aec2881 1467bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1ffdff13 1468 int lane_count);
0aec2881 1469bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
01916270 1470 int lane_count);
0aec2881 1471u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
0f037bde 1472 int lane);
0aec2881 1473u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
0f037bde 1474 int lane);
79465e0f
TR
1475u8 drm_dp_get_adjust_request_post_cursor(const u8 link_status[DP_LINK_STATUS_SIZE],
1476 unsigned int lane);
1ffdff13 1477
44790462 1478#define DP_BRANCH_OUI_HEADER_SIZE 0xc
52604b1f 1479#define DP_RECEIVER_CAP_SIZE 0xf
ffddc436 1480#define DP_DSC_RECEIVER_CAP_SIZE 0xf
52604b1f 1481#define EDP_PSR_RECEIVER_CAP_SIZE 2
4e382db3 1482#define EDP_DISPLAY_CTL_CAP_SIZE 3
9782f52a
ID
1483#define DP_LTTPR_COMMON_CAP_SIZE 8
1484#define DP_LTTPR_PHY_CAP_SIZE 3
52604b1f 1485
9e986666
LP
1486void drm_dp_link_train_clock_recovery_delay(const struct drm_dp_aux *aux,
1487 const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
9782f52a 1488void drm_dp_lttpr_link_train_clock_recovery_delay(void);
0c4fada6
LP
1489void drm_dp_link_train_channel_eq_delay(const struct drm_dp_aux *aux,
1490 const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1491void drm_dp_lttpr_link_train_channel_eq_delay(const struct drm_dp_aux *aux,
1492 const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1a644cd4 1493
3b5c662e
DV
1494u8 drm_dp_link_rate_to_bw_code(int link_rate);
1495int drm_dp_bw_code_to_link_rate(u8 link_bw);
1496
25a8ef26
VS
1497#define DP_SDP_AUDIO_TIMESTAMP 0x01
1498#define DP_SDP_AUDIO_STREAM 0x02
1499#define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
1500#define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
1501#define DP_SDP_ISRC 0x06 /* DP 1.2 */
1502#define DP_SDP_VSC 0x07 /* DP 1.2 */
1503#define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
1504#define DP_SDP_PPS 0x10 /* DP 1.4 */
1505#define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
1506#define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
1507/* 0x80+ CEA-861 infoframe types */
1508
05bad235
MN
1509/**
1510 * struct dp_sdp_header - DP secondary data packet header
1511 * @HB0: Secondary Data Packet ID
1512 * @HB1: Secondary Data Packet Type
1513 * @HB2: Secondary Data Packet Specific header, Byte 0
1514 * @HB3: Secondary Data packet Specific header, Byte 1
1515 */
ebb513ad 1516struct dp_sdp_header {
05bad235
MN
1517 u8 HB0;
1518 u8 HB1;
1519 u8 HB2;
1520 u8 HB3;
52604b1f
SK
1521} __packed;
1522
1523#define EDP_SDP_HEADER_REVISION_MASK 0x1F
1524#define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
6e97272a 1525#define DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 0x7F
52604b1f 1526
4d432f95
GM
1527/**
1528 * struct dp_sdp - DP secondary data packet
1529 * @sdp_header: DP secondary data packet header
1530 * @db: DP secondaray data packet data blocks
1531 * VSC SDP Payload for PSR
1532 * db[0]: Stereo Interface
1533 * db[1]: 0 - PSR State; 1 - Update RFB; 2 - CRC Valid
1534 * db[2]: CRC value bits 7:0 of the R or Cr component
1535 * db[3]: CRC value bits 15:8 of the R or Cr component
1536 * db[4]: CRC value bits 7:0 of the G or Y component
1537 * db[5]: CRC value bits 15:8 of the G or Y component
1538 * db[6]: CRC value bits 7:0 of the B or Cb component
1539 * db[7]: CRC value bits 15:8 of the B or Cb component
1540 * db[8] - db[31]: Reserved
1541 * VSC SDP Payload for Pixel Encoding/Colorimetry Format
1542 * db[0] - db[15]: Reserved
1543 * db[16]: Pixel Encoding and Colorimetry Formats
1544 * db[17]: Dynamic Range and Component Bit Depth
1545 * db[18]: Content Type
1546 * db[19] - db[31]: Reserved
1547 */
1548struct dp_sdp {
ebb513ad 1549 struct dp_sdp_header sdp_header;
4d432f95 1550 u8 db[32];
52604b1f
SK
1551} __packed;
1552
1553#define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
1554#define EDP_VSC_PSR_UPDATE_RFB (1<<1)
1555#define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
1556
e2e4c4e1
GM
1557/**
1558 * enum dp_pixelformat - drm DP Pixel encoding formats
1559 *
1560 * This enum is used to indicate DP VSC SDP Pixel encoding formats.
1561 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1562 * DB18]
1563 *
1564 * @DP_PIXELFORMAT_RGB: RGB pixel encoding format
1565 * @DP_PIXELFORMAT_YUV444: YCbCr 4:4:4 pixel encoding format
1566 * @DP_PIXELFORMAT_YUV422: YCbCr 4:2:2 pixel encoding format
1567 * @DP_PIXELFORMAT_YUV420: YCbCr 4:2:0 pixel encoding format
1568 * @DP_PIXELFORMAT_Y_ONLY: Y Only pixel encoding format
1569 * @DP_PIXELFORMAT_RAW: RAW pixel encoding format
1570 * @DP_PIXELFORMAT_RESERVED: Reserved pixel encoding format
1571 */
1572enum dp_pixelformat {
1573 DP_PIXELFORMAT_RGB = 0,
1574 DP_PIXELFORMAT_YUV444 = 0x1,
1575 DP_PIXELFORMAT_YUV422 = 0x2,
1576 DP_PIXELFORMAT_YUV420 = 0x3,
1577 DP_PIXELFORMAT_Y_ONLY = 0x4,
1578 DP_PIXELFORMAT_RAW = 0x5,
1579 DP_PIXELFORMAT_RESERVED = 0x6,
1580};
1581
1582/**
1583 * enum dp_colorimetry - drm DP Colorimetry formats
1584 *
1585 * This enum is used to indicate DP VSC SDP Colorimetry formats.
1586 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1587 * DB18] and a name of enum member follows DRM_MODE_COLORIMETRY definition.
1588 *
1589 * @DP_COLORIMETRY_DEFAULT: sRGB (IEC 61966-2-1) or
1590 * ITU-R BT.601 colorimetry format
1591 * @DP_COLORIMETRY_RGB_WIDE_FIXED: RGB wide gamut fixed point colorimetry format
1592 * @DP_COLORIMETRY_BT709_YCC: ITU-R BT.709 colorimetry format
1593 * @DP_COLORIMETRY_RGB_WIDE_FLOAT: RGB wide gamut floating point
1594 * (scRGB (IEC 61966-2-2)) colorimetry format
1595 * @DP_COLORIMETRY_XVYCC_601: xvYCC601 colorimetry format
1596 * @DP_COLORIMETRY_OPRGB: OpRGB colorimetry format
1597 * @DP_COLORIMETRY_XVYCC_709: xvYCC709 colorimetry format
1598 * @DP_COLORIMETRY_DCI_P3_RGB: DCI-P3 (SMPTE RP 431-2) colorimetry format
1599 * @DP_COLORIMETRY_SYCC_601: sYCC601 colorimetry format
1600 * @DP_COLORIMETRY_RGB_CUSTOM: RGB Custom Color Profile colorimetry format
1601 * @DP_COLORIMETRY_OPYCC_601: opYCC601 colorimetry format
1602 * @DP_COLORIMETRY_BT2020_RGB: ITU-R BT.2020 R' G' B' colorimetry format
1603 * @DP_COLORIMETRY_BT2020_CYCC: ITU-R BT.2020 Y'c C'bc C'rc colorimetry format
1604 * @DP_COLORIMETRY_BT2020_YCC: ITU-R BT.2020 Y' C'b C'r colorimetry format
1605 */
1606enum dp_colorimetry {
1607 DP_COLORIMETRY_DEFAULT = 0,
1608 DP_COLORIMETRY_RGB_WIDE_FIXED = 0x1,
1609 DP_COLORIMETRY_BT709_YCC = 0x1,
1610 DP_COLORIMETRY_RGB_WIDE_FLOAT = 0x2,
1611 DP_COLORIMETRY_XVYCC_601 = 0x2,
1612 DP_COLORIMETRY_OPRGB = 0x3,
1613 DP_COLORIMETRY_XVYCC_709 = 0x3,
1614 DP_COLORIMETRY_DCI_P3_RGB = 0x4,
1615 DP_COLORIMETRY_SYCC_601 = 0x4,
1616 DP_COLORIMETRY_RGB_CUSTOM = 0x5,
1617 DP_COLORIMETRY_OPYCC_601 = 0x5,
1618 DP_COLORIMETRY_BT2020_RGB = 0x6,
1619 DP_COLORIMETRY_BT2020_CYCC = 0x6,
1620 DP_COLORIMETRY_BT2020_YCC = 0x7,
1621};
1622
1623/**
1624 * enum dp_dynamic_range - drm DP Dynamic Range
1625 *
1626 * This enum is used to indicate DP VSC SDP Dynamic Range.
1627 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1628 * DB18]
1629 *
1630 * @DP_DYNAMIC_RANGE_VESA: VESA range
1631 * @DP_DYNAMIC_RANGE_CTA: CTA range
1632 */
1633enum dp_dynamic_range {
1634 DP_DYNAMIC_RANGE_VESA = 0,
1635 DP_DYNAMIC_RANGE_CTA = 1,
1636};
1637
1638/**
1639 * enum dp_content_type - drm DP Content Type
1640 *
1641 * This enum is used to indicate DP VSC SDP Content Types.
1642 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1643 * DB18]
1644 * CTA-861-G defines content types and expected processing by a sink device
1645 *
1646 * @DP_CONTENT_TYPE_NOT_DEFINED: Not defined type
1647 * @DP_CONTENT_TYPE_GRAPHICS: Graphics type
1648 * @DP_CONTENT_TYPE_PHOTO: Photo type
1649 * @DP_CONTENT_TYPE_VIDEO: Video type
1650 * @DP_CONTENT_TYPE_GAME: Game type
1651 */
1652enum dp_content_type {
1653 DP_CONTENT_TYPE_NOT_DEFINED = 0x00,
1654 DP_CONTENT_TYPE_GRAPHICS = 0x01,
1655 DP_CONTENT_TYPE_PHOTO = 0x02,
1656 DP_CONTENT_TYPE_VIDEO = 0x03,
1657 DP_CONTENT_TYPE_GAME = 0x04,
1658};
1659
1660/**
1661 * struct drm_dp_vsc_sdp - drm DP VSC SDP
1662 *
1663 * This structure represents a DP VSC SDP of drm
1664 * It is based on DP 1.4 spec [Table 2-116: VSC SDP Header Bytes] and
1665 * [Table 2-117: VSC SDP Payload for DB16 through DB18]
1666 *
1667 * @sdp_type: secondary-data packet type
1668 * @revision: revision number
1669 * @length: number of valid data bytes
1670 * @pixelformat: pixel encoding format
1671 * @colorimetry: colorimetry format
1672 * @bpc: bit per color
1673 * @dynamic_range: dynamic range information
1674 * @content_type: CTA-861-G defines content types and expected processing by a sink device
1675 */
1676struct drm_dp_vsc_sdp {
1677 unsigned char sdp_type;
1678 unsigned char revision;
1679 unsigned char length;
1680 enum dp_pixelformat pixelformat;
1681 enum dp_colorimetry colorimetry;
1682 int bpc;
1683 enum dp_dynamic_range dynamic_range;
1684 enum dp_content_type content_type;
1685};
1686
2ba6221c
GM
1687void drm_dp_vsc_sdp_log(const char *level, struct device *dev,
1688 const struct drm_dp_vsc_sdp *vsc);
1689
6608804b
VS
1690int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
1691
3b5c662e 1692static inline int
0aec2881 1693drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
3b5c662e
DV
1694{
1695 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
1696}
397fe157
DV
1697
1698static inline u8
0aec2881 1699drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
397fe157
DV
1700{
1701 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
1702}
1703
58704e6a
JN
1704static inline bool
1705drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1706{
1707 return dpcd[DP_DPCD_REV] >= 0x11 &&
1708 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
1709}
1710
8cda78b1
TR
1711static inline bool
1712drm_dp_fast_training_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1713{
1714 return dpcd[DP_DPCD_REV] >= 0x11 &&
1715 (dpcd[DP_MAX_DOWNSPREAD] & DP_NO_AUX_HANDSHAKE_LINK_TRAINING);
1716}
1717
7cc53cf0
JN
1718static inline bool
1719drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1720{
1721 return dpcd[DP_DPCD_REV] >= 0x12 &&
1722 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
1723}
1724
41d2f5fa
MN
1725static inline bool
1726drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1727{
1728 return dpcd[DP_DPCD_REV] >= 0x14 &&
1729 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
1730}
1731
1732static inline u8
1733drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1734{
1735 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1736 DP_TRAINING_PATTERN_MASK;
1737}
1738
c726ad01
ID
1739static inline bool
1740drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1741{
1742 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1743}
1744
05756500
MN
1745/* DP/eDP DSC support */
1746u8 drm_dp_dsc_sink_max_slice_count(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE],
1747 bool is_edp);
1748u8 drm_dp_dsc_sink_line_buf_depth(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]);
4d4101c8
MN
1749int drm_dp_dsc_sink_supported_input_bpcs(const u8 dsc_dpc[DP_DSC_RECEIVER_CAP_SIZE],
1750 u8 dsc_bpc[3]);
05756500
MN
1751
1752static inline bool
1753drm_dp_sink_supports_dsc(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1754{
1755 return dsc_dpcd[DP_DSC_SUPPORT - DP_DSC_SUPPORT] &
1756 DP_DSC_DECOMPRESSION_IS_SUPPORTED;
1757}
1758
1759static inline u16
1760drm_edp_dsc_sink_output_bpp(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1761{
1762 return dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_LOW - DP_DSC_SUPPORT] |
1763 (dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_HI - DP_DSC_SUPPORT] &
1764 DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK <<
1765 DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT);
1766}
1767
1768static inline u32
1769drm_dp_dsc_sink_max_slice_width(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1770{
1771 /* Max Slicewidth = Number of Pixels * 320 */
1772 return dsc_dpcd[DP_DSC_MAX_SLICE_WIDTH - DP_DSC_SUPPORT] *
1773 DP_DSC_SLICE_WIDTH_MULTIPLIER;
1774}
1775
857d8283
AS
1776/* Forward Error Correction Support on DP 1.4 */
1777static inline bool
1778drm_dp_sink_supports_fec(const u8 fec_capable)
1779{
1780 return fec_capable & DP_FEC_CAPABLE;
1781}
1782
99c830b8
TR
1783static inline bool
1784drm_dp_channel_coding_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1785{
1786 return dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_8B10B;
1787}
1788
7624629d
TR
1789static inline bool
1790drm_dp_alternate_scrambler_reset_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1791{
1792 return dpcd[DP_EDP_CONFIGURATION_CAP] &
1793 DP_ALTERNATE_SCRAMBLER_RESET_CAP;
1794}
1795
24cfbec9
MN
1796/* Ignore MSA timing for Adaptive Sync support on DP 1.4 */
1797static inline bool
1798drm_dp_sink_can_do_video_without_timing_msa(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1799{
1800 return dpcd[DP_DOWN_STREAM_PORT_COUNT] &
1801 DP_MSA_TIMING_PAR_IGNORED;
1802}
1803
867cf9cd
LP
1804/**
1805 * drm_edp_backlight_supported() - Check an eDP DPCD for VESA backlight support
1806 * @edp_dpcd: The DPCD to check
1807 *
1808 * Note that currently this function will return %false for panels which support various DPCD
1809 * backlight features but which require the brightness be set through PWM, and don't support setting
1810 * the brightness level via the DPCD. This is a TODO.
1811 *
1812 * Returns: %True if @edp_dpcd indicates that VESA backlight controls are supported, %false
1813 * otherwise
1814 */
1815static inline bool
1816drm_edp_backlight_supported(const u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE])
1817{
1818 return (edp_dpcd[1] & DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP) &&
1819 (edp_dpcd[2] & DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP);
1820}
1821
c197db75
TR
1822/*
1823 * DisplayPort AUX channel
1824 */
1825
1826/**
1827 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1828 * @address: address of the (first) register to access
1829 * @request: contains the type of transaction (see DP_AUX_* macros)
1830 * @reply: upon completion, contains the reply type of the transaction
1831 * @buffer: pointer to a transmission or reception buffer
1832 * @size: size of @buffer
1833 */
1834struct drm_dp_aux_msg {
1835 unsigned int address;
1836 u8 request;
1837 u8 reply;
1838 void *buffer;
1839 size_t size;
1840};
1841
2c6d1fff
HV
1842struct cec_adapter;
1843struct edid;
ae85b0df 1844struct drm_connector;
2c6d1fff
HV
1845
1846/**
1847 * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX
1848 * @lock: mutex protecting this struct
1849 * @adap: the CEC adapter for CEC-Tunneling-over-AUX support.
ae85b0df 1850 * @connector: the connector this CEC adapter is associated with
2c6d1fff
HV
1851 * @unregister_work: unregister the CEC adapter
1852 */
1853struct drm_dp_aux_cec {
1854 struct mutex lock;
1855 struct cec_adapter *adap;
ae85b0df 1856 struct drm_connector *connector;
2c6d1fff
HV
1857 struct delayed_work unregister_work;
1858};
1859
c197db75
TR
1860/**
1861 * struct drm_dp_aux - DisplayPort AUX channel
88759686
TR
1862 *
1863 * An AUX channel can also be used to transport I2C messages to a sink. A
45d96999
LP
1864 * typical application of that is to access an EDID that's present in the sink
1865 * device. The @transfer() function can also be used to execute such
1866 * transactions. The drm_dp_aux_register() function registers an I2C adapter
1867 * that can be passed to drm_probe_ddc(). Upon removal, drivers should call
1868 * drm_dp_aux_unregister() to remove the I2C adapter. The I2C adapter uses long
1869 * transfers by default; if a partial response is received, the adapter will
1870 * drop down to the size given by the partial response for this transaction
1871 * only.
c197db75
TR
1872 */
1873struct drm_dp_aux {
14407d3a
MR
1874 /**
1875 * @name: user-visible name of this AUX channel and the
1876 * I2C-over-AUX adapter.
1877 *
1878 * It's also used to specify the name of the I2C adapter. If set
1879 * to %NULL, dev_name() of @dev will be used.
1880 */
9dc40560 1881 const char *name;
14407d3a
MR
1882
1883 /**
1884 * @ddc: I2C adapter that can be used for I2C-over-AUX
1885 * communication
1886 */
88759686 1887 struct i2c_adapter ddc;
14407d3a
MR
1888
1889 /**
1890 * @dev: pointer to struct device that is the parent for this
1891 * AUX channel.
1892 */
c197db75 1893 struct device *dev;
14407d3a
MR
1894
1895 /**
1896 * @drm_dev: pointer to the &drm_device that owns this AUX channel.
1897 * Beware, this may be %NULL before drm_dp_aux_register() has been
1898 * called.
1899 *
1900 * It should be set to the &drm_device that will be using this AUX
1901 * channel as early as possible. For many graphics drivers this should
1902 * happen before drm_dp_aux_init(), however it's perfectly fine to set
1903 * this field later so long as it's assigned before calling
1904 * drm_dp_aux_register().
1905 */
6cba3fe4 1906 struct drm_device *drm_dev;
14407d3a
MR
1907
1908 /**
1909 * @crtc: backpointer to the crtc that is currently using this
1910 * AUX channel
1911 */
4bb310fd 1912 struct drm_crtc *crtc;
14407d3a
MR
1913
1914 /**
1915 * @hw_mutex: internal mutex used for locking transfers.
c48935ab
MR
1916 *
1917 * Note that if the underlying hardware is shared among multiple
1918 * channels, the driver needs to do additional locking to
1919 * prevent concurrent access.
14407d3a 1920 */
4f71d0cb 1921 struct mutex hw_mutex;
14407d3a
MR
1922
1923 /**
1924 * @crc_work: worker that captures CRCs for each frame
1925 */
79c1da7c 1926 struct work_struct crc_work;
14407d3a
MR
1927
1928 /**
1929 * @crc_count: counter of captured frame CRCs
1930 */
79c1da7c 1931 u8 crc_count;
14407d3a
MR
1932
1933 /**
1934 * @transfer: transfers a message representing a single AUX
1935 * transaction.
1936 *
1937 * This is a hardware-specific implementation of how
1938 * transactions are executed that the drivers must provide.
1939 *
1940 * A pointer to a &drm_dp_aux_msg structure describing the
1941 * transaction is passed into this function. Upon success, the
1942 * implementation should return the number of payload bytes that
1943 * were transferred, or a negative error-code on failure.
1944 *
1945 * Helpers will propagate these errors, with the exception of
1946 * the %-EBUSY error, which causes a transaction to be retried.
1947 * On a short, helpers will return %-EPROTO to make it simpler
1948 * to check for failure.
1949 *
1950 * The @transfer() function must only modify the reply field of
1951 * the &drm_dp_aux_msg structure. The retry logic and i2c
1952 * helpers assume this is the case.
1953 */
c197db75
TR
1954 ssize_t (*transfer)(struct drm_dp_aux *aux,
1955 struct drm_dp_aux_msg *msg);
14407d3a 1956
212ae891
DV
1957 /**
1958 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1959 */
1960 unsigned i2c_nack_count;
1961 /**
1962 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1963 */
1964 unsigned i2c_defer_count;
2c6d1fff
HV
1965 /**
1966 * @cec: struct containing fields used for CEC-Tunneling-over-AUX.
1967 */
1968 struct drm_dp_aux_cec cec;
562836a2
VS
1969 /**
1970 * @is_remote: Is this AUX CH actually using sideband messaging.
1971 */
1972 bool is_remote;
c197db75
TR
1973};
1974
1975ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1976 void *buffer, size_t size);
1977ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1978 void *buffer, size_t size);
1979
1980/**
1981 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1982 * @aux: DisplayPort AUX channel
1983 * @offset: address of the register to read
1984 * @valuep: location where the value of the register will be stored
1985 *
1986 * Returns the number of bytes transferred (1) on success, or a negative
1987 * error code on failure.
1988 */
1989static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1990 unsigned int offset, u8 *valuep)
1991{
1992 return drm_dp_dpcd_read(aux, offset, valuep, 1);
1993}
1994
1995/**
1996 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1997 * @aux: DisplayPort AUX channel
1998 * @offset: address of the register to write
1999 * @value: value to write to the register
2000 *
2001 * Returns the number of bytes transferred (1) on success, or a negative
2002 * error code on failure.
2003 */
2004static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
2005 unsigned int offset, u8 value)
2006{
2007 return drm_dp_dpcd_write(aux, offset, &value, 1);
2008}
2009
b9936121
LP
2010int drm_dp_read_dpcd_caps(struct drm_dp_aux *aux,
2011 u8 dpcd[DP_RECEIVER_CAP_SIZE]);
2012
8d4adc6a
TR
2013int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
2014 u8 status[DP_LINK_STATUS_SIZE]);
2015
9782f52a
ID
2016int drm_dp_dpcd_read_phy_link_status(struct drm_dp_aux *aux,
2017 enum drm_dp_phy dp_phy,
2018 u8 link_status[DP_LINK_STATUS_SIZE]);
2019
e11f5bd8
JFZ
2020bool drm_dp_send_real_edid_checksum(struct drm_dp_aux *aux,
2021 u8 real_edid_checksum);
2022
3d3721cc
LP
2023int drm_dp_read_downstream_info(struct drm_dp_aux *aux,
2024 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2025 u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS]);
38784f6f
VS
2026bool drm_dp_downstream_is_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2027 const u8 port_cap[4], u8 type);
2028bool drm_dp_downstream_is_tmds(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2029 const u8 port_cap[4],
2030 const struct edid *edid);
b770e843
VS
2031int drm_dp_downstream_max_dotclock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2032 const u8 port_cap[4]);
6509ca05
VS
2033int drm_dp_downstream_max_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2034 const u8 port_cap[4],
2035 const struct edid *edid);
2036int drm_dp_downstream_min_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2037 const u8 port_cap[4],
2038 const struct edid *edid);
7529d6af 2039int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
42f2562c
VS
2040 const u8 port_cap[4],
2041 const struct edid *edid);
2ef8d0f7
VS
2042bool drm_dp_downstream_420_passthrough(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2043 const u8 port_cap[4]);
2044bool drm_dp_downstream_444_to_420_conversion(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2045 const u8 port_cap[4]);
7af655bc
VS
2046struct drm_display_mode *drm_dp_downstream_mode(struct drm_device *dev,
2047 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2048 const u8 port_cap[4]);
266d783b 2049int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
42f2562c
VS
2050void drm_dp_downstream_debug(struct seq_file *m,
2051 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2052 const u8 port_cap[4],
2053 const struct edid *edid,
2054 struct drm_dp_aux *aux);
e5b92773
OV
2055enum drm_mode_subconnector
2056drm_dp_subconnector_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2057 const u8 port_cap[4]);
2058void drm_dp_set_subconnector_property(struct drm_connector *connector,
2059 enum drm_connector_status status,
2060 const u8 *dpcd,
2061 const u8 port_cap[4]);
516c0f7c 2062
693c3ec5
LP
2063struct drm_dp_desc;
2064bool drm_dp_read_sink_count_cap(struct drm_connector *connector,
2065 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2066 const struct drm_dp_desc *desc);
4778ff05 2067int drm_dp_read_sink_count(struct drm_dp_aux *aux);
516c0f7c 2068
9782f52a
ID
2069int drm_dp_read_lttpr_common_caps(struct drm_dp_aux *aux,
2070 u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
2071int drm_dp_read_lttpr_phy_caps(struct drm_dp_aux *aux,
2072 enum drm_dp_phy dp_phy,
2073 u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
2074int drm_dp_lttpr_count(const u8 cap[DP_LTTPR_COMMON_CAP_SIZE]);
2075int drm_dp_lttpr_max_link_rate(const u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
2076int drm_dp_lttpr_max_lane_count(const u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
2077bool drm_dp_lttpr_voltage_swing_level_3_supported(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
2078bool drm_dp_lttpr_pre_emphasis_level_3_supported(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
2079
c908b1c4 2080void drm_dp_remote_aux_init(struct drm_dp_aux *aux);
acd8f414 2081void drm_dp_aux_init(struct drm_dp_aux *aux);
4f71d0cb
DA
2082int drm_dp_aux_register(struct drm_dp_aux *aux);
2083void drm_dp_aux_unregister(struct drm_dp_aux *aux);
88759686 2084
79c1da7c
TV
2085int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
2086int drm_dp_stop_crc(struct drm_dp_aux *aux);
2087
118b90f3
JN
2088struct drm_dp_dpcd_ident {
2089 u8 oui[3];
2090 u8 device_id[6];
2091 u8 hw_rev;
2092 u8 sw_major_rev;
2093 u8 sw_minor_rev;
2094} __packed;
2095
2096/**
2097 * struct drm_dp_desc - DP branch/sink device descriptor
2098 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
76fa998a 2099 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
118b90f3
JN
2100 */
2101struct drm_dp_desc {
2102 struct drm_dp_dpcd_ident ident;
76fa998a 2103 u32 quirks;
118b90f3
JN
2104};
2105
2106int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
2107 bool is_branch);
2108
76fa998a
JN
2109/**
2110 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
2111 *
2112 * Display Port sink and branch devices in the wild have a variety of bugs, try
2113 * to collect them here. The quirks are shared, but it's up to the drivers to
7c553f8b 2114 * implement workarounds for them.
76fa998a
JN
2115 */
2116enum drm_dp_quirk {
2117 /**
53ca2edc 2118 * @DP_DPCD_QUIRK_CONSTANT_N:
76fa998a
JN
2119 *
2120 * The device requires main link attributes Mvid and Nvid to be limited
53ca2edc 2121 * to 16 bits. So will give a constant value (0x8000) for compatability.
76fa998a 2122 */
53ca2edc 2123 DP_DPCD_QUIRK_CONSTANT_N,
7c5c641a 2124 /**
ed17b555 2125 * @DP_DPCD_QUIRK_NO_PSR:
7c5c641a
JRS
2126 *
2127 * The device does not support PSR even if reports that it supports or
2128 * driver still need to implement proper handling for such device.
2129 */
2130 DP_DPCD_QUIRK_NO_PSR,
7974033e
VS
2131 /**
2132 * @DP_DPCD_QUIRK_NO_SINK_COUNT:
2133 *
2134 * The device does not set SINK_COUNT to a non-zero value.
693c3ec5
LP
2135 * The driver should ignore SINK_COUNT during detection. Note that
2136 * drm_dp_read_sink_count_cap() automatically checks for this quirk.
7974033e
VS
2137 */
2138 DP_DPCD_QUIRK_NO_SINK_COUNT,
5b03f9d8
ML
2139 /**
2140 * @DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD:
2141 *
2142 * The device supports MST DSC despite not supporting Virtual DPCD.
2143 * The DSC caps can be read from the physical aux instead.
2144 */
2145 DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD,
639e0db2
MK
2146 /**
2147 * @DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS:
2148 *
2149 * The device supports a link rate of 3.24 Gbps (multiplier 0xc) despite
2150 * the DP_MAX_LINK_RATE register reporting a lower max multiplier.
2151 */
2152 DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS,
76fa998a
JN
2153};
2154
2155/**
2156 * drm_dp_has_quirk() - does the DP device have a specific quirk
fedbfcc6 2157 * @desc: Device descriptor filled by drm_dp_read_desc()
76fa998a
JN
2158 * @quirk: Quirk to query for
2159 *
2160 * Return true if DP device identified by @desc has @quirk.
2161 */
2162static inline bool
7c553f8b 2163drm_dp_has_quirk(const struct drm_dp_desc *desc, enum drm_dp_quirk quirk)
76fa998a 2164{
7c553f8b 2165 return desc->quirks & BIT(quirk);
76fa998a
JN
2166}
2167
867cf9cd
LP
2168/**
2169 * struct drm_edp_backlight_info - Probed eDP backlight info struct
2170 * @pwmgen_bit_count: The pwmgen bit count
2171 * @pwm_freq_pre_divider: The PWM frequency pre-divider value being used for this backlight, if any
2172 * @max: The maximum backlight level that may be set
2173 * @lsb_reg_used: Do we also write values to the DP_EDP_BACKLIGHT_BRIGHTNESS_LSB register?
2174 * @aux_enable: Does the panel support the AUX enable cap?
2175 *
2176 * This structure contains various data about an eDP backlight, which can be populated by using
2177 * drm_edp_backlight_init().
2178 */
2179struct drm_edp_backlight_info {
2180 u8 pwmgen_bit_count;
2181 u8 pwm_freq_pre_divider;
2182 u16 max;
2183
2184 bool lsb_reg_used : 1;
2185 bool aux_enable : 1;
2186};
2187
2188int
2189drm_edp_backlight_init(struct drm_dp_aux *aux, struct drm_edp_backlight_info *bl,
2190 u16 driver_pwm_freq_hz, const u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE],
2191 u16 *current_level, u8 *current_mode);
2192int drm_edp_backlight_set_level(struct drm_dp_aux *aux, const struct drm_edp_backlight_info *bl,
2193 u16 level);
2194int drm_edp_backlight_enable(struct drm_dp_aux *aux, const struct drm_edp_backlight_info *bl,
2195 u16 level);
2196int drm_edp_backlight_disable(struct drm_dp_aux *aux, const struct drm_edp_backlight_info *bl);
2197
2c6d1fff
HV
2198#ifdef CONFIG_DRM_DP_CEC
2199void drm_dp_cec_irq(struct drm_dp_aux *aux);
ae85b0df
DM
2200void drm_dp_cec_register_connector(struct drm_dp_aux *aux,
2201 struct drm_connector *connector);
2c6d1fff
HV
2202void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux);
2203void drm_dp_cec_set_edid(struct drm_dp_aux *aux, const struct edid *edid);
2204void drm_dp_cec_unset_edid(struct drm_dp_aux *aux);
2205#else
2206static inline void drm_dp_cec_irq(struct drm_dp_aux *aux)
2207{
2208}
2209
ae85b0df
DM
2210static inline void
2211drm_dp_cec_register_connector(struct drm_dp_aux *aux,
2212 struct drm_connector *connector)
2c6d1fff
HV
2213{
2214}
2215
2216static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux)
2217{
2218}
2219
2220static inline void drm_dp_cec_set_edid(struct drm_dp_aux *aux,
2221 const struct edid *edid)
2222{
2223}
2224
2225static inline void drm_dp_cec_unset_edid(struct drm_dp_aux *aux)
2226{
2227}
2228
2229#endif
2230
4342f839
AM
2231/**
2232 * struct drm_dp_phy_test_params - DP Phy Compliance parameters
2233 * @link_rate: Requested Link rate from DPCD 0x219
2234 * @num_lanes: Number of lanes requested by sing through DPCD 0x220
2235 * @phy_pattern: DP Phy test pattern from DPCD 0x248
38a8b32f 2236 * @hbr2_reset: DP HBR2_COMPLIANCE_SCRAMBLER_RESET from DCPD 0x24A and 0x24B
4342f839
AM
2237 * @custom80: DP Test_80BIT_CUSTOM_PATTERN from DPCDs 0x250 through 0x259
2238 * @enhanced_frame_cap: flag for enhanced frame capability.
2239 */
2240struct drm_dp_phy_test_params {
2241 int link_rate;
2242 u8 num_lanes;
2243 u8 phy_pattern;
2244 u8 hbr2_reset[2];
2245 u8 custom80[10];
2246 bool enhanced_frame_cap;
2247};
2248
2249int drm_dp_get_phy_test_pattern(struct drm_dp_aux *aux,
2250 struct drm_dp_phy_test_params *data);
2251int drm_dp_set_phy_test_pattern(struct drm_dp_aux *aux,
2252 struct drm_dp_phy_test_params *data, u8 dp_rev);
ce32a623
AN
2253int drm_dp_get_pcon_max_frl_bw(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2254 const u8 port_cap[4]);
2255int drm_dp_pcon_frl_prepare(struct drm_dp_aux *aux, bool enable_frl_ready_hpd);
2256bool drm_dp_pcon_is_frl_ready(struct drm_dp_aux *aux);
2257int drm_dp_pcon_frl_configure_1(struct drm_dp_aux *aux, int max_frl_gbps,
68a8c645 2258 u8 frl_mode);
ce32a623 2259int drm_dp_pcon_frl_configure_2(struct drm_dp_aux *aux, int max_frl_mask,
68a8c645 2260 u8 frl_type);
ce32a623
AN
2261int drm_dp_pcon_reset_frl_config(struct drm_dp_aux *aux);
2262int drm_dp_pcon_frl_enable(struct drm_dp_aux *aux);
2263
2264bool drm_dp_pcon_hdmi_link_active(struct drm_dp_aux *aux);
2265int drm_dp_pcon_hdmi_link_mode(struct drm_dp_aux *aux, u8 *frl_trained_mask);
3ce98018
SS
2266void drm_dp_pcon_hdmi_frl_link_error_count(struct drm_dp_aux *aux,
2267 struct drm_connector *connector);
e2e16da3
AN
2268bool drm_dp_pcon_enc_is_dsc_1_2(const u8 pcon_dsc_dpcd[DP_PCON_DSC_ENCODER_CAP_SIZE]);
2269int drm_dp_pcon_dsc_max_slices(const u8 pcon_dsc_dpcd[DP_PCON_DSC_ENCODER_CAP_SIZE]);
2270int drm_dp_pcon_dsc_max_slice_width(const u8 pcon_dsc_dpcd[DP_PCON_DSC_ENCODER_CAP_SIZE]);
2271int drm_dp_pcon_dsc_bpp_incr(const u8 pcon_dsc_dpcd[DP_PCON_DSC_ENCODER_CAP_SIZE]);
2272int drm_dp_pcon_pps_default(struct drm_dp_aux *aux);
2273int drm_dp_pcon_pps_override_buf(struct drm_dp_aux *aux, u8 pps_buf[128]);
2274int drm_dp_pcon_pps_override_param(struct drm_dp_aux *aux, u8 pps_param[6]);
07c9b863
AN
2275bool drm_dp_downstream_rgb_to_ycbcr_conversion(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2276 const u8 port_cap[4], u8 color_spc);
2277int drm_dp_pcon_convert_rgb_to_ycbcr(struct drm_dp_aux *aux, u8 color_spc);
ce32a623 2278
ab2c0672 2279#endif /* _DRM_DP_HELPER_H_ */