]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - include/drm/radeon_drm.h
Merge commit 'v2.6.29' into core/header-fixes
[mirror_ubuntu-eoan-kernel.git] / include / drm / radeon_drm.h
CommitLineData
1da177e4
LT
1/* radeon_drm.h -- Public header for the radeon driver -*- linux-c -*-
2 *
3 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All rights reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 * Keith Whitwell <keith@tungstengraphics.com>
31 */
32
33#ifndef __RADEON_DRM_H__
34#define __RADEON_DRM_H__
35
1d7f83d5
AB
36#include <linux/types.h>
37
1da177e4
LT
38/* WARNING: If you change any of these defines, make sure to change the
39 * defines in the X server file (radeon_sarea.h)
40 */
41#ifndef __RADEON_SAREA_DEFINES__
42#define __RADEON_SAREA_DEFINES__
43
44/* Old style state flags, required for sarea interface (1.1 and 1.2
45 * clears) and 1.2 drm_vertex2 ioctl.
46 */
47#define RADEON_UPLOAD_CONTEXT 0x00000001
48#define RADEON_UPLOAD_VERTFMT 0x00000002
49#define RADEON_UPLOAD_LINE 0x00000004
50#define RADEON_UPLOAD_BUMPMAP 0x00000008
51#define RADEON_UPLOAD_MASKS 0x00000010
52#define RADEON_UPLOAD_VIEWPORT 0x00000020
53#define RADEON_UPLOAD_SETUP 0x00000040
54#define RADEON_UPLOAD_TCL 0x00000080
55#define RADEON_UPLOAD_MISC 0x00000100
56#define RADEON_UPLOAD_TEX0 0x00000200
57#define RADEON_UPLOAD_TEX1 0x00000400
58#define RADEON_UPLOAD_TEX2 0x00000800
59#define RADEON_UPLOAD_TEX0IMAGES 0x00001000
60#define RADEON_UPLOAD_TEX1IMAGES 0x00002000
61#define RADEON_UPLOAD_TEX2IMAGES 0x00004000
b5e89ed5 62#define RADEON_UPLOAD_CLIPRECTS 0x00008000 /* handled client-side */
1da177e4 63#define RADEON_REQUIRE_QUIESCENCE 0x00010000
b5e89ed5 64#define RADEON_UPLOAD_ZBIAS 0x00020000 /* version 1.2 and newer */
1da177e4
LT
65#define RADEON_UPLOAD_ALL 0x003effff
66#define RADEON_UPLOAD_CONTEXT_ALL 0x003e01ff
67
1da177e4
LT
68/* New style per-packet identifiers for use in cmd_buffer ioctl with
69 * the RADEON_EMIT_PACKET command. Comments relate new packets to old
70 * state bits and the packet size:
71 */
b5e89ed5
DA
72#define RADEON_EMIT_PP_MISC 0 /* context/7 */
73#define RADEON_EMIT_PP_CNTL 1 /* context/3 */
74#define RADEON_EMIT_RB3D_COLORPITCH 2 /* context/1 */
75#define RADEON_EMIT_RE_LINE_PATTERN 3 /* line/2 */
76#define RADEON_EMIT_SE_LINE_WIDTH 4 /* line/1 */
77#define RADEON_EMIT_PP_LUM_MATRIX 5 /* bumpmap/1 */
78#define RADEON_EMIT_PP_ROT_MATRIX_0 6 /* bumpmap/2 */
79#define RADEON_EMIT_RB3D_STENCILREFMASK 7 /* masks/3 */
80#define RADEON_EMIT_SE_VPORT_XSCALE 8 /* viewport/6 */
81#define RADEON_EMIT_SE_CNTL 9 /* setup/2 */
82#define RADEON_EMIT_SE_CNTL_STATUS 10 /* setup/1 */
83#define RADEON_EMIT_RE_MISC 11 /* misc/1 */
84#define RADEON_EMIT_PP_TXFILTER_0 12 /* tex0/6 */
85#define RADEON_EMIT_PP_BORDER_COLOR_0 13 /* tex0/1 */
86#define RADEON_EMIT_PP_TXFILTER_1 14 /* tex1/6 */
87#define RADEON_EMIT_PP_BORDER_COLOR_1 15 /* tex1/1 */
88#define RADEON_EMIT_PP_TXFILTER_2 16 /* tex2/6 */
89#define RADEON_EMIT_PP_BORDER_COLOR_2 17 /* tex2/1 */
90#define RADEON_EMIT_SE_ZBIAS_FACTOR 18 /* zbias/2 */
91#define RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT 19 /* tcl/11 */
92#define RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED 20 /* material/17 */
93#define R200_EMIT_PP_TXCBLEND_0 21 /* tex0/4 */
94#define R200_EMIT_PP_TXCBLEND_1 22 /* tex1/4 */
95#define R200_EMIT_PP_TXCBLEND_2 23 /* tex2/4 */
96#define R200_EMIT_PP_TXCBLEND_3 24 /* tex3/4 */
97#define R200_EMIT_PP_TXCBLEND_4 25 /* tex4/4 */
98#define R200_EMIT_PP_TXCBLEND_5 26 /* tex5/4 */
99#define R200_EMIT_PP_TXCBLEND_6 27 /* /4 */
100#define R200_EMIT_PP_TXCBLEND_7 28 /* /4 */
101#define R200_EMIT_TCL_LIGHT_MODEL_CTL_0 29 /* tcl/7 */
102#define R200_EMIT_TFACTOR_0 30 /* tf/7 */
103#define R200_EMIT_VTX_FMT_0 31 /* vtx/5 */
104#define R200_EMIT_VAP_CTL 32 /* vap/1 */
105#define R200_EMIT_MATRIX_SELECT_0 33 /* msl/5 */
106#define R200_EMIT_TEX_PROC_CTL_2 34 /* tcg/5 */
107#define R200_EMIT_TCL_UCP_VERT_BLEND_CTL 35 /* tcl/1 */
108#define R200_EMIT_PP_TXFILTER_0 36 /* tex0/6 */
109#define R200_EMIT_PP_TXFILTER_1 37 /* tex1/6 */
110#define R200_EMIT_PP_TXFILTER_2 38 /* tex2/6 */
111#define R200_EMIT_PP_TXFILTER_3 39 /* tex3/6 */
112#define R200_EMIT_PP_TXFILTER_4 40 /* tex4/6 */
113#define R200_EMIT_PP_TXFILTER_5 41 /* tex5/6 */
114#define R200_EMIT_PP_TXOFFSET_0 42 /* tex0/1 */
115#define R200_EMIT_PP_TXOFFSET_1 43 /* tex1/1 */
116#define R200_EMIT_PP_TXOFFSET_2 44 /* tex2/1 */
117#define R200_EMIT_PP_TXOFFSET_3 45 /* tex3/1 */
118#define R200_EMIT_PP_TXOFFSET_4 46 /* tex4/1 */
119#define R200_EMIT_PP_TXOFFSET_5 47 /* tex5/1 */
120#define R200_EMIT_VTE_CNTL 48 /* vte/1 */
121#define R200_EMIT_OUTPUT_VTX_COMP_SEL 49 /* vtx/1 */
122#define R200_EMIT_PP_TAM_DEBUG3 50 /* tam/1 */
123#define R200_EMIT_PP_CNTL_X 51 /* cst/1 */
124#define R200_EMIT_RB3D_DEPTHXY_OFFSET 52 /* cst/1 */
125#define R200_EMIT_RE_AUX_SCISSOR_CNTL 53 /* cst/1 */
126#define R200_EMIT_RE_SCISSOR_TL_0 54 /* cst/2 */
127#define R200_EMIT_RE_SCISSOR_TL_1 55 /* cst/2 */
128#define R200_EMIT_RE_SCISSOR_TL_2 56 /* cst/2 */
129#define R200_EMIT_SE_VAP_CNTL_STATUS 57 /* cst/1 */
130#define R200_EMIT_SE_VTX_STATE_CNTL 58 /* cst/1 */
131#define R200_EMIT_RE_POINTSIZE 59 /* cst/1 */
132#define R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0 60 /* cst/4 */
1da177e4
LT
133#define R200_EMIT_PP_CUBIC_FACES_0 61
134#define R200_EMIT_PP_CUBIC_OFFSETS_0 62
135#define R200_EMIT_PP_CUBIC_FACES_1 63
136#define R200_EMIT_PP_CUBIC_OFFSETS_1 64
137#define R200_EMIT_PP_CUBIC_FACES_2 65
138#define R200_EMIT_PP_CUBIC_OFFSETS_2 66
139#define R200_EMIT_PP_CUBIC_FACES_3 67
140#define R200_EMIT_PP_CUBIC_OFFSETS_3 68
141#define R200_EMIT_PP_CUBIC_FACES_4 69
142#define R200_EMIT_PP_CUBIC_OFFSETS_4 70
143#define R200_EMIT_PP_CUBIC_FACES_5 71
144#define R200_EMIT_PP_CUBIC_OFFSETS_5 72
145#define RADEON_EMIT_PP_TEX_SIZE_0 73
146#define RADEON_EMIT_PP_TEX_SIZE_1 74
147#define RADEON_EMIT_PP_TEX_SIZE_2 75
148#define R200_EMIT_RB3D_BLENDCOLOR 76
149#define R200_EMIT_TCL_POINT_SPRITE_CNTL 77
150#define RADEON_EMIT_PP_CUBIC_FACES_0 78
151#define RADEON_EMIT_PP_CUBIC_OFFSETS_T0 79
152#define RADEON_EMIT_PP_CUBIC_FACES_1 80
153#define RADEON_EMIT_PP_CUBIC_OFFSETS_T1 81
154#define RADEON_EMIT_PP_CUBIC_FACES_2 82
155#define RADEON_EMIT_PP_CUBIC_OFFSETS_T2 83
156#define R200_EMIT_PP_TRI_PERF_CNTL 84
9d17601c
DA
157#define R200_EMIT_PP_AFS_0 85
158#define R200_EMIT_PP_AFS_1 86
159#define R200_EMIT_ATF_TFACTOR 87
160#define R200_EMIT_PP_TXCTLALL_0 88
161#define R200_EMIT_PP_TXCTLALL_1 89
162#define R200_EMIT_PP_TXCTLALL_2 90
163#define R200_EMIT_PP_TXCTLALL_3 91
164#define R200_EMIT_PP_TXCTLALL_4 92
165#define R200_EMIT_PP_TXCTLALL_5 93
d6fece05
DA
166#define R200_EMIT_VAP_PVS_CNTL 94
167#define RADEON_MAX_STATE_PACKETS 95
1da177e4
LT
168
169/* Commands understood by cmd_buffer ioctl. More can be added but
170 * obviously these can't be removed or changed:
171 */
b5e89ed5
DA
172#define RADEON_CMD_PACKET 1 /* emit one of the register packets above */
173#define RADEON_CMD_SCALARS 2 /* emit scalar data */
174#define RADEON_CMD_VECTORS 3 /* emit vector data */
175#define RADEON_CMD_DMA_DISCARD 4 /* discard current dma buf */
176#define RADEON_CMD_PACKET3 5 /* emit hw packet */
177#define RADEON_CMD_PACKET3_CLIP 6 /* emit hw packet wrapped in cliprects */
178#define RADEON_CMD_SCALARS2 7 /* r200 stopgap */
179#define RADEON_CMD_WAIT 8 /* emit hw wait commands -- note:
180 * doesn't make the cpu wait, just
181 * the graphics hardware */
d6fece05 182#define RADEON_CMD_VECLINEAR 9 /* another r200 stopgap */
1da177e4
LT
183
184typedef union {
185 int i;
b5e89ed5 186 struct {
1da177e4
LT
187 unsigned char cmd_type, pad0, pad1, pad2;
188 } header;
b5e89ed5 189 struct {
1da177e4
LT
190 unsigned char cmd_type, packet_id, pad0, pad1;
191 } packet;
b5e89ed5
DA
192 struct {
193 unsigned char cmd_type, offset, stride, count;
1da177e4 194 } scalars;
b5e89ed5
DA
195 struct {
196 unsigned char cmd_type, offset, stride, count;
1da177e4 197 } vectors;
d6fece05
DA
198 struct {
199 unsigned char cmd_type, addr_lo, addr_hi, count;
200 } veclinear;
b5e89ed5
DA
201 struct {
202 unsigned char cmd_type, buf_idx, pad0, pad1;
1da177e4 203 } dma;
b5e89ed5
DA
204 struct {
205 unsigned char cmd_type, flags, pad0, pad1;
1da177e4
LT
206 } wait;
207} drm_radeon_cmd_header_t;
208
209#define RADEON_WAIT_2D 0x1
210#define RADEON_WAIT_3D 0x2
211
414ed537
DA
212/* Allowed parameters for R300_CMD_PACKET3
213 */
214#define R300_CMD_PACKET3_CLEAR 0
215#define R300_CMD_PACKET3_RAW 1
216
217/* Commands understood by cmd_buffer ioctl for R300.
218 * The interface has not been stabilized, so some of these may be removed
219 * and eventually reordered before stabilization.
220 */
b5e89ed5
DA
221#define R300_CMD_PACKET0 1
222#define R300_CMD_VPU 2 /* emit vertex program upload */
223#define R300_CMD_PACKET3 3 /* emit a packet3 */
224#define R300_CMD_END3D 4 /* emit sequence ending 3d rendering */
414ed537
DA
225#define R300_CMD_CP_DELAY 5
226#define R300_CMD_DMA_DISCARD 6
227#define R300_CMD_WAIT 7
bc5f4523
DA
228# define R300_WAIT_2D 0x1
229# define R300_WAIT_3D 0x2
0c76be35
DA
230/* these two defines are DOING IT WRONG - however
231 * we have userspace which relies on using these.
232 * The wait interface is backwards compat new
233 * code should use the NEW_WAIT defines below
234 * THESE ARE NOT BIT FIELDS
235 */
bc5f4523
DA
236# define R300_WAIT_2D_CLEAN 0x3
237# define R300_WAIT_3D_CLEAN 0x4
0c76be35
DA
238
239# define R300_NEW_WAIT_2D_3D 0x3
240# define R300_NEW_WAIT_2D_2D_CLEAN 0x4
241# define R300_NEW_WAIT_3D_3D_CLEAN 0x6
242# define R300_NEW_WAIT_2D_2D_CLEAN_3D_3D_CLEAN 0x8
243
ee4621f0 244#define R300_CMD_SCRATCH 8
c0beb2a7 245#define R300_CMD_R500FP 9
414ed537
DA
246
247typedef union {
248 unsigned int u;
249 struct {
250 unsigned char cmd_type, pad0, pad1, pad2;
251 } header;
252 struct {
253 unsigned char cmd_type, count, reglo, reghi;
254 } packet0;
255 struct {
256 unsigned char cmd_type, count, adrlo, adrhi;
257 } vpu;
258 struct {
259 unsigned char cmd_type, packet, pad0, pad1;
260 } packet3;
261 struct {
262 unsigned char cmd_type, packet;
b5e89ed5 263 unsigned short count; /* amount of packet2 to emit */
414ed537
DA
264 } delay;
265 struct {
266 unsigned char cmd_type, buf_idx, pad0, pad1;
267 } dma;
268 struct {
b5e89ed5 269 unsigned char cmd_type, flags, pad0, pad1;
414ed537 270 } wait;
ee4621f0
DA
271 struct {
272 unsigned char cmd_type, reg, n_bufs, flags;
273 } scratch;
c0beb2a7
DA
274 struct {
275 unsigned char cmd_type, count, adrlo, adrhi_flags;
276 } r500fp;
414ed537 277} drm_r300_cmd_header_t;
1da177e4
LT
278
279#define RADEON_FRONT 0x1
280#define RADEON_BACK 0x2
281#define RADEON_DEPTH 0x4
282#define RADEON_STENCIL 0x8
283#define RADEON_CLEAR_FASTZ 0x80000000
284#define RADEON_USE_HIERZ 0x40000000
285#define RADEON_USE_COMP_ZBUF 0x20000000
286
c0beb2a7
DA
287#define R500FP_CONSTANT_TYPE (1 << 1)
288#define R500FP_CONSTANT_CLAMP (1 << 2)
289
1da177e4
LT
290/* Primitive types
291 */
292#define RADEON_POINTS 0x1
293#define RADEON_LINES 0x2
294#define RADEON_LINE_STRIP 0x3
295#define RADEON_TRIANGLES 0x4
296#define RADEON_TRIANGLE_FAN 0x5
297#define RADEON_TRIANGLE_STRIP 0x6
298
299/* Vertex/indirect buffer size
300 */
301#define RADEON_BUFFER_SIZE 65536
302
303/* Byte offsets for indirect buffer data
304 */
305#define RADEON_INDEX_PRIM_OFFSET 20
306
307#define RADEON_SCRATCH_REG_OFFSET 32
308
309#define RADEON_NR_SAREA_CLIPRECTS 12
310
311/* There are 2 heaps (local/GART). Each region within a heap is a
312 * minimum of 64k, and there are at most 64 of them per heap.
313 */
314#define RADEON_LOCAL_TEX_HEAP 0
315#define RADEON_GART_TEX_HEAP 1
316#define RADEON_NR_TEX_HEAPS 2
317#define RADEON_NR_TEX_REGIONS 64
318#define RADEON_LOG_TEX_GRANULARITY 16
319
320#define RADEON_MAX_TEXTURE_LEVELS 12
321#define RADEON_MAX_TEXTURE_UNITS 3
322
323#define RADEON_MAX_SURFACES 8
324
325/* Blits have strict offset rules. All blit offset must be aligned on
326 * a 1K-byte boundary.
327 */
328#define RADEON_OFFSET_SHIFT 10
329#define RADEON_OFFSET_ALIGN (1 << RADEON_OFFSET_SHIFT)
330#define RADEON_OFFSET_MASK (RADEON_OFFSET_ALIGN - 1)
331
b5e89ed5 332#endif /* __RADEON_SAREA_DEFINES__ */
1da177e4
LT
333
334typedef struct {
335 unsigned int red;
336 unsigned int green;
337 unsigned int blue;
338 unsigned int alpha;
339} radeon_color_regs_t;
340
341typedef struct {
342 /* Context state */
b5e89ed5 343 unsigned int pp_misc; /* 0x1c14 */
1da177e4
LT
344 unsigned int pp_fog_color;
345 unsigned int re_solid_color;
346 unsigned int rb3d_blendcntl;
347 unsigned int rb3d_depthoffset;
348 unsigned int rb3d_depthpitch;
349 unsigned int rb3d_zstencilcntl;
350
b5e89ed5 351 unsigned int pp_cntl; /* 0x1c38 */
1da177e4
LT
352 unsigned int rb3d_cntl;
353 unsigned int rb3d_coloroffset;
354 unsigned int re_width_height;
355 unsigned int rb3d_colorpitch;
356 unsigned int se_cntl;
357
358 /* Vertex format state */
b5e89ed5 359 unsigned int se_coord_fmt; /* 0x1c50 */
1da177e4
LT
360
361 /* Line state */
b5e89ed5 362 unsigned int re_line_pattern; /* 0x1cd0 */
1da177e4
LT
363 unsigned int re_line_state;
364
b5e89ed5 365 unsigned int se_line_width; /* 0x1db8 */
1da177e4
LT
366
367 /* Bumpmap state */
b5e89ed5 368 unsigned int pp_lum_matrix; /* 0x1d00 */
1da177e4 369
b5e89ed5 370 unsigned int pp_rot_matrix_0; /* 0x1d58 */
1da177e4
LT
371 unsigned int pp_rot_matrix_1;
372
373 /* Mask state */
b5e89ed5 374 unsigned int rb3d_stencilrefmask; /* 0x1d7c */
1da177e4
LT
375 unsigned int rb3d_ropcntl;
376 unsigned int rb3d_planemask;
377
378 /* Viewport state */
b5e89ed5 379 unsigned int se_vport_xscale; /* 0x1d98 */
1da177e4
LT
380 unsigned int se_vport_xoffset;
381 unsigned int se_vport_yscale;
382 unsigned int se_vport_yoffset;
383 unsigned int se_vport_zscale;
384 unsigned int se_vport_zoffset;
385
386 /* Setup state */
b5e89ed5 387 unsigned int se_cntl_status; /* 0x2140 */
1da177e4
LT
388
389 /* Misc state */
b5e89ed5 390 unsigned int re_top_left; /* 0x26c0 */
1da177e4
LT
391 unsigned int re_misc;
392} drm_radeon_context_regs_t;
393
394typedef struct {
395 /* Zbias state */
b5e89ed5 396 unsigned int se_zbias_factor; /* 0x1dac */
1da177e4
LT
397 unsigned int se_zbias_constant;
398} drm_radeon_context2_regs_t;
399
1da177e4
LT
400/* Setup registers for each texture unit
401 */
402typedef struct {
403 unsigned int pp_txfilter;
404 unsigned int pp_txformat;
405 unsigned int pp_txoffset;
406 unsigned int pp_txcblend;
407 unsigned int pp_txablend;
408 unsigned int pp_tfactor;
409 unsigned int pp_border_color;
410} drm_radeon_texture_regs_t;
411
412typedef struct {
413 unsigned int start;
414 unsigned int finish;
415 unsigned int prim:8;
416 unsigned int stateidx:8;
b5e89ed5
DA
417 unsigned int numverts:16; /* overloaded as offset/64 for elt prims */
418 unsigned int vc_format; /* vertex format */
1da177e4
LT
419} drm_radeon_prim_t;
420
1da177e4
LT
421typedef struct {
422 drm_radeon_context_regs_t context;
423 drm_radeon_texture_regs_t tex[RADEON_MAX_TEXTURE_UNITS];
424 drm_radeon_context2_regs_t context2;
425 unsigned int dirty;
426} drm_radeon_state_t;
427
1da177e4
LT
428typedef struct {
429 /* The channel for communication of state information to the
430 * kernel on firing a vertex buffer with either of the
431 * obsoleted vertex/index ioctls.
432 */
433 drm_radeon_context_regs_t context_state;
434 drm_radeon_texture_regs_t tex_state[RADEON_MAX_TEXTURE_UNITS];
435 unsigned int dirty;
436 unsigned int vertsize;
437 unsigned int vc_format;
438
439 /* The current cliprects, or a subset thereof.
440 */
c60ce623 441 struct drm_clip_rect boxes[RADEON_NR_SAREA_CLIPRECTS];
1da177e4
LT
442 unsigned int nbox;
443
444 /* Counters for client-side throttling of rendering clients.
445 */
446 unsigned int last_frame;
447 unsigned int last_dispatch;
448 unsigned int last_clear;
449
c60ce623 450 struct drm_tex_region tex_list[RADEON_NR_TEX_HEAPS][RADEON_NR_TEX_REGIONS +
b5e89ed5 451 1];
1da177e4
LT
452 unsigned int tex_age[RADEON_NR_TEX_HEAPS];
453 int ctx_owner;
b5e89ed5
DA
454 int pfState; /* number of 3d windows (0,1,2ormore) */
455 int pfCurrentPage; /* which buffer is being displayed? */
456 int crtc2_base; /* CRTC2 frame offset */
1da177e4
LT
457 int tiling_enabled; /* set by drm, read by 2d + 3d clients */
458} drm_radeon_sarea_t;
459
1da177e4
LT
460/* WARNING: If you change any of these defines, make sure to change the
461 * defines in the Xserver file (xf86drmRadeon.h)
462 *
463 * KW: actually it's illegal to change any of this (backwards compatibility).
464 */
465
466/* Radeon specific ioctls
467 * The device specific ioctl range is 0x40 to 0x79.
468 */
b5e89ed5
DA
469#define DRM_RADEON_CP_INIT 0x00
470#define DRM_RADEON_CP_START 0x01
1da177e4
LT
471#define DRM_RADEON_CP_STOP 0x02
472#define DRM_RADEON_CP_RESET 0x03
473#define DRM_RADEON_CP_IDLE 0x04
b5e89ed5 474#define DRM_RADEON_RESET 0x05
1da177e4 475#define DRM_RADEON_FULLSCREEN 0x06
b5e89ed5
DA
476#define DRM_RADEON_SWAP 0x07
477#define DRM_RADEON_CLEAR 0x08
1da177e4
LT
478#define DRM_RADEON_VERTEX 0x09
479#define DRM_RADEON_INDICES 0x0A
480#define DRM_RADEON_NOT_USED
481#define DRM_RADEON_STIPPLE 0x0C
482#define DRM_RADEON_INDIRECT 0x0D
483#define DRM_RADEON_TEXTURE 0x0E
484#define DRM_RADEON_VERTEX2 0x0F
485#define DRM_RADEON_CMDBUF 0x10
486#define DRM_RADEON_GETPARAM 0x11
487#define DRM_RADEON_FLIP 0x12
488#define DRM_RADEON_ALLOC 0x13
489#define DRM_RADEON_FREE 0x14
490#define DRM_RADEON_INIT_HEAP 0x15
491#define DRM_RADEON_IRQ_EMIT 0x16
492#define DRM_RADEON_IRQ_WAIT 0x17
493#define DRM_RADEON_CP_RESUME 0x18
494#define DRM_RADEON_SETPARAM 0x19
495#define DRM_RADEON_SURF_ALLOC 0x1a
496#define DRM_RADEON_SURF_FREE 0x1b
497
498#define DRM_IOCTL_RADEON_CP_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_INIT, drm_radeon_init_t)
499#define DRM_IOCTL_RADEON_CP_START DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_START)
500#define DRM_IOCTL_RADEON_CP_STOP DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_STOP, drm_radeon_cp_stop_t)
501#define DRM_IOCTL_RADEON_CP_RESET DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_RESET)
502#define DRM_IOCTL_RADEON_CP_IDLE DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_IDLE)
503#define DRM_IOCTL_RADEON_RESET DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_RESET)
504#define DRM_IOCTL_RADEON_FULLSCREEN DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FULLSCREEN, drm_radeon_fullscreen_t)
505#define DRM_IOCTL_RADEON_SWAP DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_SWAP)
506#define DRM_IOCTL_RADEON_CLEAR DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CLEAR, drm_radeon_clear_t)
507#define DRM_IOCTL_RADEON_VERTEX DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX, drm_radeon_vertex_t)
508#define DRM_IOCTL_RADEON_INDICES DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INDICES, drm_radeon_indices_t)
509#define DRM_IOCTL_RADEON_STIPPLE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_STIPPLE, drm_radeon_stipple_t)
510#define DRM_IOCTL_RADEON_INDIRECT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t)
511#define DRM_IOCTL_RADEON_TEXTURE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t)
512#define DRM_IOCTL_RADEON_VERTEX2 DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX2, drm_radeon_vertex2_t)
513#define DRM_IOCTL_RADEON_CMDBUF DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CMDBUF, drm_radeon_cmd_buffer_t)
514#define DRM_IOCTL_RADEON_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t)
515#define DRM_IOCTL_RADEON_FLIP DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_FLIP)
516#define DRM_IOCTL_RADEON_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t)
517#define DRM_IOCTL_RADEON_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FREE, drm_radeon_mem_free_t)
518#define DRM_IOCTL_RADEON_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INIT_HEAP, drm_radeon_mem_init_heap_t)
519#define DRM_IOCTL_RADEON_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t)
520#define DRM_IOCTL_RADEON_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_IRQ_WAIT, drm_radeon_irq_wait_t)
521#define DRM_IOCTL_RADEON_CP_RESUME DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_RESUME)
522#define DRM_IOCTL_RADEON_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SETPARAM, drm_radeon_setparam_t)
523#define DRM_IOCTL_RADEON_SURF_ALLOC DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_ALLOC, drm_radeon_surface_alloc_t)
524#define DRM_IOCTL_RADEON_SURF_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_FREE, drm_radeon_surface_free_t)
525
526typedef struct drm_radeon_init {
527 enum {
b5e89ed5 528 RADEON_INIT_CP = 0x01,
1da177e4
LT
529 RADEON_CLEANUP_CP = 0x02,
530 RADEON_INIT_R200_CP = 0x03,
531 RADEON_INIT_R300_CP = 0x04
532 } func;
533 unsigned long sarea_priv_offset;
534 int is_pci;
535 int cp_mode;
536 int gart_size;
537 int ring_size;
538 int usec_timeout;
539
540 unsigned int fb_bpp;
541 unsigned int front_offset, front_pitch;
542 unsigned int back_offset, back_pitch;
543 unsigned int depth_bpp;
544 unsigned int depth_offset, depth_pitch;
545
546 unsigned long fb_offset;
547 unsigned long mmio_offset;
548 unsigned long ring_offset;
549 unsigned long ring_rptr_offset;
550 unsigned long buffers_offset;
551 unsigned long gart_textures_offset;
552} drm_radeon_init_t;
553
554typedef struct drm_radeon_cp_stop {
555 int flush;
556 int idle;
557} drm_radeon_cp_stop_t;
558
559typedef struct drm_radeon_fullscreen {
560 enum {
b5e89ed5 561 RADEON_INIT_FULLSCREEN = 0x01,
1da177e4
LT
562 RADEON_CLEANUP_FULLSCREEN = 0x02
563 } func;
564} drm_radeon_fullscreen_t;
565
566#define CLEAR_X1 0
567#define CLEAR_Y1 1
568#define CLEAR_X2 2
569#define CLEAR_Y2 3
570#define CLEAR_DEPTH 4
571
572typedef union drm_radeon_clear_rect {
573 float f[5];
574 unsigned int ui[5];
575} drm_radeon_clear_rect_t;
576
577typedef struct drm_radeon_clear {
578 unsigned int flags;
579 unsigned int clear_color;
580 unsigned int clear_depth;
581 unsigned int color_mask;
b5e89ed5 582 unsigned int depth_mask; /* misnamed field: should be stencil */
1da177e4
LT
583 drm_radeon_clear_rect_t __user *depth_boxes;
584} drm_radeon_clear_t;
585
586typedef struct drm_radeon_vertex {
587 int prim;
b5e89ed5
DA
588 int idx; /* Index of vertex buffer */
589 int count; /* Number of vertices in buffer */
590 int discard; /* Client finished with buffer? */
1da177e4
LT
591} drm_radeon_vertex_t;
592
593typedef struct drm_radeon_indices {
594 int prim;
595 int idx;
596 int start;
597 int end;
b5e89ed5 598 int discard; /* Client finished with buffer? */
1da177e4
LT
599} drm_radeon_indices_t;
600
601/* v1.2 - obsoletes drm_radeon_vertex and drm_radeon_indices
602 * - allows multiple primitives and state changes in a single ioctl
603 * - supports driver change to emit native primitives
604 */
605typedef struct drm_radeon_vertex2 {
b5e89ed5
DA
606 int idx; /* Index of vertex buffer */
607 int discard; /* Client finished with buffer? */
1da177e4
LT
608 int nr_states;
609 drm_radeon_state_t __user *state;
610 int nr_prims;
611 drm_radeon_prim_t __user *prim;
612} drm_radeon_vertex2_t;
613
614/* v1.3 - obsoletes drm_radeon_vertex2
b5e89ed5 615 * - allows arbitarily large cliprect list
1da177e4
LT
616 * - allows updating of tcl packet, vector and scalar state
617 * - allows memory-efficient description of state updates
b5e89ed5 618 * - allows state to be emitted without a primitive
1da177e4
LT
619 * (for clears, ctx switches)
620 * - allows more than one dma buffer to be referenced per ioctl
621 * - supports tcl driver
622 * - may be extended in future versions with new cmd types, packets
623 */
624typedef struct drm_radeon_cmd_buffer {
625 int bufsz;
626 char __user *buf;
627 int nbox;
c60ce623 628 struct drm_clip_rect __user *boxes;
1da177e4
LT
629} drm_radeon_cmd_buffer_t;
630
631typedef struct drm_radeon_tex_image {
b5e89ed5 632 unsigned int x, y; /* Blit coordinates */
1da177e4
LT
633 unsigned int width, height;
634 const void __user *data;
635} drm_radeon_tex_image_t;
636
637typedef struct drm_radeon_texture {
638 unsigned int offset;
639 int pitch;
640 int format;
b5e89ed5 641 int width; /* Texture image coordinates */
1da177e4
LT
642 int height;
643 drm_radeon_tex_image_t __user *image;
644} drm_radeon_texture_t;
645
646typedef struct drm_radeon_stipple {
647 unsigned int __user *mask;
648} drm_radeon_stipple_t;
649
650typedef struct drm_radeon_indirect {
651 int idx;
652 int start;
653 int end;
654 int discard;
655} drm_radeon_indirect_t;
656
d985c108
DA
657/* enum for card type parameters */
658#define RADEON_CARD_PCI 0
659#define RADEON_CARD_AGP 1
660#define RADEON_CARD_PCIE 2
661
1da177e4 662/* 1.3: An ioctl to get parameters that aren't available to the 3d
b5e89ed5 663 * client any other way.
1da177e4 664 */
b5e89ed5 665#define RADEON_PARAM_GART_BUFFER_OFFSET 1 /* card offset of 1st GART buffer */
1da177e4
LT
666#define RADEON_PARAM_LAST_FRAME 2
667#define RADEON_PARAM_LAST_DISPATCH 3
668#define RADEON_PARAM_LAST_CLEAR 4
669/* Added with DRM version 1.6. */
670#define RADEON_PARAM_IRQ_NR 5
b5e89ed5 671#define RADEON_PARAM_GART_BASE 6 /* card offset of GART base */
1da177e4 672/* Added with DRM version 1.8. */
b5e89ed5 673#define RADEON_PARAM_REGISTER_HANDLE 7 /* for drmMap() */
1da177e4
LT
674#define RADEON_PARAM_STATUS_HANDLE 8
675#define RADEON_PARAM_SAREA_HANDLE 9
676#define RADEON_PARAM_GART_TEX_HANDLE 10
677#define RADEON_PARAM_SCRATCH_OFFSET 11
d985c108 678#define RADEON_PARAM_CARD_TYPE 12
ddbee333 679#define RADEON_PARAM_VBLANK_CRTC 13 /* VBLANK CRTC */
3d5e2c13 680#define RADEON_PARAM_FB_LOCATION 14 /* FB location */
5b92c404 681#define RADEON_PARAM_NUM_GB_PIPES 15 /* num GB pipes */
1da177e4
LT
682
683typedef struct drm_radeon_getparam {
684 int param;
685 void __user *value;
686} drm_radeon_getparam_t;
687
688/* 1.6: Set up a memory manager for regions of shared memory:
689 */
690#define RADEON_MEM_REGION_GART 1
691#define RADEON_MEM_REGION_FB 2
692
693typedef struct drm_radeon_mem_alloc {
694 int region;
695 int alignment;
696 int size;
697 int __user *region_offset; /* offset from start of fb or GART */
698} drm_radeon_mem_alloc_t;
699
700typedef struct drm_radeon_mem_free {
701 int region;
702 int region_offset;
703} drm_radeon_mem_free_t;
704
705typedef struct drm_radeon_mem_init_heap {
706 int region;
707 int size;
b5e89ed5 708 int start;
1da177e4
LT
709} drm_radeon_mem_init_heap_t;
710
1da177e4
LT
711/* 1.6: Userspace can request & wait on irq's:
712 */
713typedef struct drm_radeon_irq_emit {
714 int __user *irq_seq;
715} drm_radeon_irq_emit_t;
716
717typedef struct drm_radeon_irq_wait {
718 int irq_seq;
719} drm_radeon_irq_wait_t;
720
1da177e4
LT
721/* 1.10: Clients tell the DRM where they think the framebuffer is located in
722 * the card's address space, via a new generic ioctl to set parameters
723 */
724
725typedef struct drm_radeon_setparam {
726 unsigned int param;
1d7f83d5 727 __s64 value;
1da177e4
LT
728} drm_radeon_setparam_t;
729
730#define RADEON_SETPARAM_FB_LOCATION 1 /* determined framebuffer location */
731#define RADEON_SETPARAM_SWITCH_TILING 2 /* enable/disable color tiling */
b5e89ed5 732#define RADEON_SETPARAM_PCIGART_LOCATION 3 /* PCI Gart Location */
d5ea702f 733#define RADEON_SETPARAM_NEW_MEMMAP 4 /* Use new memory map */
f2b04cd2 734#define RADEON_SETPARAM_PCIGART_TABLE_SIZE 5 /* PCI GART Table Size */
ddbee333 735#define RADEON_SETPARAM_VBLANK_CRTC 6 /* VBLANK CRTC */
1da177e4
LT
736/* 1.14: Clients can allocate/free a surface
737 */
738typedef struct drm_radeon_surface_alloc {
739 unsigned int address;
740 unsigned int size;
741 unsigned int flags;
742} drm_radeon_surface_alloc_t;
743
744typedef struct drm_radeon_surface_free {
745 unsigned int address;
746} drm_radeon_surface_free_t;
747
bc5f4523
DA
748#define DRM_RADEON_VBLANK_CRTC1 1
749#define DRM_RADEON_VBLANK_CRTC2 2
ddbee333 750
1da177e4 751#endif