]> git.proxmox.com Git - mirror_qemu.git/blame - include/elf.h
hw/rdma: Cosmetic change - move to generic function
[mirror_qemu.git] / include / elf.h
CommitLineData
2a6a4076
MA
1#ifndef QEMU_ELF_H
2#define QEMU_ELF_H
31e31b8a 3
88570520
FB
4/* 32-bit ELF base types. */
5typedef uint32_t Elf32_Addr;
31e31b8a
FB
6typedef uint16_t Elf32_Half;
7typedef uint32_t Elf32_Off;
8typedef int32_t Elf32_Sword;
9typedef uint32_t Elf32_Word;
10
88570520
FB
11/* 64-bit ELF base types. */
12typedef uint64_t Elf64_Addr;
13typedef uint16_t Elf64_Half;
14typedef int16_t Elf64_SHalf;
15typedef uint64_t Elf64_Off;
16typedef int32_t Elf64_Sword;
17typedef uint32_t Elf64_Word;
18typedef uint64_t Elf64_Xword;
19typedef int64_t Elf64_Sxword;
20
31e31b8a
FB
21/* These constants are for the segment types stored in the image headers */
22#define PT_NULL 0
23#define PT_LOAD 1
24#define PT_DYNAMIC 2
25#define PT_INTERP 3
26#define PT_NOTE 4
27#define PT_SHLIB 5
28#define PT_PHDR 6
29#define PT_LOPROC 0x70000000
30#define PT_HIPROC 0x7fffffff
88570520 31#define PT_MIPS_REGINFO 0x70000000
6af0bf9c 32#define PT_MIPS_OPTIONS 0x70000001
88570520
FB
33
34/* Flags in the e_flags field of the header */
6af0bf9c 35/* MIPS architecture level. */
45506bdd
YS
36#define EF_MIPS_ARCH 0xf0000000
37
38/* Legal values for MIPS architecture level. */
6af0bf9c
FB
39#define EF_MIPS_ARCH_1 0x00000000 /* -mips1 code. */
40#define EF_MIPS_ARCH_2 0x10000000 /* -mips2 code. */
41#define EF_MIPS_ARCH_3 0x20000000 /* -mips3 code. */
42#define EF_MIPS_ARCH_4 0x30000000 /* -mips4 code. */
43#define EF_MIPS_ARCH_5 0x40000000 /* -mips5 code. */
44#define EF_MIPS_ARCH_32 0x50000000 /* MIPS32 code. */
45#define EF_MIPS_ARCH_64 0x60000000 /* MIPS64 code. */
45506bdd
YS
46#define EF_MIPS_ARCH_32R2 0x70000000 /* MIPS32r2 code. */
47#define EF_MIPS_ARCH_64R2 0x80000000 /* MIPS64r2 code. */
48#define EF_MIPS_ARCH_32R6 0x90000000 /* MIPS32r6 code. */
49#define EF_MIPS_ARCH_64R6 0xa0000000 /* MIPS64r6 code. */
6af0bf9c
FB
50
51/* The ABI of a file. */
52#define EF_MIPS_ABI_O32 0x00001000 /* O32 ABI. */
53#define EF_MIPS_ABI_O64 0x00002000 /* O32 extended for 64 bit. */
54
88570520
FB
55#define EF_MIPS_NOREORDER 0x00000001
56#define EF_MIPS_PIC 0x00000002
57#define EF_MIPS_CPIC 0x00000004
6af0bf9c
FB
58#define EF_MIPS_ABI2 0x00000020
59#define EF_MIPS_OPTIONS_FIRST 0x00000080
60#define EF_MIPS_32BITMODE 0x00000100
61#define EF_MIPS_ABI 0x0000f000
52d4c8ee
AM
62#define EF_MIPS_FP64 0x00000200
63#define EF_MIPS_NAN2008 0x00000400
31e31b8a 64
c20eafa1
AM
65/* MIPS machine variant */
66#define EF_MIPS_MACH_NONE 0x00000000 /* A standard MIPS implementation */
67#define EF_MIPS_MACH_3900 0x00810000 /* Toshiba R3900 */
68#define EF_MIPS_MACH_4010 0x00820000 /* LSI R4010 */
69#define EF_MIPS_MACH_4100 0x00830000 /* NEC VR4100 */
70#define EF_MIPS_MACH_4650 0x00850000 /* MIPS R4650 */
71#define EF_MIPS_MACH_4120 0x00870000 /* NEC VR4120 */
72#define EF_MIPS_MACH_4111 0x00880000 /* NEC VR4111/VR4181 */
73#define EF_MIPS_MACH_SB1 0x008a0000 /* Broadcom SB-1 */
74#define EF_MIPS_MACH_OCTEON 0x008b0000 /* Cavium Networks Octeon */
75#define EF_MIPS_MACH_XLR 0x008c0000 /* RMI Xlr */
76#define EF_MIPS_MACH_OCTEON2 0x008d0000 /* Cavium Networks Octeon2 */
77#define EF_MIPS_MACH_OCTEON3 0x008e0000 /* Cavium Networks Octeon3 */
78#define EF_MIPS_MACH_5400 0x00910000 /* NEC VR5400 */
79#define EF_MIPS_MACH_5900 0x00920000 /* MIPS R5900 */
80#define EF_MIPS_MACH_5500 0x00980000 /* NEC VR5500 */
81#define EF_MIPS_MACH_9000 0x00990000 /* PMC-Sierra's RM9000 */
82#define EF_MIPS_MACH_LS2E 0x00a00000 /* ST Microelectronics Loongson 2E */
83#define EF_MIPS_MACH_LS2F 0x00a10000 /* ST Microelectronics Loongson 2F */
84#define EF_MIPS_MACH_LS3A 0x00a20000 /* ST Microelectronics Loongson 3A */
85#define EF_MIPS_MACH 0x00ff0000 /* EF_MIPS_MACH_xxx selection mask */
86
87
31e31b8a
FB
88/* These constants define the different elf file types */
89#define ET_NONE 0
90#define ET_REL 1
91#define ET_EXEC 2
92#define ET_DYN 3
93#define ET_CORE 4
88570520
FB
94#define ET_LOPROC 0xff00
95#define ET_HIPROC 0xffff
31e31b8a
FB
96
97/* These constants define the various ELF target machines */
98#define EM_NONE 0
99#define EM_M32 1
100#define EM_SPARC 2
101#define EM_386 3
102#define EM_68K 4
103#define EM_88K 5
104#define EM_486 6 /* Perhaps disused */
105#define EM_860 7
106
107#define EM_MIPS 8 /* MIPS R3000 (officially, big-endian only) */
108
109#define EM_MIPS_RS4_BE 10 /* MIPS R4000 big-endian */
110
31e31b8a
FB
111#define EM_PARISC 15 /* HPPA */
112
113#define EM_SPARC32PLUS 18 /* Sun's "v8plus" */
114
115#define EM_PPC 20 /* PowerPC */
88570520
FB
116#define EM_PPC64 21 /* PowerPC64 */
117
118#define EM_ARM 40 /* ARM */
119
120#define EM_SH 42 /* SuperH */
121
122#define EM_SPARCV9 43 /* SPARC v9 64-bit */
123
48e06fe0
BK
124#define EM_TRICORE 44 /* Infineon TriCore */
125
88570520
FB
126#define EM_IA_64 50 /* HP/Intel IA-64 */
127
128#define EM_X86_64 62 /* AMD x86-64 */
129
130#define EM_S390 22 /* IBM S/390 */
131
132#define EM_CRIS 76 /* Axis Communications 32-bit embedded processor */
133
134#define EM_V850 87 /* NEC v850 */
135
136#define EM_H8_300H 47 /* Hitachi H8/300H */
137#define EM_H8S 48 /* Hitachi H8S */
81ea0e13 138#define EM_LATTICEMICO32 138 /* LatticeMico32 */
31e31b8a 139
e67db06e
JL
140#define EM_OPENRISC 92 /* OpenCores OpenRISC */
141
d2fbca94
GX
142#define EM_UNICORE32 110 /* UniCore32 */
143
f71a8eaf
MC
144#define EM_RISCV 243 /* RISC-V */
145
31e31b8a
FB
146/*
147 * This is an interim value that we will use until the committee comes
148 * up with a final number.
149 */
150#define EM_ALPHA 0x9026
151
88570520
FB
152/* Bogus old v850 magic number, used by old tools. */
153#define EM_CYGNUS_V850 0x9080
154
155/*
156 * This is the old interim value for S/390 architecture
157 */
158#define EM_S390_OLD 0xA390
31e31b8a 159
a0a839b6
MV
160#define EM_ALTERA_NIOS2 113 /* Altera Nios II soft-core processor */
161
0d5d4699
EI
162#define EM_MICROBLAZE 189
163#define EM_MICROBLAZE_OLD 0xBAAB
b779e29e 164
2328826b
MF
165#define EM_XTENSA 94 /* Tensilica Xtensa */
166
1d256776
CF
167#define EM_AARCH64 183
168
b16189b2
CG
169#define EM_TILEGX 191 /* TILE-Gx */
170
98dbe5ac
PC
171#define EM_MOXIE 223 /* Moxie processor family */
172#define EM_MOXIE_OLD 0xFEED
173
31e31b8a
FB
174/* This is the info that is needed to parse the dynamic section of the file */
175#define DT_NULL 0
176#define DT_NEEDED 1
177#define DT_PLTRELSZ 2
178#define DT_PLTGOT 3
179#define DT_HASH 4
180#define DT_STRTAB 5
181#define DT_SYMTAB 6
182#define DT_RELA 7
183#define DT_RELASZ 8
184#define DT_RELAENT 9
185#define DT_STRSZ 10
186#define DT_SYMENT 11
187#define DT_INIT 12
188#define DT_FINI 13
189#define DT_SONAME 14
190#define DT_RPATH 15
191#define DT_SYMBOLIC 16
192#define DT_REL 17
193#define DT_RELSZ 18
194#define DT_RELENT 19
195#define DT_PLTREL 20
196#define DT_DEBUG 21
197#define DT_TEXTREL 22
198#define DT_JMPREL 23
e167d46c
RH
199#define DT_BINDNOW 24
200#define DT_INIT_ARRAY 25
201#define DT_FINI_ARRAY 26
202#define DT_INIT_ARRAYSZ 27
203#define DT_FINI_ARRAYSZ 28
204#define DT_RUNPATH 29
205#define DT_FLAGS 30
206#define DT_LOOS 0x6000000d
207#define DT_HIOS 0x6ffff000
31e31b8a
FB
208#define DT_LOPROC 0x70000000
209#define DT_HIPROC 0x7fffffff
e167d46c
RH
210
211/* DT_ entries which fall between DT_VALRNGLO and DT_VALRNDHI use
212 the d_val field of the Elf*_Dyn structure. I.e. they contain scalars. */
213#define DT_VALRNGLO 0x6ffffd00
214#define DT_VALRNGHI 0x6ffffdff
215
216/* DT_ entries which fall between DT_ADDRRNGLO and DT_ADDRRNGHI use
217 the d_ptr field of the Elf*_Dyn structure. I.e. they contain pointers. */
218#define DT_ADDRRNGLO 0x6ffffe00
219#define DT_ADDRRNGHI 0x6ffffeff
220
221#define DT_VERSYM 0x6ffffff0
222#define DT_RELACOUNT 0x6ffffff9
223#define DT_RELCOUNT 0x6ffffffa
224#define DT_FLAGS_1 0x6ffffffb
225#define DT_VERDEF 0x6ffffffc
226#define DT_VERDEFNUM 0x6ffffffd
227#define DT_VERNEED 0x6ffffffe
228#define DT_VERNEEDNUM 0x6fffffff
229
88570520
FB
230#define DT_MIPS_RLD_VERSION 0x70000001
231#define DT_MIPS_TIME_STAMP 0x70000002
232#define DT_MIPS_ICHECKSUM 0x70000003
233#define DT_MIPS_IVERSION 0x70000004
234#define DT_MIPS_FLAGS 0x70000005
235 #define RHF_NONE 0
236 #define RHF_HARDWAY 1
237 #define RHF_NOTPOT 2
238#define DT_MIPS_BASE_ADDRESS 0x70000006
239#define DT_MIPS_CONFLICT 0x70000008
240#define DT_MIPS_LIBLIST 0x70000009
241#define DT_MIPS_LOCAL_GOTNO 0x7000000a
242#define DT_MIPS_CONFLICTNO 0x7000000b
243#define DT_MIPS_LIBLISTNO 0x70000010
244#define DT_MIPS_SYMTABNO 0x70000011
245#define DT_MIPS_UNREFEXTNO 0x70000012
246#define DT_MIPS_GOTSYM 0x70000013
247#define DT_MIPS_HIPAGENO 0x70000014
248#define DT_MIPS_RLD_MAP 0x70000016
31e31b8a
FB
249
250/* This info is needed when parsing the symbol table */
251#define STB_LOCAL 0
252#define STB_GLOBAL 1
253#define STB_WEAK 2
254
255#define STT_NOTYPE 0
256#define STT_OBJECT 1
257#define STT_FUNC 2
258#define STT_SECTION 3
259#define STT_FILE 4
260
88570520
FB
261#define ELF_ST_BIND(x) ((x) >> 4)
262#define ELF_ST_TYPE(x) (((unsigned int) x) & 0xf)
813da627 263#define ELF_ST_INFO(bind, type) (((bind) << 4) | ((type) & 0xf))
88570520
FB
264#define ELF32_ST_BIND(x) ELF_ST_BIND(x)
265#define ELF32_ST_TYPE(x) ELF_ST_TYPE(x)
266#define ELF64_ST_BIND(x) ELF_ST_BIND(x)
267#define ELF64_ST_TYPE(x) ELF_ST_TYPE(x)
31e31b8a
FB
268
269/* Symbolic values for the entries in the auxiliary table
270 put on the initial stack */
271#define AT_NULL 0 /* end of vector */
272#define AT_IGNORE 1 /* entry should be ignored */
273#define AT_EXECFD 2 /* file descriptor of program */
274#define AT_PHDR 3 /* program headers for program */
275#define AT_PHENT 4 /* size of program header entry */
276#define AT_PHNUM 5 /* number of program headers */
277#define AT_PAGESZ 6 /* system page size */
278#define AT_BASE 7 /* base address of interpreter */
279#define AT_FLAGS 8 /* flags */
280#define AT_ENTRY 9 /* entry point of program */
281#define AT_NOTELF 10 /* program is not ELF */
282#define AT_UID 11 /* real uid */
283#define AT_EUID 12 /* effective uid */
284#define AT_GID 13 /* real gid */
285#define AT_EGID 14 /* effective gid */
88570520
FB
286#define AT_PLATFORM 15 /* string identifying CPU for optimizations */
287#define AT_HWCAP 16 /* arch dependent hints at CPU capabilities */
288#define AT_CLKTCK 17 /* frequency at which times() increments */
e167d46c
RH
289#define AT_FPUCW 18 /* info about fpu initialization by kernel */
290#define AT_DCACHEBSIZE 19 /* data cache block size */
291#define AT_ICACHEBSIZE 20 /* instruction cache block size */
292#define AT_UCACHEBSIZE 21 /* unified cache block size */
293#define AT_IGNOREPPC 22 /* ppc only; entry should be ignored */
294#define AT_SECURE 23 /* boolean, was exec suid-like? */
295#define AT_BASE_PLATFORM 24 /* string identifying real platforms */
296#define AT_RANDOM 25 /* address of 16 random bytes */
ad6919dc 297#define AT_HWCAP2 26 /* extension of AT_HWCAP */
e167d46c
RH
298#define AT_EXECFN 31 /* filename of the executable */
299#define AT_SYSINFO 32 /* address of kernel entry point */
300#define AT_SYSINFO_EHDR 33 /* address of kernel vdso */
301#define AT_L1I_CACHESHAPE 34 /* shapes of the caches: */
302#define AT_L1D_CACHESHAPE 35 /* bits 0-3: cache associativity. */
303#define AT_L2_CACHESHAPE 36 /* bits 4-7: log2 of line size. */
304#define AT_L3_CACHESHAPE 37 /* val&~255: cache size. */
31e31b8a
FB
305
306typedef struct dynamic{
307 Elf32_Sword d_tag;
308 union{
309 Elf32_Sword d_val;
310 Elf32_Addr d_ptr;
311 } d_un;
312} Elf32_Dyn;
313
314typedef struct {
88570520 315 Elf64_Sxword d_tag; /* entry tag value */
31e31b8a 316 union {
88570520
FB
317 Elf64_Xword d_val;
318 Elf64_Addr d_ptr;
31e31b8a
FB
319 } d_un;
320} Elf64_Dyn;
321
322/* The following are used with relocations */
323#define ELF32_R_SYM(x) ((x) >> 8)
324#define ELF32_R_TYPE(x) ((x) & 0xff)
325
88570520
FB
326#define ELF64_R_SYM(i) ((i) >> 32)
327#define ELF64_R_TYPE(i) ((i) & 0xffffffff)
74ccb34e 328#define ELF64_R_TYPE_DATA(i) (((ELF64_R_TYPE(i) >> 8) ^ 0x00800000) - 0x00800000)
88570520 329
31e31b8a
FB
330#define R_386_NONE 0
331#define R_386_32 1
332#define R_386_PC32 2
333#define R_386_GOT32 3
334#define R_386_PLT32 4
335#define R_386_COPY 5
336#define R_386_GLOB_DAT 6
337#define R_386_JMP_SLOT 7
338#define R_386_RELATIVE 8
339#define R_386_GOTOFF 9
340#define R_386_GOTPC 10
341#define R_386_NUM 11
f75b56c1
RH
342/* Not a dynamic reloc, so not included in R_386_NUM. Used in TCG. */
343#define R_386_PC8 23
31e31b8a 344
88570520
FB
345#define R_MIPS_NONE 0
346#define R_MIPS_16 1
347#define R_MIPS_32 2
348#define R_MIPS_REL32 3
349#define R_MIPS_26 4
350#define R_MIPS_HI16 5
351#define R_MIPS_LO16 6
352#define R_MIPS_GPREL16 7
353#define R_MIPS_LITERAL 8
354#define R_MIPS_GOT16 9
355#define R_MIPS_PC16 10
356#define R_MIPS_CALL16 11
357#define R_MIPS_GPREL32 12
358/* The remaining relocs are defined on Irix, although they are not
359 in the MIPS ELF ABI. */
360#define R_MIPS_UNUSED1 13
361#define R_MIPS_UNUSED2 14
362#define R_MIPS_UNUSED3 15
363#define R_MIPS_SHIFT5 16
364#define R_MIPS_SHIFT6 17
365#define R_MIPS_64 18
366#define R_MIPS_GOT_DISP 19
367#define R_MIPS_GOT_PAGE 20
368#define R_MIPS_GOT_OFST 21
369/*
370 * The following two relocation types are specified in the MIPS ABI
371 * conformance guide version 1.2 but not yet in the psABI.
372 */
373#define R_MIPS_GOTHI16 22
374#define R_MIPS_GOTLO16 23
375#define R_MIPS_SUB 24
376#define R_MIPS_INSERT_A 25
377#define R_MIPS_INSERT_B 26
378#define R_MIPS_DELETE 27
379#define R_MIPS_HIGHER 28
380#define R_MIPS_HIGHEST 29
381/*
382 * The following two relocation types are specified in the MIPS ABI
383 * conformance guide version 1.2 but not yet in the psABI.
384 */
385#define R_MIPS_CALLHI16 30
386#define R_MIPS_CALLLO16 31
387/*
388 * This range is reserved for vendor specific relocations.
389 */
390#define R_MIPS_LOVENDOR 100
391#define R_MIPS_HIVENDOR 127
392
393
cb1977d3
RH
394/* SUN SPARC specific definitions. */
395
396/* Values for Elf64_Ehdr.e_flags. */
397
398#define EF_SPARCV9_MM 3
399#define EF_SPARCV9_TSO 0
400#define EF_SPARCV9_PSO 1
401#define EF_SPARCV9_RMO 2
402#define EF_SPARC_LEDATA 0x800000 /* little endian data */
403#define EF_SPARC_EXT_MASK 0xFFFF00
404#define EF_SPARC_32PLUS 0x000100 /* generic V8+ features */
405#define EF_SPARC_SUN_US1 0x000200 /* Sun UltraSPARC1 extensions */
406#define EF_SPARC_HAL_R1 0x000400 /* HAL R1 extensions */
407#define EF_SPARC_SUN_US3 0x000800 /* Sun UltraSPARCIII extensions */
408
88570520
FB
409/*
410 * Sparc ELF relocation types
411 */
412#define R_SPARC_NONE 0
413#define R_SPARC_8 1
414#define R_SPARC_16 2
415#define R_SPARC_32 3
416#define R_SPARC_DISP8 4
417#define R_SPARC_DISP16 5
418#define R_SPARC_DISP32 6
419#define R_SPARC_WDISP30 7
420#define R_SPARC_WDISP22 8
421#define R_SPARC_HI22 9
422#define R_SPARC_22 10
423#define R_SPARC_13 11
424#define R_SPARC_LO10 12
425#define R_SPARC_GOT10 13
426#define R_SPARC_GOT13 14
427#define R_SPARC_GOT22 15
428#define R_SPARC_PC10 16
429#define R_SPARC_PC22 17
430#define R_SPARC_WPLT30 18
431#define R_SPARC_COPY 19
432#define R_SPARC_GLOB_DAT 20
433#define R_SPARC_JMP_SLOT 21
434#define R_SPARC_RELATIVE 22
435#define R_SPARC_UA32 23
436#define R_SPARC_PLT32 24
437#define R_SPARC_HIPLT22 25
438#define R_SPARC_LOPLT10 26
439#define R_SPARC_PCPLT32 27
440#define R_SPARC_PCPLT22 28
441#define R_SPARC_PCPLT10 29
442#define R_SPARC_10 30
443#define R_SPARC_11 31
444#define R_SPARC_64 32
74ccb34e 445#define R_SPARC_OLO10 33
b80029ca
TS
446#define R_SPARC_HH22 34
447#define R_SPARC_HM10 35
448#define R_SPARC_LM22 36
88570520
FB
449#define R_SPARC_WDISP16 40
450#define R_SPARC_WDISP19 41
451#define R_SPARC_7 43
452#define R_SPARC_5 44
453#define R_SPARC_6 45
454
41d9ea80
RH
455/* Bits present in AT_HWCAP for ARM. */
456
457#define HWCAP_ARM_SWP (1 << 0)
458#define HWCAP_ARM_HALF (1 << 1)
459#define HWCAP_ARM_THUMB (1 << 2)
460#define HWCAP_ARM_26BIT (1 << 3)
461#define HWCAP_ARM_FAST_MULT (1 << 4)
462#define HWCAP_ARM_FPA (1 << 5)
463#define HWCAP_ARM_VFP (1 << 6)
464#define HWCAP_ARM_EDSP (1 << 7)
465#define HWCAP_ARM_JAVA (1 << 8)
466#define HWCAP_ARM_IWMMXT (1 << 9)
467#define HWCAP_ARM_CRUNCH (1 << 10)
468#define HWCAP_ARM_THUMBEE (1 << 11)
469#define HWCAP_ARM_NEON (1 << 12)
470#define HWCAP_ARM_VFPv3 (1 << 13)
471#define HWCAP_ARM_VFPv3D16 (1 << 14) /* also set for VFPv4-D16 */
472#define HWCAP_ARM_TLS (1 << 15)
473#define HWCAP_ARM_VFPv4 (1 << 16)
474#define HWCAP_ARM_IDIVA (1 << 17)
475#define HWCAP_ARM_IDIVT (1 << 18)
476#define HWCAP_IDIV (HWCAP_IDIVA | HWCAP_IDIVT)
477#define HWCAP_VFPD32 (1 << 19) /* set if VFP has 32 regs */
478#define HWCAP_LPAE (1 << 20)
479
cd629de1
RH
480/* Bits present in AT_HWCAP for PowerPC. */
481
482#define PPC_FEATURE_32 0x80000000
483#define PPC_FEATURE_64 0x40000000
484#define PPC_FEATURE_601_INSTR 0x20000000
485#define PPC_FEATURE_HAS_ALTIVEC 0x10000000
486#define PPC_FEATURE_HAS_FPU 0x08000000
487#define PPC_FEATURE_HAS_MMU 0x04000000
488#define PPC_FEATURE_HAS_4xxMAC 0x02000000
489#define PPC_FEATURE_UNIFIED_CACHE 0x01000000
490#define PPC_FEATURE_HAS_SPE 0x00800000
491#define PPC_FEATURE_HAS_EFP_SINGLE 0x00400000
492#define PPC_FEATURE_HAS_EFP_DOUBLE 0x00200000
493#define PPC_FEATURE_NO_TB 0x00100000
494#define PPC_FEATURE_POWER4 0x00080000
495#define PPC_FEATURE_POWER5 0x00040000
496#define PPC_FEATURE_POWER5_PLUS 0x00020000
497#define PPC_FEATURE_CELL 0x00010000
498#define PPC_FEATURE_BOOKE 0x00008000
499#define PPC_FEATURE_SMT 0x00004000
500#define PPC_FEATURE_ICACHE_SNOOP 0x00002000
501#define PPC_FEATURE_ARCH_2_05 0x00001000
502#define PPC_FEATURE_PA6T 0x00000800
503#define PPC_FEATURE_HAS_DFP 0x00000400
504#define PPC_FEATURE_POWER6_EXT 0x00000200
505#define PPC_FEATURE_ARCH_2_06 0x00000100
506#define PPC_FEATURE_HAS_VSX 0x00000080
507
508#define PPC_FEATURE_PSERIES_PERFMON_COMPAT \
509 0x00000040
510
511#define PPC_FEATURE_TRUE_LE 0x00000002
512#define PPC_FEATURE_PPC_LE 0x00000001
513
42bff477
AB
514/* Bits present in AT_HWCAP2 for PowerPC. */
515
516#define PPC_FEATURE2_ARCH_2_07 0x80000000
517#define PPC_FEATURE2_HAS_HTM 0x40000000
518#define PPC_FEATURE2_HAS_DSCR 0x20000000
519#define PPC_FEATURE2_HAS_EBB 0x10000000
520#define PPC_FEATURE2_HAS_ISEL 0x08000000
521#define PPC_FEATURE2_HAS_TAR 0x04000000
522#define PPC_FEATURE2_HAS_VEC_CRYPTO 0x02000000
523#define PPC_FEATURE2_HTM_NOSC 0x01000000
524#define PPC_FEATURE2_ARCH_3_00 0x00800000
525#define PPC_FEATURE2_HAS_IEEE128 0x00400000
526
90379ca8
RH
527/* Bits present in AT_HWCAP for Sparc. */
528
529#define HWCAP_SPARC_FLUSH 0x00000001
530#define HWCAP_SPARC_STBAR 0x00000002
531#define HWCAP_SPARC_SWAP 0x00000004
532#define HWCAP_SPARC_MULDIV 0x00000008
533#define HWCAP_SPARC_V9 0x00000010
534#define HWCAP_SPARC_ULTRA3 0x00000020
535#define HWCAP_SPARC_BLKINIT 0x00000040
536#define HWCAP_SPARC_N2 0x00000080
537#define HWCAP_SPARC_MUL32 0x00000100
538#define HWCAP_SPARC_DIV32 0x00000200
539#define HWCAP_SPARC_FSMULD 0x00000400
540#define HWCAP_SPARC_V8PLUS 0x00000800
541#define HWCAP_SPARC_POPC 0x00001000
542#define HWCAP_SPARC_VIS 0x00002000
543#define HWCAP_SPARC_VIS2 0x00004000
544#define HWCAP_SPARC_ASI_BLK_INIT 0x00008000
545#define HWCAP_SPARC_FMAF 0x00010000
546#define HWCAP_SPARC_VIS3 0x00020000
547#define HWCAP_SPARC_HPC 0x00040000
548#define HWCAP_SPARC_RANDOM 0x00080000
549#define HWCAP_SPARC_TRANS 0x00100000
550#define HWCAP_SPARC_FJFMAU 0x00200000
551#define HWCAP_SPARC_IMA 0x00400000
552#define HWCAP_SPARC_ASI_CACHE_SPARING 0x00800000
553#define HWCAP_SPARC_PAUSE 0x01000000
554#define HWCAP_SPARC_CBCOND 0x02000000
555#define HWCAP_SPARC_CRYPTO 0x04000000
88570520 556
c9baa30f
RH
557/* Bits present in AT_HWCAP for s390. */
558
559#define HWCAP_S390_ESAN3 1
560#define HWCAP_S390_ZARCH 2
561#define HWCAP_S390_STFLE 4
562#define HWCAP_S390_MSA 8
563#define HWCAP_S390_LDISP 16
564#define HWCAP_S390_EIMM 32
565#define HWCAP_S390_DFP 64
566#define HWCAP_S390_HPAGE 128
567#define HWCAP_S390_ETF3EH 256
568#define HWCAP_S390_HIGH_GPRS 512
569#define HWCAP_S390_TE 1024
570
33dff5ff
LV
571/* M68K specific definitions. */
572/* We use the top 24 bits to encode information about the
573 architecture variant. */
574#define EF_M68K_CPU32 0x00810000
575#define EF_M68K_M68000 0x01000000
576#define EF_M68K_CFV4E 0x00008000
577#define EF_M68K_FIDO 0x02000000
578#define EF_M68K_ARCH_MASK \
579 (EF_M68K_M68000 | EF_M68K_CPU32 | EF_M68K_CFV4E | EF_M68K_FIDO)
580
581/* We use the bottom 8 bits to encode information about the
582 coldfire variant. If we use any of these bits, the top 24 bits are
583 either 0 or EF_M68K_CFV4E. */
584#define EF_M68K_CF_ISA_MASK 0x0F /* Which ISA */
585#define EF_M68K_CF_ISA_A_NODIV 0x01 /* ISA A except for div */
586#define EF_M68K_CF_ISA_A 0x02
587#define EF_M68K_CF_ISA_A_PLUS 0x03
588#define EF_M68K_CF_ISA_B_NOUSP 0x04 /* ISA_B except for USP */
589#define EF_M68K_CF_ISA_B 0x05
590#define EF_M68K_CF_ISA_C 0x06
591#define EF_M68K_CF_ISA_C_NODIV 0x07 /* ISA C except for div */
592#define EF_M68K_CF_MAC_MASK 0x30
593#define EF_M68K_CF_MAC 0x10 /* MAC */
594#define EF_M68K_CF_EMAC 0x20 /* EMAC */
595#define EF_M68K_CF_EMAC_B 0x30 /* EMAC_B */
596#define EF_M68K_CF_FLOAT 0x40 /* Has float insns */
597#define EF_M68K_CF_MASK 0xFF
598
88570520
FB
599/*
600 * 68k ELF relocation types
601 */
602#define R_68K_NONE 0
603#define R_68K_32 1
604#define R_68K_16 2
605#define R_68K_8 3
606#define R_68K_PC32 4
607#define R_68K_PC16 5
608#define R_68K_PC8 6
609#define R_68K_GOT32 7
610#define R_68K_GOT16 8
611#define R_68K_GOT8 9
612#define R_68K_GOT32O 10
613#define R_68K_GOT16O 11
614#define R_68K_GOT8O 12
615#define R_68K_PLT32 13
616#define R_68K_PLT16 14
617#define R_68K_PLT8 15
618#define R_68K_PLT32O 16
619#define R_68K_PLT16O 17
620#define R_68K_PLT8O 18
621#define R_68K_COPY 19
622#define R_68K_GLOB_DAT 20
623#define R_68K_JMP_SLOT 21
624#define R_68K_RELATIVE 22
625
626/*
627 * Alpha ELF relocation types
628 */
629#define R_ALPHA_NONE 0 /* No reloc */
630#define R_ALPHA_REFLONG 1 /* Direct 32 bit */
631#define R_ALPHA_REFQUAD 2 /* Direct 64 bit */
632#define R_ALPHA_GPREL32 3 /* GP relative 32 bit */
633#define R_ALPHA_LITERAL 4 /* GP relative 16 bit w/optimization */
634#define R_ALPHA_LITUSE 5 /* Optimization hint for LITERAL */
635#define R_ALPHA_GPDISP 6 /* Add displacement to GP */
636#define R_ALPHA_BRADDR 7 /* PC+4 relative 23 bit shifted */
637#define R_ALPHA_HINT 8 /* PC+4 relative 16 bit shifted */
638#define R_ALPHA_SREL16 9 /* PC relative 16 bit */
639#define R_ALPHA_SREL32 10 /* PC relative 32 bit */
640#define R_ALPHA_SREL64 11 /* PC relative 64 bit */
641#define R_ALPHA_GPRELHIGH 17 /* GP relative 32 bit, high 16 bits */
642#define R_ALPHA_GPRELLOW 18 /* GP relative 32 bit, low 16 bits */
643#define R_ALPHA_GPREL16 19 /* GP relative 16 bit */
644#define R_ALPHA_COPY 24 /* Copy symbol at runtime */
645#define R_ALPHA_GLOB_DAT 25 /* Create GOT entry */
646#define R_ALPHA_JMP_SLOT 26 /* Create PLT entry */
647#define R_ALPHA_RELATIVE 27 /* Adjust by program base */
648#define R_ALPHA_BRSGP 28
649#define R_ALPHA_TLSGD 29
650#define R_ALPHA_TLS_LDM 30
651#define R_ALPHA_DTPMOD64 31
652#define R_ALPHA_GOTDTPREL 32
653#define R_ALPHA_DTPREL64 33
654#define R_ALPHA_DTPRELHI 34
655#define R_ALPHA_DTPRELLO 35
656#define R_ALPHA_DTPREL16 36
657#define R_ALPHA_GOTTPREL 37
658#define R_ALPHA_TPREL64 38
659#define R_ALPHA_TPRELHI 39
660#define R_ALPHA_TPRELLO 40
661#define R_ALPHA_TPREL16 41
662
663#define SHF_ALPHA_GPREL 0x10000000
664
665
d90b94cd
DK
666/* PowerPC specific definitions. */
667
668/* Processor specific flags for the ELF header e_flags field. */
669#define EF_PPC64_ABI 0x3
670
88570520
FB
671/* PowerPC relocations defined by the ABIs */
672#define R_PPC_NONE 0
673#define R_PPC_ADDR32 1 /* 32bit absolute address */
674#define R_PPC_ADDR24 2 /* 26bit address, 2 bits ignored. */
675#define R_PPC_ADDR16 3 /* 16bit absolute address */
676#define R_PPC_ADDR16_LO 4 /* lower 16bit of absolute address */
677#define R_PPC_ADDR16_HI 5 /* high 16bit of absolute address */
678#define R_PPC_ADDR16_HA 6 /* adjusted high 16bit */
679#define R_PPC_ADDR14 7 /* 16bit address, 2 bits ignored */
680#define R_PPC_ADDR14_BRTAKEN 8
681#define R_PPC_ADDR14_BRNTAKEN 9
682#define R_PPC_REL24 10 /* PC relative 26 bit */
683#define R_PPC_REL14 11 /* PC relative 16 bit */
684#define R_PPC_REL14_BRTAKEN 12
685#define R_PPC_REL14_BRNTAKEN 13
686#define R_PPC_GOT16 14
687#define R_PPC_GOT16_LO 15
688#define R_PPC_GOT16_HI 16
689#define R_PPC_GOT16_HA 17
690#define R_PPC_PLTREL24 18
691#define R_PPC_COPY 19
692#define R_PPC_GLOB_DAT 20
693#define R_PPC_JMP_SLOT 21
694#define R_PPC_RELATIVE 22
695#define R_PPC_LOCAL24PC 23
696#define R_PPC_UADDR32 24
697#define R_PPC_UADDR16 25
698#define R_PPC_REL32 26
699#define R_PPC_PLT32 27
700#define R_PPC_PLTREL32 28
701#define R_PPC_PLT16_LO 29
702#define R_PPC_PLT16_HI 30
703#define R_PPC_PLT16_HA 31
704#define R_PPC_SDAREL16 32
705#define R_PPC_SECTOFF 33
706#define R_PPC_SECTOFF_LO 34
707#define R_PPC_SECTOFF_HI 35
708#define R_PPC_SECTOFF_HA 36
709/* Keep this the last entry. */
3efa9a67 710#ifndef R_PPC_NUM
88570520 711#define R_PPC_NUM 37
3efa9a67 712#endif
88570520
FB
713
714/* ARM specific declarations */
715
716/* Processor specific flags for the ELF header e_flags field. */
717#define EF_ARM_RELEXEC 0x01
718#define EF_ARM_HASENTRY 0x02
719#define EF_ARM_INTERWORK 0x04
720#define EF_ARM_APCS_26 0x08
721#define EF_ARM_APCS_FLOAT 0x10
722#define EF_ARM_PIC 0x20
723#define EF_ALIGN8 0x40 /* 8-bit structure alignment is in use */
724#define EF_NEW_ABI 0x80
725#define EF_OLD_ABI 0x100
ef8b0c04
PM
726#define EF_ARM_SOFT_FLOAT 0x200
727#define EF_ARM_VFP_FLOAT 0x400
728#define EF_ARM_MAVERICK_FLOAT 0x800
729
730/* Other constants defined in the ARM ELF spec. version B-01. */
731#define EF_ARM_SYMSARESORTED 0x04 /* NB conflicts with EF_INTERWORK */
732#define EF_ARM_DYNSYMSUSESEGIDX 0x08 /* NB conflicts with EF_APCS26 */
733#define EF_ARM_MAPSYMSFIRST 0x10 /* NB conflicts with EF_APCS_FLOAT */
734#define EF_ARM_EABIMASK 0xFF000000
735
736/* Constants defined in AAELF. */
737#define EF_ARM_BE8 0x00800000
738#define EF_ARM_LE8 0x00400000
739
740#define EF_ARM_EABI_VERSION(flags) ((flags) & EF_ARM_EABIMASK)
741#define EF_ARM_EABI_UNKNOWN 0x00000000
742#define EF_ARM_EABI_VER1 0x01000000
743#define EF_ARM_EABI_VER2 0x02000000
744#define EF_ARM_EABI_VER3 0x03000000
745#define EF_ARM_EABI_VER4 0x04000000
746#define EF_ARM_EABI_VER5 0x05000000
88570520
FB
747
748/* Additional symbol types for Thumb */
749#define STT_ARM_TFUNC 0xd
750
751/* ARM-specific values for sh_flags */
752#define SHF_ARM_ENTRYSECT 0x10000000 /* Section contains an entry point */
753#define SHF_ARM_COMDEF 0x80000000 /* Section may be multiply defined
754 in the input to a link step */
755
756/* ARM-specific program header flags */
757#define PF_ARM_SB 0x10000000 /* Segment contains the location
758 addressed by the static base */
759
760/* ARM relocs. */
761#define R_ARM_NONE 0 /* No reloc */
762#define R_ARM_PC24 1 /* PC relative 26 bit branch */
763#define R_ARM_ABS32 2 /* Direct 32 bit */
764#define R_ARM_REL32 3 /* PC relative 32 bit */
765#define R_ARM_PC13 4
766#define R_ARM_ABS16 5 /* Direct 16 bit */
767#define R_ARM_ABS12 6 /* Direct 12 bit */
768#define R_ARM_THM_ABS5 7
769#define R_ARM_ABS8 8 /* Direct 8 bit */
770#define R_ARM_SBREL32 9
771#define R_ARM_THM_PC22 10
772#define R_ARM_THM_PC8 11
773#define R_ARM_AMP_VCALL9 12
774#define R_ARM_SWI24 13
775#define R_ARM_THM_SWI8 14
776#define R_ARM_XPC25 15
777#define R_ARM_THM_XPC22 16
778#define R_ARM_COPY 20 /* Copy symbol at runtime */
779#define R_ARM_GLOB_DAT 21 /* Create GOT entry */
780#define R_ARM_JUMP_SLOT 22 /* Create PLT entry */
781#define R_ARM_RELATIVE 23 /* Adjust by program base */
782#define R_ARM_GOTOFF 24 /* 32 bit offset to GOT */
783#define R_ARM_GOTPC 25 /* 32 bit PC relative offset to GOT */
784#define R_ARM_GOT32 26 /* 32 bit GOT entry */
785#define R_ARM_PLT32 27 /* 32 bit PLT address */
46152182
PB
786#define R_ARM_CALL 28
787#define R_ARM_JUMP24 29
88570520
FB
788#define R_ARM_GNU_VTENTRY 100
789#define R_ARM_GNU_VTINHERIT 101
790#define R_ARM_THM_PC11 102 /* thumb unconditional branch */
791#define R_ARM_THM_PC9 103 /* thumb conditional branch */
792#define R_ARM_RXPC25 249
793#define R_ARM_RSBREL32 250
794#define R_ARM_THM_RPC22 251
795#define R_ARM_RREL32 252
796#define R_ARM_RABS22 253
797#define R_ARM_RPC24 254
798#define R_ARM_RBASE 255
799/* Keep this the last entry. */
800#define R_ARM_NUM 256
801
1d256776
CF
802/* ARM Aarch64 relocation types */
803#define R_AARCH64_NONE 256 /* also accepts R_ARM_NONE (0) */
804/* static data relocations */
805#define R_AARCH64_ABS64 257
806#define R_AARCH64_ABS32 258
807#define R_AARCH64_ABS16 259
808#define R_AARCH64_PREL64 260
809#define R_AARCH64_PREL32 261
810#define R_AARCH64_PREL16 262
811/* static aarch64 group relocations */
812/* group relocs to create unsigned data value or address inline */
813#define R_AARCH64_MOVW_UABS_G0 263
814#define R_AARCH64_MOVW_UABS_G0_NC 264
815#define R_AARCH64_MOVW_UABS_G1 265
816#define R_AARCH64_MOVW_UABS_G1_NC 266
817#define R_AARCH64_MOVW_UABS_G2 267
818#define R_AARCH64_MOVW_UABS_G2_NC 268
819#define R_AARCH64_MOVW_UABS_G3 269
820/* group relocs to create signed data or offset value inline */
821#define R_AARCH64_MOVW_SABS_G0 270
822#define R_AARCH64_MOVW_SABS_G1 271
823#define R_AARCH64_MOVW_SABS_G2 272
824/* relocs to generate 19, 21, and 33 bit PC-relative addresses */
825#define R_AARCH64_LD_PREL_LO19 273
826#define R_AARCH64_ADR_PREL_LO21 274
827#define R_AARCH64_ADR_PREL_PG_HI21 275
828#define R_AARCH64_ADR_PREL_PG_HI21_NC 276
829#define R_AARCH64_ADD_ABS_LO12_NC 277
830#define R_AARCH64_LDST8_ABS_LO12_NC 278
831#define R_AARCH64_LDST16_ABS_LO12_NC 284
832#define R_AARCH64_LDST32_ABS_LO12_NC 285
833#define R_AARCH64_LDST64_ABS_LO12_NC 286
834#define R_AARCH64_LDST128_ABS_LO12_NC 299
835/* relocs for control-flow - all offsets as multiple of 4 */
836#define R_AARCH64_TSTBR14 279
837#define R_AARCH64_CONDBR19 280
838#define R_AARCH64_JUMP26 282
839#define R_AARCH64_CALL26 283
840/* group relocs to create pc-relative offset inline */
841#define R_AARCH64_MOVW_PREL_G0 287
842#define R_AARCH64_MOVW_PREL_G0_NC 288
843#define R_AARCH64_MOVW_PREL_G1 289
844#define R_AARCH64_MOVW_PREL_G1_NC 290
845#define R_AARCH64_MOVW_PREL_G2 291
846#define R_AARCH64_MOVW_PREL_G2_NC 292
847#define R_AARCH64_MOVW_PREL_G3 293
848/* group relocs to create a GOT-relative offset inline */
849#define R_AARCH64_MOVW_GOTOFF_G0 300
850#define R_AARCH64_MOVW_GOTOFF_G0_NC 301
851#define R_AARCH64_MOVW_GOTOFF_G1 302
852#define R_AARCH64_MOVW_GOTOFF_G1_NC 303
853#define R_AARCH64_MOVW_GOTOFF_G2 304
854#define R_AARCH64_MOVW_GOTOFF_G2_NC 305
855#define R_AARCH64_MOVW_GOTOFF_G3 306
856/* GOT-relative data relocs */
857#define R_AARCH64_GOTREL64 307
858#define R_AARCH64_GOTREL32 308
859/* GOT-relative instr relocs */
860#define R_AARCH64_GOT_LD_PREL19 309
861#define R_AARCH64_LD64_GOTOFF_LO15 310
862#define R_AARCH64_ADR_GOT_PAGE 311
863#define R_AARCH64_LD64_GOT_LO12_NC 312
864#define R_AARCH64_LD64_GOTPAGE_LO15 313
865/* General Dynamic TLS relocations */
866#define R_AARCH64_TLSGD_ADR_PREL21 512
867#define R_AARCH64_TLSGD_ADR_PAGE21 513
868#define R_AARCH64_TLSGD_ADD_LO12_NC 514
869#define R_AARCH64_TLSGD_MOVW_G1 515
870#define R_AARCH64_TLSGD_MOVW_G0_NC 516
871/* Local Dynamic TLS relocations */
872#define R_AARCH64_TLSLD_ADR_PREL21 517
873#define R_AARCH64_TLSLD_ADR_PAGE21 518
874#define R_AARCH64_TLSLD_ADD_LO12_NC 519
875#define R_AARCH64_TLSLD_MOVW_G1 520
876#define R_AARCH64_TLSLD_MOVW_G0_NC 521
877#define R_AARCH64_TLSLD_LD_PREL19 522
878#define R_AARCH64_TLSLD_MOVW_DTPREL_G2 523
879#define R_AARCH64_TLSLD_MOVW_DTPREL_G1 524
880#define R_AARCH64_TLSLD_MOVW_DTPREL_G1_NC 525
881#define R_AARCH64_TLSLD_MOVW_DTPREL_G0 526
882#define R_AARCH64_TLSLD_MOVW_DTPREL_G0_NC 527
883#define R_AARCH64_TLSLD_ADD_DTPREL_HI12 528
884#define R_AARCH64_TLSLD_ADD_DTPREL_LO12 529
885#define R_AARCH64_TLSLD_ADD_DTPREL_LO12_NC 530
886#define R_AARCH64_TLSLD_LDST8_DTPREL_LO12 531
887#define R_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC 532
888#define R_AARCH64_TLSLD_LDST16_DTPREL_LO12 533
889#define R_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC 534
890#define R_AARCH64_TLSLD_LDST32_DTPREL_LO12 535
891#define R_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC 536
892#define R_AARCH64_TLSLD_LDST64_DTPREL_LO12 537
893#define R_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC 538
894/* initial exec TLS relocations */
895#define R_AARCH64_TLSIE_MOVW_GOTTPREL_G1 539
896#define R_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC 540
897#define R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 541
898#define R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC 542
899#define R_AARCH64_TLSIE_LD_GOTTPREL_PREL19 543
900/* local exec TLS relocations */
901#define R_AARCH64_TLSLE_MOVW_TPREL_G2 544
902#define R_AARCH64_TLSLE_MOVW_TPREL_G1 545
903#define R_AARCH64_TLSLE_MOVW_TPREL_G1_NC 546
904#define R_AARCH64_TLSLE_MOVW_TPREL_G0 547
905#define R_AARCH64_TLSLE_MOVW_TPREL_G0_NC 548
906#define R_AARCH64_TLSLE_ADD_TPREL_HI12 549
907#define R_AARCH64_TLSLE_ADD_TPREL_LO12 550
908#define R_AARCH64_TLSLE_ADD_TPREL_LO12_NC 551
909#define R_AARCH64_TLSLE_LDST8_TPREL_LO12 552
910#define R_AARCH64_TLSLE_LDST8_TPREL_LO12_NC 553
911#define R_AARCH64_TLSLE_LDST16_TPREL_LO12 554
912#define R_AARCH64_TLSLE_LDST16_TPREL_LO12_NC 555
913#define R_AARCH64_TLSLE_LDST32_TPREL_LO12 556
914#define R_AARCH64_TLSLE_LDST32_TPREL_LO12_NC 557
915#define R_AARCH64_TLSLE_LDST64_TPREL_LO12 558
916#define R_AARCH64_TLSLE_LDST64_TPREL_LO12_NC 559
917/* Dynamic Relocations */
918#define R_AARCH64_COPY 1024
919#define R_AARCH64_GLOB_DAT 1025
920#define R_AARCH64_JUMP_SLOT 1026
921#define R_AARCH64_RELATIVE 1027
922#define R_AARCH64_TLS_DTPREL64 1028
923#define R_AARCH64_TLS_DTPMOD64 1029
924#define R_AARCH64_TLS_TPREL64 1030
925#define R_AARCH64_TLS_DTPREL32 1031
926#define R_AARCH64_TLS_DTPMOD32 1032
927#define R_AARCH64_TLS_TPREL32 1033
928
88570520
FB
929/* s390 relocations defined by the ABIs */
930#define R_390_NONE 0 /* No reloc. */
931#define R_390_8 1 /* Direct 8 bit. */
932#define R_390_12 2 /* Direct 12 bit. */
933#define R_390_16 3 /* Direct 16 bit. */
934#define R_390_32 4 /* Direct 32 bit. */
935#define R_390_PC32 5 /* PC relative 32 bit. */
936#define R_390_GOT12 6 /* 12 bit GOT offset. */
937#define R_390_GOT32 7 /* 32 bit GOT offset. */
938#define R_390_PLT32 8 /* 32 bit PC relative PLT address. */
939#define R_390_COPY 9 /* Copy symbol at runtime. */
940#define R_390_GLOB_DAT 10 /* Create GOT entry. */
941#define R_390_JMP_SLOT 11 /* Create PLT entry. */
942#define R_390_RELATIVE 12 /* Adjust by program base. */
943#define R_390_GOTOFF32 13 /* 32 bit offset to GOT. */
944#define R_390_GOTPC 14 /* 32 bit PC rel. offset to GOT. */
945#define R_390_GOT16 15 /* 16 bit GOT offset. */
946#define R_390_PC16 16 /* PC relative 16 bit. */
947#define R_390_PC16DBL 17 /* PC relative 16 bit shifted by 1. */
948#define R_390_PLT16DBL 18 /* 16 bit PC rel. PLT shifted by 1. */
949#define R_390_PC32DBL 19 /* PC relative 32 bit shifted by 1. */
950#define R_390_PLT32DBL 20 /* 32 bit PC rel. PLT shifted by 1. */
951#define R_390_GOTPCDBL 21 /* 32 bit PC rel. GOT shifted by 1. */
952#define R_390_64 22 /* Direct 64 bit. */
953#define R_390_PC64 23 /* PC relative 64 bit. */
954#define R_390_GOT64 24 /* 64 bit GOT offset. */
955#define R_390_PLT64 25 /* 64 bit PC relative PLT address. */
956#define R_390_GOTENT 26 /* 32 bit PC rel. to GOT entry >> 1. */
957#define R_390_GOTOFF16 27 /* 16 bit offset to GOT. */
958#define R_390_GOTOFF64 28 /* 64 bit offset to GOT. */
959#define R_390_GOTPLT12 29 /* 12 bit offset to jump slot. */
960#define R_390_GOTPLT16 30 /* 16 bit offset to jump slot. */
961#define R_390_GOTPLT32 31 /* 32 bit offset to jump slot. */
962#define R_390_GOTPLT64 32 /* 64 bit offset to jump slot. */
963#define R_390_GOTPLTENT 33 /* 32 bit rel. offset to jump slot. */
964#define R_390_PLTOFF16 34 /* 16 bit offset from GOT to PLT. */
965#define R_390_PLTOFF32 35 /* 32 bit offset from GOT to PLT. */
966#define R_390_PLTOFF64 36 /* 16 bit offset from GOT to PLT. */
967#define R_390_TLS_LOAD 37 /* Tag for load insn in TLS code. */
968#define R_390_TLS_GDCALL 38 /* Tag for function call in general
969 dynamic TLS code. */
970#define R_390_TLS_LDCALL 39 /* Tag for function call in local
971 dynamic TLS code. */
972#define R_390_TLS_GD32 40 /* Direct 32 bit for general dynamic
973 thread local data. */
974#define R_390_TLS_GD64 41 /* Direct 64 bit for general dynamic
975 thread local data. */
976#define R_390_TLS_GOTIE12 42 /* 12 bit GOT offset for static TLS
977 block offset. */
978#define R_390_TLS_GOTIE32 43 /* 32 bit GOT offset for static TLS
979 block offset. */
980#define R_390_TLS_GOTIE64 44 /* 64 bit GOT offset for static TLS
981 block offset. */
982#define R_390_TLS_LDM32 45 /* Direct 32 bit for local dynamic
983 thread local data in LD code. */
984#define R_390_TLS_LDM64 46 /* Direct 64 bit for local dynamic
985 thread local data in LD code. */
986#define R_390_TLS_IE32 47 /* 32 bit address of GOT entry for
987 negated static TLS block offset. */
988#define R_390_TLS_IE64 48 /* 64 bit address of GOT entry for
989 negated static TLS block offset. */
990#define R_390_TLS_IEENT 49 /* 32 bit rel. offset to GOT entry for
991 negated static TLS block offset. */
992#define R_390_TLS_LE32 50 /* 32 bit negated offset relative to
993 static TLS block. */
994#define R_390_TLS_LE64 51 /* 64 bit negated offset relative to
995 static TLS block. */
996#define R_390_TLS_LDO32 52 /* 32 bit offset relative to TLS
997 block. */
998#define R_390_TLS_LDO64 53 /* 64 bit offset relative to TLS
999 block. */
1000#define R_390_TLS_DTPMOD 54 /* ID of module containing symbol. */
1001#define R_390_TLS_DTPOFF 55 /* Offset in TLS block. */
1002#define R_390_TLS_TPOFF 56 /* Negate offset in static TLS
1003 block. */
28eef8aa 1004#define R_390_20 57
88570520 1005/* Keep this the last entry. */
28eef8aa 1006#define R_390_NUM 58
88570520
FB
1007
1008/* x86-64 relocation types */
1009#define R_X86_64_NONE 0 /* No reloc */
1010#define R_X86_64_64 1 /* Direct 64 bit */
1011#define R_X86_64_PC32 2 /* PC relative 32 bit signed */
1012#define R_X86_64_GOT32 3 /* 32 bit GOT entry */
1013#define R_X86_64_PLT32 4 /* 32 bit PLT address */
1014#define R_X86_64_COPY 5 /* Copy symbol at runtime */
1015#define R_X86_64_GLOB_DAT 6 /* Create GOT entry */
1016#define R_X86_64_JUMP_SLOT 7 /* Create PLT entry */
1017#define R_X86_64_RELATIVE 8 /* Adjust by program base */
1018#define R_X86_64_GOTPCREL 9 /* 32 bit signed pc relative
1019 offset to GOT */
1020#define R_X86_64_32 10 /* Direct 32 bit zero extended */
1021#define R_X86_64_32S 11 /* Direct 32 bit sign extended */
1022#define R_X86_64_16 12 /* Direct 16 bit zero extended */
1023#define R_X86_64_PC16 13 /* 16 bit sign extended pc relative */
1024#define R_X86_64_8 14 /* Direct 8 bit sign extended */
1025#define R_X86_64_PC8 15 /* 8 bit sign extended pc relative */
1026
1027#define R_X86_64_NUM 16
1028
1029/* Legal values for e_flags field of Elf64_Ehdr. */
1030
1031#define EF_ALPHA_32BIT 1 /* All addresses are below 2GB */
1032
1033/* HPPA specific definitions. */
1034
1035/* Legal values for e_flags field of Elf32_Ehdr. */
1036
1037#define EF_PARISC_TRAPNIL 0x00010000 /* Trap nil pointer dereference. */
1038#define EF_PARISC_EXT 0x00020000 /* Program uses arch. extensions. */
1039#define EF_PARISC_LSB 0x00040000 /* Program expects little endian. */
1040#define EF_PARISC_WIDE 0x00080000 /* Program expects wide mode. */
1041#define EF_PARISC_NO_KABP 0x00100000 /* No kernel assisted branch
1042 prediction. */
1043#define EF_PARISC_LAZYSWAP 0x00400000 /* Allow lazy swapping. */
1044#define EF_PARISC_ARCH 0x0000ffff /* Architecture version. */
1045
1046/* Defined values for `e_flags & EF_PARISC_ARCH' are: */
1047
1048#define EFA_PARISC_1_0 0x020b /* PA-RISC 1.0 big-endian. */
1049#define EFA_PARISC_1_1 0x0210 /* PA-RISC 1.1 big-endian. */
1050#define EFA_PARISC_2_0 0x0214 /* PA-RISC 2.0 big-endian. */
1051
1052/* Additional section indeces. */
1053
1054#define SHN_PARISC_ANSI_COMMON 0xff00 /* Section for tenatively declared
1055 symbols in ANSI C. */
1056#define SHN_PARISC_HUGE_COMMON 0xff01 /* Common blocks in huge model. */
1057
1058/* Legal values for sh_type field of Elf32_Shdr. */
1059
1060#define SHT_PARISC_EXT 0x70000000 /* Contains product specific ext. */
1061#define SHT_PARISC_UNWIND 0x70000001 /* Unwind information. */
1062#define SHT_PARISC_DOC 0x70000002 /* Debug info for optimized code. */
1063
1064/* Legal values for sh_flags field of Elf32_Shdr. */
1065
1066#define SHF_PARISC_SHORT 0x20000000 /* Section with short addressing. */
1067#define SHF_PARISC_HUGE 0x40000000 /* Section far from gp. */
1068#define SHF_PARISC_SBP 0x80000000 /* Static branch prediction code. */
1069
1070/* Legal values for ST_TYPE subfield of st_info (symbol type). */
1071
1072#define STT_PARISC_MILLICODE 13 /* Millicode function entry point. */
1073
1074#define STT_HP_OPAQUE (STT_LOOS + 0x1)
1075#define STT_HP_STUB (STT_LOOS + 0x2)
1076
1077/* HPPA relocs. */
1078
1079#define R_PARISC_NONE 0 /* No reloc. */
1080#define R_PARISC_DIR32 1 /* Direct 32-bit reference. */
1081#define R_PARISC_DIR21L 2 /* Left 21 bits of eff. address. */
1082#define R_PARISC_DIR17R 3 /* Right 17 bits of eff. address. */
1083#define R_PARISC_DIR17F 4 /* 17 bits of eff. address. */
1084#define R_PARISC_DIR14R 6 /* Right 14 bits of eff. address. */
1085#define R_PARISC_PCREL32 9 /* 32-bit rel. address. */
1086#define R_PARISC_PCREL21L 10 /* Left 21 bits of rel. address. */
1087#define R_PARISC_PCREL17R 11 /* Right 17 bits of rel. address. */
1088#define R_PARISC_PCREL17F 12 /* 17 bits of rel. address. */
1089#define R_PARISC_PCREL14R 14 /* Right 14 bits of rel. address. */
1090#define R_PARISC_DPREL21L 18 /* Left 21 bits of rel. address. */
1091#define R_PARISC_DPREL14R 22 /* Right 14 bits of rel. address. */
1092#define R_PARISC_GPREL21L 26 /* GP-relative, left 21 bits. */
1093#define R_PARISC_GPREL14R 30 /* GP-relative, right 14 bits. */
1094#define R_PARISC_LTOFF21L 34 /* LT-relative, left 21 bits. */
1095#define R_PARISC_LTOFF14R 38 /* LT-relative, right 14 bits. */
1096#define R_PARISC_SECREL32 41 /* 32 bits section rel. address. */
1097#define R_PARISC_SEGBASE 48 /* No relocation, set segment base. */
1098#define R_PARISC_SEGREL32 49 /* 32 bits segment rel. address. */
1099#define R_PARISC_PLTOFF21L 50 /* PLT rel. address, left 21 bits. */
1100#define R_PARISC_PLTOFF14R 54 /* PLT rel. address, right 14 bits. */
1101#define R_PARISC_LTOFF_FPTR32 57 /* 32 bits LT-rel. function pointer. */
1102#define R_PARISC_LTOFF_FPTR21L 58 /* LT-rel. fct ptr, left 21 bits. */
1103#define R_PARISC_LTOFF_FPTR14R 62 /* LT-rel. fct ptr, right 14 bits. */
1104#define R_PARISC_FPTR64 64 /* 64 bits function address. */
1105#define R_PARISC_PLABEL32 65 /* 32 bits function address. */
1106#define R_PARISC_PCREL64 72 /* 64 bits PC-rel. address. */
1107#define R_PARISC_PCREL22F 74 /* 22 bits PC-rel. address. */
1108#define R_PARISC_PCREL14WR 75 /* PC-rel. address, right 14 bits. */
1109#define R_PARISC_PCREL14DR 76 /* PC rel. address, right 14 bits. */
1110#define R_PARISC_PCREL16F 77 /* 16 bits PC-rel. address. */
1111#define R_PARISC_PCREL16WF 78 /* 16 bits PC-rel. address. */
1112#define R_PARISC_PCREL16DF 79 /* 16 bits PC-rel. address. */
1113#define R_PARISC_DIR64 80 /* 64 bits of eff. address. */
1114#define R_PARISC_DIR14WR 83 /* 14 bits of eff. address. */
1115#define R_PARISC_DIR14DR 84 /* 14 bits of eff. address. */
1116#define R_PARISC_DIR16F 85 /* 16 bits of eff. address. */
1117#define R_PARISC_DIR16WF 86 /* 16 bits of eff. address. */
1118#define R_PARISC_DIR16DF 87 /* 16 bits of eff. address. */
1119#define R_PARISC_GPREL64 88 /* 64 bits of GP-rel. address. */
1120#define R_PARISC_GPREL14WR 91 /* GP-rel. address, right 14 bits. */
1121#define R_PARISC_GPREL14DR 92 /* GP-rel. address, right 14 bits. */
1122#define R_PARISC_GPREL16F 93 /* 16 bits GP-rel. address. */
1123#define R_PARISC_GPREL16WF 94 /* 16 bits GP-rel. address. */
1124#define R_PARISC_GPREL16DF 95 /* 16 bits GP-rel. address. */
1125#define R_PARISC_LTOFF64 96 /* 64 bits LT-rel. address. */
1126#define R_PARISC_LTOFF14WR 99 /* LT-rel. address, right 14 bits. */
1127#define R_PARISC_LTOFF14DR 100 /* LT-rel. address, right 14 bits. */
1128#define R_PARISC_LTOFF16F 101 /* 16 bits LT-rel. address. */
1129#define R_PARISC_LTOFF16WF 102 /* 16 bits LT-rel. address. */
1130#define R_PARISC_LTOFF16DF 103 /* 16 bits LT-rel. address. */
1131#define R_PARISC_SECREL64 104 /* 64 bits section rel. address. */
1132#define R_PARISC_SEGREL64 112 /* 64 bits segment rel. address. */
1133#define R_PARISC_PLTOFF14WR 115 /* PLT-rel. address, right 14 bits. */
1134#define R_PARISC_PLTOFF14DR 116 /* PLT-rel. address, right 14 bits. */
1135#define R_PARISC_PLTOFF16F 117 /* 16 bits LT-rel. address. */
1136#define R_PARISC_PLTOFF16WF 118 /* 16 bits PLT-rel. address. */
1137#define R_PARISC_PLTOFF16DF 119 /* 16 bits PLT-rel. address. */
1138#define R_PARISC_LTOFF_FPTR64 120 /* 64 bits LT-rel. function ptr. */
1139#define R_PARISC_LTOFF_FPTR14WR 123 /* LT-rel. fct. ptr., right 14 bits. */
1140#define R_PARISC_LTOFF_FPTR14DR 124 /* LT-rel. fct. ptr., right 14 bits. */
1141#define R_PARISC_LTOFF_FPTR16F 125 /* 16 bits LT-rel. function ptr. */
1142#define R_PARISC_LTOFF_FPTR16WF 126 /* 16 bits LT-rel. function ptr. */
1143#define R_PARISC_LTOFF_FPTR16DF 127 /* 16 bits LT-rel. function ptr. */
1144#define R_PARISC_LORESERVE 128
1145#define R_PARISC_COPY 128 /* Copy relocation. */
1146#define R_PARISC_IPLT 129 /* Dynamic reloc, imported PLT */
1147#define R_PARISC_EPLT 130 /* Dynamic reloc, exported PLT */
1148#define R_PARISC_TPREL32 153 /* 32 bits TP-rel. address. */
1149#define R_PARISC_TPREL21L 154 /* TP-rel. address, left 21 bits. */
1150#define R_PARISC_TPREL14R 158 /* TP-rel. address, right 14 bits. */
1151#define R_PARISC_LTOFF_TP21L 162 /* LT-TP-rel. address, left 21 bits. */
1152#define R_PARISC_LTOFF_TP14R 166 /* LT-TP-rel. address, right 14 bits.*/
1153#define R_PARISC_LTOFF_TP14F 167 /* 14 bits LT-TP-rel. address. */
1154#define R_PARISC_TPREL64 216 /* 64 bits TP-rel. address. */
1155#define R_PARISC_TPREL14WR 219 /* TP-rel. address, right 14 bits. */
1156#define R_PARISC_TPREL14DR 220 /* TP-rel. address, right 14 bits. */
1157#define R_PARISC_TPREL16F 221 /* 16 bits TP-rel. address. */
1158#define R_PARISC_TPREL16WF 222 /* 16 bits TP-rel. address. */
1159#define R_PARISC_TPREL16DF 223 /* 16 bits TP-rel. address. */
1160#define R_PARISC_LTOFF_TP64 224 /* 64 bits LT-TP-rel. address. */
1161#define R_PARISC_LTOFF_TP14WR 227 /* LT-TP-rel. address, right 14 bits.*/
1162#define R_PARISC_LTOFF_TP14DR 228 /* LT-TP-rel. address, right 14 bits.*/
1163#define R_PARISC_LTOFF_TP16F 229 /* 16 bits LT-TP-rel. address. */
1164#define R_PARISC_LTOFF_TP16WF 230 /* 16 bits LT-TP-rel. address. */
1165#define R_PARISC_LTOFF_TP16DF 231 /* 16 bits LT-TP-rel. address. */
1166#define R_PARISC_HIRESERVE 255
1167
1168/* Legal values for p_type field of Elf32_Phdr/Elf64_Phdr. */
1169
1170#define PT_HP_TLS (PT_LOOS + 0x0)
1171#define PT_HP_CORE_NONE (PT_LOOS + 0x1)
1172#define PT_HP_CORE_VERSION (PT_LOOS + 0x2)
1173#define PT_HP_CORE_KERNEL (PT_LOOS + 0x3)
1174#define PT_HP_CORE_COMM (PT_LOOS + 0x4)
1175#define PT_HP_CORE_PROC (PT_LOOS + 0x5)
1176#define PT_HP_CORE_LOADABLE (PT_LOOS + 0x6)
1177#define PT_HP_CORE_STACK (PT_LOOS + 0x7)
1178#define PT_HP_CORE_SHM (PT_LOOS + 0x8)
1179#define PT_HP_CORE_MMF (PT_LOOS + 0x9)
1180#define PT_HP_PARALLEL (PT_LOOS + 0x10)
1181#define PT_HP_FASTBIND (PT_LOOS + 0x11)
1182#define PT_HP_OPT_ANNOT (PT_LOOS + 0x12)
1183#define PT_HP_HSL_ANNOT (PT_LOOS + 0x13)
1184#define PT_HP_STACK (PT_LOOS + 0x14)
1185
1186#define PT_PARISC_ARCHEXT 0x70000000
1187#define PT_PARISC_UNWIND 0x70000001
1188
1189/* Legal values for p_flags field of Elf32_Phdr/Elf64_Phdr. */
1190
1191#define PF_PARISC_SBP 0x08000000
1192
1193#define PF_HP_PAGE_SIZE 0x00100000
1194#define PF_HP_FAR_SHARED 0x00200000
1195#define PF_HP_NEAR_SHARED 0x00400000
1196#define PF_HP_CODE 0x01000000
1197#define PF_HP_MODIFY 0x02000000
1198#define PF_HP_LAZYSWAP 0x04000000
1199#define PF_HP_SBP 0x08000000
1200
0d330196
FB
1201/* IA-64 specific declarations. */
1202
1203/* Processor specific flags for the Ehdr e_flags field. */
1204#define EF_IA_64_MASKOS 0x0000000f /* os-specific flags */
1205#define EF_IA_64_ABI64 0x00000010 /* 64-bit ABI */
1206#define EF_IA_64_ARCH 0xff000000 /* arch. version mask */
1207
1208/* Processor specific values for the Phdr p_type field. */
1209#define PT_IA_64_ARCHEXT (PT_LOPROC + 0) /* arch extension bits */
1210#define PT_IA_64_UNWIND (PT_LOPROC + 1) /* ia64 unwind bits */
1211
1212/* Processor specific flags for the Phdr p_flags field. */
1213#define PF_IA_64_NORECOV 0x80000000 /* spec insns w/o recovery */
1214
1215/* Processor specific values for the Shdr sh_type field. */
1216#define SHT_IA_64_EXT (SHT_LOPROC + 0) /* extension bits */
1217#define SHT_IA_64_UNWIND (SHT_LOPROC + 1) /* unwind bits */
1218
1219/* Processor specific flags for the Shdr sh_flags field. */
1220#define SHF_IA_64_SHORT 0x10000000 /* section near gp */
1221#define SHF_IA_64_NORECOV 0x20000000 /* spec insns w/o recovery */
1222
1223/* Processor specific values for the Dyn d_tag field. */
1224#define DT_IA_64_PLT_RESERVE (DT_LOPROC + 0)
1225#define DT_IA_64_NUM 1
1226
1227/* IA-64 relocations. */
1228#define R_IA64_NONE 0x00 /* none */
1229#define R_IA64_IMM14 0x21 /* symbol + addend, add imm14 */
1230#define R_IA64_IMM22 0x22 /* symbol + addend, add imm22 */
1231#define R_IA64_IMM64 0x23 /* symbol + addend, mov imm64 */
1232#define R_IA64_DIR32MSB 0x24 /* symbol + addend, data4 MSB */
1233#define R_IA64_DIR32LSB 0x25 /* symbol + addend, data4 LSB */
1234#define R_IA64_DIR64MSB 0x26 /* symbol + addend, data8 MSB */
1235#define R_IA64_DIR64LSB 0x27 /* symbol + addend, data8 LSB */
1236#define R_IA64_GPREL22 0x2a /* @gprel(sym + add), add imm22 */
1237#define R_IA64_GPREL64I 0x2b /* @gprel(sym + add), mov imm64 */
1238#define R_IA64_GPREL32MSB 0x2c /* @gprel(sym + add), data4 MSB */
1239#define R_IA64_GPREL32LSB 0x2d /* @gprel(sym + add), data4 LSB */
1240#define R_IA64_GPREL64MSB 0x2e /* @gprel(sym + add), data8 MSB */
1241#define R_IA64_GPREL64LSB 0x2f /* @gprel(sym + add), data8 LSB */
1242#define R_IA64_LTOFF22 0x32 /* @ltoff(sym + add), add imm22 */
1243#define R_IA64_LTOFF64I 0x33 /* @ltoff(sym + add), mov imm64 */
1244#define R_IA64_PLTOFF22 0x3a /* @pltoff(sym + add), add imm22 */
1245#define R_IA64_PLTOFF64I 0x3b /* @pltoff(sym + add), mov imm64 */
1246#define R_IA64_PLTOFF64MSB 0x3e /* @pltoff(sym + add), data8 MSB */
1247#define R_IA64_PLTOFF64LSB 0x3f /* @pltoff(sym + add), data8 LSB */
1248#define R_IA64_FPTR64I 0x43 /* @fptr(sym + add), mov imm64 */
1249#define R_IA64_FPTR32MSB 0x44 /* @fptr(sym + add), data4 MSB */
1250#define R_IA64_FPTR32LSB 0x45 /* @fptr(sym + add), data4 LSB */
1251#define R_IA64_FPTR64MSB 0x46 /* @fptr(sym + add), data8 MSB */
1252#define R_IA64_FPTR64LSB 0x47 /* @fptr(sym + add), data8 LSB */
1253#define R_IA64_PCREL60B 0x48 /* @pcrel(sym + add), brl */
1254#define R_IA64_PCREL21B 0x49 /* @pcrel(sym + add), ptb, call */
1255#define R_IA64_PCREL21M 0x4a /* @pcrel(sym + add), chk.s */
1256#define R_IA64_PCREL21F 0x4b /* @pcrel(sym + add), fchkf */
1257#define R_IA64_PCREL32MSB 0x4c /* @pcrel(sym + add), data4 MSB */
1258#define R_IA64_PCREL32LSB 0x4d /* @pcrel(sym + add), data4 LSB */
1259#define R_IA64_PCREL64MSB 0x4e /* @pcrel(sym + add), data8 MSB */
1260#define R_IA64_PCREL64LSB 0x4f /* @pcrel(sym + add), data8 LSB */
1261#define R_IA64_LTOFF_FPTR22 0x52 /* @ltoff(@fptr(s+a)), imm22 */
1262#define R_IA64_LTOFF_FPTR64I 0x53 /* @ltoff(@fptr(s+a)), imm64 */
1263#define R_IA64_LTOFF_FPTR32MSB 0x54 /* @ltoff(@fptr(s+a)), data4 MSB */
1264#define R_IA64_LTOFF_FPTR32LSB 0x55 /* @ltoff(@fptr(s+a)), data4 LSB */
1265#define R_IA64_LTOFF_FPTR64MSB 0x56 /* @ltoff(@fptr(s+a)), data8 MSB */
1266#define R_IA64_LTOFF_FPTR64LSB 0x57 /* @ltoff(@fptr(s+a)), data8 LSB */
1267#define R_IA64_SEGREL32MSB 0x5c /* @segrel(sym + add), data4 MSB */
1268#define R_IA64_SEGREL32LSB 0x5d /* @segrel(sym + add), data4 LSB */
1269#define R_IA64_SEGREL64MSB 0x5e /* @segrel(sym + add), data8 MSB */
1270#define R_IA64_SEGREL64LSB 0x5f /* @segrel(sym + add), data8 LSB */
1271#define R_IA64_SECREL32MSB 0x64 /* @secrel(sym + add), data4 MSB */
1272#define R_IA64_SECREL32LSB 0x65 /* @secrel(sym + add), data4 LSB */
1273#define R_IA64_SECREL64MSB 0x66 /* @secrel(sym + add), data8 MSB */
1274#define R_IA64_SECREL64LSB 0x67 /* @secrel(sym + add), data8 LSB */
1275#define R_IA64_REL32MSB 0x6c /* data 4 + REL */
1276#define R_IA64_REL32LSB 0x6d /* data 4 + REL */
1277#define R_IA64_REL64MSB 0x6e /* data 8 + REL */
1278#define R_IA64_REL64LSB 0x6f /* data 8 + REL */
1279#define R_IA64_LTV32MSB 0x74 /* symbol + addend, data4 MSB */
1280#define R_IA64_LTV32LSB 0x75 /* symbol + addend, data4 LSB */
1281#define R_IA64_LTV64MSB 0x76 /* symbol + addend, data8 MSB */
1282#define R_IA64_LTV64LSB 0x77 /* symbol + addend, data8 LSB */
1283#define R_IA64_PCREL21BI 0x79 /* @pcrel(sym + add), 21bit inst */
1284#define R_IA64_PCREL22 0x7a /* @pcrel(sym + add), 22bit inst */
1285#define R_IA64_PCREL64I 0x7b /* @pcrel(sym + add), 64bit inst */
1286#define R_IA64_IPLTMSB 0x80 /* dynamic reloc, imported PLT, MSB */
1287#define R_IA64_IPLTLSB 0x81 /* dynamic reloc, imported PLT, LSB */
1288#define R_IA64_COPY 0x84 /* copy relocation */
1289#define R_IA64_SUB 0x85 /* Addend and symbol difference */
1290#define R_IA64_LTOFF22X 0x86 /* LTOFF22, relaxable. */
1291#define R_IA64_LDXMOV 0x87 /* Use of LTOFF22X. */
1292#define R_IA64_TPREL14 0x91 /* @tprel(sym + add), imm14 */
1293#define R_IA64_TPREL22 0x92 /* @tprel(sym + add), imm22 */
1294#define R_IA64_TPREL64I 0x93 /* @tprel(sym + add), imm64 */
1295#define R_IA64_TPREL64MSB 0x96 /* @tprel(sym + add), data8 MSB */
1296#define R_IA64_TPREL64LSB 0x97 /* @tprel(sym + add), data8 LSB */
1297#define R_IA64_LTOFF_TPREL22 0x9a /* @ltoff(@tprel(s+a)), imm2 */
1298#define R_IA64_DTPMOD64MSB 0xa6 /* @dtpmod(sym + add), data8 MSB */
1299#define R_IA64_DTPMOD64LSB 0xa7 /* @dtpmod(sym + add), data8 LSB */
1300#define R_IA64_LTOFF_DTPMOD22 0xaa /* @ltoff(@dtpmod(sym + add)), imm22 */
1301#define R_IA64_DTPREL14 0xb1 /* @dtprel(sym + add), imm14 */
1302#define R_IA64_DTPREL22 0xb2 /* @dtprel(sym + add), imm22 */
1303#define R_IA64_DTPREL64I 0xb3 /* @dtprel(sym + add), imm64 */
1304#define R_IA64_DTPREL32MSB 0xb4 /* @dtprel(sym + add), data4 MSB */
1305#define R_IA64_DTPREL32LSB 0xb5 /* @dtprel(sym + add), data4 LSB */
1306#define R_IA64_DTPREL64MSB 0xb6 /* @dtprel(sym + add), data8 MSB */
1307#define R_IA64_DTPREL64LSB 0xb7 /* @dtprel(sym + add), data8 LSB */
1308#define R_IA64_LTOFF_DTPREL22 0xba /* @ltoff(@dtprel(s+a)), imm22 */
88570520 1309
31e31b8a
FB
1310typedef struct elf32_rel {
1311 Elf32_Addr r_offset;
1312 Elf32_Word r_info;
1313} Elf32_Rel;
1314
1315typedef struct elf64_rel {
88570520
FB
1316 Elf64_Addr r_offset; /* Location at which to apply the action */
1317 Elf64_Xword r_info; /* index and type of relocation */
31e31b8a
FB
1318} Elf64_Rel;
1319
1320typedef struct elf32_rela{
1321 Elf32_Addr r_offset;
1322 Elf32_Word r_info;
1323 Elf32_Sword r_addend;
1324} Elf32_Rela;
1325
1326typedef struct elf64_rela {
88570520
FB
1327 Elf64_Addr r_offset; /* Location at which to apply the action */
1328 Elf64_Xword r_info; /* index and type of relocation */
1329 Elf64_Sxword r_addend; /* Constant addend used to compute value */
31e31b8a
FB
1330} Elf64_Rela;
1331
1332typedef struct elf32_sym{
1333 Elf32_Word st_name;
1334 Elf32_Addr st_value;
1335 Elf32_Word st_size;
1336 unsigned char st_info;
1337 unsigned char st_other;
1338 Elf32_Half st_shndx;
1339} Elf32_Sym;
1340
1341typedef struct elf64_sym {
88570520
FB
1342 Elf64_Word st_name; /* Symbol name, index in string tbl */
1343 unsigned char st_info; /* Type and binding attributes */
1344 unsigned char st_other; /* No defined meaning, 0 */
1345 Elf64_Half st_shndx; /* Associated section index */
1346 Elf64_Addr st_value; /* Value of the symbol */
1347 Elf64_Xword st_size; /* Associated symbol size */
31e31b8a
FB
1348} Elf64_Sym;
1349
1350
1351#define EI_NIDENT 16
1352
783e9b48
WC
1353/* Special value for e_phnum. This indicates that the real number of
1354 program headers is too large to fit into e_phnum. Instead the real
1355 value is in the field sh_info of section 0. */
1356#define PN_XNUM 0xffff
1357
31e31b8a
FB
1358typedef struct elf32_hdr{
1359 unsigned char e_ident[EI_NIDENT];
1360 Elf32_Half e_type;
1361 Elf32_Half e_machine;
1362 Elf32_Word e_version;
1363 Elf32_Addr e_entry; /* Entry point */
1364 Elf32_Off e_phoff;
1365 Elf32_Off e_shoff;
1366 Elf32_Word e_flags;
1367 Elf32_Half e_ehsize;
1368 Elf32_Half e_phentsize;
1369 Elf32_Half e_phnum;
1370 Elf32_Half e_shentsize;
1371 Elf32_Half e_shnum;
1372 Elf32_Half e_shstrndx;
1373} Elf32_Ehdr;
1374
1375typedef struct elf64_hdr {
1376 unsigned char e_ident[16]; /* ELF "magic number" */
88570520
FB
1377 Elf64_Half e_type;
1378 Elf64_Half e_machine;
1379 Elf64_Word e_version;
1380 Elf64_Addr e_entry; /* Entry point virtual address */
1381 Elf64_Off e_phoff; /* Program header table file offset */
1382 Elf64_Off e_shoff; /* Section header table file offset */
1383 Elf64_Word e_flags;
1384 Elf64_Half e_ehsize;
1385 Elf64_Half e_phentsize;
1386 Elf64_Half e_phnum;
1387 Elf64_Half e_shentsize;
1388 Elf64_Half e_shnum;
1389 Elf64_Half e_shstrndx;
31e31b8a
FB
1390} Elf64_Ehdr;
1391
1392/* These constants define the permissions on sections in the program
1393 header, p_flags. */
1394#define PF_R 0x4
1395#define PF_W 0x2
1396#define PF_X 0x1
1397
1398typedef struct elf32_phdr{
1399 Elf32_Word p_type;
1400 Elf32_Off p_offset;
1401 Elf32_Addr p_vaddr;
1402 Elf32_Addr p_paddr;
1403 Elf32_Word p_filesz;
1404 Elf32_Word p_memsz;
1405 Elf32_Word p_flags;
1406 Elf32_Word p_align;
1407} Elf32_Phdr;
1408
1409typedef struct elf64_phdr {
88570520
FB
1410 Elf64_Word p_type;
1411 Elf64_Word p_flags;
1412 Elf64_Off p_offset; /* Segment file offset */
1413 Elf64_Addr p_vaddr; /* Segment virtual address */
1414 Elf64_Addr p_paddr; /* Segment physical address */
1415 Elf64_Xword p_filesz; /* Segment size in file */
1416 Elf64_Xword p_memsz; /* Segment size in memory */
1417 Elf64_Xword p_align; /* Segment alignment, file & memory */
31e31b8a
FB
1418} Elf64_Phdr;
1419
1420/* sh_type */
1421#define SHT_NULL 0
1422#define SHT_PROGBITS 1
1423#define SHT_SYMTAB 2
1424#define SHT_STRTAB 3
1425#define SHT_RELA 4
1426#define SHT_HASH 5
1427#define SHT_DYNAMIC 6
1428#define SHT_NOTE 7
1429#define SHT_NOBITS 8
1430#define SHT_REL 9
1431#define SHT_SHLIB 10
1432#define SHT_DYNSYM 11
1433#define SHT_NUM 12
1434#define SHT_LOPROC 0x70000000
1435#define SHT_HIPROC 0x7fffffff
1436#define SHT_LOUSER 0x80000000
1437#define SHT_HIUSER 0xffffffff
88570520
FB
1438#define SHT_MIPS_LIST 0x70000000
1439#define SHT_MIPS_CONFLICT 0x70000002
1440#define SHT_MIPS_GPTAB 0x70000003
1441#define SHT_MIPS_UCODE 0x70000004
31e31b8a
FB
1442
1443/* sh_flags */
1444#define SHF_WRITE 0x1
1445#define SHF_ALLOC 0x2
1446#define SHF_EXECINSTR 0x4
1447#define SHF_MASKPROC 0xf0000000
88570520 1448#define SHF_MIPS_GPREL 0x10000000
31e31b8a
FB
1449
1450/* special section indexes */
1451#define SHN_UNDEF 0
1452#define SHN_LORESERVE 0xff00
1453#define SHN_LOPROC 0xff00
1454#define SHN_HIPROC 0xff1f
1455#define SHN_ABS 0xfff1
1456#define SHN_COMMON 0xfff2
1457#define SHN_HIRESERVE 0xffff
88570520 1458#define SHN_MIPS_ACCOMON 0xff00
5fafdf24 1459
88570520 1460typedef struct elf32_shdr {
31e31b8a
FB
1461 Elf32_Word sh_name;
1462 Elf32_Word sh_type;
1463 Elf32_Word sh_flags;
1464 Elf32_Addr sh_addr;
1465 Elf32_Off sh_offset;
1466 Elf32_Word sh_size;
1467 Elf32_Word sh_link;
1468 Elf32_Word sh_info;
1469 Elf32_Word sh_addralign;
1470 Elf32_Word sh_entsize;
1471} Elf32_Shdr;
1472
1473typedef struct elf64_shdr {
88570520
FB
1474 Elf64_Word sh_name; /* Section name, index in string tbl */
1475 Elf64_Word sh_type; /* Type of section */
1476 Elf64_Xword sh_flags; /* Miscellaneous section attributes */
1477 Elf64_Addr sh_addr; /* Section virtual addr at execution */
1478 Elf64_Off sh_offset; /* Section file offset */
1479 Elf64_Xword sh_size; /* Size of section in bytes */
1480 Elf64_Word sh_link; /* Index of another section */
1481 Elf64_Word sh_info; /* Additional section information */
1482 Elf64_Xword sh_addralign; /* Section alignment */
1483 Elf64_Xword sh_entsize; /* Entry size if section holds table */
31e31b8a
FB
1484} Elf64_Shdr;
1485
1486#define EI_MAG0 0 /* e_ident[] indexes */
1487#define EI_MAG1 1
1488#define EI_MAG2 2
1489#define EI_MAG3 3
1490#define EI_CLASS 4
1491#define EI_DATA 5
1492#define EI_VERSION 6
edf8e2af
MW
1493#define EI_OSABI 7
1494#define EI_PAD 8
1495
1496#define ELFOSABI_NONE 0 /* UNIX System V ABI */
1497#define ELFOSABI_SYSV 0 /* Alias. */
1498#define ELFOSABI_HPUX 1 /* HP-UX */
1499#define ELFOSABI_NETBSD 2 /* NetBSD. */
1500#define ELFOSABI_LINUX 3 /* Linux. */
1501#define ELFOSABI_SOLARIS 6 /* Sun Solaris. */
1502#define ELFOSABI_AIX 7 /* IBM AIX. */
1503#define ELFOSABI_IRIX 8 /* SGI Irix. */
1504#define ELFOSABI_FREEBSD 9 /* FreeBSD. */
1505#define ELFOSABI_TRU64 10 /* Compaq TRU64 UNIX. */
1506#define ELFOSABI_MODESTO 11 /* Novell Modesto. */
1507#define ELFOSABI_OPENBSD 12 /* OpenBSD. */
cf58affe 1508#define ELFOSABI_ARM_FDPIC 65 /* ARM FDPIC */
edf8e2af
MW
1509#define ELFOSABI_ARM 97 /* ARM */
1510#define ELFOSABI_STANDALONE 255 /* Standalone (embedded) application */
31e31b8a
FB
1511
1512#define ELFMAG0 0x7f /* EI_MAG */
1513#define ELFMAG1 'E'
1514#define ELFMAG2 'L'
1515#define ELFMAG3 'F'
1516#define ELFMAG "\177ELF"
1517#define SELFMAG 4
1518
1519#define ELFCLASSNONE 0 /* EI_CLASS */
1520#define ELFCLASS32 1
1521#define ELFCLASS64 2
1522#define ELFCLASSNUM 3
1523
1524#define ELFDATANONE 0 /* e_ident[EI_DATA] */
1525#define ELFDATA2LSB 1
1526#define ELFDATA2MSB 2
1527
1528#define EV_NONE 0 /* e_version, EI_VERSION */
1529#define EV_CURRENT 1
1530#define EV_NUM 2
1531
1532/* Notes used in ET_CORE */
1533#define NT_PRSTATUS 1
9b4f38e1 1534#define NT_FPREGSET 2
31e31b8a
FB
1535#define NT_PRFPREG 2
1536#define NT_PRPSINFO 3
1537#define NT_TASKSTRUCT 4
edf8e2af 1538#define NT_AUXV 6
88570520 1539#define NT_PRXFPREG 0x46e62b7f /* copied from gdb5.1/include/elf/common.h */
21a10690 1540#define NT_S390_GS_CB 0x30b /* s390 guarded storage registers */
eeef559a
EF
1541#define NT_S390_VXRS_HIGH 0x30a /* s390 vector registers 16-31 */
1542#define NT_S390_VXRS_LOW 0x309 /* s390 vector registers 0-15 (lower half) */
9b4f38e1
ET
1543#define NT_S390_PREFIX 0x305 /* s390 prefix register */
1544#define NT_S390_CTRS 0x304 /* s390 control registers */
1545#define NT_S390_TODPREG 0x303 /* s390 TOD programmable register */
1546#define NT_S390_TODCMP 0x302 /* s390 TOD clock comparator register */
1547#define NT_S390_TIMER 0x301 /* s390 timer register */
e62fbc54
AK
1548#define NT_PPC_VMX 0x100 /* PowerPC Altivec/VMX registers */
1549#define NT_PPC_SPE 0x101 /* PowerPC SPE/EVR registers */
1550#define NT_PPC_VSX 0x102 /* PowerPC VSX registers */
7d68e47f
AJ
1551#define NT_ARM_VFP 0x400 /* ARM VFP/NEON registers */
1552#define NT_ARM_TLS 0x401 /* ARM TLS register */
1553#define NT_ARM_HW_BREAK 0x402 /* ARM hardware breakpoint registers */
1554#define NT_ARM_HW_WATCH 0x403 /* ARM hardware watchpoint registers */
1555#define NT_ARM_SYSTEM_CALL 0x404 /* ARM system call number */
88570520 1556
31e31b8a
FB
1557
1558/* Note header in a PT_NOTE section */
1559typedef struct elf32_note {
1560 Elf32_Word n_namesz; /* Name size */
1561 Elf32_Word n_descsz; /* Content size */
1562 Elf32_Word n_type; /* Content type */
1563} Elf32_Nhdr;
1564
1565/* Note header in a PT_NOTE section */
31e31b8a 1566typedef struct elf64_note {
88570520
FB
1567 Elf64_Word n_namesz; /* Name size */
1568 Elf64_Word n_descsz; /* Content size */
1569 Elf64_Word n_type; /* Content type */
31e31b8a
FB
1570} Elf64_Nhdr;
1571
1af02e83
MF
1572
1573/* This data structure represents a PT_LOAD segment. */
1574struct elf32_fdpic_loadseg {
1575 /* Core address to which the segment is mapped. */
1576 Elf32_Addr addr;
1577 /* VMA recorded in the program header. */
1578 Elf32_Addr p_vaddr;
1579 /* Size of this segment in memory. */
1580 Elf32_Word p_memsz;
1581};
1582struct elf32_fdpic_loadmap {
1583 /* Protocol version number, must be zero. */
1584 Elf32_Half version;
1585 /* Number of segments in this map. */
1586 Elf32_Half nsegs;
1587 /* The actual memory map. */
1588 struct elf32_fdpic_loadseg segs[/*nsegs*/];
1589};
1590
eb38c52c 1591#ifdef ELF_CLASS
31e31b8a
FB
1592#if ELF_CLASS == ELFCLASS32
1593
31e31b8a
FB
1594#define elfhdr elf32_hdr
1595#define elf_phdr elf32_phdr
1596#define elf_note elf32_note
88570520 1597#define elf_shdr elf32_shdr
689f936f 1598#define elf_sym elf32_sym
ed26abdb 1599#define elf_addr_t Elf32_Off
5dce07e1 1600#define elf_rela elf32_rela
88570520
FB
1601
1602#ifdef ELF_USES_RELOCA
1603# define ELF_RELOC Elf32_Rela
1604#else
1605# define ELF_RELOC Elf32_Rel
1606#endif
31e31b8a
FB
1607
1608#else
1609
31e31b8a
FB
1610#define elfhdr elf64_hdr
1611#define elf_phdr elf64_phdr
1612#define elf_note elf64_note
88570520 1613#define elf_shdr elf64_shdr
689f936f 1614#define elf_sym elf64_sym
ed26abdb 1615#define elf_addr_t Elf64_Off
5dce07e1 1616#define elf_rela elf64_rela
88570520
FB
1617
1618#ifdef ELF_USES_RELOCA
1619# define ELF_RELOC Elf64_Rela
1620#else
1621# define ELF_RELOC Elf64_Rel
1622#endif
1623
1624#endif /* ELF_CLASS */
31e31b8a 1625
88570520
FB
1626#ifndef ElfW
1627# if ELF_CLASS == ELFCLASS32
1628# define ElfW(x) Elf32_ ## x
1629# define ELFW(x) ELF32_ ## x
1630# else
1631# define ElfW(x) Elf64_ ## x
1632# define ELFW(x) ELF64_ ## x
1633# endif
31e31b8a
FB
1634#endif
1635
eb38c52c
BS
1636#endif /* ELF_CLASS */
1637
31e31b8a 1638
2a6a4076 1639#endif /* QEMU_ELF_H */