]> git.proxmox.com Git - mirror_qemu.git/blame - include/exec/exec-all.h
tcg: Merge GETPC and GETRA
[mirror_qemu.git] / include / exec / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
2a6a4076
MA
20#ifndef EXEC_ALL_H
21#define EXEC_ALL_H
7d99a001
BS
22
23#include "qemu-common.h"
00f6da6a 24#include "exec/tb-context.h"
7d99a001 25
b346ff46 26/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 27#define DEBUG_DISAS
b346ff46 28
41c1b1c9
PB
29/* Page tracking code uses ram addresses in system mode, and virtual
30 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
31 type. */
32#if defined(CONFIG_USER_ONLY)
b480d9b7 33typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
34#else
35typedef ram_addr_t tb_page_addr_t;
36#endif
37
b346ff46
FB
38/* is_jmp field values */
39#define DISAS_NEXT 0 /* next instruction can be analyzed */
40#define DISAS_JUMP 1 /* only pc was modified dynamically */
41#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
42#define DISAS_TB_JUMP 3 /* only pc was modified statically */
43
1de7afc9 44#include "qemu/log.h"
b346ff46 45
9349b4f9 46void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
9349b4f9 47void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
bad729e2 48 target_ulong *data);
d2856f1a 49
57fec1fe 50void cpu_gen_init(void);
3f38f309 51bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
a8a826a3 52
6886b980 53void QEMU_NORETURN cpu_loop_exit_noexc(CPUState *cpu);
90b40a69 54void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
648f034c 55TranslationBlock *tb_gen_code(CPUState *cpu,
89fee74a
EC
56 target_ulong pc, target_ulong cs_base,
57 uint32_t flags,
2e70f6ef 58 int cflags);
1bc7e522
IM
59#if defined(CONFIG_USER_ONLY)
60void cpu_list_lock(void);
61void cpu_list_unlock(void);
62#else
63static inline void cpu_list_unlock(void)
64{
65}
66static inline void cpu_list_lock(void)
67{
68}
69#endif
70
4bad9e39 71void cpu_exec_init(CPUState *cpu, Error **errp);
5638d180 72void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
1c3c8af1 73void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
1652b974 74
0cac1b66 75#if !defined(CONFIG_USER_ONLY)
32857f4d 76void cpu_reloading_memory_map(void);
56943e8c
PM
77/**
78 * cpu_address_space_init:
79 * @cpu: CPU to add this address space to
80 * @as: address space to add
81 * @asidx: integer index of this address space
82 *
83 * Add the specified address space to the CPU's cpu_ases list.
84 * The address space added with @asidx 0 is the one used for the
85 * convenience pointer cpu->as.
86 * The target-specific code which registers ASes is responsible
87 * for defining what semantics address space 0, 1, 2, etc have.
88 *
12ebc9a7
PM
89 * Before the first call to this function, the caller must set
90 * cpu->num_ases to the total number of address spaces it needs
91 * to support.
92 *
56943e8c
PM
93 * Note that with KVM only one address space is supported.
94 */
95void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx);
0cac1b66 96/* cputlb.c */
d7a74a9d
PM
97/**
98 * tlb_flush_page:
99 * @cpu: CPU whose TLB should be flushed
100 * @addr: virtual address of page to be flushed
101 *
102 * Flush one page from the TLB of the specified CPU, for all
103 * MMU indexes.
104 */
31b030d4 105void tlb_flush_page(CPUState *cpu, target_ulong addr);
d7a74a9d
PM
106/**
107 * tlb_flush:
108 * @cpu: CPU whose TLB should be flushed
109 * @flush_global: ignored
110 *
111 * Flush the entire TLB for the specified CPU.
112 * The flush_global flag is in theory an indicator of whether the whole
113 * TLB should be flushed, or only those entries not marked global.
114 * In practice QEMU does not implement any global/not global flag for
115 * TLB entries, and the argument is ignored.
116 */
00c8cb0a 117void tlb_flush(CPUState *cpu, int flush_global);
d7a74a9d
PM
118/**
119 * tlb_flush_page_by_mmuidx:
120 * @cpu: CPU whose TLB should be flushed
121 * @addr: virtual address of page to be flushed
122 * @...: list of MMU indexes to flush, terminated by a negative value
123 *
124 * Flush one page from the TLB of the specified CPU, for the specified
125 * MMU indexes.
126 */
127void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr, ...);
128/**
129 * tlb_flush_by_mmuidx:
130 * @cpu: CPU whose TLB should be flushed
131 * @...: list of MMU indexes to flush, terminated by a negative value
132 *
133 * Flush all entries from the TLB of the specified CPU, for the specified
134 * MMU indexes.
135 */
136void tlb_flush_by_mmuidx(CPUState *cpu, ...);
1787cc8e
PM
137/**
138 * tlb_set_page_with_attrs:
139 * @cpu: CPU to add this TLB entry for
140 * @vaddr: virtual address of page to add entry for
141 * @paddr: physical address of the page
142 * @attrs: memory transaction attributes
143 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
144 * @mmu_idx: MMU index to insert TLB entry for
145 * @size: size of the page in bytes
146 *
147 * Add an entry to this CPU's TLB (a mapping from virtual address
148 * @vaddr to physical address @paddr) with the specified memory
149 * transaction attributes. This is generally called by the target CPU
150 * specific code after it has been called through the tlb_fill()
151 * entry point and performed a successful page table walk to find
152 * the physical address and attributes for the virtual address
153 * which provoked the TLB miss.
154 *
155 * At most one entry for a given virtual address is permitted. Only a
156 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
157 * used by tlb_flush_page.
158 */
fadc1cbe
PM
159void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
160 hwaddr paddr, MemTxAttrs attrs,
161 int prot, int mmu_idx, target_ulong size);
1787cc8e
PM
162/* tlb_set_page:
163 *
164 * This function is equivalent to calling tlb_set_page_with_attrs()
165 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
166 * as a convenience for CPUs which don't use memory transaction attributes.
167 */
168void tlb_set_page(CPUState *cpu, target_ulong vaddr,
169 hwaddr paddr, int prot,
170 int mmu_idx, target_ulong size);
29d8ec7b 171void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
3b4afc9e
YK
172void probe_write(CPUArchState *env, target_ulong addr, int mmu_idx,
173 uintptr_t retaddr);
0cac1b66 174#else
31b030d4 175static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
0cac1b66
BS
176{
177}
178
00c8cb0a 179static inline void tlb_flush(CPUState *cpu, int flush_global)
0cac1b66
BS
180{
181}
d7a74a9d
PM
182
183static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
184 target_ulong addr, ...)
185{
186}
187
188static inline void tlb_flush_by_mmuidx(CPUState *cpu, ...)
189{
190}
c527ee8f 191#endif
d4e8164f 192
d4e8164f
FB
193#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
194
126d89e8
RH
195/* Estimated block size for TB allocation. */
196/* ??? The following is based on a 2015 survey of x86_64 host output.
197 Better would seem to be some sort of dynamically sized TB array,
198 adapting to the block sizes actually being produced. */
4390df51 199#if defined(CONFIG_SOFTMMU)
126d89e8 200#define CODE_GEN_AVG_BLOCK_SIZE 400
4390df51 201#else
126d89e8 202#define CODE_GEN_AVG_BLOCK_SIZE 150
4390df51
FB
203#endif
204
5bbd2cae
RH
205#if defined(__arm__) || defined(_ARCH_PPC) \
206 || defined(__x86_64__) || defined(__i386__) \
4a136e0a 207 || defined(__sparc__) || defined(__aarch64__) \
b6bfeea9 208 || defined(__s390x__) || defined(__mips__) \
5bbd2cae 209 || defined(CONFIG_TCG_INTERPRETER)
10b4f485 210/* NOTE: Direct jump patching must be atomic to be thread-safe. */
7316329a 211#define USE_DIRECT_JUMP
d4e8164f
FB
212#endif
213
2e70f6ef 214struct TranslationBlock {
2e12669a
FB
215 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
216 target_ulong cs_base; /* CS base for this block */
89fee74a 217 uint32_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
218 uint16_t size; /* size of target code for this block (1 <=
219 size <= TARGET_PAGE_SIZE) */
0266359e
PB
220 uint16_t icount;
221 uint32_t cflags; /* compile flags */
2e70f6ef
PB
222#define CF_COUNT_MASK 0x7fff
223#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
d8a499f1 224#define CF_NOCACHE 0x10000 /* To be freed after execution */
0266359e 225#define CF_USE_ICOUNT 0x20000
56c0269a 226#define CF_IGNORE_ICOUNT 0x40000 /* Do not generate icount code */
58fe2f10 227
6d21e420
PB
228 uint16_t invalid;
229
1813e175 230 void *tc_ptr; /* pointer to the translated code */
fca8a500 231 uint8_t *tc_search; /* pointer to search data */
02d57ea1
SF
232 /* original tb when cflags has CF_NOCACHE */
233 struct TranslationBlock *orig_tb;
4390df51
FB
234 /* first and second physical page containing code. The lower bit
235 of the pointer tells the index in page_next[] */
5fafdf24 236 struct TranslationBlock *page_next[2];
41c1b1c9 237 tb_page_addr_t page_addr[2];
4390df51 238
f309101c
SF
239 /* The following data are used to directly call another TB from
240 * the code of this one. This can be done either by emitting direct or
241 * indirect native jump instructions. These jumps are reset so that the TB
242 * just continue its execution. The TB can be linked to another one by
243 * setting one of the jump targets (or patching the jump instruction). Only
244 * two of such jumps are supported.
245 */
246 uint16_t jmp_reset_offset[2]; /* offset of original jump target */
247#define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */
d4e8164f 248#ifdef USE_DIRECT_JUMP
f309101c 249 uint16_t jmp_insn_offset[2]; /* offset of native jump instruction */
d4e8164f 250#else
f309101c 251 uintptr_t jmp_target_addr[2]; /* target address for indirect jump */
d4e8164f 252#endif
f309101c
SF
253 /* Each TB has an assosiated circular list of TBs jumping to this one.
254 * jmp_list_first points to the first TB jumping to this one.
255 * jmp_list_next is used to point to the next TB in a list.
256 * Since each TB can have two jumps, it can participate in two lists.
c37e6d7e
SF
257 * jmp_list_first and jmp_list_next are 4-byte aligned pointers to a
258 * TranslationBlock structure, but the two least significant bits of
259 * them are used to encode which data field of the pointed TB should
260 * be used to traverse the list further from that TB:
f309101c
SF
261 * 0 => jmp_list_next[0], 1 => jmp_list_next[1], 2 => jmp_list_first.
262 * In other words, 0/1 tells which jump is used in the pointed TB,
263 * and 2 means that this is a pointer back to the target TB of this list.
264 */
c37e6d7e
SF
265 uintptr_t jmp_list_next[2];
266 uintptr_t jmp_list_first;
2e70f6ef 267};
d4e8164f 268
2e70f6ef 269void tb_free(TranslationBlock *tb);
bbd77c18 270void tb_flush(CPUState *cpu);
41c1b1c9 271void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
d4e8164f 272
4390df51
FB
273#if defined(USE_DIRECT_JUMP)
274
7316329a
SW
275#if defined(CONFIG_TCG_INTERPRETER)
276static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
277{
278 /* patch the branch destination */
76442a93 279 atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
7316329a
SW
280 /* no need to flush icache explicitly */
281}
282#elif defined(_ARCH_PPC)
9171478c 283void ppc_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
810260a8 284#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 285#elif defined(__i386__) || defined(__x86_64__)
6375e09e 286static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
4390df51
FB
287{
288 /* patch the branch destination */
0d07abf0 289 atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
1235fc06 290 /* no need to flush icache explicitly */
4390df51 291}
a10c64e0
RH
292#elif defined(__s390x__)
293static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
294{
295 /* patch the branch destination */
296 intptr_t disp = addr - (jmp_addr - 2);
ed3d51ec 297 atomic_set((int32_t *)jmp_addr, disp / 2);
a10c64e0
RH
298 /* no need to flush icache explicitly */
299}
4a136e0a
CF
300#elif defined(__aarch64__)
301void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
302#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
811d4cf4 303#elif defined(__arm__)
7d14e0e2
SF
304void arm_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
305#define tb_set_jmp_target1 arm_tb_set_jmp_target
b6bfeea9 306#elif defined(__sparc__) || defined(__mips__)
5bbd2cae 307void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
7316329a
SW
308#else
309#error tb_set_jmp_target1 is missing
4390df51 310#endif
d4e8164f 311
5fafdf24 312static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 313 int n, uintptr_t addr)
4cbb86e1 314{
f309101c 315 uint16_t offset = tb->jmp_insn_offset[n];
6375e09e 316 tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
4cbb86e1
FB
317}
318
d4e8164f
FB
319#else
320
321/* set the jump target */
5fafdf24 322static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 323 int n, uintptr_t addr)
d4e8164f 324{
f309101c 325 tb->jmp_target_addr[n] = addr;
d4e8164f
FB
326}
327
328#endif
329
5fafdf24 330static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
331 TranslationBlock *tb_next)
332{
9962c478
SF
333 if (tb->jmp_list_next[n]) {
334 /* Another thread has already done this while we were
335 * outside of the lock; nothing to do in this case */
336 return;
cf25629d 337 }
9962c478
SF
338 qemu_log_mask_and_addr(CPU_LOG_EXEC, tb->pc,
339 "Linking TBs %p [" TARGET_FMT_lx
340 "] index %d -> %p [" TARGET_FMT_lx "]\n",
341 tb->tc_ptr, tb->pc, n,
342 tb_next->tc_ptr, tb_next->pc);
343
344 /* patch the native jump address */
345 tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
346
347 /* add in TB jmp circular list */
348 tb->jmp_list_next[n] = tb_next->jmp_list_first;
349 tb_next->jmp_list_first = (uintptr_t)tb | n;
d4e8164f
FB
350}
351
01ecaf43 352/* GETPC is the true target of the return instruction that we'll execute. */
7316329a 353#if defined(CONFIG_TCG_INTERPRETER)
c3ca0467 354extern uintptr_t tci_tb_ptr;
01ecaf43 355# define GETPC() tci_tb_ptr
0f842f8a 356#else
01ecaf43 357# define GETPC() \
0f842f8a
RH
358 ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
359#endif
360
361/* The true return address will often point to a host insn that is part of
362 the next translated guest insn. Adjust the address backward to point to
363 the middle of the call insn. Subtracting one would do the job except for
364 several compressed mode architectures (arm, mips) which set the low bit
365 to indicate the compressed mode; subtracting two works around that. It
366 is also the case that there are no host isas that contain a call insn
367 smaller than 4 bytes, so we don't worry about special-casing this. */
a17d4482 368#define GETPC_ADJ 2
3917149d 369
e95c8d51 370#if !defined(CONFIG_USER_ONLY)
6e59c1db 371
9d82b5a7 372struct MemoryRegion *iotlb_to_region(CPUState *cpu,
a54c87b6 373 hwaddr index, MemTxAttrs attrs);
b3755a91 374
b35399bb
SS
375void tlb_fill(CPUState *cpu, target_ulong addr, MMUAccessType access_type,
376 int mmu_idx, uintptr_t retaddr);
6e59c1db 377
6e59c1db 378#endif
4390df51
FB
379
380#if defined(CONFIG_USER_ONLY)
8fd19e6c
PB
381void mmap_lock(void);
382void mmap_unlock(void);
383
9349b4f9 384static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
4390df51
FB
385{
386 return addr;
387}
388#else
8fd19e6c
PB
389static inline void mmap_lock(void) {}
390static inline void mmap_unlock(void) {}
391
0cac1b66 392/* cputlb.c */
9349b4f9 393tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
dfccc760
PC
394
395void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
396void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);
397
398/* exec.c */
399void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);
400
401MemoryRegionSection *
d7898cda
PM
402address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
403 hwaddr *xlat, hwaddr *plen);
dfccc760
PC
404hwaddr memory_region_section_get_iotlb(CPUState *cpu,
405 MemoryRegionSection *section,
406 target_ulong vaddr,
407 hwaddr paddr, hwaddr xlat,
408 int prot,
409 target_ulong *address);
410bool memory_region_is_unassigned(MemoryRegion *mr);
411
4390df51 412#endif
9df217a3 413
1b530a6d
AJ
414/* vl.c */
415extern int singlestep;
416
e0c38211 417/* cpu-exec.c, accessed with atomic_mb_read/atomic_mb_set */
9373e632 418extern CPUState *tcg_current_cpu;
e0c38211 419extern bool exit_request;
1a28cac3 420
875cdcf6 421#endif