]> git.proxmox.com Git - mirror_qemu.git/blame - include/exec/exec-all.h
int128: Add int128_make128
[mirror_qemu.git] / include / exec / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
2a6a4076
MA
20#ifndef EXEC_ALL_H
21#define EXEC_ALL_H
7d99a001
BS
22
23#include "qemu-common.h"
00f6da6a 24#include "exec/tb-context.h"
7d99a001 25
b346ff46 26/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 27#define DEBUG_DISAS
b346ff46 28
41c1b1c9
PB
29/* Page tracking code uses ram addresses in system mode, and virtual
30 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
31 type. */
32#if defined(CONFIG_USER_ONLY)
b480d9b7 33typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
34#else
35typedef ram_addr_t tb_page_addr_t;
36#endif
37
b346ff46
FB
38/* is_jmp field values */
39#define DISAS_NEXT 0 /* next instruction can be analyzed */
40#define DISAS_JUMP 1 /* only pc was modified dynamically */
41#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
42#define DISAS_TB_JUMP 3 /* only pc was modified statically */
43
1de7afc9 44#include "qemu/log.h"
b346ff46 45
9349b4f9 46void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
9349b4f9 47void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
bad729e2 48 target_ulong *data);
d2856f1a 49
57fec1fe 50void cpu_gen_init(void);
3f38f309 51bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
a8a826a3 52
6886b980 53void QEMU_NORETURN cpu_loop_exit_noexc(CPUState *cpu);
90b40a69 54void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
648f034c 55TranslationBlock *tb_gen_code(CPUState *cpu,
89fee74a
EC
56 target_ulong pc, target_ulong cs_base,
57 uint32_t flags,
2e70f6ef 58 int cflags);
1bc7e522 59
5638d180 60void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
1c3c8af1 61void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
1652b974 62
0cac1b66 63#if !defined(CONFIG_USER_ONLY)
32857f4d 64void cpu_reloading_memory_map(void);
56943e8c
PM
65/**
66 * cpu_address_space_init:
67 * @cpu: CPU to add this address space to
68 * @as: address space to add
69 * @asidx: integer index of this address space
70 *
71 * Add the specified address space to the CPU's cpu_ases list.
72 * The address space added with @asidx 0 is the one used for the
73 * convenience pointer cpu->as.
74 * The target-specific code which registers ASes is responsible
75 * for defining what semantics address space 0, 1, 2, etc have.
76 *
12ebc9a7
PM
77 * Before the first call to this function, the caller must set
78 * cpu->num_ases to the total number of address spaces it needs
79 * to support.
80 *
56943e8c
PM
81 * Note that with KVM only one address space is supported.
82 */
83void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx);
0cac1b66 84/* cputlb.c */
d7a74a9d
PM
85/**
86 * tlb_flush_page:
87 * @cpu: CPU whose TLB should be flushed
88 * @addr: virtual address of page to be flushed
89 *
90 * Flush one page from the TLB of the specified CPU, for all
91 * MMU indexes.
92 */
31b030d4 93void tlb_flush_page(CPUState *cpu, target_ulong addr);
d7a74a9d
PM
94/**
95 * tlb_flush:
96 * @cpu: CPU whose TLB should be flushed
97 * @flush_global: ignored
98 *
99 * Flush the entire TLB for the specified CPU.
100 * The flush_global flag is in theory an indicator of whether the whole
101 * TLB should be flushed, or only those entries not marked global.
102 * In practice QEMU does not implement any global/not global flag for
103 * TLB entries, and the argument is ignored.
104 */
00c8cb0a 105void tlb_flush(CPUState *cpu, int flush_global);
d7a74a9d
PM
106/**
107 * tlb_flush_page_by_mmuidx:
108 * @cpu: CPU whose TLB should be flushed
109 * @addr: virtual address of page to be flushed
110 * @...: list of MMU indexes to flush, terminated by a negative value
111 *
112 * Flush one page from the TLB of the specified CPU, for the specified
113 * MMU indexes.
114 */
115void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr, ...);
116/**
117 * tlb_flush_by_mmuidx:
118 * @cpu: CPU whose TLB should be flushed
119 * @...: list of MMU indexes to flush, terminated by a negative value
120 *
121 * Flush all entries from the TLB of the specified CPU, for the specified
122 * MMU indexes.
123 */
124void tlb_flush_by_mmuidx(CPUState *cpu, ...);
1787cc8e
PM
125/**
126 * tlb_set_page_with_attrs:
127 * @cpu: CPU to add this TLB entry for
128 * @vaddr: virtual address of page to add entry for
129 * @paddr: physical address of the page
130 * @attrs: memory transaction attributes
131 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
132 * @mmu_idx: MMU index to insert TLB entry for
133 * @size: size of the page in bytes
134 *
135 * Add an entry to this CPU's TLB (a mapping from virtual address
136 * @vaddr to physical address @paddr) with the specified memory
137 * transaction attributes. This is generally called by the target CPU
138 * specific code after it has been called through the tlb_fill()
139 * entry point and performed a successful page table walk to find
140 * the physical address and attributes for the virtual address
141 * which provoked the TLB miss.
142 *
143 * At most one entry for a given virtual address is permitted. Only a
144 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
145 * used by tlb_flush_page.
146 */
fadc1cbe
PM
147void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
148 hwaddr paddr, MemTxAttrs attrs,
149 int prot, int mmu_idx, target_ulong size);
1787cc8e
PM
150/* tlb_set_page:
151 *
152 * This function is equivalent to calling tlb_set_page_with_attrs()
153 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
154 * as a convenience for CPUs which don't use memory transaction attributes.
155 */
156void tlb_set_page(CPUState *cpu, target_ulong vaddr,
157 hwaddr paddr, int prot,
158 int mmu_idx, target_ulong size);
29d8ec7b 159void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
3b4afc9e
YK
160void probe_write(CPUArchState *env, target_ulong addr, int mmu_idx,
161 uintptr_t retaddr);
0cac1b66 162#else
31b030d4 163static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
0cac1b66
BS
164{
165}
166
00c8cb0a 167static inline void tlb_flush(CPUState *cpu, int flush_global)
0cac1b66
BS
168{
169}
d7a74a9d
PM
170
171static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
172 target_ulong addr, ...)
173{
174}
175
176static inline void tlb_flush_by_mmuidx(CPUState *cpu, ...)
177{
178}
c527ee8f 179#endif
d4e8164f 180
d4e8164f
FB
181#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
182
126d89e8
RH
183/* Estimated block size for TB allocation. */
184/* ??? The following is based on a 2015 survey of x86_64 host output.
185 Better would seem to be some sort of dynamically sized TB array,
186 adapting to the block sizes actually being produced. */
4390df51 187#if defined(CONFIG_SOFTMMU)
126d89e8 188#define CODE_GEN_AVG_BLOCK_SIZE 400
4390df51 189#else
126d89e8 190#define CODE_GEN_AVG_BLOCK_SIZE 150
4390df51
FB
191#endif
192
5bbd2cae
RH
193#if defined(__arm__) || defined(_ARCH_PPC) \
194 || defined(__x86_64__) || defined(__i386__) \
4a136e0a 195 || defined(__sparc__) || defined(__aarch64__) \
b6bfeea9 196 || defined(__s390x__) || defined(__mips__) \
5bbd2cae 197 || defined(CONFIG_TCG_INTERPRETER)
10b4f485 198/* NOTE: Direct jump patching must be atomic to be thread-safe. */
7316329a 199#define USE_DIRECT_JUMP
d4e8164f
FB
200#endif
201
2e70f6ef 202struct TranslationBlock {
2e12669a
FB
203 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
204 target_ulong cs_base; /* CS base for this block */
89fee74a 205 uint32_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
206 uint16_t size; /* size of target code for this block (1 <=
207 size <= TARGET_PAGE_SIZE) */
0266359e
PB
208 uint16_t icount;
209 uint32_t cflags; /* compile flags */
2e70f6ef
PB
210#define CF_COUNT_MASK 0x7fff
211#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
d8a499f1 212#define CF_NOCACHE 0x10000 /* To be freed after execution */
0266359e 213#define CF_USE_ICOUNT 0x20000
56c0269a 214#define CF_IGNORE_ICOUNT 0x40000 /* Do not generate icount code */
58fe2f10 215
6d21e420
PB
216 uint16_t invalid;
217
1813e175 218 void *tc_ptr; /* pointer to the translated code */
fca8a500 219 uint8_t *tc_search; /* pointer to search data */
02d57ea1
SF
220 /* original tb when cflags has CF_NOCACHE */
221 struct TranslationBlock *orig_tb;
4390df51
FB
222 /* first and second physical page containing code. The lower bit
223 of the pointer tells the index in page_next[] */
5fafdf24 224 struct TranslationBlock *page_next[2];
41c1b1c9 225 tb_page_addr_t page_addr[2];
4390df51 226
f309101c
SF
227 /* The following data are used to directly call another TB from
228 * the code of this one. This can be done either by emitting direct or
229 * indirect native jump instructions. These jumps are reset so that the TB
230 * just continue its execution. The TB can be linked to another one by
231 * setting one of the jump targets (or patching the jump instruction). Only
232 * two of such jumps are supported.
233 */
234 uint16_t jmp_reset_offset[2]; /* offset of original jump target */
235#define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */
d4e8164f 236#ifdef USE_DIRECT_JUMP
f309101c 237 uint16_t jmp_insn_offset[2]; /* offset of native jump instruction */
d4e8164f 238#else
f309101c 239 uintptr_t jmp_target_addr[2]; /* target address for indirect jump */
d4e8164f 240#endif
f309101c
SF
241 /* Each TB has an assosiated circular list of TBs jumping to this one.
242 * jmp_list_first points to the first TB jumping to this one.
243 * jmp_list_next is used to point to the next TB in a list.
244 * Since each TB can have two jumps, it can participate in two lists.
c37e6d7e
SF
245 * jmp_list_first and jmp_list_next are 4-byte aligned pointers to a
246 * TranslationBlock structure, but the two least significant bits of
247 * them are used to encode which data field of the pointed TB should
248 * be used to traverse the list further from that TB:
f309101c
SF
249 * 0 => jmp_list_next[0], 1 => jmp_list_next[1], 2 => jmp_list_first.
250 * In other words, 0/1 tells which jump is used in the pointed TB,
251 * and 2 means that this is a pointer back to the target TB of this list.
252 */
c37e6d7e
SF
253 uintptr_t jmp_list_next[2];
254 uintptr_t jmp_list_first;
2e70f6ef 255};
d4e8164f 256
2e70f6ef 257void tb_free(TranslationBlock *tb);
bbd77c18 258void tb_flush(CPUState *cpu);
41c1b1c9 259void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
d4e8164f 260
4390df51
FB
261#if defined(USE_DIRECT_JUMP)
262
7316329a
SW
263#if defined(CONFIG_TCG_INTERPRETER)
264static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
265{
266 /* patch the branch destination */
76442a93 267 atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
7316329a
SW
268 /* no need to flush icache explicitly */
269}
270#elif defined(_ARCH_PPC)
9171478c 271void ppc_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
810260a8 272#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 273#elif defined(__i386__) || defined(__x86_64__)
6375e09e 274static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
4390df51
FB
275{
276 /* patch the branch destination */
0d07abf0 277 atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
1235fc06 278 /* no need to flush icache explicitly */
4390df51 279}
a10c64e0
RH
280#elif defined(__s390x__)
281static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
282{
283 /* patch the branch destination */
284 intptr_t disp = addr - (jmp_addr - 2);
ed3d51ec 285 atomic_set((int32_t *)jmp_addr, disp / 2);
a10c64e0
RH
286 /* no need to flush icache explicitly */
287}
4a136e0a
CF
288#elif defined(__aarch64__)
289void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
290#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
811d4cf4 291#elif defined(__arm__)
7d14e0e2
SF
292void arm_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
293#define tb_set_jmp_target1 arm_tb_set_jmp_target
b6bfeea9 294#elif defined(__sparc__) || defined(__mips__)
5bbd2cae 295void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
7316329a
SW
296#else
297#error tb_set_jmp_target1 is missing
4390df51 298#endif
d4e8164f 299
5fafdf24 300static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 301 int n, uintptr_t addr)
4cbb86e1 302{
f309101c 303 uint16_t offset = tb->jmp_insn_offset[n];
6375e09e 304 tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
4cbb86e1
FB
305}
306
d4e8164f
FB
307#else
308
309/* set the jump target */
5fafdf24 310static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 311 int n, uintptr_t addr)
d4e8164f 312{
f309101c 313 tb->jmp_target_addr[n] = addr;
d4e8164f
FB
314}
315
316#endif
317
5fafdf24 318static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
319 TranslationBlock *tb_next)
320{
9962c478
SF
321 if (tb->jmp_list_next[n]) {
322 /* Another thread has already done this while we were
323 * outside of the lock; nothing to do in this case */
324 return;
cf25629d 325 }
9962c478
SF
326 qemu_log_mask_and_addr(CPU_LOG_EXEC, tb->pc,
327 "Linking TBs %p [" TARGET_FMT_lx
328 "] index %d -> %p [" TARGET_FMT_lx "]\n",
329 tb->tc_ptr, tb->pc, n,
330 tb_next->tc_ptr, tb_next->pc);
331
332 /* patch the native jump address */
333 tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
334
335 /* add in TB jmp circular list */
336 tb->jmp_list_next[n] = tb_next->jmp_list_first;
337 tb_next->jmp_list_first = (uintptr_t)tb | n;
d4e8164f
FB
338}
339
01ecaf43 340/* GETPC is the true target of the return instruction that we'll execute. */
7316329a 341#if defined(CONFIG_TCG_INTERPRETER)
c3ca0467 342extern uintptr_t tci_tb_ptr;
01ecaf43 343# define GETPC() tci_tb_ptr
0f842f8a 344#else
01ecaf43 345# define GETPC() \
0f842f8a
RH
346 ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
347#endif
348
349/* The true return address will often point to a host insn that is part of
350 the next translated guest insn. Adjust the address backward to point to
351 the middle of the call insn. Subtracting one would do the job except for
352 several compressed mode architectures (arm, mips) which set the low bit
353 to indicate the compressed mode; subtracting two works around that. It
354 is also the case that there are no host isas that contain a call insn
355 smaller than 4 bytes, so we don't worry about special-casing this. */
a17d4482 356#define GETPC_ADJ 2
3917149d 357
e95c8d51 358#if !defined(CONFIG_USER_ONLY)
6e59c1db 359
9d82b5a7 360struct MemoryRegion *iotlb_to_region(CPUState *cpu,
a54c87b6 361 hwaddr index, MemTxAttrs attrs);
b3755a91 362
b35399bb
SS
363void tlb_fill(CPUState *cpu, target_ulong addr, MMUAccessType access_type,
364 int mmu_idx, uintptr_t retaddr);
6e59c1db 365
6e59c1db 366#endif
4390df51
FB
367
368#if defined(CONFIG_USER_ONLY)
8fd19e6c
PB
369void mmap_lock(void);
370void mmap_unlock(void);
371
9349b4f9 372static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
4390df51
FB
373{
374 return addr;
375}
376#else
8fd19e6c
PB
377static inline void mmap_lock(void) {}
378static inline void mmap_unlock(void) {}
379
0cac1b66 380/* cputlb.c */
9349b4f9 381tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
dfccc760
PC
382
383void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
384void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);
385
386/* exec.c */
387void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);
388
389MemoryRegionSection *
d7898cda
PM
390address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
391 hwaddr *xlat, hwaddr *plen);
dfccc760
PC
392hwaddr memory_region_section_get_iotlb(CPUState *cpu,
393 MemoryRegionSection *section,
394 target_ulong vaddr,
395 hwaddr paddr, hwaddr xlat,
396 int prot,
397 target_ulong *address);
398bool memory_region_is_unassigned(MemoryRegion *mr);
399
4390df51 400#endif
9df217a3 401
1b530a6d
AJ
402/* vl.c */
403extern int singlestep;
404
e0c38211 405/* cpu-exec.c, accessed with atomic_mb_read/atomic_mb_set */
9373e632 406extern CPUState *tcg_current_cpu;
e0c38211 407extern bool exit_request;
1a28cac3 408
875cdcf6 409#endif