]> git.proxmox.com Git - mirror_qemu.git/blame - include/exec/exec-all.h
Merge remote-tracking branch 'remotes/kraxel/tags/ipxe-pull-request' into staging
[mirror_qemu.git] / include / exec / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
2a6a4076
MA
20#ifndef EXEC_ALL_H
21#define EXEC_ALL_H
7d99a001
BS
22
23#include "qemu-common.h"
00f6da6a 24#include "exec/tb-context.h"
7d99a001 25
b346ff46 26/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 27#define DEBUG_DISAS
b346ff46 28
41c1b1c9
PB
29/* Page tracking code uses ram addresses in system mode, and virtual
30 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
31 type. */
32#if defined(CONFIG_USER_ONLY)
b480d9b7 33typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
34#else
35typedef ram_addr_t tb_page_addr_t;
36#endif
37
b346ff46
FB
38/* is_jmp field values */
39#define DISAS_NEXT 0 /* next instruction can be analyzed */
40#define DISAS_JUMP 1 /* only pc was modified dynamically */
41#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
42#define DISAS_TB_JUMP 3 /* only pc was modified statically */
43
1de7afc9 44#include "qemu/log.h"
b346ff46 45
9349b4f9 46void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
9349b4f9 47void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
bad729e2 48 target_ulong *data);
d2856f1a 49
57fec1fe 50void cpu_gen_init(void);
3f38f309 51bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
a8a826a3 52
6886b980 53void QEMU_NORETURN cpu_loop_exit_noexc(CPUState *cpu);
90b40a69 54void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
648f034c 55TranslationBlock *tb_gen_code(CPUState *cpu,
89fee74a
EC
56 target_ulong pc, target_ulong cs_base,
57 uint32_t flags,
2e70f6ef 58 int cflags);
1bc7e522 59
5638d180 60void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
1c3c8af1 61void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
fdbc2b57 62void QEMU_NORETURN cpu_loop_exit_atomic(CPUState *cpu, uintptr_t pc);
1652b974 63
0cac1b66 64#if !defined(CONFIG_USER_ONLY)
32857f4d 65void cpu_reloading_memory_map(void);
56943e8c
PM
66/**
67 * cpu_address_space_init:
68 * @cpu: CPU to add this address space to
69 * @as: address space to add
70 * @asidx: integer index of this address space
71 *
72 * Add the specified address space to the CPU's cpu_ases list.
73 * The address space added with @asidx 0 is the one used for the
74 * convenience pointer cpu->as.
75 * The target-specific code which registers ASes is responsible
76 * for defining what semantics address space 0, 1, 2, etc have.
77 *
12ebc9a7
PM
78 * Before the first call to this function, the caller must set
79 * cpu->num_ases to the total number of address spaces it needs
80 * to support.
81 *
56943e8c
PM
82 * Note that with KVM only one address space is supported.
83 */
84void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx);
b11ec7f2
YZ
85#endif
86
87#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG)
0cac1b66 88/* cputlb.c */
d7a74a9d
PM
89/**
90 * tlb_flush_page:
91 * @cpu: CPU whose TLB should be flushed
92 * @addr: virtual address of page to be flushed
93 *
94 * Flush one page from the TLB of the specified CPU, for all
95 * MMU indexes.
96 */
31b030d4 97void tlb_flush_page(CPUState *cpu, target_ulong addr);
c3b9a07a
AB
98/**
99 * tlb_flush_page_all_cpus:
100 * @cpu: src CPU of the flush
101 * @addr: virtual address of page to be flushed
102 *
103 * Flush one page from the TLB of the specified CPU, for all
104 * MMU indexes.
105 */
106void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr);
107/**
108 * tlb_flush_page_all_cpus_synced:
109 * @cpu: src CPU of the flush
110 * @addr: virtual address of page to be flushed
111 *
112 * Flush one page from the TLB of the specified CPU, for all MMU
113 * indexes like tlb_flush_page_all_cpus except the source vCPUs work
114 * is scheduled as safe work meaning all flushes will be complete once
115 * the source vCPUs safe work is complete. This will depend on when
116 * the guests translation ends the TB.
117 */
118void tlb_flush_page_all_cpus_synced(CPUState *src, target_ulong addr);
d7a74a9d
PM
119/**
120 * tlb_flush:
121 * @cpu: CPU whose TLB should be flushed
d7a74a9d 122 *
d10eb08f
AB
123 * Flush the entire TLB for the specified CPU. Most CPU architectures
124 * allow the implementation to drop entries from the TLB at any time
125 * so this is generally safe. If more selective flushing is required
126 * use one of the other functions for efficiency.
d7a74a9d 127 */
d10eb08f 128void tlb_flush(CPUState *cpu);
c3b9a07a
AB
129/**
130 * tlb_flush_all_cpus:
131 * @cpu: src CPU of the flush
132 */
133void tlb_flush_all_cpus(CPUState *src_cpu);
134/**
135 * tlb_flush_all_cpus_synced:
136 * @cpu: src CPU of the flush
137 *
138 * Like tlb_flush_all_cpus except this except the source vCPUs work is
139 * scheduled as safe work meaning all flushes will be complete once
140 * the source vCPUs safe work is complete. This will depend on when
141 * the guests translation ends the TB.
142 */
143void tlb_flush_all_cpus_synced(CPUState *src_cpu);
d7a74a9d
PM
144/**
145 * tlb_flush_page_by_mmuidx:
146 * @cpu: CPU whose TLB should be flushed
147 * @addr: virtual address of page to be flushed
0336cbf8 148 * @idxmap: bitmap of MMU indexes to flush
d7a74a9d
PM
149 *
150 * Flush one page from the TLB of the specified CPU, for the specified
151 * MMU indexes.
152 */
0336cbf8
AB
153void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr,
154 uint16_t idxmap);
c3b9a07a
AB
155/**
156 * tlb_flush_page_by_mmuidx_all_cpus:
157 * @cpu: Originating CPU of the flush
158 * @addr: virtual address of page to be flushed
159 * @idxmap: bitmap of MMU indexes to flush
160 *
161 * Flush one page from the TLB of all CPUs, for the specified
162 * MMU indexes.
163 */
164void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr,
165 uint16_t idxmap);
166/**
167 * tlb_flush_page_by_mmuidx_all_cpus_synced:
168 * @cpu: Originating CPU of the flush
169 * @addr: virtual address of page to be flushed
170 * @idxmap: bitmap of MMU indexes to flush
171 *
172 * Flush one page from the TLB of all CPUs, for the specified MMU
173 * indexes like tlb_flush_page_by_mmuidx_all_cpus except the source
174 * vCPUs work is scheduled as safe work meaning all flushes will be
175 * complete once the source vCPUs safe work is complete. This will
176 * depend on when the guests translation ends the TB.
177 */
178void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu, target_ulong addr,
179 uint16_t idxmap);
d7a74a9d
PM
180/**
181 * tlb_flush_by_mmuidx:
182 * @cpu: CPU whose TLB should be flushed
c3b9a07a 183 * @wait: If true ensure synchronisation by exiting the cpu_loop
0336cbf8 184 * @idxmap: bitmap of MMU indexes to flush
d7a74a9d
PM
185 *
186 * Flush all entries from the TLB of the specified CPU, for the specified
187 * MMU indexes.
188 */
0336cbf8 189void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap);
c3b9a07a
AB
190/**
191 * tlb_flush_by_mmuidx_all_cpus:
192 * @cpu: Originating CPU of the flush
193 * @idxmap: bitmap of MMU indexes to flush
194 *
195 * Flush all entries from all TLBs of all CPUs, for the specified
196 * MMU indexes.
197 */
198void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap);
199/**
200 * tlb_flush_by_mmuidx_all_cpus_synced:
201 * @cpu: Originating CPU of the flush
202 * @idxmap: bitmap of MMU indexes to flush
203 *
204 * Flush all entries from all TLBs of all CPUs, for the specified
205 * MMU indexes like tlb_flush_by_mmuidx_all_cpus except except the source
206 * vCPUs work is scheduled as safe work meaning all flushes will be
207 * complete once the source vCPUs safe work is complete. This will
208 * depend on when the guests translation ends the TB.
209 */
210void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, uint16_t idxmap);
1787cc8e
PM
211/**
212 * tlb_set_page_with_attrs:
213 * @cpu: CPU to add this TLB entry for
214 * @vaddr: virtual address of page to add entry for
215 * @paddr: physical address of the page
216 * @attrs: memory transaction attributes
217 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
218 * @mmu_idx: MMU index to insert TLB entry for
219 * @size: size of the page in bytes
220 *
221 * Add an entry to this CPU's TLB (a mapping from virtual address
222 * @vaddr to physical address @paddr) with the specified memory
223 * transaction attributes. This is generally called by the target CPU
224 * specific code after it has been called through the tlb_fill()
225 * entry point and performed a successful page table walk to find
226 * the physical address and attributes for the virtual address
227 * which provoked the TLB miss.
228 *
229 * At most one entry for a given virtual address is permitted. Only a
230 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
231 * used by tlb_flush_page.
232 */
fadc1cbe
PM
233void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
234 hwaddr paddr, MemTxAttrs attrs,
235 int prot, int mmu_idx, target_ulong size);
1787cc8e
PM
236/* tlb_set_page:
237 *
238 * This function is equivalent to calling tlb_set_page_with_attrs()
239 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
240 * as a convenience for CPUs which don't use memory transaction attributes.
241 */
242void tlb_set_page(CPUState *cpu, target_ulong vaddr,
243 hwaddr paddr, int prot,
244 int mmu_idx, target_ulong size);
29d8ec7b 245void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
3b4afc9e
YK
246void probe_write(CPUArchState *env, target_ulong addr, int mmu_idx,
247 uintptr_t retaddr);
0cac1b66 248#else
31b030d4 249static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
0cac1b66
BS
250{
251}
c3b9a07a
AB
252static inline void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr)
253{
254}
255static inline void tlb_flush_page_all_cpus_synced(CPUState *src,
256 target_ulong addr)
257{
258}
d10eb08f 259static inline void tlb_flush(CPUState *cpu)
0cac1b66
BS
260{
261}
c3b9a07a
AB
262static inline void tlb_flush_all_cpus(CPUState *src_cpu)
263{
264}
265static inline void tlb_flush_all_cpus_synced(CPUState *src_cpu)
266{
267}
d7a74a9d 268static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
0336cbf8 269 target_ulong addr, uint16_t idxmap)
d7a74a9d
PM
270{
271}
272
0336cbf8 273static inline void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap)
d7a74a9d
PM
274{
275}
c3b9a07a
AB
276static inline void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu,
277 target_ulong addr,
278 uint16_t idxmap)
279{
280}
281static inline void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu,
282 target_ulong addr,
283 uint16_t idxmap)
284{
285}
286static inline void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap)
287{
288}
289static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu,
290 uint16_t idxmap)
291{
292}
406bc339
PK
293static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr)
294{
295}
c527ee8f 296#endif
d4e8164f 297
d4e8164f
FB
298#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
299
126d89e8
RH
300/* Estimated block size for TB allocation. */
301/* ??? The following is based on a 2015 survey of x86_64 host output.
302 Better would seem to be some sort of dynamically sized TB array,
303 adapting to the block sizes actually being produced. */
4390df51 304#if defined(CONFIG_SOFTMMU)
126d89e8 305#define CODE_GEN_AVG_BLOCK_SIZE 400
4390df51 306#else
126d89e8 307#define CODE_GEN_AVG_BLOCK_SIZE 150
4390df51
FB
308#endif
309
3fb53fb4 310#if defined(_ARCH_PPC) \
5bbd2cae 311 || defined(__x86_64__) || defined(__i386__) \
4a136e0a 312 || defined(__sparc__) || defined(__aarch64__) \
b6bfeea9 313 || defined(__s390x__) || defined(__mips__) \
5bbd2cae 314 || defined(CONFIG_TCG_INTERPRETER)
10b4f485 315/* NOTE: Direct jump patching must be atomic to be thread-safe. */
7316329a 316#define USE_DIRECT_JUMP
d4e8164f
FB
317#endif
318
2e70f6ef 319struct TranslationBlock {
2e12669a
FB
320 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
321 target_ulong cs_base; /* CS base for this block */
89fee74a 322 uint32_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
323 uint16_t size; /* size of target code for this block (1 <=
324 size <= TARGET_PAGE_SIZE) */
0266359e
PB
325 uint16_t icount;
326 uint32_t cflags; /* compile flags */
2e70f6ef
PB
327#define CF_COUNT_MASK 0x7fff
328#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
d8a499f1 329#define CF_NOCACHE 0x10000 /* To be freed after execution */
0266359e 330#define CF_USE_ICOUNT 0x20000
56c0269a 331#define CF_IGNORE_ICOUNT 0x40000 /* Do not generate icount code */
58fe2f10 332
6d21e420
PB
333 uint16_t invalid;
334
1813e175 335 void *tc_ptr; /* pointer to the translated code */
fca8a500 336 uint8_t *tc_search; /* pointer to search data */
02d57ea1
SF
337 /* original tb when cflags has CF_NOCACHE */
338 struct TranslationBlock *orig_tb;
4390df51
FB
339 /* first and second physical page containing code. The lower bit
340 of the pointer tells the index in page_next[] */
5fafdf24 341 struct TranslationBlock *page_next[2];
41c1b1c9 342 tb_page_addr_t page_addr[2];
4390df51 343
f309101c
SF
344 /* The following data are used to directly call another TB from
345 * the code of this one. This can be done either by emitting direct or
346 * indirect native jump instructions. These jumps are reset so that the TB
347 * just continue its execution. The TB can be linked to another one by
348 * setting one of the jump targets (or patching the jump instruction). Only
349 * two of such jumps are supported.
350 */
351 uint16_t jmp_reset_offset[2]; /* offset of original jump target */
352#define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */
d4e8164f 353#ifdef USE_DIRECT_JUMP
f309101c 354 uint16_t jmp_insn_offset[2]; /* offset of native jump instruction */
d4e8164f 355#else
f309101c 356 uintptr_t jmp_target_addr[2]; /* target address for indirect jump */
d4e8164f 357#endif
f309101c
SF
358 /* Each TB has an assosiated circular list of TBs jumping to this one.
359 * jmp_list_first points to the first TB jumping to this one.
360 * jmp_list_next is used to point to the next TB in a list.
361 * Since each TB can have two jumps, it can participate in two lists.
c37e6d7e
SF
362 * jmp_list_first and jmp_list_next are 4-byte aligned pointers to a
363 * TranslationBlock structure, but the two least significant bits of
364 * them are used to encode which data field of the pointed TB should
365 * be used to traverse the list further from that TB:
f309101c
SF
366 * 0 => jmp_list_next[0], 1 => jmp_list_next[1], 2 => jmp_list_first.
367 * In other words, 0/1 tells which jump is used in the pointed TB,
368 * and 2 means that this is a pointer back to the target TB of this list.
369 */
c37e6d7e
SF
370 uintptr_t jmp_list_next[2];
371 uintptr_t jmp_list_first;
2e70f6ef 372};
d4e8164f 373
2e70f6ef 374void tb_free(TranslationBlock *tb);
bbd77c18 375void tb_flush(CPUState *cpu);
41c1b1c9 376void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
cedbcb01
EC
377TranslationBlock *tb_htable_lookup(CPUState *cpu, target_ulong pc,
378 target_ulong cs_base, uint32_t flags);
d4e8164f 379
4390df51
FB
380#if defined(USE_DIRECT_JUMP)
381
7316329a
SW
382#if defined(CONFIG_TCG_INTERPRETER)
383static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
384{
385 /* patch the branch destination */
76442a93 386 atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
7316329a
SW
387 /* no need to flush icache explicitly */
388}
389#elif defined(_ARCH_PPC)
9171478c 390void ppc_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
810260a8 391#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 392#elif defined(__i386__) || defined(__x86_64__)
6375e09e 393static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
4390df51
FB
394{
395 /* patch the branch destination */
0d07abf0 396 atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
1235fc06 397 /* no need to flush icache explicitly */
4390df51 398}
a10c64e0
RH
399#elif defined(__s390x__)
400static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
401{
402 /* patch the branch destination */
403 intptr_t disp = addr - (jmp_addr - 2);
ed3d51ec 404 atomic_set((int32_t *)jmp_addr, disp / 2);
a10c64e0
RH
405 /* no need to flush icache explicitly */
406}
4a136e0a
CF
407#elif defined(__aarch64__)
408void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
409#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
b6bfeea9 410#elif defined(__sparc__) || defined(__mips__)
5bbd2cae 411void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
7316329a
SW
412#else
413#error tb_set_jmp_target1 is missing
4390df51 414#endif
d4e8164f 415
5fafdf24 416static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 417 int n, uintptr_t addr)
4cbb86e1 418{
f309101c 419 uint16_t offset = tb->jmp_insn_offset[n];
6375e09e 420 tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
4cbb86e1
FB
421}
422
d4e8164f
FB
423#else
424
425/* set the jump target */
5fafdf24 426static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 427 int n, uintptr_t addr)
d4e8164f 428{
f309101c 429 tb->jmp_target_addr[n] = addr;
d4e8164f
FB
430}
431
432#endif
433
7d7500d9 434/* Called with tb_lock held. */
5fafdf24 435static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
436 TranslationBlock *tb_next)
437{
43d70ddf 438 assert(n < ARRAY_SIZE(tb->jmp_list_next));
9962c478
SF
439 if (tb->jmp_list_next[n]) {
440 /* Another thread has already done this while we were
441 * outside of the lock; nothing to do in this case */
442 return;
cf25629d 443 }
9962c478
SF
444 qemu_log_mask_and_addr(CPU_LOG_EXEC, tb->pc,
445 "Linking TBs %p [" TARGET_FMT_lx
446 "] index %d -> %p [" TARGET_FMT_lx "]\n",
447 tb->tc_ptr, tb->pc, n,
448 tb_next->tc_ptr, tb_next->pc);
449
450 /* patch the native jump address */
451 tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
452
453 /* add in TB jmp circular list */
454 tb->jmp_list_next[n] = tb_next->jmp_list_first;
455 tb_next->jmp_list_first = (uintptr_t)tb | n;
d4e8164f
FB
456}
457
01ecaf43 458/* GETPC is the true target of the return instruction that we'll execute. */
7316329a 459#if defined(CONFIG_TCG_INTERPRETER)
c3ca0467 460extern uintptr_t tci_tb_ptr;
01ecaf43 461# define GETPC() tci_tb_ptr
0f842f8a 462#else
01ecaf43 463# define GETPC() \
0f842f8a
RH
464 ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
465#endif
466
467/* The true return address will often point to a host insn that is part of
468 the next translated guest insn. Adjust the address backward to point to
469 the middle of the call insn. Subtracting one would do the job except for
470 several compressed mode architectures (arm, mips) which set the low bit
471 to indicate the compressed mode; subtracting two works around that. It
472 is also the case that there are no host isas that contain a call insn
473 smaller than 4 bytes, so we don't worry about special-casing this. */
a17d4482 474#define GETPC_ADJ 2
3917149d 475
beeaef55
PB
476void tb_lock(void);
477void tb_unlock(void);
478void tb_lock_reset(void);
479
e95c8d51 480#if !defined(CONFIG_USER_ONLY)
6e59c1db 481
9d82b5a7 482struct MemoryRegion *iotlb_to_region(CPUState *cpu,
a54c87b6 483 hwaddr index, MemTxAttrs attrs);
b3755a91 484
b35399bb
SS
485void tlb_fill(CPUState *cpu, target_ulong addr, MMUAccessType access_type,
486 int mmu_idx, uintptr_t retaddr);
6e59c1db 487
6e59c1db 488#endif
4390df51
FB
489
490#if defined(CONFIG_USER_ONLY)
8fd19e6c
PB
491void mmap_lock(void);
492void mmap_unlock(void);
301e40ed 493bool have_mmap_lock(void);
8fd19e6c 494
9349b4f9 495static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
4390df51
FB
496{
497 return addr;
498}
499#else
8fd19e6c
PB
500static inline void mmap_lock(void) {}
501static inline void mmap_unlock(void) {}
502
0cac1b66 503/* cputlb.c */
9349b4f9 504tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
dfccc760
PC
505
506void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
507void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);
508
509/* exec.c */
510void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);
511
512MemoryRegionSection *
d7898cda
PM
513address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
514 hwaddr *xlat, hwaddr *plen);
dfccc760
PC
515hwaddr memory_region_section_get_iotlb(CPUState *cpu,
516 MemoryRegionSection *section,
517 target_ulong vaddr,
518 hwaddr paddr, hwaddr xlat,
519 int prot,
520 target_ulong *address);
521bool memory_region_is_unassigned(MemoryRegion *mr);
522
4390df51 523#endif
9df217a3 524
1b530a6d
AJ
525/* vl.c */
526extern int singlestep;
527
875cdcf6 528#endif