]> git.proxmox.com Git - mirror_qemu.git/blame - include/exec/exec-all.h
Merge remote-tracking branch 'remotes/rth/tags/pull-sparc-20161031-2' into staging
[mirror_qemu.git] / include / exec / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
2a6a4076
MA
20#ifndef EXEC_ALL_H
21#define EXEC_ALL_H
7d99a001
BS
22
23#include "qemu-common.h"
00f6da6a 24#include "exec/tb-context.h"
7d99a001 25
b346ff46 26/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 27#define DEBUG_DISAS
b346ff46 28
41c1b1c9
PB
29/* Page tracking code uses ram addresses in system mode, and virtual
30 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
31 type. */
32#if defined(CONFIG_USER_ONLY)
b480d9b7 33typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
34#else
35typedef ram_addr_t tb_page_addr_t;
36#endif
37
b346ff46
FB
38/* is_jmp field values */
39#define DISAS_NEXT 0 /* next instruction can be analyzed */
40#define DISAS_JUMP 1 /* only pc was modified dynamically */
41#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
42#define DISAS_TB_JUMP 3 /* only pc was modified statically */
43
1de7afc9 44#include "qemu/log.h"
b346ff46 45
9349b4f9 46void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
9349b4f9 47void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
bad729e2 48 target_ulong *data);
d2856f1a 49
57fec1fe 50void cpu_gen_init(void);
3f38f309 51bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
a8a826a3 52
6886b980 53void QEMU_NORETURN cpu_loop_exit_noexc(CPUState *cpu);
90b40a69 54void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
648f034c 55TranslationBlock *tb_gen_code(CPUState *cpu,
89fee74a
EC
56 target_ulong pc, target_ulong cs_base,
57 uint32_t flags,
2e70f6ef 58 int cflags);
1bc7e522 59
5638d180 60void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
1c3c8af1 61void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
fdbc2b57 62void QEMU_NORETURN cpu_loop_exit_atomic(CPUState *cpu, uintptr_t pc);
1652b974 63
0cac1b66 64#if !defined(CONFIG_USER_ONLY)
32857f4d 65void cpu_reloading_memory_map(void);
56943e8c
PM
66/**
67 * cpu_address_space_init:
68 * @cpu: CPU to add this address space to
69 * @as: address space to add
70 * @asidx: integer index of this address space
71 *
72 * Add the specified address space to the CPU's cpu_ases list.
73 * The address space added with @asidx 0 is the one used for the
74 * convenience pointer cpu->as.
75 * The target-specific code which registers ASes is responsible
76 * for defining what semantics address space 0, 1, 2, etc have.
77 *
12ebc9a7
PM
78 * Before the first call to this function, the caller must set
79 * cpu->num_ases to the total number of address spaces it needs
80 * to support.
81 *
56943e8c
PM
82 * Note that with KVM only one address space is supported.
83 */
84void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx);
0cac1b66 85/* cputlb.c */
d7a74a9d
PM
86/**
87 * tlb_flush_page:
88 * @cpu: CPU whose TLB should be flushed
89 * @addr: virtual address of page to be flushed
90 *
91 * Flush one page from the TLB of the specified CPU, for all
92 * MMU indexes.
93 */
31b030d4 94void tlb_flush_page(CPUState *cpu, target_ulong addr);
d7a74a9d
PM
95/**
96 * tlb_flush:
97 * @cpu: CPU whose TLB should be flushed
98 * @flush_global: ignored
99 *
100 * Flush the entire TLB for the specified CPU.
101 * The flush_global flag is in theory an indicator of whether the whole
102 * TLB should be flushed, or only those entries not marked global.
103 * In practice QEMU does not implement any global/not global flag for
104 * TLB entries, and the argument is ignored.
105 */
00c8cb0a 106void tlb_flush(CPUState *cpu, int flush_global);
d7a74a9d
PM
107/**
108 * tlb_flush_page_by_mmuidx:
109 * @cpu: CPU whose TLB should be flushed
110 * @addr: virtual address of page to be flushed
111 * @...: list of MMU indexes to flush, terminated by a negative value
112 *
113 * Flush one page from the TLB of the specified CPU, for the specified
114 * MMU indexes.
115 */
116void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr, ...);
117/**
118 * tlb_flush_by_mmuidx:
119 * @cpu: CPU whose TLB should be flushed
120 * @...: list of MMU indexes to flush, terminated by a negative value
121 *
122 * Flush all entries from the TLB of the specified CPU, for the specified
123 * MMU indexes.
124 */
125void tlb_flush_by_mmuidx(CPUState *cpu, ...);
1787cc8e
PM
126/**
127 * tlb_set_page_with_attrs:
128 * @cpu: CPU to add this TLB entry for
129 * @vaddr: virtual address of page to add entry for
130 * @paddr: physical address of the page
131 * @attrs: memory transaction attributes
132 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
133 * @mmu_idx: MMU index to insert TLB entry for
134 * @size: size of the page in bytes
135 *
136 * Add an entry to this CPU's TLB (a mapping from virtual address
137 * @vaddr to physical address @paddr) with the specified memory
138 * transaction attributes. This is generally called by the target CPU
139 * specific code after it has been called through the tlb_fill()
140 * entry point and performed a successful page table walk to find
141 * the physical address and attributes for the virtual address
142 * which provoked the TLB miss.
143 *
144 * At most one entry for a given virtual address is permitted. Only a
145 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
146 * used by tlb_flush_page.
147 */
fadc1cbe
PM
148void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
149 hwaddr paddr, MemTxAttrs attrs,
150 int prot, int mmu_idx, target_ulong size);
1787cc8e
PM
151/* tlb_set_page:
152 *
153 * This function is equivalent to calling tlb_set_page_with_attrs()
154 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
155 * as a convenience for CPUs which don't use memory transaction attributes.
156 */
157void tlb_set_page(CPUState *cpu, target_ulong vaddr,
158 hwaddr paddr, int prot,
159 int mmu_idx, target_ulong size);
29d8ec7b 160void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
3b4afc9e
YK
161void probe_write(CPUArchState *env, target_ulong addr, int mmu_idx,
162 uintptr_t retaddr);
0cac1b66 163#else
31b030d4 164static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
0cac1b66
BS
165{
166}
167
00c8cb0a 168static inline void tlb_flush(CPUState *cpu, int flush_global)
0cac1b66
BS
169{
170}
d7a74a9d
PM
171
172static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
173 target_ulong addr, ...)
174{
175}
176
177static inline void tlb_flush_by_mmuidx(CPUState *cpu, ...)
178{
179}
c527ee8f 180#endif
d4e8164f 181
d4e8164f
FB
182#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
183
126d89e8
RH
184/* Estimated block size for TB allocation. */
185/* ??? The following is based on a 2015 survey of x86_64 host output.
186 Better would seem to be some sort of dynamically sized TB array,
187 adapting to the block sizes actually being produced. */
4390df51 188#if defined(CONFIG_SOFTMMU)
126d89e8 189#define CODE_GEN_AVG_BLOCK_SIZE 400
4390df51 190#else
126d89e8 191#define CODE_GEN_AVG_BLOCK_SIZE 150
4390df51
FB
192#endif
193
5bbd2cae
RH
194#if defined(__arm__) || defined(_ARCH_PPC) \
195 || defined(__x86_64__) || defined(__i386__) \
4a136e0a 196 || defined(__sparc__) || defined(__aarch64__) \
b6bfeea9 197 || defined(__s390x__) || defined(__mips__) \
5bbd2cae 198 || defined(CONFIG_TCG_INTERPRETER)
10b4f485 199/* NOTE: Direct jump patching must be atomic to be thread-safe. */
7316329a 200#define USE_DIRECT_JUMP
d4e8164f
FB
201#endif
202
2e70f6ef 203struct TranslationBlock {
2e12669a
FB
204 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
205 target_ulong cs_base; /* CS base for this block */
89fee74a 206 uint32_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
207 uint16_t size; /* size of target code for this block (1 <=
208 size <= TARGET_PAGE_SIZE) */
0266359e
PB
209 uint16_t icount;
210 uint32_t cflags; /* compile flags */
2e70f6ef
PB
211#define CF_COUNT_MASK 0x7fff
212#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
d8a499f1 213#define CF_NOCACHE 0x10000 /* To be freed after execution */
0266359e 214#define CF_USE_ICOUNT 0x20000
56c0269a 215#define CF_IGNORE_ICOUNT 0x40000 /* Do not generate icount code */
58fe2f10 216
6d21e420
PB
217 uint16_t invalid;
218
1813e175 219 void *tc_ptr; /* pointer to the translated code */
fca8a500 220 uint8_t *tc_search; /* pointer to search data */
02d57ea1
SF
221 /* original tb when cflags has CF_NOCACHE */
222 struct TranslationBlock *orig_tb;
4390df51
FB
223 /* first and second physical page containing code. The lower bit
224 of the pointer tells the index in page_next[] */
5fafdf24 225 struct TranslationBlock *page_next[2];
41c1b1c9 226 tb_page_addr_t page_addr[2];
4390df51 227
f309101c
SF
228 /* The following data are used to directly call another TB from
229 * the code of this one. This can be done either by emitting direct or
230 * indirect native jump instructions. These jumps are reset so that the TB
231 * just continue its execution. The TB can be linked to another one by
232 * setting one of the jump targets (or patching the jump instruction). Only
233 * two of such jumps are supported.
234 */
235 uint16_t jmp_reset_offset[2]; /* offset of original jump target */
236#define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */
d4e8164f 237#ifdef USE_DIRECT_JUMP
f309101c 238 uint16_t jmp_insn_offset[2]; /* offset of native jump instruction */
d4e8164f 239#else
f309101c 240 uintptr_t jmp_target_addr[2]; /* target address for indirect jump */
d4e8164f 241#endif
f309101c
SF
242 /* Each TB has an assosiated circular list of TBs jumping to this one.
243 * jmp_list_first points to the first TB jumping to this one.
244 * jmp_list_next is used to point to the next TB in a list.
245 * Since each TB can have two jumps, it can participate in two lists.
c37e6d7e
SF
246 * jmp_list_first and jmp_list_next are 4-byte aligned pointers to a
247 * TranslationBlock structure, but the two least significant bits of
248 * them are used to encode which data field of the pointed TB should
249 * be used to traverse the list further from that TB:
f309101c
SF
250 * 0 => jmp_list_next[0], 1 => jmp_list_next[1], 2 => jmp_list_first.
251 * In other words, 0/1 tells which jump is used in the pointed TB,
252 * and 2 means that this is a pointer back to the target TB of this list.
253 */
c37e6d7e
SF
254 uintptr_t jmp_list_next[2];
255 uintptr_t jmp_list_first;
2e70f6ef 256};
d4e8164f 257
2e70f6ef 258void tb_free(TranslationBlock *tb);
bbd77c18 259void tb_flush(CPUState *cpu);
41c1b1c9 260void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
d4e8164f 261
4390df51
FB
262#if defined(USE_DIRECT_JUMP)
263
7316329a
SW
264#if defined(CONFIG_TCG_INTERPRETER)
265static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
266{
267 /* patch the branch destination */
76442a93 268 atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
7316329a
SW
269 /* no need to flush icache explicitly */
270}
271#elif defined(_ARCH_PPC)
9171478c 272void ppc_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
810260a8 273#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 274#elif defined(__i386__) || defined(__x86_64__)
6375e09e 275static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
4390df51
FB
276{
277 /* patch the branch destination */
0d07abf0 278 atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
1235fc06 279 /* no need to flush icache explicitly */
4390df51 280}
a10c64e0
RH
281#elif defined(__s390x__)
282static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
283{
284 /* patch the branch destination */
285 intptr_t disp = addr - (jmp_addr - 2);
ed3d51ec 286 atomic_set((int32_t *)jmp_addr, disp / 2);
a10c64e0
RH
287 /* no need to flush icache explicitly */
288}
4a136e0a
CF
289#elif defined(__aarch64__)
290void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
291#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
811d4cf4 292#elif defined(__arm__)
7d14e0e2
SF
293void arm_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
294#define tb_set_jmp_target1 arm_tb_set_jmp_target
b6bfeea9 295#elif defined(__sparc__) || defined(__mips__)
5bbd2cae 296void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
7316329a
SW
297#else
298#error tb_set_jmp_target1 is missing
4390df51 299#endif
d4e8164f 300
5fafdf24 301static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 302 int n, uintptr_t addr)
4cbb86e1 303{
f309101c 304 uint16_t offset = tb->jmp_insn_offset[n];
6375e09e 305 tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
4cbb86e1
FB
306}
307
d4e8164f
FB
308#else
309
310/* set the jump target */
5fafdf24 311static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 312 int n, uintptr_t addr)
d4e8164f 313{
f309101c 314 tb->jmp_target_addr[n] = addr;
d4e8164f
FB
315}
316
317#endif
318
7d7500d9 319/* Called with tb_lock held. */
5fafdf24 320static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
321 TranslationBlock *tb_next)
322{
9962c478
SF
323 if (tb->jmp_list_next[n]) {
324 /* Another thread has already done this while we were
325 * outside of the lock; nothing to do in this case */
326 return;
cf25629d 327 }
9962c478
SF
328 qemu_log_mask_and_addr(CPU_LOG_EXEC, tb->pc,
329 "Linking TBs %p [" TARGET_FMT_lx
330 "] index %d -> %p [" TARGET_FMT_lx "]\n",
331 tb->tc_ptr, tb->pc, n,
332 tb_next->tc_ptr, tb_next->pc);
333
334 /* patch the native jump address */
335 tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
336
337 /* add in TB jmp circular list */
338 tb->jmp_list_next[n] = tb_next->jmp_list_first;
339 tb_next->jmp_list_first = (uintptr_t)tb | n;
d4e8164f
FB
340}
341
01ecaf43 342/* GETPC is the true target of the return instruction that we'll execute. */
7316329a 343#if defined(CONFIG_TCG_INTERPRETER)
c3ca0467 344extern uintptr_t tci_tb_ptr;
01ecaf43 345# define GETPC() tci_tb_ptr
0f842f8a 346#else
01ecaf43 347# define GETPC() \
0f842f8a
RH
348 ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
349#endif
350
351/* The true return address will often point to a host insn that is part of
352 the next translated guest insn. Adjust the address backward to point to
353 the middle of the call insn. Subtracting one would do the job except for
354 several compressed mode architectures (arm, mips) which set the low bit
355 to indicate the compressed mode; subtracting two works around that. It
356 is also the case that there are no host isas that contain a call insn
357 smaller than 4 bytes, so we don't worry about special-casing this. */
a17d4482 358#define GETPC_ADJ 2
3917149d 359
e95c8d51 360#if !defined(CONFIG_USER_ONLY)
6e59c1db 361
9d82b5a7 362struct MemoryRegion *iotlb_to_region(CPUState *cpu,
a54c87b6 363 hwaddr index, MemTxAttrs attrs);
b3755a91 364
b35399bb
SS
365void tlb_fill(CPUState *cpu, target_ulong addr, MMUAccessType access_type,
366 int mmu_idx, uintptr_t retaddr);
6e59c1db 367
6e59c1db 368#endif
4390df51
FB
369
370#if defined(CONFIG_USER_ONLY)
8fd19e6c
PB
371void mmap_lock(void);
372void mmap_unlock(void);
301e40ed 373bool have_mmap_lock(void);
8fd19e6c 374
9349b4f9 375static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
4390df51
FB
376{
377 return addr;
378}
379#else
8fd19e6c
PB
380static inline void mmap_lock(void) {}
381static inline void mmap_unlock(void) {}
382
0cac1b66 383/* cputlb.c */
9349b4f9 384tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
dfccc760
PC
385
386void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
387void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);
388
389/* exec.c */
390void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);
391
392MemoryRegionSection *
d7898cda
PM
393address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
394 hwaddr *xlat, hwaddr *plen);
dfccc760
PC
395hwaddr memory_region_section_get_iotlb(CPUState *cpu,
396 MemoryRegionSection *section,
397 target_ulong vaddr,
398 hwaddr paddr, hwaddr xlat,
399 int prot,
400 target_ulong *address);
401bool memory_region_is_unassigned(MemoryRegion *mr);
402
4390df51 403#endif
9df217a3 404
1b530a6d
AJ
405/* vl.c */
406extern int singlestep;
407
e0c38211 408/* cpu-exec.c, accessed with atomic_mb_read/atomic_mb_set */
9373e632 409extern CPUState *tcg_current_cpu;
e0c38211 410extern bool exit_request;
1a28cac3 411
875cdcf6 412#endif