]> git.proxmox.com Git - mirror_qemu.git/blame - include/hw/arm/aspeed_soc.h
aspeed: Set CPU memory property explicitly
[mirror_qemu.git] / include / hw / arm / aspeed_soc.h
CommitLineData
43e3346e 1/*
ff90606f 2 * ASPEED SoC family
43e3346e
AJ
3 *
4 * Andrew Jeffery <andrew@aj.id.au>
5 *
6 * Copyright 2016 IBM Corp.
7 *
8 * This code is licensed under the GPL version 2 or later. See
9 * the COPYING file in the top-level directory.
10 */
11
ff90606f
CLG
12#ifndef ASPEED_SOC_H
13#define ASPEED_SOC_H
43e3346e 14
f25c0ae1 15#include "hw/cpu/a15mpcore.h"
356b230e 16#include "hw/arm/armv7m.h"
43e3346e 17#include "hw/intc/aspeed_vic.h"
334973bb 18#include "hw/misc/aspeed_scu.h"
199fd623 19#include "hw/adc/aspeed_adc.h"
c2da8a8b 20#include "hw/misc/aspeed_sdmc.h"
118c82e7 21#include "hw/misc/aspeed_xdma.h"
43e3346e 22#include "hw/timer/aspeed_timer.h"
ea5dcf4e 23#include "hw/rtc/aspeed_rtc.h"
16020011 24#include "hw/i2c/aspeed_i2c.h"
3222165d 25#include "hw/misc/aspeed_i3c.h"
7c1c69bc 26#include "hw/ssi/aspeed_smc.h"
a3888d75 27#include "hw/misc/aspeed_hace.h"
e1acf581 28#include "hw/misc/aspeed_sbc.h"
013befe1 29#include "hw/watchdog/wdt_aspeed.h"
ea337c65 30#include "hw/net/ftgmac100.h"
ec150c7e 31#include "target/arm/cpu.h"
fdcc7c06 32#include "hw/gpio/aspeed_gpio.h"
2bea128c 33#include "hw/sd/aspeed_sdhci.h"
bfdd34f1 34#include "hw/usb/hcd-ehci.h"
db1015e9 35#include "qom/object.h"
2ecf1726 36#include "hw/misc/aspeed_lpc.h"
43e3346e 37
dbcabeeb 38#define ASPEED_SPIS_NUM 2
bfdd34f1 39#define ASPEED_EHCIS_NUM 2
6b2b2a70 40#define ASPEED_WDTS_NUM 4
ece09bee 41#define ASPEED_CPUS_NUM 2
d300db02 42#define ASPEED_MACS_NUM 4
dbcabeeb 43
db1015e9 44struct AspeedSoCState {
43e3346e
AJ
45 /*< private >*/
46 DeviceState parent;
47
48 /*< public >*/
ece09bee 49 ARMCPU cpu[ASPEED_CPUS_NUM];
f25c0ae1 50 A15MPPrivState a7mpcore;
356b230e 51 ARMv7MState armv7m;
95b56e17 52 MemoryRegion *dram_mr;
346160cb 53 MemoryRegion dram_container;
74af4eec 54 MemoryRegion sram;
43e3346e 55 AspeedVICState vic;
75fb4577 56 AspeedRtcState rtc;
43e3346e 57 AspeedTimerCtrlState timerctrl;
16020011 58 AspeedI2CState i2c;
3222165d 59 AspeedI3CState i3c;
334973bb 60 AspeedSCUState scu;
a3888d75 61 AspeedHACEState hace;
118c82e7 62 AspeedXDMAState xdma;
199fd623 63 AspeedADCState adc;
0e5803df 64 AspeedSMCState fmc;
dbcabeeb 65 AspeedSMCState spi[ASPEED_SPIS_NUM];
bfdd34f1 66 EHCISysBusState ehci[ASPEED_EHCIS_NUM];
e1acf581 67 AspeedSBCState sbc;
c2da8a8b 68 AspeedSDMCState sdmc;
f986ee1d 69 AspeedWDTState wdt[ASPEED_WDTS_NUM];
67340990 70 FTGMAC100State ftgmac100[ASPEED_MACS_NUM];
289251b0 71 AspeedMiiState mii[ASPEED_MACS_NUM];
fdcc7c06 72 AspeedGPIOState gpio;
f25c0ae1 73 AspeedGPIOState gpio_1_8v;
2bea128c 74 AspeedSDHCIState sdhci;
a29e3e12 75 AspeedSDHCIState emmc;
2ecf1726 76 AspeedLPCState lpc;
5d63d0c7 77 uint32_t uart_default;
356b230e 78 Clock *sysclk;
db1015e9 79};
43e3346e 80
ff90606f 81#define TYPE_ASPEED_SOC "aspeed-soc"
a489d195 82OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC)
43e3346e 83
db1015e9 84struct AspeedSoCClass {
54ecafb7
CLG
85 DeviceClass parent_class;
86
b033271f 87 const char *name;
ba1ba5cc 88 const char *cpu_type;
b033271f 89 uint32_t silicon_rev;
74af4eec 90 uint64_t sram_size;
dbcabeeb 91 int spis_num;
bfdd34f1 92 int ehcis_num;
f986ee1d 93 int wdts_num;
d300db02 94 int macs_num;
c5e1bdb9 95 int uarts_num;
b456b113 96 const int *irqmap;
d783d1fe 97 const hwaddr *memmap;
ece09bee 98 uint32_t num_cpus;
699db715 99 qemu_irq (*get_irq)(AspeedSoCState *s, int dev);
db1015e9 100};
b033271f 101
43e3346e 102
b456b113 103enum {
347df6f8
EH
104 ASPEED_DEV_IOMEM,
105 ASPEED_DEV_UART1,
106 ASPEED_DEV_UART2,
107 ASPEED_DEV_UART3,
108 ASPEED_DEV_UART4,
109 ASPEED_DEV_UART5,
ab5e8605
PD
110 ASPEED_DEV_UART6,
111 ASPEED_DEV_UART7,
112 ASPEED_DEV_UART8,
113 ASPEED_DEV_UART9,
114 ASPEED_DEV_UART10,
115 ASPEED_DEV_UART11,
116 ASPEED_DEV_UART12,
117 ASPEED_DEV_UART13,
347df6f8
EH
118 ASPEED_DEV_VUART,
119 ASPEED_DEV_FMC,
120 ASPEED_DEV_SPI1,
121 ASPEED_DEV_SPI2,
122 ASPEED_DEV_EHCI1,
123 ASPEED_DEV_EHCI2,
124 ASPEED_DEV_VIC,
125 ASPEED_DEV_SDMC,
126 ASPEED_DEV_SCU,
127 ASPEED_DEV_ADC,
e1acf581 128 ASPEED_DEV_SBC,
fe31a2ec 129 ASPEED_DEV_EMMC_BC,
347df6f8
EH
130 ASPEED_DEV_VIDEO,
131 ASPEED_DEV_SRAM,
132 ASPEED_DEV_SDHCI,
133 ASPEED_DEV_GPIO,
134 ASPEED_DEV_GPIO_1_8V,
135 ASPEED_DEV_RTC,
136 ASPEED_DEV_TIMER1,
137 ASPEED_DEV_TIMER2,
138 ASPEED_DEV_TIMER3,
139 ASPEED_DEV_TIMER4,
140 ASPEED_DEV_TIMER5,
141 ASPEED_DEV_TIMER6,
142 ASPEED_DEV_TIMER7,
143 ASPEED_DEV_TIMER8,
144 ASPEED_DEV_WDT,
145 ASPEED_DEV_PWM,
146 ASPEED_DEV_LPC,
147 ASPEED_DEV_IBT,
148 ASPEED_DEV_I2C,
149 ASPEED_DEV_ETH1,
150 ASPEED_DEV_ETH2,
151 ASPEED_DEV_ETH3,
152 ASPEED_DEV_ETH4,
153 ASPEED_DEV_MII1,
154 ASPEED_DEV_MII2,
155 ASPEED_DEV_MII3,
156 ASPEED_DEV_MII4,
157 ASPEED_DEV_SDRAM,
158 ASPEED_DEV_XDMA,
159 ASPEED_DEV_EMMC,
c59f781e 160 ASPEED_DEV_KCS,
a3888d75 161 ASPEED_DEV_HACE,
d9e9cd59
TL
162 ASPEED_DEV_DPMCU,
163 ASPEED_DEV_DP,
3222165d 164 ASPEED_DEV_I3C,
b456b113
CLG
165};
166
699db715 167qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev);
470253b6 168void aspeed_soc_uart_init(AspeedSoCState *s);
346160cb 169bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp);
699db715 170
ff90606f 171#endif /* ASPEED_SOC_H */