]>
Commit | Line | Data |
---|---|---|
dd83b06a AF |
1 | /* |
2 | * QEMU CPU model | |
3 | * | |
4 | * Copyright (c) 2012 SUSE LINUX Products GmbH | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU General Public License | |
8 | * as published by the Free Software Foundation; either version 2 | |
9 | * of the License, or (at your option) any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * GNU General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program; if not, see | |
18 | * <http://www.gnu.org/licenses/gpl-2.0.html> | |
19 | */ | |
20 | #ifndef QEMU_CPU_H | |
21 | #define QEMU_CPU_H | |
22 | ||
961f8395 | 23 | #include "hw/qdev-core.h" |
3979fca4 | 24 | #include "disas/dis-asm.h" |
06445fbd | 25 | #include "exec/cpu-common.h" |
c658b94f | 26 | #include "exec/hwaddr.h" |
66b9b43c | 27 | #include "exec/memattrs.h" |
9af23989 | 28 | #include "qapi/qapi-types-run-state.h" |
48151859 | 29 | #include "qemu/bitmap.h" |
068a5ea0 | 30 | #include "qemu/rcu_queue.h" |
bdc44640 | 31 | #include "qemu/queue.h" |
1de7afc9 | 32 | #include "qemu/thread.h" |
54cb65d8 | 33 | #include "qemu/plugin.h" |
db1015e9 | 34 | #include "qom/object.h" |
dd83b06a | 35 | |
b5ba1cc6 QN |
36 | typedef int (*WriteCoreDumpFunction)(const void *buf, size_t size, |
37 | void *opaque); | |
c72bf468 | 38 | |
dd83b06a AF |
39 | /** |
40 | * SECTION:cpu | |
41 | * @section_id: QEMU-cpu | |
42 | * @title: CPU Class | |
43 | * @short_description: Base class for all CPUs | |
44 | */ | |
45 | ||
46 | #define TYPE_CPU "cpu" | |
47 | ||
0d6d1ab4 AF |
48 | /* Since this macro is used a lot in hot code paths and in conjunction with |
49 | * FooCPU *foo_env_get_cpu(), we deviate from usual QOM practice by using | |
50 | * an unchecked cast. | |
51 | */ | |
52 | #define CPU(obj) ((CPUState *)(obj)) | |
53 | ||
6fbdff87 AB |
54 | /* |
55 | * The class checkers bring in CPU_GET_CLASS() which is potentially | |
56 | * expensive given the eventual call to | |
57 | * object_class_dynamic_cast_assert(). Because of this the CPUState | |
58 | * has a cached value for the class in cs->cc which is set up in | |
59 | * cpu_exec_realizefn() for use in hot code paths. | |
60 | */ | |
db1015e9 | 61 | typedef struct CPUClass CPUClass; |
8110fa1d EH |
62 | DECLARE_CLASS_CHECKERS(CPUClass, CPU, |
63 | TYPE_CPU) | |
dd83b06a | 64 | |
9295b1aa PMD |
65 | /** |
66 | * OBJECT_DECLARE_CPU_TYPE: | |
67 | * @CpuInstanceType: instance struct name | |
68 | * @CpuClassType: class struct name | |
69 | * @CPU_MODULE_OBJ_NAME: the CPU name in uppercase with underscore separators | |
70 | * | |
71 | * This macro is typically used in "cpu-qom.h" header file, and will: | |
72 | * | |
73 | * - create the typedefs for the CPU object and class structs | |
74 | * - register the type for use with g_autoptr | |
75 | * - provide three standard type cast functions | |
76 | * | |
77 | * The object struct and class struct need to be declared manually. | |
78 | */ | |
79 | #define OBJECT_DECLARE_CPU_TYPE(CpuInstanceType, CpuClassType, CPU_MODULE_OBJ_NAME) \ | |
b36e239e PMD |
80 | typedef struct ArchCPU CpuInstanceType; \ |
81 | OBJECT_DECLARE_TYPE(ArchCPU, CpuClassType, CPU_MODULE_OBJ_NAME); | |
9295b1aa | 82 | |
b35399bb SS |
83 | typedef enum MMUAccessType { |
84 | MMU_DATA_LOAD = 0, | |
85 | MMU_DATA_STORE = 1, | |
86 | MMU_INST_FETCH = 2 | |
87 | } MMUAccessType; | |
88 | ||
568496c0 | 89 | typedef struct CPUWatchpoint CPUWatchpoint; |
dd83b06a | 90 | |
78271684 CF |
91 | /* see tcg-cpu-ops.h */ |
92 | struct TCGCPUOps; | |
e9e51b71 | 93 | |
fb6916dd CF |
94 | /* see accel-cpu.h */ |
95 | struct AccelCPUClass; | |
96 | ||
8b80bd28 PMD |
97 | /* see sysemu-cpu-ops.h */ |
98 | struct SysemuCPUOps; | |
99 | ||
dd83b06a AF |
100 | /** |
101 | * CPUClass: | |
2b8c2754 AF |
102 | * @class_by_name: Callback to map -cpu command line model name to an |
103 | * instantiatable CPU type. | |
94a444b2 | 104 | * @parse_features: Callback to parse command line arguments. |
91b1df8c | 105 | * @reset_dump_flags: #CPUDumpFlags to use for reset logging. |
8c2e1b00 | 106 | * @has_work: Callback for checking if there is work to do. |
f3659eee | 107 | * @memory_rw_debug: Callback for GDB memory access. |
878096ee | 108 | * @dump_state: Callback for dumping state. |
997395d3 | 109 | * @get_arch_id: Callback for getting architecture-dependent CPU ID. |
42f6ed91 JS |
110 | * @set_pc: Callback for setting the Program Counter register. This |
111 | * should have the semantics used by the target architecture when | |
112 | * setting the PC from a source such as an ELF file entry point; | |
113 | * for example on Arm it will also set the Thumb mode bit based | |
114 | * on the least significant bit of the new PC value. | |
115 | * If the target behaviour here is anything other than "set | |
116 | * the PC register to the value passed in" then the target must | |
117 | * also implement the synchronize_from_tb hook. | |
e4fdf9df RH |
118 | * @get_pc: Callback for getting the Program Counter register. |
119 | * As above, with the semantics of the target architecture. | |
5b50e790 AF |
120 | * @gdb_read_register: Callback for letting GDB read a register. |
121 | * @gdb_write_register: Callback for letting GDB write a register. | |
5bc31e94 RH |
122 | * @gdb_adjust_breakpoint: Callback for adjusting the address of a |
123 | * breakpoint. Used by AVR to handle a gdb mis-feature with | |
124 | * its Harvard architecture split code and data. | |
a0e372f0 | 125 | * @gdb_num_core_regs: Number of core registers accessible to GDB. |
5b24c641 | 126 | * @gdb_core_xml_file: File name for core registers GDB XML description. |
2472b6c0 PM |
127 | * @gdb_stop_before_watchpoint: Indicates whether GDB expects the CPU to stop |
128 | * before the insn which triggers a watchpoint rather than after it. | |
b3820e6c DH |
129 | * @gdb_arch_name: Optional callback that returns the architecture name known |
130 | * to GDB. The caller must free the returned string with g_free. | |
200bf5b7 AB |
131 | * @gdb_get_dynamic_xml: Callback to return dynamically generated XML for the |
132 | * gdb stub. Returns a pointer to the XML contents for the specified XML file | |
133 | * or NULL if the CPU doesn't have a dynamically generated content for it. | |
37b9de46 | 134 | * @disas_set_info: Setup architecture specific components of disassembly info |
40612000 JB |
135 | * @adjust_watchpoint_address: Perform a target-specific adjustment to an |
136 | * address before attempting to match it against watchpoints. | |
61ad65d0 RH |
137 | * @deprecation_note: If this CPUClass is deprecated, this field provides |
138 | * related information. | |
dd83b06a AF |
139 | * |
140 | * Represents a CPU family or model. | |
141 | */ | |
db1015e9 | 142 | struct CPUClass { |
dd83b06a | 143 | /*< private >*/ |
961f8395 | 144 | DeviceClass parent_class; |
dd83b06a AF |
145 | /*< public >*/ |
146 | ||
2b8c2754 | 147 | ObjectClass *(*class_by_name)(const char *cpu_model); |
62a48a2a | 148 | void (*parse_features)(const char *typename, char *str, Error **errp); |
2b8c2754 | 149 | |
8c2e1b00 | 150 | bool (*has_work)(CPUState *cpu); |
f3659eee AF |
151 | int (*memory_rw_debug)(CPUState *cpu, vaddr addr, |
152 | uint8_t *buf, int len, bool is_write); | |
90c84c56 | 153 | void (*dump_state)(CPUState *cpu, FILE *, int flags); |
997395d3 | 154 | int64_t (*get_arch_id)(CPUState *cpu); |
f45748f1 | 155 | void (*set_pc)(CPUState *cpu, vaddr value); |
e4fdf9df | 156 | vaddr (*get_pc)(CPUState *cpu); |
a010bdbe | 157 | int (*gdb_read_register)(CPUState *cpu, GByteArray *buf, int reg); |
5b50e790 | 158 | int (*gdb_write_register)(CPUState *cpu, uint8_t *buf, int reg); |
5bc31e94 | 159 | vaddr (*gdb_adjust_breakpoint)(CPUState *cpu, vaddr addr); |
b170fce3 | 160 | |
5b24c641 | 161 | const char *gdb_core_xml_file; |
b3820e6c | 162 | gchar * (*gdb_arch_name)(CPUState *cpu); |
200bf5b7 | 163 | const char * (*gdb_get_dynamic_xml)(CPUState *cpu, const char *xmlname); |
37b9de46 PC |
164 | |
165 | void (*disas_set_info)(CPUState *cpu, disassemble_info *info); | |
55c3ceef | 166 | |
61ad65d0 | 167 | const char *deprecation_note; |
fb6916dd | 168 | struct AccelCPUClass *accel_cpu; |
e9e51b71 | 169 | |
8b80bd28 PMD |
170 | /* when system emulation is not available, this pointer is NULL */ |
171 | const struct SysemuCPUOps *sysemu_ops; | |
172 | ||
78271684 | 173 | /* when TCG is not available, this pointer is NULL */ |
11906557 | 174 | const struct TCGCPUOps *tcg_ops; |
cc3f2be6 CF |
175 | |
176 | /* | |
177 | * if not NULL, this is called in order for the CPUClass to initialize | |
178 | * class data that depends on the accelerator, see accel/accel-common.c. | |
179 | */ | |
180 | void (*init_accel_cpu)(struct AccelCPUClass *accel_cpu, CPUClass *cc); | |
dc29f474 RH |
181 | |
182 | /* | |
183 | * Keep non-pointer data at the end to minimize holes. | |
184 | */ | |
185 | int reset_dump_flags; | |
186 | int gdb_num_core_regs; | |
187 | bool gdb_stop_before_watchpoint; | |
db1015e9 | 188 | }; |
dd83b06a | 189 | |
5e140196 RH |
190 | /* |
191 | * Low 16 bits: number of cycles left, used only in icount mode. | |
192 | * High 16 bits: Set to -1 to force TCG to stop executing linked TBs | |
193 | * for this CPU and return to its top level loop (even in non-icount mode). | |
194 | * This allows a single read-compare-cbranch-write sequence to test | |
195 | * for both decrementer underflow and exceptions. | |
196 | */ | |
197 | typedef union IcountDecr { | |
198 | uint32_t u32; | |
199 | struct { | |
e03b5686 | 200 | #if HOST_BIG_ENDIAN |
5e140196 RH |
201 | uint16_t high; |
202 | uint16_t low; | |
28ecfd7a | 203 | #else |
5e140196 RH |
204 | uint16_t low; |
205 | uint16_t high; | |
28ecfd7a | 206 | #endif |
5e140196 RH |
207 | } u16; |
208 | } IcountDecr; | |
28ecfd7a | 209 | |
f0c3c505 AF |
210 | typedef struct CPUBreakpoint { |
211 | vaddr pc; | |
212 | int flags; /* BP_* */ | |
213 | QTAILQ_ENTRY(CPUBreakpoint) entry; | |
214 | } CPUBreakpoint; | |
215 | ||
568496c0 | 216 | struct CPUWatchpoint { |
ff4700b0 | 217 | vaddr vaddr; |
05068c0d | 218 | vaddr len; |
08225676 | 219 | vaddr hitaddr; |
66b9b43c | 220 | MemTxAttrs hitattrs; |
ff4700b0 AF |
221 | int flags; /* BP_* */ |
222 | QTAILQ_ENTRY(CPUWatchpoint) entry; | |
568496c0 | 223 | }; |
ff4700b0 | 224 | |
2f3a57ee AB |
225 | #ifdef CONFIG_PLUGIN |
226 | /* | |
227 | * For plugins we sometime need to save the resolved iotlb data before | |
228 | * the memory regions get moved around by io_writex. | |
229 | */ | |
230 | typedef struct SavedIOTLB { | |
2f3a57ee AB |
231 | MemoryRegionSection *section; |
232 | hwaddr mr_offset; | |
233 | } SavedIOTLB; | |
234 | #endif | |
235 | ||
a60f24b5 | 236 | struct KVMState; |
f7575c96 | 237 | struct kvm_run; |
a60f24b5 | 238 | |
b0cb0a66 | 239 | struct hax_vcpu_state; |
b533450e | 240 | struct hvf_vcpu_state; |
b0cb0a66 | 241 | |
4b4629d9 | 242 | /* work queue */ |
14e6fe12 PB |
243 | |
244 | /* The union type allows passing of 64 bit target pointers on 32 bit | |
245 | * hosts in a single parameter | |
246 | */ | |
247 | typedef union { | |
248 | int host_int; | |
249 | unsigned long host_ulong; | |
250 | void *host_ptr; | |
251 | vaddr target_ptr; | |
252 | } run_on_cpu_data; | |
253 | ||
254 | #define RUN_ON_CPU_HOST_PTR(p) ((run_on_cpu_data){.host_ptr = (p)}) | |
255 | #define RUN_ON_CPU_HOST_INT(i) ((run_on_cpu_data){.host_int = (i)}) | |
256 | #define RUN_ON_CPU_HOST_ULONG(ul) ((run_on_cpu_data){.host_ulong = (ul)}) | |
257 | #define RUN_ON_CPU_TARGET_PTR(v) ((run_on_cpu_data){.target_ptr = (v)}) | |
258 | #define RUN_ON_CPU_NULL RUN_ON_CPU_HOST_PTR(NULL) | |
259 | ||
260 | typedef void (*run_on_cpu_func)(CPUState *cpu, run_on_cpu_data data); | |
261 | ||
d148d90e | 262 | struct qemu_work_item; |
4b4629d9 | 263 | |
0b8497f0 | 264 | #define CPU_UNSET_NUMA_NODE_ID -1 |
d01c05c9 | 265 | #define CPU_TRACE_DSTATE_MAX_EVENTS 32 |
0b8497f0 | 266 | |
dd83b06a AF |
267 | /** |
268 | * CPUState: | |
55e5c285 | 269 | * @cpu_index: CPU index (informative). |
7ea7b9ad PM |
270 | * @cluster_index: Identifies which cluster this CPU is in. |
271 | * For boards which don't define clusters or for "loose" CPUs not assigned | |
272 | * to a cluster this will be UNASSIGNED_CLUSTER_INDEX; otherwise it will | |
273 | * be the same as the cluster-id property of the CPU object's TYPE_CPU_CLUSTER | |
274 | * QOM parent. | |
6cc9d67c | 275 | * @tcg_cflags: Pre-computed cflags for this cpu. |
ce3960eb AF |
276 | * @nr_cores: Number of cores within this CPU package. |
277 | * @nr_threads: Number of threads within this CPU. | |
c265e976 PB |
278 | * @running: #true if CPU is currently running (lockless). |
279 | * @has_waiter: #true if a CPU is currently waiting for the cpu_exec_end; | |
ab129972 | 280 | * valid under cpu_list_lock. |
61a46217 | 281 | * @created: Indicates whether the CPU thread has been successfully created. |
259186a7 AF |
282 | * @interrupt_request: Indicates a pending interrupt request. |
283 | * @halted: Nonzero if the CPU is in suspended state. | |
4fdeee7c | 284 | * @stop: Indicates a pending stop request. |
f324e766 | 285 | * @stopped: Indicates the CPU has been artificially stopped. |
4c055ab5 | 286 | * @unplug: Indicates a pending CPU unplug request. |
bac05aa9 | 287 | * @crash_occurred: Indicates the OS reported a crash (panic) for this CPU |
ed2803da | 288 | * @singlestep_enabled: Flags for single-stepping. |
efee7340 | 289 | * @icount_extra: Instructions until next timer event. |
414b15c9 PB |
290 | * @can_do_io: Nonzero if memory-mapped IO is safe. Deterministic execution |
291 | * requires that IO only be performed on the last instruction of a TB | |
292 | * so that interrupts take effect immediately. | |
32857f4d PM |
293 | * @cpu_ases: Pointer to array of CPUAddressSpaces (which define the |
294 | * AddressSpaces this CPU has) | |
12ebc9a7 | 295 | * @num_ases: number of CPUAddressSpaces in @cpu_ases |
32857f4d PM |
296 | * @as: Pointer to the first AddressSpace, for the convenience of targets which |
297 | * only have a single AddressSpace | |
c05efcb1 | 298 | * @env_ptr: Pointer to subclass-specific CPUArchState field. |
5e140196 | 299 | * @icount_decr_ptr: Pointer to IcountDecr field within subclass. |
eac8b355 | 300 | * @gdb_regs: Additional GDB registers. |
a0e372f0 | 301 | * @gdb_num_regs: Number of total registers accessible to GDB. |
35143f01 | 302 | * @gdb_num_g_regs: Number of registers in GDB 'g' packets. |
182735ef | 303 | * @next_cpu: Next CPU sharing TB cache. |
0429a971 | 304 | * @opaque: User data. |
93afeade | 305 | * @mem_io_pc: Host Program Counter at which the memory was accessed. |
8737c51c | 306 | * @kvm_fd: vCPU file descriptor for KVM. |
0c0fcc20 EC |
307 | * @work_mutex: Lock to prevent multiple access to @work_list. |
308 | * @work_list: List of pending asynchronous work. | |
d4381116 LV |
309 | * @trace_dstate_delayed: Delayed changes to trace_dstate (includes all changes |
310 | * to @trace_dstate). | |
48151859 | 311 | * @trace_dstate: Dynamic tracing state of events for this vCPU (bitmask). |
54cb65d8 | 312 | * @plugin_mask: Plugin event bitmap. Modified only via async work. |
ed860129 PM |
313 | * @ignore_memory_transaction_failures: Cached copy of the MachineState |
314 | * flag of the same name: allows the board to suppress calling of the | |
315 | * CPU do_transaction_failed hook function. | |
b4420f19 PX |
316 | * @kvm_dirty_gfns: Points to the KVM dirty ring for this CPU when KVM dirty |
317 | * ring is enabled. | |
318 | * @kvm_fetch_index: Keeps the index that we last fetched from the per-vCPU | |
319 | * dirty ring structure. | |
dd83b06a AF |
320 | * |
321 | * State of one CPU core or thread. | |
322 | */ | |
323 | struct CPUState { | |
324 | /*< private >*/ | |
961f8395 | 325 | DeviceState parent_obj; |
6fbdff87 AB |
326 | /* cache to avoid expensive CPU_GET_CLASS */ |
327 | CPUClass *cc; | |
dd83b06a AF |
328 | /*< public >*/ |
329 | ||
ce3960eb AF |
330 | int nr_cores; |
331 | int nr_threads; | |
332 | ||
814e612e | 333 | struct QemuThread *thread; |
bcba2a72 AF |
334 | #ifdef _WIN32 |
335 | HANDLE hThread; | |
c9923550 | 336 | QemuSemaphore sem; |
bcba2a72 | 337 | #endif |
9f09e18a | 338 | int thread_id; |
c265e976 | 339 | bool running, has_waiter; |
f5c121b8 | 340 | struct QemuCond *halt_cond; |
216fc9a4 | 341 | bool thread_kicked; |
61a46217 | 342 | bool created; |
4fdeee7c | 343 | bool stop; |
f324e766 | 344 | bool stopped; |
c1b70158 TJB |
345 | |
346 | /* Should CPU start in powered-off state? */ | |
347 | bool start_powered_off; | |
348 | ||
4c055ab5 | 349 | bool unplug; |
bac05aa9 | 350 | bool crash_occurred; |
e0c38211 | 351 | bool exit_request; |
df8a6880 | 352 | int exclusive_context_count; |
9b990ee5 | 353 | uint32_t cflags_next_tb; |
8d04fb55 | 354 | /* updates protected by BQL */ |
259186a7 | 355 | uint32_t interrupt_request; |
ed2803da | 356 | int singlestep_enabled; |
e4cd9657 | 357 | int64_t icount_budget; |
efee7340 | 358 | int64_t icount_extra; |
9c09a251 | 359 | uint64_t random_seed; |
6f03bef0 | 360 | sigjmp_buf jmp_env; |
bcba2a72 | 361 | |
376692b9 | 362 | QemuMutex work_mutex; |
0c0fcc20 | 363 | QSIMPLEQ_HEAD(, qemu_work_item) work_list; |
376692b9 | 364 | |
32857f4d | 365 | CPUAddressSpace *cpu_ases; |
12ebc9a7 | 366 | int num_ases; |
09daed84 | 367 | AddressSpace *as; |
6731d864 | 368 | MemoryRegion *memory; |
09daed84 | 369 | |
1ea4a06a | 370 | CPUArchState *env_ptr; |
5e140196 | 371 | IcountDecr *icount_decr_ptr; |
7d7500d9 | 372 | |
a976a99a | 373 | CPUJumpCache *tb_jmp_cache; |
7d7500d9 | 374 | |
eac8b355 | 375 | struct GDBRegisterState *gdb_regs; |
a0e372f0 | 376 | int gdb_num_regs; |
35143f01 | 377 | int gdb_num_g_regs; |
bdc44640 | 378 | QTAILQ_ENTRY(CPUState) node; |
d77953b9 | 379 | |
f0c3c505 | 380 | /* ice debug support */ |
b58deb34 | 381 | QTAILQ_HEAD(, CPUBreakpoint) breakpoints; |
f0c3c505 | 382 | |
b58deb34 | 383 | QTAILQ_HEAD(, CPUWatchpoint) watchpoints; |
ff4700b0 AF |
384 | CPUWatchpoint *watchpoint_hit; |
385 | ||
0429a971 AF |
386 | void *opaque; |
387 | ||
93afeade AF |
388 | /* In order to avoid passing too many arguments to the MMIO helpers, |
389 | * we store some rarely used information in the CPU context. | |
390 | */ | |
391 | uintptr_t mem_io_pc; | |
93afeade | 392 | |
b4420f19 | 393 | /* Only used in KVM */ |
8737c51c | 394 | int kvm_fd; |
a60f24b5 | 395 | struct KVMState *kvm_state; |
f7575c96 | 396 | struct kvm_run *kvm_run; |
b4420f19 PX |
397 | struct kvm_dirty_gfn *kvm_dirty_gfns; |
398 | uint32_t kvm_fetch_index; | |
7786ae40 | 399 | uint64_t dirty_pages; |
8737c51c | 400 | |
bd688fc9 EGE |
401 | /* Use by accel-block: CPU is executing an ioctl() */ |
402 | QemuLockCnt in_ioctl_lock; | |
403 | ||
d01c05c9 | 404 | /* Used for events with 'vcpu' and *without* the 'disabled' properties */ |
d4381116 | 405 | DECLARE_BITMAP(trace_dstate_delayed, CPU_TRACE_DSTATE_MAX_EVENTS); |
d01c05c9 | 406 | DECLARE_BITMAP(trace_dstate, CPU_TRACE_DSTATE_MAX_EVENTS); |
48151859 | 407 | |
54cb65d8 EC |
408 | DECLARE_BITMAP(plugin_mask, QEMU_PLUGIN_EV_MAX); |
409 | ||
2f3a57ee | 410 | #ifdef CONFIG_PLUGIN |
54cb65d8 | 411 | GArray *plugin_mem_cbs; |
2f3a57ee AB |
412 | /* saved iotlb data from io_writex */ |
413 | SavedIOTLB saved_iotlb; | |
414 | #endif | |
54cb65d8 | 415 | |
f5df5baf | 416 | /* TODO Move common fields from CPUArchState here. */ |
6fda014e | 417 | int cpu_index; |
7ea7b9ad | 418 | int cluster_index; |
6cc9d67c | 419 | uint32_t tcg_cflags; |
6fda014e | 420 | uint32_t halted; |
99df7dce | 421 | uint32_t can_do_io; |
6fda014e | 422 | int32_t exception_index; |
7e4fb26d | 423 | |
99f31832 SAGDR |
424 | /* shared by kvm, hax and hvf */ |
425 | bool vcpu_dirty; | |
426 | ||
2adcc85d JH |
427 | /* Used to keep track of an outstanding cpu throttle thread for migration |
428 | * autoconverge | |
429 | */ | |
430 | bool throttle_thread_scheduled; | |
431 | ||
baa60983 HH |
432 | /* |
433 | * Sleep throttle_us_per_full microseconds once dirty ring is full | |
434 | * if dirty page rate limit is enabled. | |
435 | */ | |
436 | int64_t throttle_us_per_full; | |
437 | ||
ed860129 PM |
438 | bool ignore_memory_transaction_failures; |
439 | ||
6e8dcacd RH |
440 | /* Used for user-only emulation of prctl(PR_SET_UNALIGN). */ |
441 | bool prctl_unalign_sigbus; | |
442 | ||
b0cb0a66 | 443 | struct hax_vcpu_state *hax_vcpu; |
e3b9ca81 | 444 | |
b533450e | 445 | struct hvf_vcpu_state *hvf; |
1f871c5e PM |
446 | |
447 | /* track IOMMUs whose translations we've cached in the TCG TLB */ | |
448 | GArray *iommu_notifiers; | |
dd83b06a AF |
449 | }; |
450 | ||
f481ee2d PB |
451 | typedef QTAILQ_HEAD(CPUTailQ, CPUState) CPUTailQ; |
452 | extern CPUTailQ cpus; | |
453 | ||
068a5ea0 EC |
454 | #define first_cpu QTAILQ_FIRST_RCU(&cpus) |
455 | #define CPU_NEXT(cpu) QTAILQ_NEXT_RCU(cpu, node) | |
456 | #define CPU_FOREACH(cpu) QTAILQ_FOREACH_RCU(cpu, &cpus, node) | |
bdc44640 | 457 | #define CPU_FOREACH_SAFE(cpu, next_cpu) \ |
068a5ea0 | 458 | QTAILQ_FOREACH_SAFE_RCU(cpu, &cpus, node, next_cpu) |
182735ef | 459 | |
f240eb6f | 460 | extern __thread CPUState *current_cpu; |
4917cf44 | 461 | |
8d4e9146 FK |
462 | /** |
463 | * qemu_tcg_mttcg_enabled: | |
464 | * Check whether we are running MultiThread TCG or not. | |
465 | * | |
466 | * Returns: %true if we are in MTTCG mode %false otherwise. | |
467 | */ | |
468 | extern bool mttcg_enabled; | |
469 | #define qemu_tcg_mttcg_enabled() (mttcg_enabled) | |
470 | ||
444d5590 AF |
471 | /** |
472 | * cpu_paging_enabled: | |
473 | * @cpu: The CPU whose state is to be inspected. | |
474 | * | |
475 | * Returns: %true if paging is enabled, %false otherwise. | |
476 | */ | |
477 | bool cpu_paging_enabled(const CPUState *cpu); | |
478 | ||
a23bbfda AF |
479 | /** |
480 | * cpu_get_memory_mapping: | |
481 | * @cpu: The CPU whose memory mappings are to be obtained. | |
482 | * @list: Where to write the memory mappings to. | |
483 | * @errp: Pointer for reporting an #Error. | |
484 | */ | |
485 | void cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, | |
486 | Error **errp); | |
487 | ||
cfe35d48 PMD |
488 | #if !defined(CONFIG_USER_ONLY) |
489 | ||
c72bf468 JF |
490 | /** |
491 | * cpu_write_elf64_note: | |
492 | * @f: pointer to a function that writes memory to a file | |
493 | * @cpu: The CPU whose memory is to be dumped | |
494 | * @cpuid: ID number of the CPU | |
495 | * @opaque: pointer to the CPUState struct | |
496 | */ | |
497 | int cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, | |
498 | int cpuid, void *opaque); | |
499 | ||
500 | /** | |
501 | * cpu_write_elf64_qemunote: | |
502 | * @f: pointer to a function that writes memory to a file | |
503 | * @cpu: The CPU whose memory is to be dumped | |
504 | * @cpuid: ID number of the CPU | |
505 | * @opaque: pointer to the CPUState struct | |
506 | */ | |
507 | int cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, | |
508 | void *opaque); | |
509 | ||
510 | /** | |
511 | * cpu_write_elf32_note: | |
512 | * @f: pointer to a function that writes memory to a file | |
513 | * @cpu: The CPU whose memory is to be dumped | |
514 | * @cpuid: ID number of the CPU | |
515 | * @opaque: pointer to the CPUState struct | |
516 | */ | |
517 | int cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, | |
518 | int cpuid, void *opaque); | |
519 | ||
520 | /** | |
521 | * cpu_write_elf32_qemunote: | |
522 | * @f: pointer to a function that writes memory to a file | |
523 | * @cpu: The CPU whose memory is to be dumped | |
524 | * @cpuid: ID number of the CPU | |
525 | * @opaque: pointer to the CPUState struct | |
526 | */ | |
527 | int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, | |
528 | void *opaque); | |
dd83b06a | 529 | |
c86f106b AN |
530 | /** |
531 | * cpu_get_crash_info: | |
532 | * @cpu: The CPU to get crash information for | |
533 | * | |
534 | * Gets the previously saved crash information. | |
535 | * Caller is responsible for freeing the data. | |
536 | */ | |
537 | GuestPanicInformation *cpu_get_crash_info(CPUState *cpu); | |
538 | ||
cfe35d48 PMD |
539 | #endif /* !CONFIG_USER_ONLY */ |
540 | ||
878096ee AF |
541 | /** |
542 | * CPUDumpFlags: | |
543 | * @CPU_DUMP_CODE: | |
544 | * @CPU_DUMP_FPU: dump FPU register state, not just integer | |
545 | * @CPU_DUMP_CCOP: dump info about TCG QEMU's condition code optimization state | |
546 | */ | |
547 | enum CPUDumpFlags { | |
548 | CPU_DUMP_CODE = 0x00010000, | |
549 | CPU_DUMP_FPU = 0x00020000, | |
550 | CPU_DUMP_CCOP = 0x00040000, | |
551 | }; | |
552 | ||
553 | /** | |
554 | * cpu_dump_state: | |
555 | * @cpu: The CPU whose state is to be dumped. | |
90c84c56 | 556 | * @f: If non-null, dump to this stream, else to current print sink. |
878096ee AF |
557 | * |
558 | * Dumps CPU state. | |
559 | */ | |
90c84c56 | 560 | void cpu_dump_state(CPUState *cpu, FILE *f, int flags); |
878096ee | 561 | |
00b941e5 | 562 | #ifndef CONFIG_USER_ONLY |
1dc6fb1f PM |
563 | /** |
564 | * cpu_get_phys_page_attrs_debug: | |
565 | * @cpu: The CPU to obtain the physical page address for. | |
566 | * @addr: The virtual address. | |
567 | * @attrs: Updated on return with the memory transaction attributes to use | |
568 | * for this access. | |
569 | * | |
570 | * Obtains the physical page corresponding to a virtual one, together | |
571 | * with the corresponding memory transaction attributes to use for the access. | |
572 | * Use it only for debugging because no protection checks are done. | |
573 | * | |
574 | * Returns: Corresponding physical page address or -1 if no page found. | |
575 | */ | |
a41d3aae PMD |
576 | hwaddr cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, |
577 | MemTxAttrs *attrs); | |
1dc6fb1f | 578 | |
00b941e5 AF |
579 | /** |
580 | * cpu_get_phys_page_debug: | |
581 | * @cpu: The CPU to obtain the physical page address for. | |
582 | * @addr: The virtual address. | |
583 | * | |
584 | * Obtains the physical page corresponding to a virtual one. | |
585 | * Use it only for debugging because no protection checks are done. | |
586 | * | |
587 | * Returns: Corresponding physical page address or -1 if no page found. | |
588 | */ | |
a41d3aae | 589 | hwaddr cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); |
d7f25a9e PM |
590 | |
591 | /** cpu_asidx_from_attrs: | |
592 | * @cpu: CPU | |
593 | * @attrs: memory transaction attributes | |
594 | * | |
595 | * Returns the address space index specifying the CPU AddressSpace | |
596 | * to use for a memory access with the given transaction attributes. | |
597 | */ | |
a41d3aae | 598 | int cpu_asidx_from_attrs(CPUState *cpu, MemTxAttrs attrs); |
d7f25a9e | 599 | |
cdba7e2f PMD |
600 | /** |
601 | * cpu_virtio_is_big_endian: | |
602 | * @cpu: CPU | |
603 | ||
604 | * Returns %true if a CPU which supports runtime configurable endianness | |
605 | * is currently big-endian. | |
606 | */ | |
607 | bool cpu_virtio_is_big_endian(CPUState *cpu); | |
cfe35d48 PMD |
608 | |
609 | #endif /* CONFIG_USER_ONLY */ | |
00b941e5 | 610 | |
267f685b PB |
611 | /** |
612 | * cpu_list_add: | |
613 | * @cpu: The CPU to be added to the list of CPUs. | |
614 | */ | |
615 | void cpu_list_add(CPUState *cpu); | |
616 | ||
617 | /** | |
618 | * cpu_list_remove: | |
619 | * @cpu: The CPU to be removed from the list of CPUs. | |
620 | */ | |
621 | void cpu_list_remove(CPUState *cpu); | |
622 | ||
dd83b06a AF |
623 | /** |
624 | * cpu_reset: | |
625 | * @cpu: The CPU whose state is to be reset. | |
626 | */ | |
627 | void cpu_reset(CPUState *cpu); | |
628 | ||
2b8c2754 AF |
629 | /** |
630 | * cpu_class_by_name: | |
631 | * @typename: The CPU base type. | |
632 | * @cpu_model: The model string without any parameters. | |
633 | * | |
634 | * Looks up a CPU #ObjectClass matching name @cpu_model. | |
635 | * | |
636 | * Returns: A #CPUClass or %NULL if not matching class is found. | |
637 | */ | |
638 | ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model); | |
639 | ||
3c72234c IM |
640 | /** |
641 | * cpu_create: | |
642 | * @typename: The CPU type. | |
643 | * | |
644 | * Instantiates a CPU and realizes the CPU. | |
645 | * | |
646 | * Returns: A #CPUState or %NULL if an error occurred. | |
647 | */ | |
648 | CPUState *cpu_create(const char *typename); | |
649 | ||
650 | /** | |
c1c8cfe5 EH |
651 | * parse_cpu_option: |
652 | * @cpu_option: The -cpu option including optional parameters. | |
3c72234c IM |
653 | * |
654 | * processes optional parameters and registers them as global properties | |
655 | * | |
4482e05c IM |
656 | * Returns: type of CPU to create or prints error and terminates process |
657 | * if an error occurred. | |
3c72234c | 658 | */ |
c1c8cfe5 | 659 | const char *parse_cpu_option(const char *cpu_option); |
9262685b | 660 | |
3993c6bd | 661 | /** |
8c2e1b00 | 662 | * cpu_has_work: |
3993c6bd AF |
663 | * @cpu: The vCPU to check. |
664 | * | |
665 | * Checks whether the CPU has work to do. | |
666 | * | |
667 | * Returns: %true if the CPU has work, %false otherwise. | |
668 | */ | |
8c2e1b00 AF |
669 | static inline bool cpu_has_work(CPUState *cpu) |
670 | { | |
671 | CPUClass *cc = CPU_GET_CLASS(cpu); | |
672 | ||
673 | g_assert(cc->has_work); | |
674 | return cc->has_work(cpu); | |
675 | } | |
3993c6bd | 676 | |
60e82579 AF |
677 | /** |
678 | * qemu_cpu_is_self: | |
679 | * @cpu: The vCPU to check against. | |
680 | * | |
681 | * Checks whether the caller is executing on the vCPU thread. | |
682 | * | |
683 | * Returns: %true if called from @cpu's thread, %false otherwise. | |
684 | */ | |
685 | bool qemu_cpu_is_self(CPUState *cpu); | |
686 | ||
c08d7424 AF |
687 | /** |
688 | * qemu_cpu_kick: | |
689 | * @cpu: The vCPU to kick. | |
690 | * | |
691 | * Kicks @cpu's thread. | |
692 | */ | |
693 | void qemu_cpu_kick(CPUState *cpu); | |
694 | ||
2fa45344 AF |
695 | /** |
696 | * cpu_is_stopped: | |
697 | * @cpu: The CPU to check. | |
698 | * | |
699 | * Checks whether the CPU is stopped. | |
700 | * | |
701 | * Returns: %true if run state is not running or if artificially stopped; | |
702 | * %false otherwise. | |
703 | */ | |
704 | bool cpu_is_stopped(CPUState *cpu); | |
705 | ||
d148d90e SF |
706 | /** |
707 | * do_run_on_cpu: | |
708 | * @cpu: The vCPU to run on. | |
709 | * @func: The function to be executed. | |
710 | * @data: Data to pass to the function. | |
711 | * @mutex: Mutex to release while waiting for @func to run. | |
712 | * | |
713 | * Used internally in the implementation of run_on_cpu. | |
714 | */ | |
14e6fe12 | 715 | void do_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data, |
d148d90e SF |
716 | QemuMutex *mutex); |
717 | ||
f100f0b3 AF |
718 | /** |
719 | * run_on_cpu: | |
720 | * @cpu: The vCPU to run on. | |
721 | * @func: The function to be executed. | |
722 | * @data: Data to pass to the function. | |
723 | * | |
724 | * Schedules the function @func for execution on the vCPU @cpu. | |
725 | */ | |
14e6fe12 | 726 | void run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data); |
f100f0b3 | 727 | |
3c02270d CV |
728 | /** |
729 | * async_run_on_cpu: | |
730 | * @cpu: The vCPU to run on. | |
731 | * @func: The function to be executed. | |
732 | * @data: Data to pass to the function. | |
733 | * | |
734 | * Schedules the function @func for execution on the vCPU @cpu asynchronously. | |
735 | */ | |
14e6fe12 | 736 | void async_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data); |
3c02270d | 737 | |
53f5ed95 PB |
738 | /** |
739 | * async_safe_run_on_cpu: | |
740 | * @cpu: The vCPU to run on. | |
741 | * @func: The function to be executed. | |
742 | * @data: Data to pass to the function. | |
743 | * | |
744 | * Schedules the function @func for execution on the vCPU @cpu asynchronously, | |
745 | * while all other vCPUs are sleeping. | |
746 | * | |
747 | * Unlike run_on_cpu and async_run_on_cpu, the function is run outside the | |
748 | * BQL. | |
749 | */ | |
14e6fe12 | 750 | void async_safe_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data); |
53f5ed95 | 751 | |
cfbc3c60 EC |
752 | /** |
753 | * cpu_in_exclusive_context() | |
754 | * @cpu: The vCPU to check | |
755 | * | |
756 | * Returns true if @cpu is an exclusive context, for example running | |
757 | * something which has previously been queued via async_safe_run_on_cpu(). | |
758 | */ | |
759 | static inline bool cpu_in_exclusive_context(const CPUState *cpu) | |
760 | { | |
df8a6880 | 761 | return cpu->exclusive_context_count; |
cfbc3c60 EC |
762 | } |
763 | ||
38d8f5c8 AF |
764 | /** |
765 | * qemu_get_cpu: | |
766 | * @index: The CPUState@cpu_index value of the CPU to obtain. | |
767 | * | |
768 | * Gets a CPU matching @index. | |
769 | * | |
770 | * Returns: The CPU or %NULL if there is no matching CPU. | |
771 | */ | |
772 | CPUState *qemu_get_cpu(int index); | |
773 | ||
69e5ff06 IM |
774 | /** |
775 | * cpu_exists: | |
776 | * @id: Guest-exposed CPU ID to lookup. | |
777 | * | |
778 | * Search for CPU with specified ID. | |
779 | * | |
780 | * Returns: %true - CPU is found, %false - CPU isn't found. | |
781 | */ | |
782 | bool cpu_exists(int64_t id); | |
783 | ||
5ce46cb3 EH |
784 | /** |
785 | * cpu_by_arch_id: | |
786 | * @id: Guest-exposed CPU ID of the CPU to obtain. | |
787 | * | |
788 | * Get a CPU with matching @id. | |
789 | * | |
790 | * Returns: The CPU or %NULL if there is no matching CPU. | |
791 | */ | |
792 | CPUState *cpu_by_arch_id(int64_t id); | |
793 | ||
c3affe56 AF |
794 | /** |
795 | * cpu_interrupt: | |
796 | * @cpu: The CPU to set an interrupt on. | |
7e63bc38 | 797 | * @mask: The interrupts to set. |
c3affe56 AF |
798 | * |
799 | * Invokes the interrupt handler. | |
800 | */ | |
c3affe56 AF |
801 | |
802 | void cpu_interrupt(CPUState *cpu, int mask); | |
803 | ||
2991b890 PC |
804 | /** |
805 | * cpu_set_pc: | |
806 | * @cpu: The CPU to set the program counter for. | |
807 | * @addr: Program counter value. | |
808 | * | |
809 | * Sets the program counter for a CPU. | |
810 | */ | |
811 | static inline void cpu_set_pc(CPUState *cpu, vaddr addr) | |
812 | { | |
813 | CPUClass *cc = CPU_GET_CLASS(cpu); | |
814 | ||
815 | cc->set_pc(cpu, addr); | |
816 | } | |
817 | ||
d8ed887b AF |
818 | /** |
819 | * cpu_reset_interrupt: | |
820 | * @cpu: The CPU to clear the interrupt on. | |
821 | * @mask: The interrupt mask to clear. | |
822 | * | |
823 | * Resets interrupts on the vCPU @cpu. | |
824 | */ | |
825 | void cpu_reset_interrupt(CPUState *cpu, int mask); | |
826 | ||
60a3e17a AF |
827 | /** |
828 | * cpu_exit: | |
829 | * @cpu: The CPU to exit. | |
830 | * | |
831 | * Requests the CPU @cpu to exit execution. | |
832 | */ | |
833 | void cpu_exit(CPUState *cpu); | |
834 | ||
2993683b IM |
835 | /** |
836 | * cpu_resume: | |
837 | * @cpu: The CPU to resume. | |
838 | * | |
839 | * Resumes CPU, i.e. puts CPU into runnable state. | |
840 | */ | |
841 | void cpu_resume(CPUState *cpu); | |
dd83b06a | 842 | |
4c055ab5 | 843 | /** |
2c579042 BR |
844 | * cpu_remove_sync: |
845 | * @cpu: The CPU to remove. | |
846 | * | |
847 | * Requests the CPU to be removed and waits till it is removed. | |
848 | */ | |
849 | void cpu_remove_sync(CPUState *cpu); | |
850 | ||
d148d90e SF |
851 | /** |
852 | * process_queued_cpu_work() - process all items on CPU work queue | |
853 | * @cpu: The CPU which work queue to process. | |
854 | */ | |
855 | void process_queued_cpu_work(CPUState *cpu); | |
856 | ||
ab129972 PB |
857 | /** |
858 | * cpu_exec_start: | |
859 | * @cpu: The CPU for the current thread. | |
860 | * | |
861 | * Record that a CPU has started execution and can be interrupted with | |
862 | * cpu_exit. | |
863 | */ | |
864 | void cpu_exec_start(CPUState *cpu); | |
865 | ||
866 | /** | |
867 | * cpu_exec_end: | |
868 | * @cpu: The CPU for the current thread. | |
869 | * | |
870 | * Record that a CPU has stopped execution and exclusive sections | |
871 | * can be executed without interrupting it. | |
872 | */ | |
873 | void cpu_exec_end(CPUState *cpu); | |
874 | ||
875 | /** | |
876 | * start_exclusive: | |
877 | * | |
878 | * Wait for a concurrent exclusive section to end, and then start | |
879 | * a section of work that is run while other CPUs are not running | |
880 | * between cpu_exec_start and cpu_exec_end. CPUs that are running | |
881 | * cpu_exec are exited immediately. CPUs that call cpu_exec_start | |
882 | * during the exclusive section go to sleep until this CPU calls | |
883 | * end_exclusive. | |
ab129972 PB |
884 | */ |
885 | void start_exclusive(void); | |
886 | ||
887 | /** | |
888 | * end_exclusive: | |
889 | * | |
890 | * Concludes an exclusive execution section started by start_exclusive. | |
ab129972 PB |
891 | */ |
892 | void end_exclusive(void); | |
893 | ||
c643bed9 AF |
894 | /** |
895 | * qemu_init_vcpu: | |
896 | * @cpu: The vCPU to initialize. | |
897 | * | |
898 | * Initializes a vCPU. | |
899 | */ | |
900 | void qemu_init_vcpu(CPUState *cpu); | |
901 | ||
3825b28f AF |
902 | #define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */ |
903 | #define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */ | |
904 | #define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */ | |
905 | ||
906 | /** | |
907 | * cpu_single_step: | |
908 | * @cpu: CPU to the flags for. | |
909 | * @enabled: Flags to enable. | |
910 | * | |
911 | * Enables or disables single-stepping for @cpu. | |
912 | */ | |
913 | void cpu_single_step(CPUState *cpu, int enabled); | |
914 | ||
b3310ab3 AF |
915 | /* Breakpoint/watchpoint flags */ |
916 | #define BP_MEM_READ 0x01 | |
917 | #define BP_MEM_WRITE 0x02 | |
918 | #define BP_MEM_ACCESS (BP_MEM_READ | BP_MEM_WRITE) | |
919 | #define BP_STOP_BEFORE_ACCESS 0x04 | |
08225676 | 920 | /* 0x08 currently unused */ |
b3310ab3 AF |
921 | #define BP_GDB 0x10 |
922 | #define BP_CPU 0x20 | |
b933066a | 923 | #define BP_ANY (BP_GDB | BP_CPU) |
08225676 PM |
924 | #define BP_WATCHPOINT_HIT_READ 0x40 |
925 | #define BP_WATCHPOINT_HIT_WRITE 0x80 | |
926 | #define BP_WATCHPOINT_HIT (BP_WATCHPOINT_HIT_READ | BP_WATCHPOINT_HIT_WRITE) | |
b3310ab3 AF |
927 | |
928 | int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags, | |
929 | CPUBreakpoint **breakpoint); | |
930 | int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags); | |
931 | void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint); | |
932 | void cpu_breakpoint_remove_all(CPUState *cpu, int mask); | |
933 | ||
b933066a RH |
934 | /* Return true if PC matches an installed breakpoint. */ |
935 | static inline bool cpu_breakpoint_test(CPUState *cpu, vaddr pc, int mask) | |
936 | { | |
937 | CPUBreakpoint *bp; | |
938 | ||
939 | if (unlikely(!QTAILQ_EMPTY(&cpu->breakpoints))) { | |
940 | QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) { | |
941 | if (bp->pc == pc && (bp->flags & mask)) { | |
942 | return true; | |
943 | } | |
944 | } | |
945 | } | |
946 | return false; | |
947 | } | |
948 | ||
2609ec28 | 949 | #if !defined(CONFIG_TCG) || defined(CONFIG_USER_ONLY) |
74841f04 RH |
950 | static inline int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len, |
951 | int flags, CPUWatchpoint **watchpoint) | |
952 | { | |
953 | return -ENOSYS; | |
954 | } | |
955 | ||
956 | static inline int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, | |
957 | vaddr len, int flags) | |
958 | { | |
959 | return -ENOSYS; | |
960 | } | |
961 | ||
962 | static inline void cpu_watchpoint_remove_by_ref(CPUState *cpu, | |
963 | CPUWatchpoint *wp) | |
964 | { | |
965 | } | |
966 | ||
967 | static inline void cpu_watchpoint_remove_all(CPUState *cpu, int mask) | |
968 | { | |
969 | } | |
0026348b DH |
970 | |
971 | static inline void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len, | |
972 | MemTxAttrs atr, int fl, uintptr_t ra) | |
973 | { | |
974 | } | |
56ad8b00 RH |
975 | |
976 | static inline int cpu_watchpoint_address_matches(CPUState *cpu, | |
977 | vaddr addr, vaddr len) | |
978 | { | |
979 | return 0; | |
980 | } | |
74841f04 | 981 | #else |
75a34036 AF |
982 | int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len, |
983 | int flags, CPUWatchpoint **watchpoint); | |
984 | int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, | |
985 | vaddr len, int flags); | |
986 | void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint); | |
987 | void cpu_watchpoint_remove_all(CPUState *cpu, int mask); | |
390734a4 RH |
988 | |
989 | /** | |
990 | * cpu_check_watchpoint: | |
991 | * @cpu: cpu context | |
992 | * @addr: guest virtual address | |
993 | * @len: access length | |
994 | * @attrs: memory access attributes | |
995 | * @flags: watchpoint access type | |
996 | * @ra: unwind return address | |
997 | * | |
998 | * Check for a watchpoint hit in [addr, addr+len) of the type | |
999 | * specified by @flags. Exit via exception with a hit. | |
1000 | */ | |
0026348b DH |
1001 | void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len, |
1002 | MemTxAttrs attrs, int flags, uintptr_t ra); | |
390734a4 RH |
1003 | |
1004 | /** | |
1005 | * cpu_watchpoint_address_matches: | |
1006 | * @cpu: cpu context | |
1007 | * @addr: guest virtual address | |
1008 | * @len: access length | |
1009 | * | |
1010 | * Return the watchpoint flags that apply to [addr, addr+len). | |
1011 | * If no watchpoint is registered for the range, the result is 0. | |
1012 | */ | |
56ad8b00 | 1013 | int cpu_watchpoint_address_matches(CPUState *cpu, vaddr addr, vaddr len); |
74841f04 | 1014 | #endif |
75a34036 | 1015 | |
63c91552 PB |
1016 | /** |
1017 | * cpu_get_address_space: | |
1018 | * @cpu: CPU to get address space from | |
1019 | * @asidx: index identifying which address space to get | |
1020 | * | |
1021 | * Return the requested address space of this CPU. @asidx | |
1022 | * specifies which address space to read. | |
1023 | */ | |
1024 | AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx); | |
1025 | ||
8905770b | 1026 | G_NORETURN void cpu_abort(CPUState *cpu, const char *fmt, ...) |
9edc6313 | 1027 | G_GNUC_PRINTF(2, 3); |
7df5e3d6 CF |
1028 | |
1029 | /* $(top_srcdir)/cpu.c */ | |
995b87de | 1030 | void cpu_class_init_props(DeviceClass *dc); |
39e329e3 | 1031 | void cpu_exec_initfn(CPUState *cpu); |
ce5b1bbf | 1032 | void cpu_exec_realizefn(CPUState *cpu, Error **errp); |
7bbc124e | 1033 | void cpu_exec_unrealizefn(CPUState *cpu); |
a47dddd7 | 1034 | |
c95ac103 TH |
1035 | /** |
1036 | * target_words_bigendian: | |
1037 | * Returns true if the (default) endianness of the target is big endian, | |
1038 | * false otherwise. Note that in target-specific code, you can use | |
ee3eb3a7 | 1039 | * TARGET_BIG_ENDIAN directly instead. On the other hand, common |
c95ac103 TH |
1040 | * code should normally never need to know about the endianness of the |
1041 | * target, so please do *not* use this function unless you know very well | |
1042 | * what you are doing! | |
1043 | */ | |
1044 | bool target_words_bigendian(void); | |
1045 | ||
4e40e893 MAL |
1046 | void page_size_init(void); |
1047 | ||
47507383 TH |
1048 | #ifdef NEED_CPU_H |
1049 | ||
1a1562f5 | 1050 | #ifdef CONFIG_SOFTMMU |
feece4d0 | 1051 | |
8a9358cc | 1052 | extern const VMStateDescription vmstate_cpu_common; |
1a1562f5 AF |
1053 | |
1054 | #define VMSTATE_CPU() { \ | |
1055 | .name = "parent_obj", \ | |
1056 | .size = sizeof(CPUState), \ | |
1057 | .vmsd = &vmstate_cpu_common, \ | |
1058 | .flags = VMS_STRUCT, \ | |
1059 | .offset = 0, \ | |
1060 | } | |
feece4d0 | 1061 | #endif /* CONFIG_SOFTMMU */ |
1a1562f5 | 1062 | |
47507383 TH |
1063 | #endif /* NEED_CPU_H */ |
1064 | ||
a07f953e | 1065 | #define UNASSIGNED_CPU_INDEX -1 |
7ea7b9ad | 1066 | #define UNASSIGNED_CLUSTER_INDEX -1 |
a07f953e | 1067 | |
dd83b06a | 1068 | #endif |