]> git.proxmox.com Git - mirror_qemu.git/blame - include/hw/i386/ioapic_internal.h
q35: ioapic: add support for emulated IOAPIC IR
[mirror_qemu.git] / include / hw / i386 / ioapic_internal.h
CommitLineData
244ac3af
JK
1/*
2 * IOAPIC emulation logic - internal interfaces
3 *
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 * Copyright (c) 2009 Xiantao Zhang, Intel
6 * Copyright (c) 2011 Jan Kiszka, Siemens AG
7 *
8 * This library is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU Lesser General Public
10 * License as published by the Free Software Foundation; either
11 * version 2 of the License, or (at your option) any later version.
12 *
13 * This library is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * Lesser General Public License for more details.
17 *
18 * You should have received a copy of the GNU Lesser General Public
19 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef QEMU_IOAPIC_INTERNAL_H
23#define QEMU_IOAPIC_INTERNAL_H
24
83c9f4ca 25#include "hw/hw.h"
022c62cb 26#include "exec/memory.h"
83c9f4ca 27#include "hw/sysbus.h"
244ac3af
JK
28
29#define MAX_IOAPICS 1
30
31#define IOAPIC_VERSION 0x11
32
33#define IOAPIC_LVT_DEST_SHIFT 56
cb135f59 34#define IOAPIC_LVT_DEST_IDX_SHIFT 48
244ac3af
JK
35#define IOAPIC_LVT_MASKED_SHIFT 16
36#define IOAPIC_LVT_TRIGGER_MODE_SHIFT 15
37#define IOAPIC_LVT_REMOTE_IRR_SHIFT 14
38#define IOAPIC_LVT_POLARITY_SHIFT 13
39#define IOAPIC_LVT_DELIV_STATUS_SHIFT 12
40#define IOAPIC_LVT_DEST_MODE_SHIFT 11
41#define IOAPIC_LVT_DELIV_MODE_SHIFT 8
42
43#define IOAPIC_LVT_MASKED (1 << IOAPIC_LVT_MASKED_SHIFT)
af599407 44#define IOAPIC_LVT_TRIGGER_MODE (1 << IOAPIC_LVT_TRIGGER_MODE_SHIFT)
244ac3af 45#define IOAPIC_LVT_REMOTE_IRR (1 << IOAPIC_LVT_REMOTE_IRR_SHIFT)
af599407
PB
46#define IOAPIC_LVT_POLARITY (1 << IOAPIC_LVT_POLARITY_SHIFT)
47#define IOAPIC_LVT_DELIV_STATUS (1 << IOAPIC_LVT_DELIV_STATUS_SHIFT)
48#define IOAPIC_LVT_DEST_MODE (1 << IOAPIC_LVT_DEST_MODE_SHIFT)
49#define IOAPIC_LVT_DELIV_MODE (7 << IOAPIC_LVT_DELIV_MODE_SHIFT)
244ac3af 50
479c2a1c
PX
51/* Bits that are read-only for IOAPIC entry */
52#define IOAPIC_RO_BITS (IOAPIC_LVT_REMOTE_IRR | \
53 IOAPIC_LVT_DELIV_STATUS)
54#define IOAPIC_RW_BITS (~(uint64_t)IOAPIC_RO_BITS)
55
244ac3af
JK
56#define IOAPIC_TRIGGER_EDGE 0
57#define IOAPIC_TRIGGER_LEVEL 1
58
59/*io{apic,sapic} delivery mode*/
60#define IOAPIC_DM_FIXED 0x0
61#define IOAPIC_DM_LOWEST_PRIORITY 0x1
62#define IOAPIC_DM_PMI 0x2
63#define IOAPIC_DM_NMI 0x4
64#define IOAPIC_DM_INIT 0x5
65#define IOAPIC_DM_SIPI 0x6
66#define IOAPIC_DM_EXTINT 0x7
67#define IOAPIC_DM_MASK 0x7
68
69#define IOAPIC_VECTOR_MASK 0xff
70
71#define IOAPIC_IOREGSEL 0x00
72#define IOAPIC_IOWIN 0x10
73
74#define IOAPIC_REG_ID 0x00
75#define IOAPIC_REG_VER 0x01
76#define IOAPIC_REG_ARB 0x02
77#define IOAPIC_REG_REDTBL_BASE 0x10
78#define IOAPIC_ID 0x00
79
80#define IOAPIC_ID_SHIFT 24
81#define IOAPIC_ID_MASK 0xf
82
83#define IOAPIC_VER_ENTRIES_SHIFT 16
84
85typedef struct IOAPICCommonState IOAPICCommonState;
86
999e12bb
AL
87#define TYPE_IOAPIC_COMMON "ioapic-common"
88#define IOAPIC_COMMON(obj) \
89 OBJECT_CHECK(IOAPICCommonState, (obj), TYPE_IOAPIC_COMMON)
90#define IOAPIC_COMMON_CLASS(klass) \
91 OBJECT_CLASS_CHECK(IOAPICCommonClass, (klass), TYPE_IOAPIC_COMMON)
92#define IOAPIC_COMMON_GET_CLASS(obj) \
93 OBJECT_GET_CLASS(IOAPICCommonClass, (obj), TYPE_IOAPIC_COMMON)
94
95typedef struct IOAPICCommonClass {
96 SysBusDeviceClass parent_class;
db0f8888
XZ
97
98 DeviceRealize realize;
999e12bb
AL
99 void (*pre_save)(IOAPICCommonState *s);
100 void (*post_load)(IOAPICCommonState *s);
101} IOAPICCommonClass;
102
244ac3af
JK
103struct IOAPICCommonState {
104 SysBusDevice busdev;
105 MemoryRegion io_memory;
106 uint8_t id;
107 uint8_t ioregsel;
108 uint32_t irr;
109 uint64_t ioredtbl[IOAPIC_NUM_PINS];
110};
111
244ac3af
JK
112void ioapic_reset_common(DeviceState *dev);
113
d665d696
PB
114void ioapic_print_redtbl(Monitor *mon, IOAPICCommonState *s);
115
175de524 116#endif /* QEMU_IOAPIC_INTERNAL_H */