]> git.proxmox.com Git - mirror_qemu.git/blame - include/hw/pci/pci.h
hw/pci: add support for NUMA nodes
[mirror_qemu.git] / include / hw / pci / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec
AL
4#include "qemu-common.h"
5
c759b24f 6#include "hw/qdev.h"
022c62cb 7#include "exec/memory.h"
9c17d615 8#include "sysemu/dma.h"
cd9aa33e 9#include "qapi/error.h"
6b1b92d3 10
87ecb68b 11/* PCI includes legacy ISA access. */
0d09e41a 12#include "hw/isa/isa.h"
87ecb68b 13
c759b24f 14#include "hw/pci/pcie.h"
0428527c 15
87ecb68b
PB
16/* PCI bus */
17
3ae80618
AL
18#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
19#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
20#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 21#define PCI_SLOT_MAX 32
6fa84913 22#define PCI_FUNC_MAX 8
3ae80618 23
a770dc7e 24/* Class, Vendor and Device IDs from Linux's pci_ids.h */
c759b24f 25#include "hw/pci/pci_ids.h"
173a543b 26
a770dc7e 27/* QEMU-specific Vendor and Device ID definitions */
6f338c34 28
a770dc7e
AL
29/* IBM (0x1014) */
30#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 31#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 32
a770dc7e 33/* Hitachi (0x1054) */
deb54399 34#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 35#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 36
a770dc7e 37/* Apple (0x106b) */
4ebcf884
BS
38#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
39#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
40#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 41#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 42#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 43
a770dc7e
AL
44/* Realtek (0x10ec) */
45#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 46
a770dc7e
AL
47/* Xilinx (0x10ee) */
48#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 49
a770dc7e
AL
50/* Marvell (0x11ab) */
51#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 52
a770dc7e 53/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
54#define PCI_VENDOR_ID_QEMU 0x1234
55#define PCI_DEVICE_ID_QEMU_VGA 0x1111
56
a770dc7e 57/* VMWare (0x15ad) */
deb54399
AL
58#define PCI_VENDOR_ID_VMWARE 0x15ad
59#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
60#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
61#define PCI_DEVICE_ID_VMWARE_NET 0x0720
62#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
881d588a 63#define PCI_DEVICE_ID_VMWARE_PVSCSI 0x07C0
deb54399 64#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
786fd2b0 65#define PCI_DEVICE_ID_VMWARE_VMXNET3 0x07B0
deb54399 66
cef3017c 67/* Intel (0x8086) */
a770dc7e 68#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 69#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 70#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 71
deb54399 72/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
73#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
74#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
75#define PCI_SUBDEVICE_ID_QEMU 0x1100
76
77#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
78#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
79#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 80#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
973abc7f 81#define PCI_DEVICE_ID_VIRTIO_SCSI 0x1004
16c915ba 82#define PCI_DEVICE_ID_VIRTIO_RNG 0x1005
13744bd0 83#define PCI_DEVICE_ID_VIRTIO_9P 0x1009
d350d97d 84
5c03a254
PB
85#define PCI_VENDOR_ID_REDHAT 0x1b36
86#define PCI_DEVICE_ID_REDHAT_BRIDGE 0x0001
87#define PCI_DEVICE_ID_REDHAT_SERIAL 0x0002
88#define PCI_DEVICE_ID_REDHAT_SERIAL2 0x0003
89#define PCI_DEVICE_ID_REDHAT_SERIAL4 0x0004
22773d60 90#define PCI_DEVICE_ID_REDHAT_TEST 0x0005
5dcc2637 91#define PCI_DEVICE_ID_REDHAT_ROCKER 0x0006
5aa81360 92#define PCI_DEVICE_ID_REDHAT_SDHCI 0x0007
bf439db4 93#define PCI_DEVICE_ID_REDHAT_PCIE_HOST 0x0008
40d14bef 94#define PCI_DEVICE_ID_REDHAT_PXB 0x0009
5c03a254
PB
95#define PCI_DEVICE_ID_REDHAT_QXL 0x0100
96
4f8589e1 97#define FMT_PCIBUS PRIx64
6e355d90 98
87ecb68b
PB
99typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
100 uint32_t address, uint32_t data, int len);
101typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
102 uint32_t address, int len);
103typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 104 pcibus_t addr, pcibus_t size, int type);
f90c2bcd 105typedef void PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 106
87ecb68b 107typedef struct PCIIORegion {
6e355d90
IY
108 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
109#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
110 pcibus_t size;
87ecb68b 111 uint8_t type;
79ff8cb0 112 MemoryRegion *memory;
5968eca3 113 MemoryRegion *address_space;
87ecb68b
PB
114} PCIIORegion;
115
116#define PCI_ROM_SLOT 6
117#define PCI_NUM_REGIONS 7
118
e01fd687
AW
119enum {
120 QEMU_PCI_VGA_MEM,
121 QEMU_PCI_VGA_IO_LO,
122 QEMU_PCI_VGA_IO_HI,
123 QEMU_PCI_VGA_NUM_REGIONS,
124};
125
126#define QEMU_PCI_VGA_MEM_BASE 0xa0000
127#define QEMU_PCI_VGA_MEM_SIZE 0x20000
128#define QEMU_PCI_VGA_IO_LO_BASE 0x3b0
129#define QEMU_PCI_VGA_IO_LO_SIZE 0xc
130#define QEMU_PCI_VGA_IO_HI_BASE 0x3c0
131#define QEMU_PCI_VGA_IO_HI_SIZE 0x20
132
c759b24f 133#include "hw/pci/pci_regs.h"
fb58a897
IY
134
135/* PCI HEADER_TYPE */
6407f373 136#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 137
b7ee1603
MT
138/* Size of the standard PCI config header */
139#define PCI_CONFIG_HEADER_SIZE 0x40
140/* Size of the standard PCI config space */
141#define PCI_CONFIG_SPACE_SIZE 0x100
98a2f30a 142/* Size of the standard PCIe config space: 4KB */
a9f49946 143#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 144
e369cad7
IY
145#define PCI_NUM_PINS 4 /* A-D */
146
02eb84d0
MT
147/* Bits in cap_present field. */
148enum {
e4c7d2ae
IY
149 QEMU_PCI_CAP_MSI = 0x1,
150 QEMU_PCI_CAP_MSIX = 0x2,
151 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
152
153 /* multifunction capable device */
e4c7d2ae 154#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 155 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
156
157 /* command register SERR bit enabled */
158#define QEMU_PCI_CAP_SERR_BITNR 4
159 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
1dc324d2
MT
160 /* Standard hot plug controller. */
161#define QEMU_PCI_SHPC_BITNR 5
162 QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
762833b3
MT
163#define QEMU_PCI_SLOTID_BITNR 6
164 QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
f23b6bdc
MA
165 /* PCI Express capability - Power Controller Present */
166#define QEMU_PCIE_SLTCAP_PCP_BITNR 7
167 QEMU_PCIE_SLTCAP_PCP = (1 << QEMU_PCIE_SLTCAP_PCP_BITNR),
02eb84d0
MT
168};
169
40021f08
AL
170#define TYPE_PCI_DEVICE "pci-device"
171#define PCI_DEVICE(obj) \
172 OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
173#define PCI_DEVICE_CLASS(klass) \
174 OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
175#define PCI_DEVICE_GET_CLASS(obj) \
176 OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)
177
3afa9bb4
MT
178typedef struct PCIINTxRoute {
179 enum {
180 PCI_INTX_ENABLED,
181 PCI_INTX_INVERTED,
182 PCI_INTX_DISABLED,
183 } mode;
184 int irq;
185} PCIINTxRoute;
186
40021f08
AL
187typedef struct PCIDeviceClass {
188 DeviceClass parent_class;
189
7ee6c1e1
MA
190 void (*realize)(PCIDevice *dev, Error **errp);
191 int (*init)(PCIDevice *dev);/* TODO convert to realize() and remove */
40021f08
AL
192 PCIUnregisterFunc *exit;
193 PCIConfigReadFunc *config_read;
194 PCIConfigWriteFunc *config_write;
195
196 uint16_t vendor_id;
197 uint16_t device_id;
198 uint8_t revision;
199 uint16_t class_id;
200 uint16_t subsystem_vendor_id; /* only for header type = 0 */
201 uint16_t subsystem_id; /* only for header type = 0 */
202
203 /*
204 * pci-to-pci bridge or normal device.
205 * This doesn't mean pci host switch.
206 * When card bus bridge is supported, this would be enhanced.
207 */
208 int is_bridge;
209
210 /* pcie stuff */
211 int is_express; /* is this device pci express? */
212
40021f08
AL
213 /* rom bar */
214 const char *romfile;
215} PCIDeviceClass;
216
0ae16251 217typedef void (*PCIINTxRoutingNotifier)(PCIDevice *dev);
2cdfe53c
JK
218typedef int (*MSIVectorUseNotifier)(PCIDevice *dev, unsigned int vector,
219 MSIMessage msg);
220typedef void (*MSIVectorReleaseNotifier)(PCIDevice *dev, unsigned int vector);
bbef882c
MT
221typedef void (*MSIVectorPollNotifier)(PCIDevice *dev,
222 unsigned int vector_start,
223 unsigned int vector_end);
2cdfe53c 224
87ecb68b 225struct PCIDevice {
6b1b92d3 226 DeviceState qdev;
5fa45de5 227
87ecb68b 228 /* PCI config space */
a9f49946 229 uint8_t *config;
b7ee1603 230
ebabb67a 231 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 232 * never checked even if set in cmask. */
a9f49946 233 uint8_t *cmask;
bd4b65ee 234
b7ee1603 235 /* Used to implement R/W bytes */
a9f49946 236 uint8_t *wmask;
87ecb68b 237
92ba5f51
IY
238 /* Used to implement RW1C(Write 1 to Clear) bytes */
239 uint8_t *w1cmask;
240
6f4cbd39 241 /* Used to allocate config space for capabilities. */
a9f49946 242 uint8_t *used;
6f4cbd39 243
87ecb68b
PB
244 /* the following fields are read only */
245 PCIBus *bus;
09f1bbcd 246 int32_t devfn;
87ecb68b
PB
247 char name[64];
248 PCIIORegion io_regions[PCI_NUM_REGIONS];
817dcc53 249 AddressSpace bus_master_as;
1c380f94 250 MemoryRegion bus_master_enable_region;
87ecb68b
PB
251
252 /* do not access the following fields */
253 PCIConfigReadFunc *config_read;
254 PCIConfigWriteFunc *config_write;
87ecb68b 255
e01fd687
AW
256 /* Legacy PCI VGA regions */
257 MemoryRegion *vga_regions[QEMU_PCI_VGA_NUM_REGIONS];
258 bool has_vga;
259
87ecb68b 260 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 261 uint8_t irq_state;
02eb84d0
MT
262
263 /* Capability bits */
264 uint32_t cap_present;
265
266 /* Offset of MSI-X capability in config space */
267 uint8_t msix_cap;
268
269 /* MSI-X entries */
270 int msix_entries_nr;
271
d35e428c
AW
272 /* Space to store MSIX table & pending bit array */
273 uint8_t *msix_table;
274 uint8_t *msix_pba;
53f94925
AW
275 /* MemoryRegion container for msix exclusive BAR setup */
276 MemoryRegion msix_exclusive_bar;
d35e428c
AW
277 /* Memory Regions for MSIX table and pending bit entries. */
278 MemoryRegion msix_table_mmio;
279 MemoryRegion msix_pba_mmio;
02eb84d0
MT
280 /* Reference-count for entries actually in use by driver. */
281 unsigned *msix_entry_used;
50322249
MT
282 /* MSIX function mask set or MSIX disabled */
283 bool msix_function_masked;
f16c4abf
JQ
284 /* Version id needed for VMState */
285 int32_t version_id;
c2039bd0 286
e4c7d2ae
IY
287 /* Offset of MSI capability in config space */
288 uint8_t msi_cap;
289
0428527c
IY
290 /* PCI Express */
291 PCIExpressDevice exp;
292
1dc324d2
MT
293 /* SHPC */
294 SHPCDevice *shpc;
295
c2039bd0 296 /* Location of option rom */
8c52c8f3 297 char *romfile;
14caaf7f
AK
298 bool has_rom;
299 MemoryRegion rom;
88169ddf 300 uint32_t rom_bar;
2cdfe53c 301
0ae16251
JK
302 /* INTx routing notifier */
303 PCIINTxRoutingNotifier intx_routing_notifier;
304
2cdfe53c
JK
305 /* MSI-X notifiers */
306 MSIVectorUseNotifier msix_vector_use_notifier;
307 MSIVectorReleaseNotifier msix_vector_release_notifier;
bbef882c 308 MSIVectorPollNotifier msix_vector_poll_notifier;
87ecb68b
PB
309};
310
e824b2cc
AK
311void pci_register_bar(PCIDevice *pci_dev, int region_num,
312 uint8_t attr, MemoryRegion *memory);
e01fd687
AW
313void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
314 MemoryRegion *io_lo, MemoryRegion *io_hi);
315void pci_unregister_vga(PCIDevice *pci_dev);
16a96f28 316pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 317
ca77089d
IY
318int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
319 uint8_t offset, uint8_t size);
cd9aa33e
LE
320int pci_add_capability2(PCIDevice *pdev, uint8_t cap_id,
321 uint8_t offset, uint8_t size,
322 Error **errp);
6f4cbd39
MT
323
324void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
325
6f4cbd39
MT
326uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
327
328
87ecb68b
PB
329uint32_t pci_default_read_config(PCIDevice *d,
330 uint32_t address, int len);
331void pci_default_write_config(PCIDevice *d,
332 uint32_t address, uint32_t val, int len);
333void pci_device_save(PCIDevice *s, QEMUFile *f);
334int pci_device_load(PCIDevice *s, QEMUFile *f);
f5e6fed8 335MemoryRegion *pci_address_space(PCIDevice *dev);
e11d6439 336MemoryRegion *pci_address_space_io(PCIDevice *dev);
87ecb68b 337
5d4e84c8 338typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 339typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
3afa9bb4 340typedef PCIINTxRoute (*pci_route_irq_fn)(void *opaque, int pin);
e927d487 341
cf09458d
AW
342#define TYPE_PCI_BUS "PCI"
343#define PCI_BUS(obj) OBJECT_CHECK(PCIBus, (obj), TYPE_PCI_BUS)
ce6a28ee
MA
344#define PCI_BUS_CLASS(klass) OBJECT_CLASS_CHECK(PCIBusClass, (klass), TYPE_PCI_BUS)
345#define PCI_BUS_GET_CLASS(obj) OBJECT_GET_CLASS(PCIBusClass, (obj), TYPE_PCI_BUS)
cf09458d
AW
346#define TYPE_PCIE_BUS "PCIE"
347
8c0bf9e2 348bool pci_bus_is_express(PCIBus *bus);
0889464a 349bool pci_bus_is_root(PCIBus *bus);
dd301ca6 350void pci_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
1e39101c 351 const char *name,
aee97b84
AK
352 MemoryRegion *address_space_mem,
353 MemoryRegion *address_space_io,
60a0e443 354 uint8_t devfn_min, const char *typename);
1e39101c 355PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
356 MemoryRegion *address_space_mem,
357 MemoryRegion *address_space_io,
60a0e443 358 uint8_t devfn_min, const char *typename);
21eea4b3
GH
359void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
360 void *irq_opaque, int nirq);
9ddf8437 361int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
91e56159
IY
362/* 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD */
363int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin);
02e2da45
PB
364PCIBus *pci_register_bus(DeviceState *parent, const char *name,
365 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 366 void *irq_opaque,
aee97b84
AK
367 MemoryRegion *address_space_mem,
368 MemoryRegion *address_space_io,
60a0e443 369 uint8_t devfn_min, int nirq, const char *typename);
3afa9bb4
MT
370void pci_bus_set_route_irq_fn(PCIBus *, pci_route_irq_fn);
371PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin);
d6e65d54 372bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new);
0ae16251
JK
373void pci_bus_fire_intx_routing_notifier(PCIBus *bus);
374void pci_device_set_intx_routing_notifier(PCIDevice *dev,
375 PCIINTxRoutingNotifier notifier);
0ead87c8 376void pci_device_reset(PCIDevice *dev);
87ecb68b 377
29b358f9
DG
378PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
379 const char *default_model,
07caea31 380 const char *default_devaddr);
129d42fb
AJ
381
382PCIDevice *pci_vga_init(PCIBus *bus);
383
87ecb68b 384int pci_bus_num(PCIBus *s);
6a3042b2 385int pci_bus_numa_node(PCIBus *bus);
7aa8cbb9
AP
386void pci_for_each_device(PCIBus *bus, int bus_num,
387 void (*fn)(PCIBus *bus, PCIDevice *d, void *opaque),
388 void *opaque);
eb0acfdd
MT
389void pci_for_each_bus_depth_first(PCIBus *bus,
390 void *(*begin)(PCIBus *bus, void *parent_state),
391 void (*end)(PCIBus *bus, void *state),
392 void *parent_state);
393
394/* Use this wrapper when specific scan order is not required. */
395static inline
396void pci_for_each_bus(PCIBus *bus,
397 void (*fn)(PCIBus *bus, void *opaque),
398 void *opaque)
399{
400 pci_for_each_bus_depth_first(bus, NULL, fn, opaque);
401}
402
1ef7a2a2 403PCIBus *pci_find_primary_bus(void);
c473d18d 404PCIBus *pci_device_root_bus(const PCIDevice *d);
568f0690 405const char *pci_root_bus_path(PCIDevice *dev);
5256d8bf 406PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 407int pci_qdev_find_device(const char *id, PCIDevice **pdev);
43864069 408void pci_bus_get_w64_range(PCIBus *bus, Range *range);
87ecb68b 409
4c92325b
IY
410void pci_device_deassert_intx(PCIDevice *dev);
411
e00387d5 412typedef AddressSpace *(*PCIIOMMUFunc)(PCIBus *, void *, int);
5fa45de5 413
9eda7d37 414AddressSpace *pci_device_iommu_address_space(PCIDevice *dev);
e00387d5 415void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque);
5fa45de5 416
64d50b8b
MT
417static inline void
418pci_set_byte(uint8_t *config, uint8_t val)
419{
420 *config = val;
421}
422
423static inline uint8_t
cb95c2e4 424pci_get_byte(const uint8_t *config)
64d50b8b
MT
425{
426 return *config;
427}
428
14e12559
MT
429static inline void
430pci_set_word(uint8_t *config, uint16_t val)
431{
587ae227 432 stw_le_p(config, val);
14e12559
MT
433}
434
435static inline uint16_t
cb95c2e4 436pci_get_word(const uint8_t *config)
14e12559 437{
c65e5de9 438 return lduw_le_p(config);
14e12559
MT
439}
440
441static inline void
442pci_set_long(uint8_t *config, uint32_t val)
443{
6e931878 444 stl_le_p(config, val);
14e12559
MT
445}
446
447static inline uint32_t
cb95c2e4 448pci_get_long(const uint8_t *config)
14e12559 449{
f567656a 450 return ldl_le_p(config);
14e12559
MT
451}
452
fb5ce7d2
IY
453static inline void
454pci_set_quad(uint8_t *config, uint64_t val)
455{
456 cpu_to_le64w((uint64_t *)config, val);
457}
458
459static inline uint64_t
cb95c2e4 460pci_get_quad(const uint8_t *config)
fb5ce7d2 461{
cb95c2e4 462 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
463}
464
deb54399
AL
465static inline void
466pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
467{
14e12559 468 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
469}
470
471static inline void
472pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
473{
14e12559 474 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
475}
476
cf602c7b
IE
477static inline void
478pci_config_set_revision(uint8_t *pci_config, uint8_t val)
479{
480 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
481}
482
173a543b
BS
483static inline void
484pci_config_set_class(uint8_t *pci_config, uint16_t val)
485{
14e12559 486 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
487}
488
cf602c7b
IE
489static inline void
490pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
491{
492 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
493}
494
495static inline void
496pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
497{
498 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
499}
500
aabcf526
IY
501/*
502 * helper functions to do bit mask operation on configuration space.
503 * Just to set bit, use test-and-set and discard returned value.
504 * Just to clear bit, use test-and-clear and discard returned value.
505 * NOTE: They aren't atomic.
506 */
507static inline uint8_t
508pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
509{
510 uint8_t val = pci_get_byte(config);
511 pci_set_byte(config, val & ~mask);
512 return val & mask;
513}
514
515static inline uint8_t
516pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
517{
518 uint8_t val = pci_get_byte(config);
519 pci_set_byte(config, val | mask);
520 return val & mask;
521}
522
523static inline uint16_t
524pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
525{
526 uint16_t val = pci_get_word(config);
527 pci_set_word(config, val & ~mask);
528 return val & mask;
529}
530
531static inline uint16_t
532pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
533{
534 uint16_t val = pci_get_word(config);
535 pci_set_word(config, val | mask);
536 return val & mask;
537}
538
539static inline uint32_t
540pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
541{
542 uint32_t val = pci_get_long(config);
543 pci_set_long(config, val & ~mask);
544 return val & mask;
545}
546
547static inline uint32_t
548pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
549{
550 uint32_t val = pci_get_long(config);
551 pci_set_long(config, val | mask);
552 return val & mask;
553}
554
555static inline uint64_t
556pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
557{
558 uint64_t val = pci_get_quad(config);
559 pci_set_quad(config, val & ~mask);
560 return val & mask;
561}
562
563static inline uint64_t
564pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
565{
566 uint64_t val = pci_get_quad(config);
567 pci_set_quad(config, val | mask);
568 return val & mask;
569}
570
c9f50cea
MT
571/* Access a register specified by a mask */
572static inline void
573pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
574{
575 uint8_t val = pci_get_byte(config);
786a4ea8 576 uint8_t rval = reg << ctz32(mask);
c9f50cea
MT
577 pci_set_byte(config, (~mask & val) | (mask & rval));
578}
579
580static inline uint8_t
581pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
582{
583 uint8_t val = pci_get_byte(config);
786a4ea8 584 return (val & mask) >> ctz32(mask);
c9f50cea
MT
585}
586
587static inline void
588pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
589{
590 uint16_t val = pci_get_word(config);
786a4ea8 591 uint16_t rval = reg << ctz32(mask);
c9f50cea
MT
592 pci_set_word(config, (~mask & val) | (mask & rval));
593}
594
595static inline uint16_t
596pci_get_word_by_mask(uint8_t *config, uint16_t mask)
597{
598 uint16_t val = pci_get_word(config);
786a4ea8 599 return (val & mask) >> ctz32(mask);
c9f50cea
MT
600}
601
602static inline void
603pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
604{
605 uint32_t val = pci_get_long(config);
786a4ea8 606 uint32_t rval = reg << ctz32(mask);
c9f50cea
MT
607 pci_set_long(config, (~mask & val) | (mask & rval));
608}
609
610static inline uint32_t
611pci_get_long_by_mask(uint8_t *config, uint32_t mask)
612{
613 uint32_t val = pci_get_long(config);
786a4ea8 614 return (val & mask) >> ctz32(mask);
c9f50cea
MT
615}
616
617static inline void
618pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
619{
620 uint64_t val = pci_get_quad(config);
786a4ea8 621 uint64_t rval = reg << ctz32(mask);
c9f50cea
MT
622 pci_set_quad(config, (~mask & val) | (mask & rval));
623}
624
625static inline uint64_t
626pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
627{
628 uint64_t val = pci_get_quad(config);
786a4ea8 629 return (val & mask) >> ctz32(mask);
c9f50cea
MT
630}
631
49823868
IY
632PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
633 const char *name);
634PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
635 bool multifunction,
636 const char *name);
499cf102 637PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
638PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
639
d98f08f5
MA
640qemu_irq pci_allocate_irq(PCIDevice *pci_dev);
641void pci_set_irq(PCIDevice *pci_dev, int level);
642
643static inline void pci_irq_assert(PCIDevice *pci_dev)
644{
645 pci_set_irq(pci_dev, 1);
646}
647
648static inline void pci_irq_deassert(PCIDevice *pci_dev)
649{
650 pci_set_irq(pci_dev, 0);
651}
652
653/*
654 * FIXME: PCI does not work this way.
655 * All the callers to this method should be fixed.
656 */
657static inline void pci_irq_pulse(PCIDevice *pci_dev)
658{
659 pci_irq_assert(pci_dev);
660 pci_irq_deassert(pci_dev);
661}
662
3c18685f 663static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
664{
665 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
666}
667
3c18685f 668static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
669{
670 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
671}
672
ec174575 673/* DMA access functions */
df32fd1c 674static inline AddressSpace *pci_get_address_space(PCIDevice *dev)
d86a77f8 675{
df32fd1c 676 return &dev->bus_master_as;
d86a77f8
DG
677}
678
ec174575
DG
679static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
680 void *buf, dma_addr_t len, DMADirection dir)
681{
df32fd1c 682 dma_memory_rw(pci_get_address_space(dev), addr, buf, len, dir);
ec174575
DG
683 return 0;
684}
685
686static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
687 void *buf, dma_addr_t len)
688{
689 return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
690}
691
692static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
693 const void *buf, dma_addr_t len)
694{
695 return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
696}
697
698#define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
699 static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
700 dma_addr_t addr) \
701 { \
df32fd1c 702 return ld##_l##_dma(pci_get_address_space(dev), addr); \
ec174575
DG
703 } \
704 static inline void st##_s##_pci_dma(PCIDevice *dev, \
d86a77f8 705 dma_addr_t addr, uint##_bits##_t val) \
ec174575 706 { \
df32fd1c 707 st##_s##_dma(pci_get_address_space(dev), addr, val); \
ec174575
DG
708 }
709
710PCI_DMA_DEFINE_LDST(ub, b, 8);
711PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
712PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
713PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
714PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
715PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
716PCI_DMA_DEFINE_LDST(q_be, q_be, 64);
717
718#undef PCI_DMA_DEFINE_LDST
719
720static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
721 dma_addr_t *plen, DMADirection dir)
722{
ec174575
DG
723 void *buf;
724
df32fd1c 725 buf = dma_memory_map(pci_get_address_space(dev), addr, plen, dir);
ec174575
DG
726 return buf;
727}
728
729static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
730 DMADirection dir, dma_addr_t access_len)
731{
df32fd1c 732 dma_memory_unmap(pci_get_address_space(dev), buffer, len, dir, access_len);
ec174575
DG
733}
734
735static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
736 int alloc_hint)
737{
f487b677 738 qemu_sglist_init(qsg, DEVICE(dev), alloc_hint, pci_get_address_space(dev));
ec174575
DG
739}
740
701a8f76
PB
741extern const VMStateDescription vmstate_pci_device;
742
743#define VMSTATE_PCI_DEVICE(_field, _state) { \
744 .name = (stringify(_field)), \
745 .size = sizeof(PCIDevice), \
746 .vmsd = &vmstate_pci_device, \
747 .flags = VMS_STRUCT, \
748 .offset = vmstate_offset_value(_state, _field, PCIDevice), \
749}
750
751#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) { \
752 .name = (stringify(_field)), \
753 .size = sizeof(PCIDevice), \
754 .vmsd = &vmstate_pci_device, \
755 .flags = VMS_STRUCT|VMS_POINTER, \
756 .offset = vmstate_offset_pointer(_state, _field, PCIDevice), \
757}
758
87ecb68b 759#endif