]> git.proxmox.com Git - mirror_qemu.git/blame - include/hw/pci/pci.h
Use DECLARE_*CHECKER* macros
[mirror_qemu.git] / include / hw / pci / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
022c62cb 4#include "exec/memory.h"
9c17d615 5#include "sysemu/dma.h"
6b1b92d3 6
87ecb68b 7/* PCI includes legacy ISA access. */
0d09e41a 8#include "hw/isa/isa.h"
87ecb68b 9
c759b24f 10#include "hw/pci/pcie.h"
db1015e9 11#include "qom/object.h"
0428527c 12
88c725c7
CH
13extern bool pci_available;
14
87ecb68b
PB
15/* PCI bus */
16
3ae80618 17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
ab71cc0d 18#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
3ae80618
AL
19#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
20#define PCI_FUNC(devfn) ((devfn) & 0x07)
4a94b3aa 21#define PCI_BUILD_BDF(bus, devfn) ((bus << 8) | (devfn))
ab71cc0d
DK
22#define PCI_BUS_MAX 256
23#define PCI_DEVFN_MAX 256
90a20dbb 24#define PCI_SLOT_MAX 32
6fa84913 25#define PCI_FUNC_MAX 8
3ae80618 26
a770dc7e 27/* Class, Vendor and Device IDs from Linux's pci_ids.h */
c759b24f 28#include "hw/pci/pci_ids.h"
173a543b 29
a770dc7e 30/* QEMU-specific Vendor and Device ID definitions */
6f338c34 31
a770dc7e
AL
32/* IBM (0x1014) */
33#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 34#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 35
a770dc7e 36/* Hitachi (0x1054) */
deb54399 37#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 38#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 39
a770dc7e 40/* Apple (0x106b) */
4ebcf884
BS
41#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
42#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
43#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 44#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 45#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 46
a770dc7e
AL
47/* Realtek (0x10ec) */
48#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 49
a770dc7e
AL
50/* Xilinx (0x10ee) */
51#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 52
a770dc7e
AL
53/* Marvell (0x11ab) */
54#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 55
a770dc7e 56/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
57#define PCI_VENDOR_ID_QEMU 0x1234
58#define PCI_DEVICE_ID_QEMU_VGA 0x1111
12f983c6 59#define PCI_DEVICE_ID_QEMU_IPMI 0x1112
4ebcf884 60
a770dc7e 61/* VMWare (0x15ad) */
deb54399
AL
62#define PCI_VENDOR_ID_VMWARE 0x15ad
63#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
64#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
65#define PCI_DEVICE_ID_VMWARE_NET 0x0720
66#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
881d588a 67#define PCI_DEVICE_ID_VMWARE_PVSCSI 0x07C0
deb54399 68#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
786fd2b0 69#define PCI_DEVICE_ID_VMWARE_VMXNET3 0x07B0
deb54399 70
cef3017c 71/* Intel (0x8086) */
a770dc7e 72#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 73#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 74#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 75
deb54399 76/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
77#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
78#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
79#define PCI_SUBDEVICE_ID_QEMU 0x1100
80
81#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
82#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
83#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 84#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
973abc7f 85#define PCI_DEVICE_ID_VIRTIO_SCSI 0x1004
16c915ba 86#define PCI_DEVICE_ID_VIRTIO_RNG 0x1005
13744bd0 87#define PCI_DEVICE_ID_VIRTIO_9P 0x1009
fc0b9b0e 88#define PCI_DEVICE_ID_VIRTIO_VSOCK 0x1012
adf0748a 89#define PCI_DEVICE_ID_VIRTIO_PMEM 0x1013
8b4eb09e 90#define PCI_DEVICE_ID_VIRTIO_IOMMU 0x1014
0b9a2443 91#define PCI_DEVICE_ID_VIRTIO_MEM 0x1015
d350d97d 92
5c03a254
PB
93#define PCI_VENDOR_ID_REDHAT 0x1b36
94#define PCI_DEVICE_ID_REDHAT_BRIDGE 0x0001
95#define PCI_DEVICE_ID_REDHAT_SERIAL 0x0002
96#define PCI_DEVICE_ID_REDHAT_SERIAL2 0x0003
97#define PCI_DEVICE_ID_REDHAT_SERIAL4 0x0004
22773d60 98#define PCI_DEVICE_ID_REDHAT_TEST 0x0005
5dcc2637 99#define PCI_DEVICE_ID_REDHAT_ROCKER 0x0006
5aa81360 100#define PCI_DEVICE_ID_REDHAT_SDHCI 0x0007
bf439db4 101#define PCI_DEVICE_ID_REDHAT_PCIE_HOST 0x0008
40d14bef 102#define PCI_DEVICE_ID_REDHAT_PXB 0x0009
eb6c6a60 103#define PCI_DEVICE_ID_REDHAT_BRIDGE_SEAT 0x000a
02b07434 104#define PCI_DEVICE_ID_REDHAT_PXB_PCIE 0x000b
f7d6f3fa 105#define PCI_DEVICE_ID_REDHAT_PCIE_RP 0x000c
72a810f4 106#define PCI_DEVICE_ID_REDHAT_XHCI 0x000d
a35fe226 107#define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e
50a6fa8f 108#define PCI_DEVICE_ID_REDHAT_MDPY 0x000f
5c03a254
PB
109#define PCI_DEVICE_ID_REDHAT_QXL 0x0100
110
4f8589e1 111#define FMT_PCIBUS PRIx64
6e355d90 112
a7c4d9c7
MA
113typedef uint64_t pcibus_t;
114
115struct PCIHostDeviceAddress {
116 unsigned int domain;
117 unsigned int bus;
118 unsigned int slot;
119 unsigned int function;
120};
121
87ecb68b
PB
122typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
123 uint32_t address, uint32_t data, int len);
124typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
125 uint32_t address, int len);
126typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 127 pcibus_t addr, pcibus_t size, int type);
f90c2bcd 128typedef void PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 129
87ecb68b 130typedef struct PCIIORegion {
6e355d90
IY
131 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
132#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
133 pcibus_t size;
87ecb68b 134 uint8_t type;
79ff8cb0 135 MemoryRegion *memory;
5968eca3 136 MemoryRegion *address_space;
87ecb68b
PB
137} PCIIORegion;
138
139#define PCI_ROM_SLOT 6
140#define PCI_NUM_REGIONS 7
141
e01fd687
AW
142enum {
143 QEMU_PCI_VGA_MEM,
144 QEMU_PCI_VGA_IO_LO,
145 QEMU_PCI_VGA_IO_HI,
146 QEMU_PCI_VGA_NUM_REGIONS,
147};
148
149#define QEMU_PCI_VGA_MEM_BASE 0xa0000
150#define QEMU_PCI_VGA_MEM_SIZE 0x20000
151#define QEMU_PCI_VGA_IO_LO_BASE 0x3b0
152#define QEMU_PCI_VGA_IO_LO_SIZE 0xc
153#define QEMU_PCI_VGA_IO_HI_BASE 0x3c0
154#define QEMU_PCI_VGA_IO_HI_SIZE 0x20
155
c759b24f 156#include "hw/pci/pci_regs.h"
fb58a897
IY
157
158/* PCI HEADER_TYPE */
6407f373 159#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 160
b7ee1603
MT
161/* Size of the standard PCI config header */
162#define PCI_CONFIG_HEADER_SIZE 0x40
163/* Size of the standard PCI config space */
164#define PCI_CONFIG_SPACE_SIZE 0x100
98a2f30a 165/* Size of the standard PCIe config space: 4KB */
a9f49946 166#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 167
e369cad7
IY
168#define PCI_NUM_PINS 4 /* A-D */
169
02eb84d0
MT
170/* Bits in cap_present field. */
171enum {
e4c7d2ae
IY
172 QEMU_PCI_CAP_MSI = 0x1,
173 QEMU_PCI_CAP_MSIX = 0x2,
174 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
175
176 /* multifunction capable device */
e4c7d2ae 177#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 178 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926 179
2a4dbaf1 180 /* command register SERR bit enabled - unused since QEMU v5.0 */
b1aeb926
IY
181#define QEMU_PCI_CAP_SERR_BITNR 4
182 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
1dc324d2
MT
183 /* Standard hot plug controller. */
184#define QEMU_PCI_SHPC_BITNR 5
185 QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
762833b3
MT
186#define QEMU_PCI_SLOTID_BITNR 6
187 QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
f23b6bdc
MA
188 /* PCI Express capability - Power Controller Present */
189#define QEMU_PCIE_SLTCAP_PCP_BITNR 7
190 QEMU_PCIE_SLTCAP_PCP = (1 << QEMU_PCIE_SLTCAP_PCP_BITNR),
6b449540
MT
191 /* Link active status in endpoint capability is always set */
192#define QEMU_PCIE_LNKSTA_DLLLA_BITNR 8
193 QEMU_PCIE_LNKSTA_DLLLA = (1 << QEMU_PCIE_LNKSTA_DLLLA_BITNR),
f03d8ea3
MA
194#define QEMU_PCIE_EXTCAP_INIT_BITNR 9
195 QEMU_PCIE_EXTCAP_INIT = (1 << QEMU_PCIE_EXTCAP_INIT_BITNR),
02eb84d0
MT
196};
197
40021f08 198#define TYPE_PCI_DEVICE "pci-device"
db1015e9 199typedef struct PCIDeviceClass PCIDeviceClass;
8110fa1d
EH
200DECLARE_OBJ_CHECKERS(PCIDevice, PCIDeviceClass,
201 PCI_DEVICE, TYPE_PCI_DEVICE)
40021f08 202
619f02ae
EH
203/* Implemented by devices that can be plugged on PCI Express buses */
204#define INTERFACE_PCIE_DEVICE "pci-express-device"
205
206/* Implemented by devices that can be plugged on Conventional PCI buses */
207#define INTERFACE_CONVENTIONAL_PCI_DEVICE "conventional-pci-device"
208
3afa9bb4
MT
209typedef struct PCIINTxRoute {
210 enum {
211 PCI_INTX_ENABLED,
212 PCI_INTX_INVERTED,
213 PCI_INTX_DISABLED,
214 } mode;
215 int irq;
216} PCIINTxRoute;
217
db1015e9 218struct PCIDeviceClass {
40021f08
AL
219 DeviceClass parent_class;
220
7ee6c1e1 221 void (*realize)(PCIDevice *dev, Error **errp);
40021f08
AL
222 PCIUnregisterFunc *exit;
223 PCIConfigReadFunc *config_read;
224 PCIConfigWriteFunc *config_write;
225
226 uint16_t vendor_id;
227 uint16_t device_id;
228 uint8_t revision;
229 uint16_t class_id;
230 uint16_t subsystem_vendor_id; /* only for header type = 0 */
231 uint16_t subsystem_id; /* only for header type = 0 */
232
233 /*
234 * pci-to-pci bridge or normal device.
235 * This doesn't mean pci host switch.
236 * When card bus bridge is supported, this would be enhanced.
237 */
91f4c995 238 bool is_bridge;
40021f08 239
40021f08
AL
240 /* rom bar */
241 const char *romfile;
db1015e9 242};
40021f08 243
0ae16251 244typedef void (*PCIINTxRoutingNotifier)(PCIDevice *dev);
2cdfe53c
JK
245typedef int (*MSIVectorUseNotifier)(PCIDevice *dev, unsigned int vector,
246 MSIMessage msg);
247typedef void (*MSIVectorReleaseNotifier)(PCIDevice *dev, unsigned int vector);
bbef882c
MT
248typedef void (*MSIVectorPollNotifier)(PCIDevice *dev,
249 unsigned int vector_start,
250 unsigned int vector_end);
2cdfe53c 251
4a94b3aa
PX
252enum PCIReqIDType {
253 PCI_REQ_ID_INVALID = 0,
254 PCI_REQ_ID_BDF,
255 PCI_REQ_ID_SECONDARY_BUS,
256 PCI_REQ_ID_MAX,
257};
258typedef enum PCIReqIDType PCIReqIDType;
259
260struct PCIReqIDCache {
261 PCIDevice *dev;
262 PCIReqIDType type;
263};
264typedef struct PCIReqIDCache PCIReqIDCache;
265
87ecb68b 266struct PCIDevice {
6b1b92d3 267 DeviceState qdev;
a99c4da9 268 bool partially_hotplugged;
5fa45de5 269
87ecb68b 270 /* PCI config space */
a9f49946 271 uint8_t *config;
b7ee1603 272
ebabb67a 273 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 274 * never checked even if set in cmask. */
a9f49946 275 uint8_t *cmask;
bd4b65ee 276
b7ee1603 277 /* Used to implement R/W bytes */
a9f49946 278 uint8_t *wmask;
87ecb68b 279
92ba5f51
IY
280 /* Used to implement RW1C(Write 1 to Clear) bytes */
281 uint8_t *w1cmask;
282
6f4cbd39 283 /* Used to allocate config space for capabilities. */
a9f49946 284 uint8_t *used;
6f4cbd39 285
87ecb68b 286 /* the following fields are read only */
09f1bbcd 287 int32_t devfn;
4a94b3aa
PX
288 /* Cached device to fetch requester ID from, to avoid the PCI
289 * tree walking every time we invoke PCI request (e.g.,
290 * MSI). For conventional PCI root complex, this field is
291 * meaningless. */
292 PCIReqIDCache requester_id_cache;
87ecb68b
PB
293 char name[64];
294 PCIIORegion io_regions[PCI_NUM_REGIONS];
817dcc53 295 AddressSpace bus_master_as;
3716d590 296 MemoryRegion bus_master_container_region;
1c380f94 297 MemoryRegion bus_master_enable_region;
87ecb68b
PB
298
299 /* do not access the following fields */
300 PCIConfigReadFunc *config_read;
301 PCIConfigWriteFunc *config_write;
87ecb68b 302
e01fd687
AW
303 /* Legacy PCI VGA regions */
304 MemoryRegion *vga_regions[QEMU_PCI_VGA_NUM_REGIONS];
305 bool has_vga;
306
87ecb68b 307 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 308 uint8_t irq_state;
02eb84d0
MT
309
310 /* Capability bits */
311 uint32_t cap_present;
312
313 /* Offset of MSI-X capability in config space */
314 uint8_t msix_cap;
315
316 /* MSI-X entries */
317 int msix_entries_nr;
318
d35e428c
AW
319 /* Space to store MSIX table & pending bit array */
320 uint8_t *msix_table;
321 uint8_t *msix_pba;
53f94925
AW
322 /* MemoryRegion container for msix exclusive BAR setup */
323 MemoryRegion msix_exclusive_bar;
d35e428c
AW
324 /* Memory Regions for MSIX table and pending bit entries. */
325 MemoryRegion msix_table_mmio;
326 MemoryRegion msix_pba_mmio;
02eb84d0
MT
327 /* Reference-count for entries actually in use by driver. */
328 unsigned *msix_entry_used;
50322249
MT
329 /* MSIX function mask set or MSIX disabled */
330 bool msix_function_masked;
f16c4abf
JQ
331 /* Version id needed for VMState */
332 int32_t version_id;
c2039bd0 333
e4c7d2ae
IY
334 /* Offset of MSI capability in config space */
335 uint8_t msi_cap;
336
0428527c
IY
337 /* PCI Express */
338 PCIExpressDevice exp;
339
1dc324d2
MT
340 /* SHPC */
341 SHPCDevice *shpc;
342
c2039bd0 343 /* Location of option rom */
8c52c8f3 344 char *romfile;
14caaf7f
AK
345 bool has_rom;
346 MemoryRegion rom;
88169ddf 347 uint32_t rom_bar;
2cdfe53c 348
0ae16251
JK
349 /* INTx routing notifier */
350 PCIINTxRoutingNotifier intx_routing_notifier;
351
2cdfe53c
JK
352 /* MSI-X notifiers */
353 MSIVectorUseNotifier msix_vector_use_notifier;
354 MSIVectorReleaseNotifier msix_vector_release_notifier;
bbef882c 355 MSIVectorPollNotifier msix_vector_poll_notifier;
4f5b6a05
JF
356
357 /* ID of standby device in net_failover pair */
358 char *failover_pair_id;
87ecb68b
PB
359};
360
e824b2cc
AK
361void pci_register_bar(PCIDevice *pci_dev, int region_num,
362 uint8_t attr, MemoryRegion *memory);
e01fd687
AW
363void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
364 MemoryRegion *io_lo, MemoryRegion *io_hi);
365void pci_unregister_vga(PCIDevice *pci_dev);
16a96f28 366pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 367
ca77089d 368int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
9a7c2a59
MZ
369 uint8_t offset, uint8_t size,
370 Error **errp);
6f4cbd39
MT
371
372void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
373
6f4cbd39
MT
374uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
375
376
87ecb68b
PB
377uint32_t pci_default_read_config(PCIDevice *d,
378 uint32_t address, int len);
379void pci_default_write_config(PCIDevice *d,
380 uint32_t address, uint32_t val, int len);
381void pci_device_save(PCIDevice *s, QEMUFile *f);
382int pci_device_load(PCIDevice *s, QEMUFile *f);
f5e6fed8 383MemoryRegion *pci_address_space(PCIDevice *dev);
e11d6439 384MemoryRegion *pci_address_space_io(PCIDevice *dev);
87ecb68b 385
cf8c704d
MR
386/*
387 * Should not normally be used by devices. For use by sPAPR target
388 * where QEMU emulates firmware.
389 */
390int pci_bar(PCIDevice *d, int reg);
391
5d4e84c8 392typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 393typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
3afa9bb4 394typedef PCIINTxRoute (*pci_route_irq_fn)(void *opaque, int pin);
e927d487 395
cf09458d 396#define TYPE_PCI_BUS "PCI"
616bbde3 397typedef struct PCIBusClass PCIBusClass;
8110fa1d
EH
398DECLARE_OBJ_CHECKERS(PCIBus, PCIBusClass,
399 PCI_BUS, TYPE_PCI_BUS)
cf09458d
AW
400#define TYPE_PCIE_BUS "PCIE"
401
8c0bf9e2 402bool pci_bus_is_express(PCIBus *bus);
1c685a90 403
1115ff6d
DG
404void pci_root_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
405 const char *name,
406 MemoryRegion *address_space_mem,
407 MemoryRegion *address_space_io,
408 uint8_t devfn_min, const char *typename);
409PCIBus *pci_root_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
410 MemoryRegion *address_space_mem,
411 MemoryRegion *address_space_io,
60a0e443 412 uint8_t devfn_min, const char *typename);
c13ee169 413void pci_root_bus_cleanup(PCIBus *bus);
21eea4b3
GH
414void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
415 void *irq_opaque, int nirq);
c13ee169 416void pci_bus_irqs_cleanup(PCIBus *bus);
9ddf8437 417int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
91e56159 418/* 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD */
e8ec4adf
GK
419static inline int pci_swizzle(int slot, int pin)
420{
421 return (slot + pin) % PCI_NUM_PINS;
422}
91e56159 423int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin);
1115ff6d
DG
424PCIBus *pci_register_root_bus(DeviceState *parent, const char *name,
425 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
426 void *irq_opaque,
427 MemoryRegion *address_space_mem,
428 MemoryRegion *address_space_io,
429 uint8_t devfn_min, int nirq,
430 const char *typename);
c13ee169 431void pci_unregister_root_bus(PCIBus *bus);
3afa9bb4
MT
432void pci_bus_set_route_irq_fn(PCIBus *, pci_route_irq_fn);
433PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin);
d6e65d54 434bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new);
0ae16251
JK
435void pci_bus_fire_intx_routing_notifier(PCIBus *bus);
436void pci_device_set_intx_routing_notifier(PCIDevice *dev,
437 PCIINTxRoutingNotifier notifier);
0ead87c8 438void pci_device_reset(PCIDevice *dev);
87ecb68b 439
29b358f9
DG
440PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
441 const char *default_model,
07caea31 442 const char *default_devaddr);
129d42fb
AJ
443
444PCIDevice *pci_vga_init(PCIBus *bus);
445
fd56e061
DG
446static inline PCIBus *pci_get_bus(const PCIDevice *dev)
447{
448 return PCI_BUS(qdev_get_parent_bus(DEVICE(dev)));
449}
87ecb68b 450int pci_bus_num(PCIBus *s);
cdc57472
DG
451static inline int pci_dev_bus_num(const PCIDevice *dev)
452{
fd56e061 453 return pci_bus_num(pci_get_bus(dev));
cdc57472
DG
454}
455
6a3042b2 456int pci_bus_numa_node(PCIBus *bus);
7aa8cbb9
AP
457void pci_for_each_device(PCIBus *bus, int bus_num,
458 void (*fn)(PCIBus *bus, PCIDevice *d, void *opaque),
459 void *opaque);
a8eeafda
GK
460void pci_for_each_device_reverse(PCIBus *bus, int bus_num,
461 void (*fn)(PCIBus *bus, PCIDevice *d,
462 void *opaque),
463 void *opaque);
eb0acfdd
MT
464void pci_for_each_bus_depth_first(PCIBus *bus,
465 void *(*begin)(PCIBus *bus, void *parent_state),
466 void (*end)(PCIBus *bus, void *state),
467 void *parent_state);
3f1e1478 468PCIDevice *pci_get_function_0(PCIDevice *pci_dev);
eb0acfdd
MT
469
470/* Use this wrapper when specific scan order is not required. */
471static inline
472void pci_for_each_bus(PCIBus *bus,
473 void (*fn)(PCIBus *bus, void *opaque),
474 void *opaque)
475{
476 pci_for_each_bus_depth_first(bus, NULL, fn, opaque);
477}
478
c473d18d 479PCIBus *pci_device_root_bus(const PCIDevice *d);
568f0690 480const char *pci_root_bus_path(PCIDevice *dev);
5256d8bf 481PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 482int pci_qdev_find_device(const char *id, PCIDevice **pdev);
43864069 483void pci_bus_get_w64_range(PCIBus *bus, Range *range);
87ecb68b 484
4c92325b
IY
485void pci_device_deassert_intx(PCIDevice *dev);
486
e00387d5 487typedef AddressSpace *(*PCIIOMMUFunc)(PCIBus *, void *, int);
5fa45de5 488
9eda7d37 489AddressSpace *pci_device_iommu_address_space(PCIDevice *dev);
e00387d5 490void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque);
5fa45de5 491
64d50b8b
MT
492static inline void
493pci_set_byte(uint8_t *config, uint8_t val)
494{
495 *config = val;
496}
497
498static inline uint8_t
cb95c2e4 499pci_get_byte(const uint8_t *config)
64d50b8b
MT
500{
501 return *config;
502}
503
14e12559
MT
504static inline void
505pci_set_word(uint8_t *config, uint16_t val)
506{
587ae227 507 stw_le_p(config, val);
14e12559
MT
508}
509
510static inline uint16_t
cb95c2e4 511pci_get_word(const uint8_t *config)
14e12559 512{
c65e5de9 513 return lduw_le_p(config);
14e12559
MT
514}
515
516static inline void
517pci_set_long(uint8_t *config, uint32_t val)
518{
6e931878 519 stl_le_p(config, val);
14e12559
MT
520}
521
522static inline uint32_t
cb95c2e4 523pci_get_long(const uint8_t *config)
14e12559 524{
f567656a 525 return ldl_le_p(config);
14e12559
MT
526}
527
059a65f3
DF
528/*
529 * PCI capabilities and/or their fields
530 * are generally DWORD aligned only so
531 * mechanism used by pci_set/get_quad()
532 * must be tolerant to unaligned pointers
533 *
534 */
fb5ce7d2
IY
535static inline void
536pci_set_quad(uint8_t *config, uint64_t val)
537{
059a65f3 538 stq_le_p(config, val);
fb5ce7d2
IY
539}
540
541static inline uint64_t
cb95c2e4 542pci_get_quad(const uint8_t *config)
fb5ce7d2 543{
059a65f3 544 return ldq_le_p(config);
fb5ce7d2
IY
545}
546
deb54399
AL
547static inline void
548pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
549{
14e12559 550 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
551}
552
553static inline void
554pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
555{
14e12559 556 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
557}
558
cf602c7b
IE
559static inline void
560pci_config_set_revision(uint8_t *pci_config, uint8_t val)
561{
562 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
563}
564
173a543b
BS
565static inline void
566pci_config_set_class(uint8_t *pci_config, uint16_t val)
567{
14e12559 568 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
569}
570
cf602c7b
IE
571static inline void
572pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
573{
574 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
575}
576
577static inline void
578pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
579{
580 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
581}
582
aabcf526
IY
583/*
584 * helper functions to do bit mask operation on configuration space.
585 * Just to set bit, use test-and-set and discard returned value.
586 * Just to clear bit, use test-and-clear and discard returned value.
587 * NOTE: They aren't atomic.
588 */
589static inline uint8_t
590pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
591{
592 uint8_t val = pci_get_byte(config);
593 pci_set_byte(config, val & ~mask);
594 return val & mask;
595}
596
597static inline uint8_t
598pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
599{
600 uint8_t val = pci_get_byte(config);
601 pci_set_byte(config, val | mask);
602 return val & mask;
603}
604
605static inline uint16_t
606pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
607{
608 uint16_t val = pci_get_word(config);
609 pci_set_word(config, val & ~mask);
610 return val & mask;
611}
612
613static inline uint16_t
614pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
615{
616 uint16_t val = pci_get_word(config);
617 pci_set_word(config, val | mask);
618 return val & mask;
619}
620
621static inline uint32_t
622pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
623{
624 uint32_t val = pci_get_long(config);
625 pci_set_long(config, val & ~mask);
626 return val & mask;
627}
628
629static inline uint32_t
630pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
631{
632 uint32_t val = pci_get_long(config);
633 pci_set_long(config, val | mask);
634 return val & mask;
635}
636
637static inline uint64_t
638pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
639{
640 uint64_t val = pci_get_quad(config);
641 pci_set_quad(config, val & ~mask);
642 return val & mask;
643}
644
645static inline uint64_t
646pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
647{
648 uint64_t val = pci_get_quad(config);
649 pci_set_quad(config, val | mask);
650 return val & mask;
651}
652
c9f50cea
MT
653/* Access a register specified by a mask */
654static inline void
655pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
656{
657 uint8_t val = pci_get_byte(config);
786a4ea8 658 uint8_t rval = reg << ctz32(mask);
c9f50cea
MT
659 pci_set_byte(config, (~mask & val) | (mask & rval));
660}
661
662static inline uint8_t
663pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
664{
665 uint8_t val = pci_get_byte(config);
786a4ea8 666 return (val & mask) >> ctz32(mask);
c9f50cea
MT
667}
668
669static inline void
670pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
671{
672 uint16_t val = pci_get_word(config);
786a4ea8 673 uint16_t rval = reg << ctz32(mask);
c9f50cea
MT
674 pci_set_word(config, (~mask & val) | (mask & rval));
675}
676
677static inline uint16_t
678pci_get_word_by_mask(uint8_t *config, uint16_t mask)
679{
680 uint16_t val = pci_get_word(config);
786a4ea8 681 return (val & mask) >> ctz32(mask);
c9f50cea
MT
682}
683
684static inline void
685pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
686{
687 uint32_t val = pci_get_long(config);
786a4ea8 688 uint32_t rval = reg << ctz32(mask);
c9f50cea
MT
689 pci_set_long(config, (~mask & val) | (mask & rval));
690}
691
692static inline uint32_t
693pci_get_long_by_mask(uint8_t *config, uint32_t mask)
694{
695 uint32_t val = pci_get_long(config);
786a4ea8 696 return (val & mask) >> ctz32(mask);
c9f50cea
MT
697}
698
699static inline void
700pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
701{
702 uint64_t val = pci_get_quad(config);
786a4ea8 703 uint64_t rval = reg << ctz32(mask);
c9f50cea
MT
704 pci_set_quad(config, (~mask & val) | (mask & rval));
705}
706
707static inline uint64_t
708pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
709{
710 uint64_t val = pci_get_quad(config);
786a4ea8 711 return (val & mask) >> ctz32(mask);
c9f50cea
MT
712}
713
7411aa63
MA
714PCIDevice *pci_new_multifunction(int devfn, bool multifunction,
715 const char *name);
716PCIDevice *pci_new(int devfn, const char *name);
717bool pci_realize_and_unref(PCIDevice *dev, PCIBus *bus, Error **errp);
718
49823868
IY
719PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
720 bool multifunction,
721 const char *name);
6b1b92d3
PB
722PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
723
f74a4f3a 724void lsi53c8xx_handle_legacy_cmdline(DeviceState *lsi_dev);
a64aa578 725
d98f08f5
MA
726qemu_irq pci_allocate_irq(PCIDevice *pci_dev);
727void pci_set_irq(PCIDevice *pci_dev, int level);
728
729static inline void pci_irq_assert(PCIDevice *pci_dev)
730{
731 pci_set_irq(pci_dev, 1);
732}
733
734static inline void pci_irq_deassert(PCIDevice *pci_dev)
735{
736 pci_set_irq(pci_dev, 0);
737}
738
739/*
740 * FIXME: PCI does not work this way.
741 * All the callers to this method should be fixed.
742 */
743static inline void pci_irq_pulse(PCIDevice *pci_dev)
744{
745 pci_irq_assert(pci_dev);
746 pci_irq_deassert(pci_dev);
747}
748
3c18685f 749static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
750{
751 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
752}
753
727b4866
AW
754static inline int pci_is_express_downstream_port(const PCIDevice *d)
755{
756 uint8_t type;
757
758 if (!pci_is_express(d) || !d->exp.exp_cap) {
759 return 0;
760 }
761
762 type = pcie_cap_get_type(d);
763
764 return type == PCI_EXP_TYPE_DOWNSTREAM || type == PCI_EXP_TYPE_ROOT_PORT;
765}
766
3c18685f 767static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
768{
769 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
770}
771
4a94b3aa 772static inline uint16_t pci_get_bdf(PCIDevice *dev)
a05f686f 773{
fd56e061 774 return PCI_BUILD_BDF(pci_bus_num(pci_get_bus(dev)), dev->devfn);
a05f686f
PF
775}
776
4a94b3aa
PX
777uint16_t pci_requester_id(PCIDevice *dev);
778
ec174575 779/* DMA access functions */
df32fd1c 780static inline AddressSpace *pci_get_address_space(PCIDevice *dev)
d86a77f8 781{
df32fd1c 782 return &dev->bus_master_as;
d86a77f8
DG
783}
784
ec174575
DG
785static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
786 void *buf, dma_addr_t len, DMADirection dir)
787{
df32fd1c 788 dma_memory_rw(pci_get_address_space(dev), addr, buf, len, dir);
ec174575
DG
789 return 0;
790}
791
792static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
793 void *buf, dma_addr_t len)
794{
795 return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
796}
797
798static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
799 const void *buf, dma_addr_t len)
800{
801 return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
802}
803
804#define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
805 static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
806 dma_addr_t addr) \
807 { \
df32fd1c 808 return ld##_l##_dma(pci_get_address_space(dev), addr); \
ec174575
DG
809 } \
810 static inline void st##_s##_pci_dma(PCIDevice *dev, \
d86a77f8 811 dma_addr_t addr, uint##_bits##_t val) \
ec174575 812 { \
df32fd1c 813 st##_s##_dma(pci_get_address_space(dev), addr, val); \
ec174575
DG
814 }
815
816PCI_DMA_DEFINE_LDST(ub, b, 8);
817PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
818PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
819PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
820PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
821PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
822PCI_DMA_DEFINE_LDST(q_be, q_be, 64);
823
824#undef PCI_DMA_DEFINE_LDST
825
826static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
827 dma_addr_t *plen, DMADirection dir)
828{
ec174575
DG
829 void *buf;
830
df32fd1c 831 buf = dma_memory_map(pci_get_address_space(dev), addr, plen, dir);
ec174575
DG
832 return buf;
833}
834
835static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
836 DMADirection dir, dma_addr_t access_len)
837{
df32fd1c 838 dma_memory_unmap(pci_get_address_space(dev), buffer, len, dir, access_len);
ec174575
DG
839}
840
841static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
842 int alloc_hint)
843{
f487b677 844 qemu_sglist_init(qsg, DEVICE(dev), alloc_hint, pci_get_address_space(dev));
ec174575
DG
845}
846
701a8f76
PB
847extern const VMStateDescription vmstate_pci_device;
848
849#define VMSTATE_PCI_DEVICE(_field, _state) { \
850 .name = (stringify(_field)), \
851 .size = sizeof(PCIDevice), \
852 .vmsd = &vmstate_pci_device, \
853 .flags = VMS_STRUCT, \
854 .offset = vmstate_offset_value(_state, _field, PCIDevice), \
855}
856
857#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) { \
858 .name = (stringify(_field)), \
859 .size = sizeof(PCIDevice), \
860 .vmsd = &vmstate_pci_device, \
861 .flags = VMS_STRUCT|VMS_POINTER, \
862 .offset = vmstate_offset_pointer(_state, _field, PCIDevice), \
863}
864
e1d4fb2d
PX
865MSIMessage pci_get_msi_message(PCIDevice *dev, int vector);
866
87ecb68b 867#endif