]> git.proxmox.com Git - mirror_qemu.git/blame - include/hw/ppc/pnv.h
ppc/pnv: add a PSI bridge model for POWER10
[mirror_qemu.git] / include / hw / ppc / pnv.h
CommitLineData
9e933f4a
BH
1/*
2 * QEMU PowerPC PowerNV various definitions
3 *
4 * Copyright (c) 2014-2016 BenH, IBM Corporation.
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
a8b991b5
MA
19
20#ifndef PPC_PNV_H
21#define PPC_PNV_H
9e933f4a
BH
22
23#include "hw/boards.h"
e997040e 24#include "hw/sysbus.h"
eaf87a39 25#include "hw/ipmi/ipmi.h"
a3980bf5 26#include "hw/ppc/pnv_lpc.h"
35dde576 27#include "hw/ppc/pnv_pnor.h"
54f59d78 28#include "hw/ppc/pnv_psi.h"
0722d05a 29#include "hw/ppc/pnv_occ.h"
3887d241 30#include "hw/ppc/pnv_homer.h"
2dfa91a2 31#include "hw/ppc/pnv_xive.h"
5dad902c 32#include "hw/ppc/pnv_core.h"
e997040e 33
b168a138 34#define TYPE_PNV_CHIP "pnv-chip"
e997040e
CLG
35#define PNV_CHIP(obj) OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP)
36#define PNV_CHIP_CLASS(klass) \
37 OBJECT_CLASS_CHECK(PnvChipClass, (klass), TYPE_PNV_CHIP)
38#define PNV_CHIP_GET_CLASS(obj) \
39 OBJECT_GET_CLASS(PnvChipClass, (obj), TYPE_PNV_CHIP)
40
41typedef enum PnvChipType {
42 PNV_CHIP_POWER8E, /* AKA Murano (default) */
43 PNV_CHIP_POWER8, /* AKA Venice */
44 PNV_CHIP_POWER8NVL, /* AKA Naples */
45 PNV_CHIP_POWER9, /* AKA Nimbus */
2b548a42 46 PNV_CHIP_POWER10, /* AKA TBD */
e997040e
CLG
47} PnvChipType;
48
49typedef struct PnvChip {
50 /*< private >*/
51 SysBusDevice parent_obj;
52
53 /*< public >*/
54 uint32_t chip_id;
55 uint64_t ram_start;
56 uint64_t ram_size;
397a79e7
CLG
57
58 uint32_t nr_cores;
59 uint64_t cores_mask;
4fa28f23 60 PnvCore **cores;
967b7523 61
967b7523
CLG
62 MemoryRegion xscom_mmio;
63 MemoryRegion xscom;
64 AddressSpace xscom_as;
64d011d5
CLG
65
66 gchar *dt_isa_nodename;
77864267
CLG
67} PnvChip;
68
69#define TYPE_PNV8_CHIP "pnv8-chip"
70#define PNV8_CHIP(obj) OBJECT_CHECK(Pnv8Chip, (obj), TYPE_PNV8_CHIP)
71
72typedef struct Pnv8Chip {
73 /*< private >*/
74 PnvChip parent_obj;
75
76 /*< public >*/
bf5615e7 77 MemoryRegion icp_mmio;
a3980bf5
BH
78
79 PnvLpcController lpc;
ae856055 80 Pnv8Psi psi;
0722d05a 81 PnvOCC occ;
3887d241 82 PnvHomer homer;
77864267
CLG
83} Pnv8Chip;
84
85#define TYPE_PNV9_CHIP "pnv9-chip"
86#define PNV9_CHIP(obj) OBJECT_CHECK(Pnv9Chip, (obj), TYPE_PNV9_CHIP)
87
88typedef struct Pnv9Chip {
89 /*< private >*/
90 PnvChip parent_obj;
91
92 /*< public >*/
2dfa91a2 93 PnvXive xive;
c38536bc 94 Pnv9Psi psi;
15376c66 95 PnvLpcController lpc;
6598a70d 96 PnvOCC occ;
3887d241 97 PnvHomer homer;
5dad902c
CLG
98
99 uint32_t nr_quads;
100 PnvQuad *quads;
77864267 101} Pnv9Chip;
e997040e 102
5014c602
CLG
103/*
104 * A SMT8 fused core is a pair of SMT4 cores.
105 */
106#define PNV9_PIR2FUSEDCORE(pir) (((pir) >> 3) & 0xf)
5373c61d 107#define PNV9_PIR2CHIP(pir) (((pir) >> 8) & 0x7f)
5014c602 108
2b548a42
CLG
109#define TYPE_PNV10_CHIP "pnv10-chip"
110#define PNV10_CHIP(obj) OBJECT_CHECK(Pnv10Chip, (obj), TYPE_PNV10_CHIP)
111
112typedef struct Pnv10Chip {
113 /*< private >*/
114 PnvChip parent_obj;
8b50ce85
CLG
115
116 /*< public >*/
117 Pnv9Psi psi;
2b548a42
CLG
118} Pnv10Chip;
119
e997040e
CLG
120typedef struct PnvChipClass {
121 /*< private >*/
122 SysBusDeviceClass parent_class;
123
124 /*< public >*/
e997040e
CLG
125 PnvChipType chip_type;
126 uint64_t chip_cfam_id;
397a79e7 127 uint64_t cores_mask;
631adaff 128
77864267
CLG
129 DeviceRealize parent_realize;
130
631adaff 131 uint32_t (*core_pir)(PnvChip *chip, uint32_t core_id);
8fa1f4ef 132 void (*intc_create)(PnvChip *chip, PowerPCCPU *cpu, Error **errp);
d49e8a9b 133 void (*intc_reset)(PnvChip *chip, PowerPCCPU *cpu);
0990ce6a 134 void (*intc_destroy)(PnvChip *chip, PowerPCCPU *cpu);
04026890 135 ISABus *(*isa_create)(PnvChip *chip, Error **errp);
eb859a27 136 void (*dt_populate)(PnvChip *chip, void *fdt);
d8e4aad5 137 void (*pic_print_info)(PnvChip *chip, Monitor *mon);
e997040e
CLG
138} PnvChipClass;
139
7fd544d8
IM
140#define PNV_CHIP_TYPE_SUFFIX "-" TYPE_PNV_CHIP
141#define PNV_CHIP_TYPE_NAME(cpu_model) cpu_model PNV_CHIP_TYPE_SUFFIX
142
143#define TYPE_PNV_CHIP_POWER8E PNV_CHIP_TYPE_NAME("power8e_v2.1")
e997040e
CLG
144#define PNV_CHIP_POWER8E(obj) \
145 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8E)
146
7fd544d8 147#define TYPE_PNV_CHIP_POWER8 PNV_CHIP_TYPE_NAME("power8_v2.0")
e997040e
CLG
148#define PNV_CHIP_POWER8(obj) \
149 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8)
150
7fd544d8 151#define TYPE_PNV_CHIP_POWER8NVL PNV_CHIP_TYPE_NAME("power8nvl_v1.0")
e997040e
CLG
152#define PNV_CHIP_POWER8NVL(obj) \
153 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8NVL)
154
7fd544d8 155#define TYPE_PNV_CHIP_POWER9 PNV_CHIP_TYPE_NAME("power9_v2.0")
e997040e
CLG
156#define PNV_CHIP_POWER9(obj) \
157 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER9)
158
2b548a42
CLG
159#define TYPE_PNV_CHIP_POWER10 PNV_CHIP_TYPE_NAME("power10_v1.0")
160#define PNV_CHIP_POWER10(obj) \
161 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER10)
162
e997040e 163/*
5509db4a
CLG
164 * This generates a HW chip id depending on an index, as found on a
165 * two socket system with dual chip modules :
e997040e
CLG
166 *
167 * 0x0, 0x1, 0x10, 0x11
168 *
169 * 4 chips should be the maximum
5509db4a
CLG
170 *
171 * TODO: use a machine property to define the chip ids
e997040e
CLG
172 */
173#define PNV_CHIP_HWID(i) ((((i) & 0x3e) << 3) | ((i) & 0x1))
9e933f4a 174
5509db4a
CLG
175/*
176 * Converts back a HW chip id to an index. This is useful to calculate
177 * the MMIO addresses of some controllers which depend on the chip id.
178 */
179#define PNV_CHIP_INDEX(chip) \
180 (((chip)->chip_id >> 2) * 2 + ((chip)->chip_id & 0x3))
181
119eaa9d
CLG
182PowerPCCPU *pnv_chip_find_cpu(PnvChip *chip, uint32_t pir);
183
b168a138
CLG
184#define TYPE_PNV_MACHINE MACHINE_TYPE_NAME("powernv")
185#define PNV_MACHINE(obj) \
186 OBJECT_CHECK(PnvMachineState, (obj), TYPE_PNV_MACHINE)
9e933f4a
BH
187
188typedef struct PnvMachineState {
189 /*< private >*/
190 MachineState parent_obj;
191
192 uint32_t initrd_base;
193 long initrd_size;
e997040e
CLG
194
195 uint32_t num_chips;
196 PnvChip **chips;
3495b6b6
CLG
197
198 ISABus *isa_bus;
54f59d78 199 uint32_t cpld_irqstate;
aeaef83d
CLG
200
201 IPMIBmc *bmc;
bce0b691 202 Notifier powerdown_notifier;
35dde576
CLG
203
204 PnvPnor *pnor;
9e933f4a
BH
205} PnvMachineState;
206
b3b066e9
CLG
207static inline bool pnv_chip_is_power9(const PnvChip *chip)
208{
209 return PNV_CHIP_GET_CLASS(chip)->chip_type == PNV_CHIP_POWER9;
210}
211
212static inline bool pnv_is_power9(PnvMachineState *pnv)
213{
214 return pnv_chip_is_power9(pnv->chips[0]);
215}
216
5373c61d
CLG
217PnvChip *pnv_get_chip(uint32_t chip_id);
218
9e933f4a 219#define PNV_FDT_ADDR 0x01000000
d2fd9612 220#define PNV_TIMEBASE_FREQ 512000000ULL
9e933f4a 221
2b548a42
CLG
222static inline bool pnv_chip_is_power10(const PnvChip *chip)
223{
224 return PNV_CHIP_GET_CLASS(chip)->chip_type == PNV_CHIP_POWER10;
225}
226
227static inline bool pnv_is_power10(PnvMachineState *pnv)
228{
229 return pnv_chip_is_power10(pnv->chips[0]);
230}
231
aeaef83d
CLG
232/*
233 * BMC helpers
234 */
b168a138 235void pnv_dt_bmc_sensors(IPMIBmc *bmc, void *fdt);
bce0b691 236void pnv_bmc_powerdown(IPMIBmc *bmc);
e2392d43 237IPMIBmc *pnv_bmc_create(void);
aeaef83d 238
967b7523
CLG
239/*
240 * POWER8 MMIO base addresses
241 */
242#define PNV_XSCOM_SIZE 0x800000000ull
243#define PNV_XSCOM_BASE(chip) \
c29a0b0f 244 (0x0003fc0000000000ull + ((uint64_t)(chip)->chip_id) * PNV_XSCOM_SIZE)
967b7523 245
7454558c
B
246#define PNV_OCC_COMMON_AREA_SIZE 0x0000000000700000ull
247#define PNV_OCC_COMMON_AREA(chip) \
248 (0x7fff800000ull + ((uint64_t)PNV_CHIP_INDEX(chip) * \
249 PNV_OCC_COMMON_AREA_SIZE))
250
251#define PNV_HOMER_SIZE 0x0000000000300000ull
252#define PNV_HOMER_BASE(chip) \
253 (0x7ffd800000ull + ((uint64_t)PNV_CHIP_INDEX(chip)) * PNV_HOMER_SIZE)
254
255
bf5615e7
CLG
256/*
257 * XSCOM 0x20109CA defines the ICP BAR:
258 *
259 * 0:29 : bits 14 to 43 of address to define 1 MB region.
260 * 30 : 1 to enable ICP to receive loads/stores against its BAR region
261 * 31:63 : Constant 0
262 *
263 * Usually defined as :
264 *
265 * 0xffffe00200000000 -> 0x0003ffff80000000
266 * 0xffffe00600000000 -> 0x0003ffff80100000
267 * 0xffffe02200000000 -> 0x0003ffff80800000
268 * 0xffffe02600000000 -> 0x0003ffff80900000
269 */
270#define PNV_ICP_SIZE 0x0000000000100000ull
271#define PNV_ICP_BASE(chip) \
272 (0x0003ffff80000000ull + (uint64_t) PNV_CHIP_INDEX(chip) * PNV_ICP_SIZE)
273
54f59d78
CLG
274
275#define PNV_PSIHB_SIZE 0x0000000000100000ull
276#define PNV_PSIHB_BASE(chip) \
277 (0x0003fffe80000000ull + (uint64_t)PNV_CHIP_INDEX(chip) * PNV_PSIHB_SIZE)
278
279#define PNV_PSIHB_FSP_SIZE 0x0000000100000000ull
280#define PNV_PSIHB_FSP_BASE(chip) \
281 (0x0003ffe000000000ull + (uint64_t)PNV_CHIP_INDEX(chip) * \
282 PNV_PSIHB_FSP_SIZE)
283
2dfa91a2
CLG
284/*
285 * POWER9 MMIO base addresses
286 */
287#define PNV9_CHIP_BASE(chip, base) \
288 ((base) + ((uint64_t) (chip)->chip_id << 42))
289
290#define PNV9_XIVE_VC_SIZE 0x0000008000000000ull
291#define PNV9_XIVE_VC_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006010000000000ull)
292
293#define PNV9_XIVE_PC_SIZE 0x0000001000000000ull
294#define PNV9_XIVE_PC_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006018000000000ull)
295
15376c66
CLG
296#define PNV9_LPCM_SIZE 0x0000000100000000ull
297#define PNV9_LPCM_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006030000000000ull)
298
c38536bc
CLG
299#define PNV9_PSIHB_SIZE 0x0000000000100000ull
300#define PNV9_PSIHB_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006030203000000ull)
301
2dfa91a2
CLG
302#define PNV9_XIVE_IC_SIZE 0x0000000000080000ull
303#define PNV9_XIVE_IC_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006030203100000ull)
304
305#define PNV9_XIVE_TM_SIZE 0x0000000000040000ull
306#define PNV9_XIVE_TM_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006030203180000ull)
307
c38536bc
CLG
308#define PNV9_PSIHB_ESB_SIZE 0x0000000000010000ull
309#define PNV9_PSIHB_ESB_BASE(chip) PNV9_CHIP_BASE(chip, 0x00060302031c0000ull)
2dfa91a2 310
709044fd
CLG
311#define PNV9_XSCOM_SIZE 0x0000000400000000ull
312#define PNV9_XSCOM_BASE(chip) PNV9_CHIP_BASE(chip, 0x00603fc00000000ull)
313
7454558c
B
314#define PNV9_OCC_COMMON_AREA_SIZE 0x0000000000700000ull
315#define PNV9_OCC_COMMON_AREA(chip) \
316 (0x203fff800000ull + ((uint64_t)PNV_CHIP_INDEX(chip) * \
317 PNV9_OCC_COMMON_AREA_SIZE))
318
319#define PNV9_HOMER_SIZE 0x0000000000300000ull
320#define PNV9_HOMER_BASE(chip) \
321 (0x203ffd800000ull + ((uint64_t)PNV_CHIP_INDEX(chip)) * PNV9_HOMER_SIZE)
2b548a42
CLG
322
323/*
324 * POWER10 MMIO base addresses - 16TB stride per chip
325 */
326#define PNV10_CHIP_BASE(chip, base) \
327 ((base) + ((uint64_t) (chip)->chip_id << 44))
328
329#define PNV10_XSCOM_SIZE 0x0000000400000000ull
330#define PNV10_XSCOM_BASE(chip) PNV10_CHIP_BASE(chip, 0x00603fc00000000ull)
331
8b50ce85
CLG
332#define PNV10_PSIHB_ESB_SIZE 0x0000000000100000ull
333#define PNV10_PSIHB_ESB_BASE(chip) PNV10_CHIP_BASE(chip, 0x0006030202000000ull)
334
335#define PNV10_PSIHB_SIZE 0x0000000000100000ull
336#define PNV10_PSIHB_BASE(chip) PNV10_CHIP_BASE(chip, 0x0006030203000000ull)
337
a8b991b5 338#endif /* PPC_PNV_H */