]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/kvm/arm_vgic.h
arm/arm64: KVM: make the maximum number of vCPUs a per-VM value
[mirror_ubuntu-bionic-kernel.git] / include / kvm / arm_vgic.h
CommitLineData
1a89dd91
MZ
1/*
2 * Copyright (C) 2012 ARM Ltd.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
19#ifndef __ASM_ARM_KVM_VGIC_H
20#define __ASM_ARM_KVM_VGIC_H
21
b47ef92a
MZ
22#include <linux/kernel.h>
23#include <linux/kvm.h>
b47ef92a
MZ
24#include <linux/irqreturn.h>
25#include <linux/spinlock.h>
26#include <linux/types.h>
1a89dd91 27
5fb66da6 28#define VGIC_NR_IRQS_LEGACY 256
b47ef92a
MZ
29#define VGIC_NR_SGIS 16
30#define VGIC_NR_PPIS 16
31#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
8f186d52
MZ
32
33#define VGIC_V2_MAX_LRS (1 << 6)
b2fb1c0d 34#define VGIC_V3_MAX_LRS 16
c3c91836 35#define VGIC_MAX_IRQS 1024
3caa2d8c 36#define VGIC_V2_MAX_CPUS 8
b47ef92a
MZ
37
38/* Sanity checks... */
fc675e35 39#if (KVM_MAX_VCPUS > 8)
b47ef92a
MZ
40#error Invalid number of CPU interfaces
41#endif
42
5fb66da6 43#if (VGIC_NR_IRQS_LEGACY & 31)
b47ef92a
MZ
44#error "VGIC_NR_IRQS must be a multiple of 32"
45#endif
46
5fb66da6 47#if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
b47ef92a
MZ
48#error "VGIC_NR_IRQS must be <= 1024"
49#endif
50
51/*
52 * The GIC distributor registers describing interrupts have two parts:
53 * - 32 per-CPU interrupts (SGI + PPI)
54 * - a bunch of shared interrupts (SPI)
55 */
56struct vgic_bitmap {
c1bfb577
MZ
57 /*
58 * - One UL per VCPU for private interrupts (assumes UL is at
59 * least 32 bits)
60 * - As many UL as necessary for shared interrupts.
61 *
62 * The private interrupts are accessed via the "private"
63 * field, one UL per vcpu (the state for vcpu n is in
64 * private[n]). The shared interrupts are accessed via the
65 * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
66 */
67 unsigned long *private;
68 unsigned long *shared;
b47ef92a
MZ
69};
70
71struct vgic_bytemap {
c1bfb577
MZ
72 /*
73 * - 8 u32 per VCPU for private interrupts
74 * - As many u32 as necessary for shared interrupts.
75 *
76 * The private interrupts are accessed via the "private"
77 * field, (the state for vcpu n is in private[n*8] to
78 * private[n*8 + 7]). The shared interrupts are accessed via
79 * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
80 * shared[(n-32)/4] word).
81 */
82 u32 *private;
83 u32 *shared;
b47ef92a
MZ
84};
85
8d5c6b06
MZ
86struct kvm_vcpu;
87
1a9b1305
MZ
88enum vgic_type {
89 VGIC_V2, /* Good ol' GICv2 */
b2fb1c0d 90 VGIC_V3, /* New fancy GICv3 */
1a9b1305
MZ
91};
92
8d5c6b06
MZ
93#define LR_STATE_PENDING (1 << 0)
94#define LR_STATE_ACTIVE (1 << 1)
95#define LR_STATE_MASK (3 << 0)
96#define LR_EOI_INT (1 << 2)
97
98struct vgic_lr {
99 u16 irq;
100 u8 source;
101 u8 state;
102};
103
beee38b9
MZ
104struct vgic_vmcr {
105 u32 ctlr;
106 u32 abpr;
107 u32 bpr;
108 u32 pmr;
109};
110
8d5c6b06
MZ
111struct vgic_ops {
112 struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
113 void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
69bb2c9f
MZ
114 void (*sync_lr_elrsr)(struct kvm_vcpu *, int, struct vgic_lr);
115 u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
8d6a0313 116 u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
495dd859 117 u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
909d9b50
MZ
118 void (*enable_underflow)(struct kvm_vcpu *vcpu);
119 void (*disable_underflow)(struct kvm_vcpu *vcpu);
beee38b9
MZ
120 void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
121 void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
da8dafd1 122 void (*enable)(struct kvm_vcpu *vcpu);
8d5c6b06
MZ
123};
124
ca85f623 125struct vgic_params {
1a9b1305
MZ
126 /* vgic type */
127 enum vgic_type type;
ca85f623
MZ
128 /* Physical address of vgic virtual cpu interface */
129 phys_addr_t vcpu_base;
130 /* Number of list registers */
131 u32 nr_lr;
132 /* Interrupt number */
133 unsigned int maint_irq;
134 /* Virtual control interface base address */
135 void __iomem *vctrl_base;
3caa2d8c 136 int max_gic_vcpus;
ca85f623
MZ
137};
138
b26e5fda
AP
139struct vgic_vm_ops {
140 bool (*handle_mmio)(struct kvm_vcpu *, struct kvm_run *,
141 struct kvm_exit_mmio *);
142 bool (*queue_sgi)(struct kvm_vcpu *, int irq);
143 void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
144 int (*init_model)(struct kvm *);
145 int (*map_resources)(struct kvm *, const struct vgic_params *);
146};
147
1a89dd91 148struct vgic_dist {
b47ef92a
MZ
149#ifdef CONFIG_KVM_ARM_VGIC
150 spinlock_t lock;
f982cf4e 151 bool in_kernel;
01ac5e34 152 bool ready;
b47ef92a 153
59892136
AP
154 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
155 u32 vgic_model;
156
c1bfb577
MZ
157 int nr_cpus;
158 int nr_irqs;
159
b47ef92a
MZ
160 /* Virtual control interface mapping */
161 void __iomem *vctrl_base;
162
330690cd
CD
163 /* Distributor and vcpu interface mapping in the guest */
164 phys_addr_t vgic_dist_base;
165 phys_addr_t vgic_cpu_base;
b47ef92a
MZ
166
167 /* Distributor enabled */
168 u32 enabled;
169
170 /* Interrupt enabled (one bit per IRQ) */
171 struct vgic_bitmap irq_enabled;
172
faa1b46c
CD
173 /* Level-triggered interrupt external input is asserted */
174 struct vgic_bitmap irq_level;
175
176 /*
177 * Interrupt state is pending on the distributor
178 */
227844f5 179 struct vgic_bitmap irq_pending;
b47ef92a 180
faa1b46c
CD
181 /*
182 * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
183 * interrupts. Essentially holds the state of the flip-flop in
184 * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
185 * Once set, it is only cleared for level-triggered interrupts on
186 * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
187 */
188 struct vgic_bitmap irq_soft_pend;
189
dbf20f9d
CD
190 /* Level-triggered interrupt queued on VCPU interface */
191 struct vgic_bitmap irq_queued;
b47ef92a
MZ
192
193 /* Interrupt priority. Not used yet. */
194 struct vgic_bytemap irq_priority;
195
196 /* Level/edge triggered */
197 struct vgic_bitmap irq_cfg;
198
c1bfb577
MZ
199 /*
200 * Source CPU per SGI and target CPU:
201 *
202 * Each byte represent a SGI observable on a VCPU, each bit of
203 * this byte indicating if the corresponding VCPU has
204 * generated this interrupt. This is a GICv2 feature only.
205 *
206 * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
207 * the SGIs observable on VCPUn.
208 */
209 u8 *irq_sgi_sources;
b47ef92a 210
c1bfb577
MZ
211 /*
212 * Target CPU for each SPI:
213 *
214 * Array of available SPI, each byte indicating the target
215 * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
216 */
217 u8 *irq_spi_cpu;
218
219 /*
220 * Reverse lookup of irq_spi_cpu for faster compute pending:
221 *
222 * Array of bitmaps, one per VCPU, describing if IRQn is
223 * routed to a particular VCPU.
224 */
225 struct vgic_bitmap *irq_spi_target;
b47ef92a
MZ
226
227 /* Bitmap indicating which CPU has something pending */
c1bfb577 228 unsigned long *irq_pending_on_cpu;
b26e5fda
AP
229
230 struct vgic_vm_ops vm_ops;
b47ef92a 231#endif
1a89dd91
MZ
232};
233
eede821d
MZ
234struct vgic_v2_cpu_if {
235 u32 vgic_hcr;
236 u32 vgic_vmcr;
237 u32 vgic_misr; /* Saved only */
2df36a5d
CD
238 u64 vgic_eisr; /* Saved only */
239 u64 vgic_elrsr; /* Saved only */
eede821d 240 u32 vgic_apr;
8f186d52 241 u32 vgic_lr[VGIC_V2_MAX_LRS];
eede821d
MZ
242};
243
b2fb1c0d
MZ
244struct vgic_v3_cpu_if {
245#ifdef CONFIG_ARM_GIC_V3
246 u32 vgic_hcr;
247 u32 vgic_vmcr;
248 u32 vgic_misr; /* Saved only */
249 u32 vgic_eisr; /* Saved only */
250 u32 vgic_elrsr; /* Saved only */
251 u32 vgic_ap0r[4];
252 u32 vgic_ap1r[4];
253 u64 vgic_lr[VGIC_V3_MAX_LRS];
254#endif
255};
256
1a89dd91 257struct vgic_cpu {
9d949dce
MZ
258#ifdef CONFIG_KVM_ARM_VGIC
259 /* per IRQ to LR mapping */
c1bfb577 260 u8 *vgic_irq_lr_map;
9d949dce
MZ
261
262 /* Pending interrupts on this VCPU */
263 DECLARE_BITMAP( pending_percpu, VGIC_NR_PRIVATE_IRQS);
c1bfb577 264 unsigned long *pending_shared;
9d949dce
MZ
265
266 /* Bitmap of used/free list registers */
8f186d52 267 DECLARE_BITMAP( lr_used, VGIC_V2_MAX_LRS);
9d949dce
MZ
268
269 /* Number of list registers on this CPU */
270 int nr_lr;
271
272 /* CPU vif control registers for world switch */
eede821d
MZ
273 union {
274 struct vgic_v2_cpu_if vgic_v2;
b2fb1c0d 275 struct vgic_v3_cpu_if vgic_v3;
eede821d 276 };
9d949dce 277#endif
1a89dd91
MZ
278};
279
9d949dce
MZ
280#define LR_EMPTY 0xff
281
495dd859
MZ
282#define INT_STATUS_EOI (1 << 0)
283#define INT_STATUS_UNDERFLOW (1 << 1)
284
1a89dd91
MZ
285struct kvm;
286struct kvm_vcpu;
287struct kvm_run;
288struct kvm_exit_mmio;
289
290#ifdef CONFIG_KVM_ARM_VGIC
ce01e4e8 291int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
01ac5e34 292int kvm_vgic_hyp_init(void);
6d3cfbe2 293int kvm_vgic_map_resources(struct kvm *kvm);
3caa2d8c 294int kvm_vgic_get_max_vcpus(void);
59892136 295int kvm_vgic_create(struct kvm *kvm, u32 type);
c1bfb577 296void kvm_vgic_destroy(struct kvm *kvm);
c1bfb577 297void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
9d949dce
MZ
298void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
299void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
5863c2ce
MZ
300int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
301 bool level);
9d949dce 302int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
1a89dd91
MZ
303bool vgic_handle_mmio(struct kvm_vcpu *vcpu, struct kvm_run *run,
304 struct kvm_exit_mmio *mmio);
305
f982cf4e 306#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
1f57be28 307#define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
c52edf5f 308#define vgic_ready(k) ((k)->arch.vgic.ready)
9d949dce 309
8f186d52
MZ
310int vgic_v2_probe(struct device_node *vgic_node,
311 const struct vgic_ops **ops,
312 const struct vgic_params **params);
b2fb1c0d
MZ
313#ifdef CONFIG_ARM_GIC_V3
314int vgic_v3_probe(struct device_node *vgic_node,
315 const struct vgic_ops **ops,
316 const struct vgic_params **params);
317#else
318static inline int vgic_v3_probe(struct device_node *vgic_node,
319 const struct vgic_ops **ops,
320 const struct vgic_params **params)
321{
322 return -ENODEV;
323}
324#endif
8f186d52 325
1a89dd91
MZ
326#else
327static inline int kvm_vgic_hyp_init(void)
328{
329 return 0;
330}
331
330690cd
CD
332static inline int kvm_vgic_set_addr(struct kvm *kvm, unsigned long type, u64 addr)
333{
334 return 0;
335}
336
6cbde825
MZ
337static inline int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write)
338{
339 return -ENXIO;
340}
341
6d3cfbe2 342static inline int kvm_vgic_map_resources(struct kvm *kvm)
1a89dd91
MZ
343{
344 return 0;
345}
346
59892136 347static inline int kvm_vgic_create(struct kvm *kvm, u32 type)
1a89dd91
MZ
348{
349 return 0;
350}
351
b5e7a955
AB
352static inline void kvm_vgic_destroy(struct kvm *kvm)
353{
354}
355
356static inline void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu)
357{
358}
359
1a89dd91
MZ
360static inline int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu)
361{
362 return 0;
363}
364
365static inline void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu) {}
366static inline void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu) {}
367
5863c2ce
MZ
368static inline int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid,
369 unsigned int irq_num, bool level)
370{
371 return 0;
372}
373
1a89dd91
MZ
374static inline int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu)
375{
376 return 0;
377}
378
379static inline bool vgic_handle_mmio(struct kvm_vcpu *vcpu, struct kvm_run *run,
380 struct kvm_exit_mmio *mmio)
381{
382 return false;
383}
384
385static inline int irqchip_in_kernel(struct kvm *kvm)
386{
387 return 0;
388}
01ac5e34 389
1f57be28
CD
390static inline bool vgic_initialized(struct kvm *kvm)
391{
392 return true;
393}
394
c52edf5f 395static inline bool vgic_ready(struct kvm *kvm)
01ac5e34
MZ
396{
397 return true;
398}
3caa2d8c
AP
399
400static inline int kvm_vgic_get_max_vcpus(void)
401{
402 return KVM_MAX_VCPUS;
403}
1a89dd91
MZ
404#endif
405
406#endif