]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/clk-provider.h
ACPI: fix acpi_find_child_device() invocation in acpi_preset_companion()
[mirror_ubuntu-bionic-kernel.git] / include / linux / clk-provider.h
CommitLineData
b2476490
MT
1/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
aa514ce3 14#include <linux/io.h>
355bb165 15#include <linux/of.h>
b2476490
MT
16
17#ifdef CONFIG_COMMON_CLK
18
b2476490
MT
19/*
20 * flags used across common struct clk. these flags should only affect the
21 * top-level framework. custom flags for dealing with hardware specifics
22 * belong in struct clk_foo
23 */
24#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
25#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
26#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
27#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
b9610e74 28 /* unused */
f7d8caad 29#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
a093bde2 30#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
819c1de3 31#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
5279fc40 32#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
d8d91987 33#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
2eb8c710 34#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
32b9b109 35#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
a4b3518d
DA
36/* parents need enable during gate/ungate, set rate and re-parent */
37#define CLK_OPS_PARENT_ENABLE BIT(12)
b2476490 38
61ae7656 39struct clk;
0197b3ea 40struct clk_hw;
035a61c3 41struct clk_core;
c646cbf1 42struct dentry;
0197b3ea 43
0817b62c
BB
44/**
45 * struct clk_rate_request - Structure encoding the clk constraints that
46 * a clock user might require.
47 *
48 * @rate: Requested clock rate. This field will be adjusted by
49 * clock drivers according to hardware capabilities.
50 * @min_rate: Minimum rate imposed by clk users.
1971dfb7 51 * @max_rate: Maximum rate imposed by clk users.
0817b62c
BB
52 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
53 * requested constraints.
54 * @best_parent_hw: The most appropriate parent clock that fulfills the
55 * requested constraints.
56 *
57 */
58struct clk_rate_request {
59 unsigned long rate;
60 unsigned long min_rate;
61 unsigned long max_rate;
62 unsigned long best_parent_rate;
63 struct clk_hw *best_parent_hw;
64};
65
b2476490
MT
66/**
67 * struct clk_ops - Callback operations for hardware clocks; these are to
68 * be provided by the clock implementation, and will be called by drivers
69 * through the clk_* api.
70 *
71 * @prepare: Prepare the clock for enabling. This must not return until
725b418b
GU
72 * the clock is fully prepared, and it's safe to call clk_enable.
73 * This callback is intended to allow clock implementations to
74 * do any initialisation that may sleep. Called with
75 * prepare_lock held.
b2476490
MT
76 *
77 * @unprepare: Release the clock from its prepared state. This will typically
725b418b
GU
78 * undo any work done in the @prepare callback. Called with
79 * prepare_lock held.
b2476490 80 *
3d6ee287
UH
81 * @is_prepared: Queries the hardware to determine if the clock is prepared.
82 * This function is allowed to sleep. Optional, if this op is not
83 * set then the prepare count will be used.
84 *
3cc8247f
UH
85 * @unprepare_unused: Unprepare the clock atomically. Only called from
86 * clk_disable_unused for prepare clocks with special needs.
87 * Called with prepare mutex held. This function may sleep.
88 *
b2476490 89 * @enable: Enable the clock atomically. This must not return until the
725b418b
GU
90 * clock is generating a valid clock signal, usable by consumer
91 * devices. Called with enable_lock held. This function must not
92 * sleep.
b2476490
MT
93 *
94 * @disable: Disable the clock atomically. Called with enable_lock held.
725b418b 95 * This function must not sleep.
b2476490 96 *
119c7127 97 * @is_enabled: Queries the hardware to determine if the clock is enabled.
725b418b
GU
98 * This function must not sleep. Optional, if this op is not
99 * set then the enable count will be used.
119c7127 100 *
7c045a55
MT
101 * @disable_unused: Disable the clock atomically. Only called from
102 * clk_disable_unused for gate clocks with special needs.
103 * Called with enable_lock held. This function must not
104 * sleep.
105 *
7ce3e8cc 106 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
725b418b
GU
107 * parent rate is an input parameter. It is up to the caller to
108 * ensure that the prepare_mutex is held across this call.
109 * Returns the calculated rate. Optional, but recommended - if
110 * this op is not set then clock rate will be initialized to 0.
b2476490
MT
111 *
112 * @round_rate: Given a target rate as input, returns the closest rate actually
54e73016
GU
113 * supported by the clock. The parent rate is an input/output
114 * parameter.
b2476490 115 *
71472c0c
JH
116 * @determine_rate: Given a target rate as input, returns the closest rate
117 * actually supported by the clock, and optionally the parent clock
118 * that should be used to provide the clock rate.
119 *
b2476490 120 * @set_parent: Change the input source of this clock; for clocks with multiple
54e73016
GU
121 * possible parents specify a new parent by passing in the index
122 * as a u8 corresponding to the parent in either the .parent_names
123 * or .parents arrays. This function in affect translates an
124 * array index into the value programmed into the hardware.
125 * Returns 0 on success, -EERROR otherwise.
126 *
b2476490 127 * @get_parent: Queries the hardware to determine the parent of a clock. The
725b418b
GU
128 * return value is a u8 which specifies the index corresponding to
129 * the parent clock. This index can be applied to either the
130 * .parent_names or .parents arrays. In short, this function
131 * translates the parent value read from hardware into an array
132 * index. Currently only called when the clock is initialized by
133 * __clk_init. This callback is mandatory for clocks with
134 * multiple parents. It is optional (and unnecessary) for clocks
135 * with 0 or 1 parents.
b2476490 136 *
1c0035d7
SG
137 * @set_rate: Change the rate of this clock. The requested rate is specified
138 * by the second argument, which should typically be the return
139 * of .round_rate call. The third argument gives the parent rate
140 * which is likely helpful for most .set_rate implementation.
141 * Returns 0 on success, -EERROR otherwise.
b2476490 142 *
3fa2252b
SB
143 * @set_rate_and_parent: Change the rate and the parent of this clock. The
144 * requested rate is specified by the second argument, which
145 * should typically be the return of .round_rate call. The
146 * third argument gives the parent rate which is likely helpful
147 * for most .set_rate_and_parent implementation. The fourth
148 * argument gives the parent index. This callback is optional (and
149 * unnecessary) for clocks with 0 or 1 parents as well as
150 * for clocks that can tolerate switching the rate and the parent
151 * separately via calls to .set_parent and .set_rate.
152 * Returns 0 on success, -EERROR otherwise.
153 *
54e73016
GU
154 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
155 * is expressed in ppb (parts per billion). The parent accuracy is
156 * an input parameter.
157 * Returns the calculated accuracy. Optional - if this op is not
158 * set then clock accuracy will be initialized to parent accuracy
159 * or 0 (perfect clock) if clock has no parent.
160 *
9824cf73
MR
161 * @get_phase: Queries the hardware to get the current phase of a clock.
162 * Returned values are 0-359 degrees on success, negative
163 * error codes on failure.
164 *
e59c5371
MT
165 * @set_phase: Shift the phase this clock signal in degrees specified
166 * by the second argument. Valid values for degrees are
167 * 0-359. Return 0 on success, otherwise -EERROR.
168 *
54e73016
GU
169 * @init: Perform platform-specific initialization magic.
170 * This is not not used by any of the basic clock types.
171 * Please consider other ways of solving initialization problems
172 * before using this callback, as its use is discouraged.
173 *
c646cbf1
AE
174 * @debug_init: Set up type-specific debugfs entries for this clock. This
175 * is called once, after the debugfs directory entry for this
176 * clock has been created. The dentry pointer representing that
177 * directory is provided as an argument. Called with
178 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
179 *
3fa2252b 180 *
b2476490
MT
181 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
182 * implementations to split any work between atomic (enable) and sleepable
183 * (prepare) contexts. If enabling a clock requires code that might sleep,
184 * this must be done in clk_prepare. Clock enable code that will never be
7ce3e8cc 185 * called in a sleepable context may be implemented in clk_enable.
b2476490
MT
186 *
187 * Typically, drivers will call clk_prepare when a clock may be needed later
188 * (eg. when a device is opened), and clk_enable when the clock is actually
189 * required (eg. from an interrupt). Note that clk_prepare MUST have been
190 * called before clk_enable.
191 */
192struct clk_ops {
193 int (*prepare)(struct clk_hw *hw);
194 void (*unprepare)(struct clk_hw *hw);
3d6ee287 195 int (*is_prepared)(struct clk_hw *hw);
3cc8247f 196 void (*unprepare_unused)(struct clk_hw *hw);
b2476490
MT
197 int (*enable)(struct clk_hw *hw);
198 void (*disable)(struct clk_hw *hw);
199 int (*is_enabled)(struct clk_hw *hw);
7c045a55 200 void (*disable_unused)(struct clk_hw *hw);
b2476490
MT
201 unsigned long (*recalc_rate)(struct clk_hw *hw,
202 unsigned long parent_rate);
54e73016
GU
203 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
204 unsigned long *parent_rate);
0817b62c
BB
205 int (*determine_rate)(struct clk_hw *hw,
206 struct clk_rate_request *req);
b2476490
MT
207 int (*set_parent)(struct clk_hw *hw, u8 index);
208 u8 (*get_parent)(struct clk_hw *hw);
54e73016
GU
209 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
210 unsigned long parent_rate);
3fa2252b
SB
211 int (*set_rate_and_parent)(struct clk_hw *hw,
212 unsigned long rate,
213 unsigned long parent_rate, u8 index);
5279fc40
BB
214 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
215 unsigned long parent_accuracy);
9824cf73 216 int (*get_phase)(struct clk_hw *hw);
e59c5371 217 int (*set_phase)(struct clk_hw *hw, int degrees);
b2476490 218 void (*init)(struct clk_hw *hw);
c646cbf1 219 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
b2476490
MT
220};
221
0197b3ea
SK
222/**
223 * struct clk_init_data - holds init data that's common to all clocks and is
224 * shared between the clock provider and the common clock framework.
225 *
226 * @name: clock name
227 * @ops: operations this clock supports
228 * @parent_names: array of string names for all possible parents
229 * @num_parents: number of possible parents
230 * @flags: framework-level hints and quirks
231 */
232struct clk_init_data {
233 const char *name;
234 const struct clk_ops *ops;
2893c379 235 const char * const *parent_names;
0197b3ea
SK
236 u8 num_parents;
237 unsigned long flags;
238};
239
240/**
241 * struct clk_hw - handle for traversing from a struct clk to its corresponding
242 * hardware-specific structure. struct clk_hw should be declared within struct
243 * clk_foo and then referenced by the struct clk instance that uses struct
244 * clk_foo's clk_ops
245 *
035a61c3
TV
246 * @core: pointer to the struct clk_core instance that points back to this
247 * struct clk_hw instance
248 *
249 * @clk: pointer to the per-user struct clk instance that can be used to call
250 * into the clk API
0197b3ea
SK
251 *
252 * @init: pointer to struct clk_init_data that contains the init data shared
253 * with the common clock framework.
254 */
255struct clk_hw {
035a61c3 256 struct clk_core *core;
0197b3ea 257 struct clk *clk;
dc4cd941 258 const struct clk_init_data *init;
0197b3ea
SK
259};
260
9d9f78ed
MT
261/*
262 * DOC: Basic clock implementations common to many platforms
263 *
264 * Each basic clock hardware type is comprised of a structure describing the
265 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
266 * unique flags for that hardware type, a registration function and an
267 * alternative macro for static initialization
268 */
269
270/**
271 * struct clk_fixed_rate - fixed-rate clock
272 * @hw: handle between common and hardware-specific interfaces
273 * @fixed_rate: constant frequency of clock
274 */
275struct clk_fixed_rate {
276 struct clk_hw hw;
277 unsigned long fixed_rate;
0903ea60 278 unsigned long fixed_accuracy;
9d9f78ed
MT
279 u8 flags;
280};
281
5fd9c05c
GT
282#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
283
bffad66e 284extern const struct clk_ops clk_fixed_rate_ops;
9d9f78ed
MT
285struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
286 const char *parent_name, unsigned long flags,
287 unsigned long fixed_rate);
26ef56be
SB
288struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
289 const char *parent_name, unsigned long flags,
290 unsigned long fixed_rate);
0903ea60
BB
291struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
292 const char *name, const char *parent_name, unsigned long flags,
293 unsigned long fixed_rate, unsigned long fixed_accuracy);
0b225e41 294void clk_unregister_fixed_rate(struct clk *clk);
26ef56be
SB
295struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
296 const char *name, const char *parent_name, unsigned long flags,
297 unsigned long fixed_rate, unsigned long fixed_accuracy);
52445637 298void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
26ef56be 299
015ba402
GL
300void of_fixed_clk_setup(struct device_node *np);
301
9d9f78ed
MT
302/**
303 * struct clk_gate - gating clock
304 *
305 * @hw: handle between common and hardware-specific interfaces
306 * @reg: register controlling gate
307 * @bit_idx: single bit controlling gate
308 * @flags: hardware-specific flags
309 * @lock: register lock
310 *
311 * Clock which can gate its output. Implements .enable & .disable
312 *
313 * Flags:
1f73f31a 314 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
725b418b
GU
315 * enable the clock. Setting this flag does the opposite: setting the bit
316 * disable the clock and clearing it enables the clock
04577994 317 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
725b418b
GU
318 * of this register, and mask of gate bits are in higher 16-bit of this
319 * register. While setting the gate bits, higher 16-bit should also be
320 * updated to indicate changing gate bits.
9d9f78ed
MT
321 */
322struct clk_gate {
323 struct clk_hw hw;
324 void __iomem *reg;
325 u8 bit_idx;
326 u8 flags;
327 spinlock_t *lock;
9d9f78ed
MT
328};
329
5fd9c05c
GT
330#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
331
9d9f78ed 332#define CLK_GATE_SET_TO_DISABLE BIT(0)
04577994 333#define CLK_GATE_HIWORD_MASK BIT(1)
9d9f78ed 334
bffad66e 335extern const struct clk_ops clk_gate_ops;
9d9f78ed
MT
336struct clk *clk_register_gate(struct device *dev, const char *name,
337 const char *parent_name, unsigned long flags,
338 void __iomem *reg, u8 bit_idx,
339 u8 clk_gate_flags, spinlock_t *lock);
e270d8cb
SB
340struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
341 const char *parent_name, unsigned long flags,
342 void __iomem *reg, u8 bit_idx,
343 u8 clk_gate_flags, spinlock_t *lock);
4e3c021f 344void clk_unregister_gate(struct clk *clk);
e270d8cb 345void clk_hw_unregister_gate(struct clk_hw *hw);
0a9c869d 346int clk_gate_is_enabled(struct clk_hw *hw);
9d9f78ed 347
357c3f0a
RN
348struct clk_div_table {
349 unsigned int val;
350 unsigned int div;
351};
352
9d9f78ed
MT
353/**
354 * struct clk_divider - adjustable divider clock
355 *
356 * @hw: handle between common and hardware-specific interfaces
357 * @reg: register containing the divider
358 * @shift: shift to the divider bit field
359 * @width: width of the divider bit field
357c3f0a 360 * @table: array of value/divider pairs, last entry should have div = 0
9d9f78ed
MT
361 * @lock: register lock
362 *
363 * Clock with an adjustable divider affecting its output frequency. Implements
364 * .recalc_rate, .set_rate and .round_rate
365 *
366 * Flags:
367 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
725b418b
GU
368 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
369 * the raw value read from the register, with the value of zero considered
056b2053 370 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
9d9f78ed 371 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
725b418b 372 * the hardware register
056b2053
SB
373 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
374 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
375 * Some hardware implementations gracefully handle this case and allow a
376 * zero divisor by not modifying their input clock
377 * (divide by one / bypass).
d57dfe75 378 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
725b418b
GU
379 * of this register, and mask of divider bits are in higher 16-bit of this
380 * register. While setting the divider bits, higher 16-bit should also be
381 * updated to indicate changing divider bits.
774b5143
MC
382 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
383 * to the closest integer instead of the up one.
79c6ab50
HS
384 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
385 * not be changed by the clock framework.
afe76c8f
JQ
386 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
387 * except when the value read from the register is zero, the divisor is
388 * 2^width of the field.
9d9f78ed
MT
389 */
390struct clk_divider {
391 struct clk_hw hw;
392 void __iomem *reg;
393 u8 shift;
394 u8 width;
395 u8 flags;
357c3f0a 396 const struct clk_div_table *table;
9d9f78ed 397 spinlock_t *lock;
9d9f78ed
MT
398};
399
5fd9c05c
GT
400#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
401
9d9f78ed
MT
402#define CLK_DIVIDER_ONE_BASED BIT(0)
403#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
056b2053 404#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
d57dfe75 405#define CLK_DIVIDER_HIWORD_MASK BIT(3)
774b5143 406#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
79c6ab50 407#define CLK_DIVIDER_READ_ONLY BIT(5)
afe76c8f 408#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
9d9f78ed 409
bffad66e 410extern const struct clk_ops clk_divider_ops;
50359819 411extern const struct clk_ops clk_divider_ro_ops;
bca9690b
SB
412
413unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
414 unsigned int val, const struct clk_div_table *table,
3f68ef05 415 unsigned long flags, unsigned long width);
22833a91
MR
416long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
417 unsigned long rate, unsigned long *prate,
418 const struct clk_div_table *table,
419 u8 width, unsigned long flags);
bca9690b
SB
420int divider_get_val(unsigned long rate, unsigned long parent_rate,
421 const struct clk_div_table *table, u8 width,
422 unsigned long flags);
423
9d9f78ed
MT
424struct clk *clk_register_divider(struct device *dev, const char *name,
425 const char *parent_name, unsigned long flags,
426 void __iomem *reg, u8 shift, u8 width,
427 u8 clk_divider_flags, spinlock_t *lock);
eb7d264f
SB
428struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
429 const char *parent_name, unsigned long flags,
430 void __iomem *reg, u8 shift, u8 width,
431 u8 clk_divider_flags, spinlock_t *lock);
357c3f0a
RN
432struct clk *clk_register_divider_table(struct device *dev, const char *name,
433 const char *parent_name, unsigned long flags,
434 void __iomem *reg, u8 shift, u8 width,
435 u8 clk_divider_flags, const struct clk_div_table *table,
436 spinlock_t *lock);
eb7d264f
SB
437struct clk_hw *clk_hw_register_divider_table(struct device *dev,
438 const char *name, const char *parent_name, unsigned long flags,
439 void __iomem *reg, u8 shift, u8 width,
440 u8 clk_divider_flags, const struct clk_div_table *table,
441 spinlock_t *lock);
4e3c021f 442void clk_unregister_divider(struct clk *clk);
eb7d264f 443void clk_hw_unregister_divider(struct clk_hw *hw);
9d9f78ed
MT
444
445/**
446 * struct clk_mux - multiplexer clock
447 *
448 * @hw: handle between common and hardware-specific interfaces
449 * @reg: register controlling multiplexer
450 * @shift: shift to multiplexer bit field
451 * @width: width of mutliplexer bit field
3566d40c 452 * @flags: hardware-specific flags
9d9f78ed
MT
453 * @lock: register lock
454 *
455 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
456 * and .recalc_rate
457 *
458 * Flags:
459 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
1f73f31a 460 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
ba492e90 461 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
725b418b
GU
462 * register, and mask of mux bits are in higher 16-bit of this register.
463 * While setting the mux bits, higher 16-bit should also be updated to
464 * indicate changing mux bits.
15a02c1f
SB
465 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
466 * frequency.
9d9f78ed
MT
467 */
468struct clk_mux {
469 struct clk_hw hw;
470 void __iomem *reg;
ce4f3313
PDS
471 u32 *table;
472 u32 mask;
9d9f78ed 473 u8 shift;
9d9f78ed
MT
474 u8 flags;
475 spinlock_t *lock;
476};
477
5fd9c05c
GT
478#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
479
9d9f78ed
MT
480#define CLK_MUX_INDEX_ONE BIT(0)
481#define CLK_MUX_INDEX_BIT BIT(1)
ba492e90 482#define CLK_MUX_HIWORD_MASK BIT(2)
15a02c1f
SB
483#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
484#define CLK_MUX_ROUND_CLOSEST BIT(4)
9d9f78ed 485
bffad66e 486extern const struct clk_ops clk_mux_ops;
c57acd14 487extern const struct clk_ops clk_mux_ro_ops;
ce4f3313 488
9d9f78ed 489struct clk *clk_register_mux(struct device *dev, const char *name,
2893c379
SH
490 const char * const *parent_names, u8 num_parents,
491 unsigned long flags,
9d9f78ed
MT
492 void __iomem *reg, u8 shift, u8 width,
493 u8 clk_mux_flags, spinlock_t *lock);
264b3171
SB
494struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
495 const char * const *parent_names, u8 num_parents,
496 unsigned long flags,
497 void __iomem *reg, u8 shift, u8 width,
498 u8 clk_mux_flags, spinlock_t *lock);
b2476490 499
ce4f3313 500struct clk *clk_register_mux_table(struct device *dev, const char *name,
2893c379
SH
501 const char * const *parent_names, u8 num_parents,
502 unsigned long flags,
ce4f3313
PDS
503 void __iomem *reg, u8 shift, u32 mask,
504 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
264b3171
SB
505struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
506 const char * const *parent_names, u8 num_parents,
507 unsigned long flags,
508 void __iomem *reg, u8 shift, u32 mask,
509 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
ce4f3313 510
4e3c021f 511void clk_unregister_mux(struct clk *clk);
264b3171 512void clk_hw_unregister_mux(struct clk_hw *hw);
4e3c021f 513
79b16641
GC
514void of_fixed_factor_clk_setup(struct device_node *node);
515
f0948f59
SH
516/**
517 * struct clk_fixed_factor - fixed multiplier and divider clock
518 *
519 * @hw: handle between common and hardware-specific interfaces
520 * @mult: multiplier
521 * @div: divider
522 *
523 * Clock with a fixed multiplier and divider. The output frequency is the
524 * parent clock rate divided by div and multiplied by mult.
525 * Implements .recalc_rate, .set_rate and .round_rate
526 */
527
528struct clk_fixed_factor {
529 struct clk_hw hw;
530 unsigned int mult;
531 unsigned int div;
532};
533
5fd9c05c
GT
534#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
535
3037e9ea 536extern const struct clk_ops clk_fixed_factor_ops;
f0948f59
SH
537struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
538 const char *parent_name, unsigned long flags,
539 unsigned int mult, unsigned int div);
cbf9591f 540void clk_unregister_fixed_factor(struct clk *clk);
0759ac8a
SB
541struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
542 const char *name, const char *parent_name, unsigned long flags,
543 unsigned int mult, unsigned int div);
544void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
f0948f59 545
e2d0e90f
HK
546/**
547 * struct clk_fractional_divider - adjustable fractional divider clock
548 *
549 * @hw: handle between common and hardware-specific interfaces
550 * @reg: register containing the divider
551 * @mshift: shift to the numerator bit field
552 * @mwidth: width of the numerator bit field
553 * @nshift: shift to the denominator bit field
554 * @nwidth: width of the denominator bit field
555 * @lock: register lock
556 *
557 * Clock with adjustable fractional divider affecting its output frequency.
558 */
e2d0e90f
HK
559struct clk_fractional_divider {
560 struct clk_hw hw;
561 void __iomem *reg;
562 u8 mshift;
934e2536 563 u8 mwidth;
e2d0e90f
HK
564 u32 mmask;
565 u8 nshift;
934e2536 566 u8 nwidth;
e2d0e90f
HK
567 u32 nmask;
568 u8 flags;
ec52e462
EZ
569 void (*approximation)(struct clk_hw *hw,
570 unsigned long rate, unsigned long *parent_rate,
571 unsigned long *m, unsigned long *n);
e2d0e90f
HK
572 spinlock_t *lock;
573};
574
5fd9c05c
GT
575#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
576
e2d0e90f
HK
577extern const struct clk_ops clk_fractional_divider_ops;
578struct clk *clk_register_fractional_divider(struct device *dev,
579 const char *name, const char *parent_name, unsigned long flags,
580 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
581 u8 clk_divider_flags, spinlock_t *lock);
39b44cff
SB
582struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
583 const char *name, const char *parent_name, unsigned long flags,
584 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
585 u8 clk_divider_flags, spinlock_t *lock);
586void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
e2d0e90f 587
f2e0a532
MR
588/**
589 * struct clk_multiplier - adjustable multiplier clock
590 *
591 * @hw: handle between common and hardware-specific interfaces
592 * @reg: register containing the multiplier
593 * @shift: shift to the multiplier bit field
594 * @width: width of the multiplier bit field
595 * @lock: register lock
596 *
597 * Clock with an adjustable multiplier affecting its output frequency.
598 * Implements .recalc_rate, .set_rate and .round_rate
599 *
600 * Flags:
601 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
602 * from the register, with 0 being a valid value effectively
603 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
604 * set, then a null multiplier will be considered as a bypass,
605 * leaving the parent rate unmodified.
606 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
607 * rounded to the closest integer instead of the down one.
608 */
609struct clk_multiplier {
610 struct clk_hw hw;
611 void __iomem *reg;
612 u8 shift;
613 u8 width;
614 u8 flags;
615 spinlock_t *lock;
616};
617
5fd9c05c
GT
618#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
619
f2e0a532
MR
620#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
621#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
622
623extern const struct clk_ops clk_multiplier_ops;
624
ece70094
PG
625/***
626 * struct clk_composite - aggregate clock of mux, divider and gate clocks
627 *
628 * @hw: handle between common and hardware-specific interfaces
d3a1c7be
MT
629 * @mux_hw: handle between composite and hardware-specific mux clock
630 * @rate_hw: handle between composite and hardware-specific rate clock
631 * @gate_hw: handle between composite and hardware-specific gate clock
ece70094 632 * @mux_ops: clock ops for mux
d3a1c7be 633 * @rate_ops: clock ops for rate
ece70094
PG
634 * @gate_ops: clock ops for gate
635 */
636struct clk_composite {
637 struct clk_hw hw;
638 struct clk_ops ops;
639
640 struct clk_hw *mux_hw;
d3a1c7be 641 struct clk_hw *rate_hw;
ece70094
PG
642 struct clk_hw *gate_hw;
643
644 const struct clk_ops *mux_ops;
d3a1c7be 645 const struct clk_ops *rate_ops;
ece70094
PG
646 const struct clk_ops *gate_ops;
647};
648
5fd9c05c
GT
649#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
650
ece70094 651struct clk *clk_register_composite(struct device *dev, const char *name,
2893c379 652 const char * const *parent_names, int num_parents,
ece70094 653 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
d3a1c7be 654 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
ece70094
PG
655 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
656 unsigned long flags);
92a39d90 657void clk_unregister_composite(struct clk *clk);
49cb392d
SB
658struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
659 const char * const *parent_names, int num_parents,
660 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
661 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
662 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
663 unsigned long flags);
664void clk_hw_unregister_composite(struct clk_hw *hw);
ece70094 665
c873d14d
JS
666/***
667 * struct clk_gpio_gate - gpio gated clock
668 *
669 * @hw: handle between common and hardware-specific interfaces
670 * @gpiod: gpio descriptor
671 *
672 * Clock with a gpio control for enabling and disabling the parent clock.
673 * Implements .enable, .disable and .is_enabled
674 */
675
676struct clk_gpio {
677 struct clk_hw hw;
678 struct gpio_desc *gpiod;
679};
680
5fd9c05c
GT
681#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
682
c873d14d
JS
683extern const struct clk_ops clk_gpio_gate_ops;
684struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
908a543a 685 const char *parent_name, struct gpio_desc *gpiod,
c873d14d 686 unsigned long flags);
b120743a 687struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
908a543a 688 const char *parent_name, struct gpio_desc *gpiod,
b120743a
SB
689 unsigned long flags);
690void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
c873d14d 691
80eeb1f0
SS
692/**
693 * struct clk_gpio_mux - gpio controlled clock multiplexer
694 *
695 * @hw: see struct clk_gpio
696 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
697 *
698 * Clock with a gpio control for selecting the parent clock.
699 * Implements .get_parent, .set_parent and .determine_rate
700 */
701
702extern const struct clk_ops clk_gpio_mux_ops;
703struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
908a543a
LW
704 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
705 unsigned long flags);
b120743a 706struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
908a543a
LW
707 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
708 unsigned long flags);
b120743a 709void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
80eeb1f0 710
b2476490
MT
711/**
712 * clk_register - allocate a new clock, register it and return an opaque cookie
713 * @dev: device that is registering this clock
b2476490 714 * @hw: link to hardware-specific clock data
b2476490
MT
715 *
716 * clk_register is the primary interface for populating the clock tree with new
717 * clock nodes. It returns a pointer to the newly allocated struct clk which
718 * cannot be dereferenced by driver code but may be used in conjuction with the
d1302a36
MT
719 * rest of the clock API. In the event of an error clk_register will return an
720 * error code; drivers must test for an error code after calling clk_register.
b2476490 721 */
0197b3ea 722struct clk *clk_register(struct device *dev, struct clk_hw *hw);
46c8773a 723struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
b2476490 724
4143804c
SB
725int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
726int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
727
1df5c939 728void clk_unregister(struct clk *clk);
46c8773a 729void devm_clk_unregister(struct device *dev, struct clk *clk);
1df5c939 730
4143804c
SB
731void clk_hw_unregister(struct clk_hw *hw);
732void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
733
b2476490 734/* helper functions */
b76281cb 735const char *__clk_get_name(const struct clk *clk);
e7df6f6e 736const char *clk_hw_get_name(const struct clk_hw *hw);
b2476490 737struct clk_hw *__clk_get_hw(struct clk *clk);
e7df6f6e
SB
738unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
739struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
740struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
1a9c069c 741 unsigned int index);
93874681 742unsigned int __clk_get_enable_count(struct clk *clk);
e7df6f6e 743unsigned long clk_hw_get_rate(const struct clk_hw *hw);
b2476490 744unsigned long __clk_get_flags(struct clk *clk);
e7df6f6e 745unsigned long clk_hw_get_flags(const struct clk_hw *hw);
d9a2ec42
KS
746#define clk_hw_can_set_rate_parent(hw) \
747 (clk_hw_get_flags((hw)) & CLK_SET_RATE_PARENT)
748
e7df6f6e 749bool clk_hw_is_prepared(const struct clk_hw *hw);
be68bf88 750bool clk_hw_is_enabled(const struct clk_hw *hw);
2ac6b1f5 751bool __clk_is_enabled(struct clk *clk);
b2476490 752struct clk *__clk_lookup(const char *name);
0817b62c
BB
753int __clk_mux_determine_rate(struct clk_hw *hw,
754 struct clk_rate_request *req);
755int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
756int __clk_mux_determine_rate_closest(struct clk_hw *hw,
757 struct clk_rate_request *req);
7c3c6097
JB
758int clk_mux_determine_rate_flags(struct clk_hw *hw,
759 struct clk_rate_request *req,
760 unsigned long flags);
42c86547 761void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
9783c0d9
SB
762void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
763 unsigned long max_rate);
b2476490 764
2e65d8bf
JMC
765static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
766{
767 dst->clk = src->clk;
768 dst->core = src->core;
769}
770
22833a91
MR
771static inline long divider_round_rate(struct clk_hw *hw, unsigned long rate,
772 unsigned long *prate,
773 const struct clk_div_table *table,
774 u8 width, unsigned long flags)
775{
776 return divider_round_rate_parent(hw, clk_hw_get_parent(hw),
777 rate, prate, table, width, flags);
778}
779
b2476490
MT
780/*
781 * FIXME clock api without lock protection
782 */
1a9c069c 783unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
b2476490 784
766e6a4e
GL
785struct of_device_id;
786
787typedef void (*of_clk_init_cb_t)(struct device_node *);
788
0b151deb
SH
789struct clk_onecell_data {
790 struct clk **clks;
791 unsigned int clk_num;
792};
793
0861e5b8 794struct clk_hw_onecell_data {
5963f19c 795 unsigned int num;
0861e5b8
SB
796 struct clk_hw *hws[];
797};
798
819b4861
TK
799extern struct of_device_id __clk_of_table;
800
54196ccb 801#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
0b151deb 802
c7296c51
RRD
803/*
804 * Use this macro when you have a driver that requires two initialization
805 * routines, one at of_clk_init(), and one at platform device probe
806 */
807#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
339e1e54 808 static void __init name##_of_clk_init_driver(struct device_node *np) \
c7296c51
RRD
809 { \
810 of_node_clear_flag(np, OF_POPULATED); \
811 fn(np); \
812 } \
813 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
814
0b151deb 815#ifdef CONFIG_OF
766e6a4e
GL
816int of_clk_add_provider(struct device_node *np,
817 struct clk *(*clk_src_get)(struct of_phandle_args *args,
818 void *data),
819 void *data);
0861e5b8
SB
820int of_clk_add_hw_provider(struct device_node *np,
821 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
822 void *data),
823 void *data);
aa795c41
SB
824int devm_of_clk_add_hw_provider(struct device *dev,
825 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
826 void *data),
827 void *data);
766e6a4e 828void of_clk_del_provider(struct device_node *np);
aa795c41 829void devm_of_clk_del_provider(struct device *dev);
766e6a4e
GL
830struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
831 void *data);
0861e5b8
SB
832struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
833 void *data);
494bfec9 834struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
0861e5b8
SB
835struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
836 void *data);
929e7f3b 837unsigned int of_clk_get_parent_count(struct device_node *np);
2e61dfb3
DN
838int of_clk_parent_fill(struct device_node *np, const char **parents,
839 unsigned int size);
766e6a4e 840const char *of_clk_get_parent_name(struct device_node *np, int index);
d56f8994
LJ
841int of_clk_detect_critical(struct device_node *np, int index,
842 unsigned long *flags);
766e6a4e
GL
843void of_clk_init(const struct of_device_id *matches);
844
0b151deb 845#else /* !CONFIG_OF */
f2f6c255 846
0b151deb
SH
847static inline int of_clk_add_provider(struct device_node *np,
848 struct clk *(*clk_src_get)(struct of_phandle_args *args,
849 void *data),
850 void *data)
851{
852 return 0;
853}
0861e5b8
SB
854static inline int of_clk_add_hw_provider(struct device_node *np,
855 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
856 void *data),
857 void *data)
858{
859 return 0;
860}
aa795c41
SB
861static inline int devm_of_clk_add_hw_provider(struct device *dev,
862 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
863 void *data),
864 void *data)
865{
866 return 0;
867}
20dd882a 868static inline void of_clk_del_provider(struct device_node *np) {}
aa795c41 869static inline void devm_of_clk_del_provider(struct device *dev) {}
0b151deb
SH
870static inline struct clk *of_clk_src_simple_get(
871 struct of_phandle_args *clkspec, void *data)
872{
873 return ERR_PTR(-ENOENT);
874}
0861e5b8
SB
875static inline struct clk_hw *
876of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
877{
878 return ERR_PTR(-ENOENT);
879}
0b151deb
SH
880static inline struct clk *of_clk_src_onecell_get(
881 struct of_phandle_args *clkspec, void *data)
882{
883 return ERR_PTR(-ENOENT);
884}
0861e5b8
SB
885static inline struct clk_hw *
886of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
887{
888 return ERR_PTR(-ENOENT);
889}
d42c0472 890static inline unsigned int of_clk_get_parent_count(struct device_node *np)
679c51cf
SB
891{
892 return 0;
893}
894static inline int of_clk_parent_fill(struct device_node *np,
895 const char **parents, unsigned int size)
896{
897 return 0;
898}
0b151deb
SH
899static inline const char *of_clk_get_parent_name(struct device_node *np,
900 int index)
901{
902 return NULL;
903}
d56f8994
LJ
904static inline int of_clk_detect_critical(struct device_node *np, int index,
905 unsigned long *flags)
906{
907 return 0;
908}
20dd882a 909static inline void of_clk_init(const struct of_device_id *matches) {}
0b151deb 910#endif /* CONFIG_OF */
aa514ce3
GS
911
912/*
913 * wrap access to peripherals in accessor routines
914 * for improved portability across platforms
915 */
916
6d8cdb68
GS
917#if IS_ENABLED(CONFIG_PPC)
918
919static inline u32 clk_readl(u32 __iomem *reg)
920{
921 return ioread32be(reg);
922}
923
924static inline void clk_writel(u32 val, u32 __iomem *reg)
925{
926 iowrite32be(val, reg);
927}
928
929#else /* platform dependent I/O accessors */
930
aa514ce3
GS
931static inline u32 clk_readl(u32 __iomem *reg)
932{
933 return readl(reg);
934}
935
936static inline void clk_writel(u32 val, u32 __iomem *reg)
937{
938 writel(val, reg);
939}
940
6d8cdb68
GS
941#endif /* platform dependent I/O accessors */
942
fb2b3c9f 943#ifdef CONFIG_DEBUG_FS
61c7cddf 944struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
fb2b3c9f
PDS
945 void *data, const struct file_operations *fops);
946#endif
947
b2476490
MT
948#endif /* CONFIG_COMMON_CLK */
949#endif /* CLK_PROVIDER_H */