]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/clk-provider.h
clk: WARN_ON about to disable a critical clock
[mirror_ubuntu-bionic-kernel.git] / include / linux / clk-provider.h
CommitLineData
b2476490
MT
1/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
aa514ce3 14#include <linux/io.h>
355bb165 15#include <linux/of.h>
b2476490
MT
16
17#ifdef CONFIG_COMMON_CLK
18
b2476490
MT
19/*
20 * flags used across common struct clk. these flags should only affect the
21 * top-level framework. custom flags for dealing with hardware specifics
22 * belong in struct clk_foo
23 */
24#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
25#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
26#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
27#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
47b0eeb3 28#define CLK_IS_ROOT BIT(4) /* Deprecated: Don't use */
f7d8caad 29#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
a093bde2 30#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
819c1de3 31#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
5279fc40 32#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
d8d91987 33#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
2eb8c710 34#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
32b9b109 35#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
b2476490 36
61ae7656 37struct clk;
0197b3ea 38struct clk_hw;
035a61c3 39struct clk_core;
c646cbf1 40struct dentry;
0197b3ea 41
0817b62c
BB
42/**
43 * struct clk_rate_request - Structure encoding the clk constraints that
44 * a clock user might require.
45 *
46 * @rate: Requested clock rate. This field will be adjusted by
47 * clock drivers according to hardware capabilities.
48 * @min_rate: Minimum rate imposed by clk users.
1971dfb7 49 * @max_rate: Maximum rate imposed by clk users.
0817b62c
BB
50 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
51 * requested constraints.
52 * @best_parent_hw: The most appropriate parent clock that fulfills the
53 * requested constraints.
54 *
55 */
56struct clk_rate_request {
57 unsigned long rate;
58 unsigned long min_rate;
59 unsigned long max_rate;
60 unsigned long best_parent_rate;
61 struct clk_hw *best_parent_hw;
62};
63
b2476490
MT
64/**
65 * struct clk_ops - Callback operations for hardware clocks; these are to
66 * be provided by the clock implementation, and will be called by drivers
67 * through the clk_* api.
68 *
69 * @prepare: Prepare the clock for enabling. This must not return until
725b418b
GU
70 * the clock is fully prepared, and it's safe to call clk_enable.
71 * This callback is intended to allow clock implementations to
72 * do any initialisation that may sleep. Called with
73 * prepare_lock held.
b2476490
MT
74 *
75 * @unprepare: Release the clock from its prepared state. This will typically
725b418b
GU
76 * undo any work done in the @prepare callback. Called with
77 * prepare_lock held.
b2476490 78 *
3d6ee287
UH
79 * @is_prepared: Queries the hardware to determine if the clock is prepared.
80 * This function is allowed to sleep. Optional, if this op is not
81 * set then the prepare count will be used.
82 *
3cc8247f
UH
83 * @unprepare_unused: Unprepare the clock atomically. Only called from
84 * clk_disable_unused for prepare clocks with special needs.
85 * Called with prepare mutex held. This function may sleep.
86 *
b2476490 87 * @enable: Enable the clock atomically. This must not return until the
725b418b
GU
88 * clock is generating a valid clock signal, usable by consumer
89 * devices. Called with enable_lock held. This function must not
90 * sleep.
b2476490
MT
91 *
92 * @disable: Disable the clock atomically. Called with enable_lock held.
725b418b 93 * This function must not sleep.
b2476490 94 *
119c7127 95 * @is_enabled: Queries the hardware to determine if the clock is enabled.
725b418b
GU
96 * This function must not sleep. Optional, if this op is not
97 * set then the enable count will be used.
119c7127 98 *
7c045a55
MT
99 * @disable_unused: Disable the clock atomically. Only called from
100 * clk_disable_unused for gate clocks with special needs.
101 * Called with enable_lock held. This function must not
102 * sleep.
103 *
7ce3e8cc 104 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
725b418b
GU
105 * parent rate is an input parameter. It is up to the caller to
106 * ensure that the prepare_mutex is held across this call.
107 * Returns the calculated rate. Optional, but recommended - if
108 * this op is not set then clock rate will be initialized to 0.
b2476490
MT
109 *
110 * @round_rate: Given a target rate as input, returns the closest rate actually
54e73016
GU
111 * supported by the clock. The parent rate is an input/output
112 * parameter.
b2476490 113 *
71472c0c
JH
114 * @determine_rate: Given a target rate as input, returns the closest rate
115 * actually supported by the clock, and optionally the parent clock
116 * that should be used to provide the clock rate.
117 *
b2476490 118 * @set_parent: Change the input source of this clock; for clocks with multiple
54e73016
GU
119 * possible parents specify a new parent by passing in the index
120 * as a u8 corresponding to the parent in either the .parent_names
121 * or .parents arrays. This function in affect translates an
122 * array index into the value programmed into the hardware.
123 * Returns 0 on success, -EERROR otherwise.
124 *
b2476490 125 * @get_parent: Queries the hardware to determine the parent of a clock. The
725b418b
GU
126 * return value is a u8 which specifies the index corresponding to
127 * the parent clock. This index can be applied to either the
128 * .parent_names or .parents arrays. In short, this function
129 * translates the parent value read from hardware into an array
130 * index. Currently only called when the clock is initialized by
131 * __clk_init. This callback is mandatory for clocks with
132 * multiple parents. It is optional (and unnecessary) for clocks
133 * with 0 or 1 parents.
b2476490 134 *
1c0035d7
SG
135 * @set_rate: Change the rate of this clock. The requested rate is specified
136 * by the second argument, which should typically be the return
137 * of .round_rate call. The third argument gives the parent rate
138 * which is likely helpful for most .set_rate implementation.
139 * Returns 0 on success, -EERROR otherwise.
b2476490 140 *
3fa2252b
SB
141 * @set_rate_and_parent: Change the rate and the parent of this clock. The
142 * requested rate is specified by the second argument, which
143 * should typically be the return of .round_rate call. The
144 * third argument gives the parent rate which is likely helpful
145 * for most .set_rate_and_parent implementation. The fourth
146 * argument gives the parent index. This callback is optional (and
147 * unnecessary) for clocks with 0 or 1 parents as well as
148 * for clocks that can tolerate switching the rate and the parent
149 * separately via calls to .set_parent and .set_rate.
150 * Returns 0 on success, -EERROR otherwise.
151 *
54e73016
GU
152 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
153 * is expressed in ppb (parts per billion). The parent accuracy is
154 * an input parameter.
155 * Returns the calculated accuracy. Optional - if this op is not
156 * set then clock accuracy will be initialized to parent accuracy
157 * or 0 (perfect clock) if clock has no parent.
158 *
9824cf73
MR
159 * @get_phase: Queries the hardware to get the current phase of a clock.
160 * Returned values are 0-359 degrees on success, negative
161 * error codes on failure.
162 *
e59c5371
MT
163 * @set_phase: Shift the phase this clock signal in degrees specified
164 * by the second argument. Valid values for degrees are
165 * 0-359. Return 0 on success, otherwise -EERROR.
166 *
54e73016
GU
167 * @init: Perform platform-specific initialization magic.
168 * This is not not used by any of the basic clock types.
169 * Please consider other ways of solving initialization problems
170 * before using this callback, as its use is discouraged.
171 *
c646cbf1
AE
172 * @debug_init: Set up type-specific debugfs entries for this clock. This
173 * is called once, after the debugfs directory entry for this
174 * clock has been created. The dentry pointer representing that
175 * directory is provided as an argument. Called with
176 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
177 *
3fa2252b 178 *
b2476490
MT
179 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
180 * implementations to split any work between atomic (enable) and sleepable
181 * (prepare) contexts. If enabling a clock requires code that might sleep,
182 * this must be done in clk_prepare. Clock enable code that will never be
7ce3e8cc 183 * called in a sleepable context may be implemented in clk_enable.
b2476490
MT
184 *
185 * Typically, drivers will call clk_prepare when a clock may be needed later
186 * (eg. when a device is opened), and clk_enable when the clock is actually
187 * required (eg. from an interrupt). Note that clk_prepare MUST have been
188 * called before clk_enable.
189 */
190struct clk_ops {
191 int (*prepare)(struct clk_hw *hw);
192 void (*unprepare)(struct clk_hw *hw);
3d6ee287 193 int (*is_prepared)(struct clk_hw *hw);
3cc8247f 194 void (*unprepare_unused)(struct clk_hw *hw);
b2476490
MT
195 int (*enable)(struct clk_hw *hw);
196 void (*disable)(struct clk_hw *hw);
197 int (*is_enabled)(struct clk_hw *hw);
7c045a55 198 void (*disable_unused)(struct clk_hw *hw);
b2476490
MT
199 unsigned long (*recalc_rate)(struct clk_hw *hw,
200 unsigned long parent_rate);
54e73016
GU
201 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
202 unsigned long *parent_rate);
0817b62c
BB
203 int (*determine_rate)(struct clk_hw *hw,
204 struct clk_rate_request *req);
b2476490
MT
205 int (*set_parent)(struct clk_hw *hw, u8 index);
206 u8 (*get_parent)(struct clk_hw *hw);
54e73016
GU
207 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
208 unsigned long parent_rate);
3fa2252b
SB
209 int (*set_rate_and_parent)(struct clk_hw *hw,
210 unsigned long rate,
211 unsigned long parent_rate, u8 index);
5279fc40
BB
212 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
213 unsigned long parent_accuracy);
9824cf73 214 int (*get_phase)(struct clk_hw *hw);
e59c5371 215 int (*set_phase)(struct clk_hw *hw, int degrees);
b2476490 216 void (*init)(struct clk_hw *hw);
c646cbf1 217 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
b2476490
MT
218};
219
0197b3ea
SK
220/**
221 * struct clk_init_data - holds init data that's common to all clocks and is
222 * shared between the clock provider and the common clock framework.
223 *
224 * @name: clock name
225 * @ops: operations this clock supports
226 * @parent_names: array of string names for all possible parents
227 * @num_parents: number of possible parents
228 * @flags: framework-level hints and quirks
229 */
230struct clk_init_data {
231 const char *name;
232 const struct clk_ops *ops;
2893c379 233 const char * const *parent_names;
0197b3ea
SK
234 u8 num_parents;
235 unsigned long flags;
236};
237
238/**
239 * struct clk_hw - handle for traversing from a struct clk to its corresponding
240 * hardware-specific structure. struct clk_hw should be declared within struct
241 * clk_foo and then referenced by the struct clk instance that uses struct
242 * clk_foo's clk_ops
243 *
035a61c3
TV
244 * @core: pointer to the struct clk_core instance that points back to this
245 * struct clk_hw instance
246 *
247 * @clk: pointer to the per-user struct clk instance that can be used to call
248 * into the clk API
0197b3ea
SK
249 *
250 * @init: pointer to struct clk_init_data that contains the init data shared
251 * with the common clock framework.
252 */
253struct clk_hw {
035a61c3 254 struct clk_core *core;
0197b3ea 255 struct clk *clk;
dc4cd941 256 const struct clk_init_data *init;
0197b3ea
SK
257};
258
9d9f78ed
MT
259/*
260 * DOC: Basic clock implementations common to many platforms
261 *
262 * Each basic clock hardware type is comprised of a structure describing the
263 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
264 * unique flags for that hardware type, a registration function and an
265 * alternative macro for static initialization
266 */
267
268/**
269 * struct clk_fixed_rate - fixed-rate clock
270 * @hw: handle between common and hardware-specific interfaces
271 * @fixed_rate: constant frequency of clock
272 */
273struct clk_fixed_rate {
274 struct clk_hw hw;
275 unsigned long fixed_rate;
0903ea60 276 unsigned long fixed_accuracy;
9d9f78ed
MT
277 u8 flags;
278};
279
5fd9c05c
GT
280#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
281
bffad66e 282extern const struct clk_ops clk_fixed_rate_ops;
9d9f78ed
MT
283struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
284 const char *parent_name, unsigned long flags,
285 unsigned long fixed_rate);
0903ea60
BB
286struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
287 const char *name, const char *parent_name, unsigned long flags,
288 unsigned long fixed_rate, unsigned long fixed_accuracy);
0b225e41 289void clk_unregister_fixed_rate(struct clk *clk);
015ba402
GL
290void of_fixed_clk_setup(struct device_node *np);
291
9d9f78ed
MT
292/**
293 * struct clk_gate - gating clock
294 *
295 * @hw: handle between common and hardware-specific interfaces
296 * @reg: register controlling gate
297 * @bit_idx: single bit controlling gate
298 * @flags: hardware-specific flags
299 * @lock: register lock
300 *
301 * Clock which can gate its output. Implements .enable & .disable
302 *
303 * Flags:
1f73f31a 304 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
725b418b
GU
305 * enable the clock. Setting this flag does the opposite: setting the bit
306 * disable the clock and clearing it enables the clock
04577994 307 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
725b418b
GU
308 * of this register, and mask of gate bits are in higher 16-bit of this
309 * register. While setting the gate bits, higher 16-bit should also be
310 * updated to indicate changing gate bits.
9d9f78ed
MT
311 */
312struct clk_gate {
313 struct clk_hw hw;
314 void __iomem *reg;
315 u8 bit_idx;
316 u8 flags;
317 spinlock_t *lock;
9d9f78ed
MT
318};
319
5fd9c05c
GT
320#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
321
9d9f78ed 322#define CLK_GATE_SET_TO_DISABLE BIT(0)
04577994 323#define CLK_GATE_HIWORD_MASK BIT(1)
9d9f78ed 324
bffad66e 325extern const struct clk_ops clk_gate_ops;
9d9f78ed
MT
326struct clk *clk_register_gate(struct device *dev, const char *name,
327 const char *parent_name, unsigned long flags,
328 void __iomem *reg, u8 bit_idx,
329 u8 clk_gate_flags, spinlock_t *lock);
4e3c021f 330void clk_unregister_gate(struct clk *clk);
9d9f78ed 331
357c3f0a
RN
332struct clk_div_table {
333 unsigned int val;
334 unsigned int div;
335};
336
9d9f78ed
MT
337/**
338 * struct clk_divider - adjustable divider clock
339 *
340 * @hw: handle between common and hardware-specific interfaces
341 * @reg: register containing the divider
342 * @shift: shift to the divider bit field
343 * @width: width of the divider bit field
357c3f0a 344 * @table: array of value/divider pairs, last entry should have div = 0
9d9f78ed
MT
345 * @lock: register lock
346 *
347 * Clock with an adjustable divider affecting its output frequency. Implements
348 * .recalc_rate, .set_rate and .round_rate
349 *
350 * Flags:
351 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
725b418b
GU
352 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
353 * the raw value read from the register, with the value of zero considered
056b2053 354 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
9d9f78ed 355 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
725b418b 356 * the hardware register
056b2053
SB
357 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
358 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
359 * Some hardware implementations gracefully handle this case and allow a
360 * zero divisor by not modifying their input clock
361 * (divide by one / bypass).
d57dfe75 362 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
725b418b
GU
363 * of this register, and mask of divider bits are in higher 16-bit of this
364 * register. While setting the divider bits, higher 16-bit should also be
365 * updated to indicate changing divider bits.
774b5143
MC
366 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
367 * to the closest integer instead of the up one.
79c6ab50
HS
368 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
369 * not be changed by the clock framework.
afe76c8f
JQ
370 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
371 * except when the value read from the register is zero, the divisor is
372 * 2^width of the field.
9d9f78ed
MT
373 */
374struct clk_divider {
375 struct clk_hw hw;
376 void __iomem *reg;
377 u8 shift;
378 u8 width;
379 u8 flags;
357c3f0a 380 const struct clk_div_table *table;
9d9f78ed 381 spinlock_t *lock;
9d9f78ed
MT
382};
383
5fd9c05c
GT
384#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
385
9d9f78ed
MT
386#define CLK_DIVIDER_ONE_BASED BIT(0)
387#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
056b2053 388#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
d57dfe75 389#define CLK_DIVIDER_HIWORD_MASK BIT(3)
774b5143 390#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
79c6ab50 391#define CLK_DIVIDER_READ_ONLY BIT(5)
afe76c8f 392#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
9d9f78ed 393
bffad66e 394extern const struct clk_ops clk_divider_ops;
50359819 395extern const struct clk_ops clk_divider_ro_ops;
bca9690b
SB
396
397unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
398 unsigned int val, const struct clk_div_table *table,
399 unsigned long flags);
400long divider_round_rate(struct clk_hw *hw, unsigned long rate,
401 unsigned long *prate, const struct clk_div_table *table,
402 u8 width, unsigned long flags);
403int divider_get_val(unsigned long rate, unsigned long parent_rate,
404 const struct clk_div_table *table, u8 width,
405 unsigned long flags);
406
9d9f78ed
MT
407struct clk *clk_register_divider(struct device *dev, const char *name,
408 const char *parent_name, unsigned long flags,
409 void __iomem *reg, u8 shift, u8 width,
410 u8 clk_divider_flags, spinlock_t *lock);
357c3f0a
RN
411struct clk *clk_register_divider_table(struct device *dev, const char *name,
412 const char *parent_name, unsigned long flags,
413 void __iomem *reg, u8 shift, u8 width,
414 u8 clk_divider_flags, const struct clk_div_table *table,
415 spinlock_t *lock);
4e3c021f 416void clk_unregister_divider(struct clk *clk);
9d9f78ed
MT
417
418/**
419 * struct clk_mux - multiplexer clock
420 *
421 * @hw: handle between common and hardware-specific interfaces
422 * @reg: register controlling multiplexer
423 * @shift: shift to multiplexer bit field
424 * @width: width of mutliplexer bit field
3566d40c 425 * @flags: hardware-specific flags
9d9f78ed
MT
426 * @lock: register lock
427 *
428 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
429 * and .recalc_rate
430 *
431 * Flags:
432 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
1f73f31a 433 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
ba492e90 434 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
725b418b
GU
435 * register, and mask of mux bits are in higher 16-bit of this register.
436 * While setting the mux bits, higher 16-bit should also be updated to
437 * indicate changing mux bits.
15a02c1f
SB
438 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
439 * frequency.
9d9f78ed
MT
440 */
441struct clk_mux {
442 struct clk_hw hw;
443 void __iomem *reg;
ce4f3313
PDS
444 u32 *table;
445 u32 mask;
9d9f78ed 446 u8 shift;
9d9f78ed
MT
447 u8 flags;
448 spinlock_t *lock;
449};
450
5fd9c05c
GT
451#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
452
9d9f78ed
MT
453#define CLK_MUX_INDEX_ONE BIT(0)
454#define CLK_MUX_INDEX_BIT BIT(1)
ba492e90 455#define CLK_MUX_HIWORD_MASK BIT(2)
15a02c1f
SB
456#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
457#define CLK_MUX_ROUND_CLOSEST BIT(4)
9d9f78ed 458
bffad66e 459extern const struct clk_ops clk_mux_ops;
c57acd14 460extern const struct clk_ops clk_mux_ro_ops;
ce4f3313 461
9d9f78ed 462struct clk *clk_register_mux(struct device *dev, const char *name,
2893c379
SH
463 const char * const *parent_names, u8 num_parents,
464 unsigned long flags,
9d9f78ed
MT
465 void __iomem *reg, u8 shift, u8 width,
466 u8 clk_mux_flags, spinlock_t *lock);
b2476490 467
ce4f3313 468struct clk *clk_register_mux_table(struct device *dev, const char *name,
2893c379
SH
469 const char * const *parent_names, u8 num_parents,
470 unsigned long flags,
ce4f3313
PDS
471 void __iomem *reg, u8 shift, u32 mask,
472 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
473
4e3c021f
KK
474void clk_unregister_mux(struct clk *clk);
475
79b16641
GC
476void of_fixed_factor_clk_setup(struct device_node *node);
477
f0948f59
SH
478/**
479 * struct clk_fixed_factor - fixed multiplier and divider clock
480 *
481 * @hw: handle between common and hardware-specific interfaces
482 * @mult: multiplier
483 * @div: divider
484 *
485 * Clock with a fixed multiplier and divider. The output frequency is the
486 * parent clock rate divided by div and multiplied by mult.
487 * Implements .recalc_rate, .set_rate and .round_rate
488 */
489
490struct clk_fixed_factor {
491 struct clk_hw hw;
492 unsigned int mult;
493 unsigned int div;
494};
495
5fd9c05c
GT
496#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
497
3037e9ea 498extern const struct clk_ops clk_fixed_factor_ops;
f0948f59
SH
499struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
500 const char *parent_name, unsigned long flags,
501 unsigned int mult, unsigned int div);
cbf9591f 502void clk_unregister_fixed_factor(struct clk *clk);
f0948f59 503
e2d0e90f
HK
504/**
505 * struct clk_fractional_divider - adjustable fractional divider clock
506 *
507 * @hw: handle between common and hardware-specific interfaces
508 * @reg: register containing the divider
509 * @mshift: shift to the numerator bit field
510 * @mwidth: width of the numerator bit field
511 * @nshift: shift to the denominator bit field
512 * @nwidth: width of the denominator bit field
513 * @lock: register lock
514 *
515 * Clock with adjustable fractional divider affecting its output frequency.
516 */
e2d0e90f
HK
517struct clk_fractional_divider {
518 struct clk_hw hw;
519 void __iomem *reg;
520 u8 mshift;
934e2536 521 u8 mwidth;
e2d0e90f
HK
522 u32 mmask;
523 u8 nshift;
934e2536 524 u8 nwidth;
e2d0e90f
HK
525 u32 nmask;
526 u8 flags;
527 spinlock_t *lock;
528};
529
5fd9c05c
GT
530#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
531
e2d0e90f
HK
532extern const struct clk_ops clk_fractional_divider_ops;
533struct clk *clk_register_fractional_divider(struct device *dev,
534 const char *name, const char *parent_name, unsigned long flags,
535 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
536 u8 clk_divider_flags, spinlock_t *lock);
537
f2e0a532
MR
538/**
539 * struct clk_multiplier - adjustable multiplier clock
540 *
541 * @hw: handle between common and hardware-specific interfaces
542 * @reg: register containing the multiplier
543 * @shift: shift to the multiplier bit field
544 * @width: width of the multiplier bit field
545 * @lock: register lock
546 *
547 * Clock with an adjustable multiplier affecting its output frequency.
548 * Implements .recalc_rate, .set_rate and .round_rate
549 *
550 * Flags:
551 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
552 * from the register, with 0 being a valid value effectively
553 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
554 * set, then a null multiplier will be considered as a bypass,
555 * leaving the parent rate unmodified.
556 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
557 * rounded to the closest integer instead of the down one.
558 */
559struct clk_multiplier {
560 struct clk_hw hw;
561 void __iomem *reg;
562 u8 shift;
563 u8 width;
564 u8 flags;
565 spinlock_t *lock;
566};
567
5fd9c05c
GT
568#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
569
f2e0a532
MR
570#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
571#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
572
573extern const struct clk_ops clk_multiplier_ops;
574
ece70094
PG
575/***
576 * struct clk_composite - aggregate clock of mux, divider and gate clocks
577 *
578 * @hw: handle between common and hardware-specific interfaces
d3a1c7be
MT
579 * @mux_hw: handle between composite and hardware-specific mux clock
580 * @rate_hw: handle between composite and hardware-specific rate clock
581 * @gate_hw: handle between composite and hardware-specific gate clock
ece70094 582 * @mux_ops: clock ops for mux
d3a1c7be 583 * @rate_ops: clock ops for rate
ece70094
PG
584 * @gate_ops: clock ops for gate
585 */
586struct clk_composite {
587 struct clk_hw hw;
588 struct clk_ops ops;
589
590 struct clk_hw *mux_hw;
d3a1c7be 591 struct clk_hw *rate_hw;
ece70094
PG
592 struct clk_hw *gate_hw;
593
594 const struct clk_ops *mux_ops;
d3a1c7be 595 const struct clk_ops *rate_ops;
ece70094
PG
596 const struct clk_ops *gate_ops;
597};
598
5fd9c05c
GT
599#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
600
ece70094 601struct clk *clk_register_composite(struct device *dev, const char *name,
2893c379 602 const char * const *parent_names, int num_parents,
ece70094 603 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
d3a1c7be 604 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
ece70094
PG
605 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
606 unsigned long flags);
607
c873d14d
JS
608/***
609 * struct clk_gpio_gate - gpio gated clock
610 *
611 * @hw: handle between common and hardware-specific interfaces
612 * @gpiod: gpio descriptor
613 *
614 * Clock with a gpio control for enabling and disabling the parent clock.
615 * Implements .enable, .disable and .is_enabled
616 */
617
618struct clk_gpio {
619 struct clk_hw hw;
620 struct gpio_desc *gpiod;
621};
622
5fd9c05c
GT
623#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
624
c873d14d
JS
625extern const struct clk_ops clk_gpio_gate_ops;
626struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
820ad975 627 const char *parent_name, unsigned gpio, bool active_low,
c873d14d
JS
628 unsigned long flags);
629
80eeb1f0
SS
630/**
631 * struct clk_gpio_mux - gpio controlled clock multiplexer
632 *
633 * @hw: see struct clk_gpio
634 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
635 *
636 * Clock with a gpio control for selecting the parent clock.
637 * Implements .get_parent, .set_parent and .determine_rate
638 */
639
640extern const struct clk_ops clk_gpio_mux_ops;
641struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
37bff2c1 642 const char * const *parent_names, u8 num_parents, unsigned gpio,
80eeb1f0
SS
643 bool active_low, unsigned long flags);
644
b2476490
MT
645/**
646 * clk_register - allocate a new clock, register it and return an opaque cookie
647 * @dev: device that is registering this clock
b2476490 648 * @hw: link to hardware-specific clock data
b2476490
MT
649 *
650 * clk_register is the primary interface for populating the clock tree with new
651 * clock nodes. It returns a pointer to the newly allocated struct clk which
652 * cannot be dereferenced by driver code but may be used in conjuction with the
d1302a36
MT
653 * rest of the clock API. In the event of an error clk_register will return an
654 * error code; drivers must test for an error code after calling clk_register.
b2476490 655 */
0197b3ea 656struct clk *clk_register(struct device *dev, struct clk_hw *hw);
46c8773a 657struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
b2476490 658
1df5c939 659void clk_unregister(struct clk *clk);
46c8773a 660void devm_clk_unregister(struct device *dev, struct clk *clk);
1df5c939 661
b2476490 662/* helper functions */
b76281cb 663const char *__clk_get_name(const struct clk *clk);
e7df6f6e 664const char *clk_hw_get_name(const struct clk_hw *hw);
b2476490 665struct clk_hw *__clk_get_hw(struct clk *clk);
e7df6f6e
SB
666unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
667struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
668struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
1a9c069c 669 unsigned int index);
93874681 670unsigned int __clk_get_enable_count(struct clk *clk);
e7df6f6e 671unsigned long clk_hw_get_rate(const struct clk_hw *hw);
b2476490 672unsigned long __clk_get_flags(struct clk *clk);
e7df6f6e
SB
673unsigned long clk_hw_get_flags(const struct clk_hw *hw);
674bool clk_hw_is_prepared(const struct clk_hw *hw);
be68bf88 675bool clk_hw_is_enabled(const struct clk_hw *hw);
2ac6b1f5 676bool __clk_is_enabled(struct clk *clk);
b2476490 677struct clk *__clk_lookup(const char *name);
0817b62c
BB
678int __clk_mux_determine_rate(struct clk_hw *hw,
679 struct clk_rate_request *req);
680int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
681int __clk_mux_determine_rate_closest(struct clk_hw *hw,
682 struct clk_rate_request *req);
42c86547 683void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
9783c0d9
SB
684void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
685 unsigned long max_rate);
b2476490 686
2e65d8bf
JMC
687static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
688{
689 dst->clk = src->clk;
690 dst->core = src->core;
691}
692
b2476490
MT
693/*
694 * FIXME clock api without lock protection
695 */
1a9c069c 696unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
b2476490 697
766e6a4e
GL
698struct of_device_id;
699
700typedef void (*of_clk_init_cb_t)(struct device_node *);
701
0b151deb
SH
702struct clk_onecell_data {
703 struct clk **clks;
704 unsigned int clk_num;
705};
706
819b4861
TK
707extern struct of_device_id __clk_of_table;
708
54196ccb 709#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
0b151deb
SH
710
711#ifdef CONFIG_OF
766e6a4e
GL
712int of_clk_add_provider(struct device_node *np,
713 struct clk *(*clk_src_get)(struct of_phandle_args *args,
714 void *data),
715 void *data);
716void of_clk_del_provider(struct device_node *np);
717struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
718 void *data);
494bfec9 719struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
929e7f3b 720unsigned int of_clk_get_parent_count(struct device_node *np);
2e61dfb3
DN
721int of_clk_parent_fill(struct device_node *np, const char **parents,
722 unsigned int size);
766e6a4e 723const char *of_clk_get_parent_name(struct device_node *np, int index);
f2f6c255 724
766e6a4e
GL
725void of_clk_init(const struct of_device_id *matches);
726
0b151deb 727#else /* !CONFIG_OF */
f2f6c255 728
0b151deb
SH
729static inline int of_clk_add_provider(struct device_node *np,
730 struct clk *(*clk_src_get)(struct of_phandle_args *args,
731 void *data),
732 void *data)
733{
734 return 0;
735}
20dd882a 736static inline void of_clk_del_provider(struct device_node *np) {}
0b151deb
SH
737static inline struct clk *of_clk_src_simple_get(
738 struct of_phandle_args *clkspec, void *data)
739{
740 return ERR_PTR(-ENOENT);
741}
742static inline struct clk *of_clk_src_onecell_get(
743 struct of_phandle_args *clkspec, void *data)
744{
745 return ERR_PTR(-ENOENT);
746}
679c51cf
SB
747static inline int of_clk_get_parent_count(struct device_node *np)
748{
749 return 0;
750}
751static inline int of_clk_parent_fill(struct device_node *np,
752 const char **parents, unsigned int size)
753{
754 return 0;
755}
0b151deb
SH
756static inline const char *of_clk_get_parent_name(struct device_node *np,
757 int index)
758{
759 return NULL;
760}
20dd882a 761static inline void of_clk_init(const struct of_device_id *matches) {}
0b151deb 762#endif /* CONFIG_OF */
aa514ce3
GS
763
764/*
765 * wrap access to peripherals in accessor routines
766 * for improved portability across platforms
767 */
768
6d8cdb68
GS
769#if IS_ENABLED(CONFIG_PPC)
770
771static inline u32 clk_readl(u32 __iomem *reg)
772{
773 return ioread32be(reg);
774}
775
776static inline void clk_writel(u32 val, u32 __iomem *reg)
777{
778 iowrite32be(val, reg);
779}
780
781#else /* platform dependent I/O accessors */
782
aa514ce3
GS
783static inline u32 clk_readl(u32 __iomem *reg)
784{
785 return readl(reg);
786}
787
788static inline void clk_writel(u32 val, u32 __iomem *reg)
789{
790 writel(val, reg);
791}
792
6d8cdb68
GS
793#endif /* platform dependent I/O accessors */
794
fb2b3c9f 795#ifdef CONFIG_DEBUG_FS
61c7cddf 796struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
fb2b3c9f
PDS
797 void *data, const struct file_operations *fops);
798#endif
799
b2476490
MT
800#endif /* CONFIG_COMMON_CLK */
801#endif /* CLK_PROVIDER_H */