]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/dmaengine.h
dmaengine maintainer update
[mirror_ubuntu-artful-kernel.git] / include / linux / dmaengine.h
CommitLineData
c13c8260
CL
1/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
d2ebfb33
RKAL
21#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
1c0f16e5 23
c13c8260 24#include <linux/device.h>
0ad7c000 25#include <linux/err.h>
c13c8260 26#include <linux/uio.h>
187f1882 27#include <linux/bug.h>
90b44f8f 28#include <linux/scatterlist.h>
a8efa9d6 29#include <linux/bitmap.h>
dcc043dc 30#include <linux/types.h>
a8efa9d6 31#include <asm/page.h>
b7f080cf 32
c13c8260 33/**
fe4ada2d 34 * typedef dma_cookie_t - an opaque DMA cookie
c13c8260
CL
35 *
36 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
37 */
38typedef s32 dma_cookie_t;
76bd061f
SM
39#define DMA_MIN_COOKIE 1
40#define DMA_MAX_COOKIE INT_MAX
c13c8260 41
71ea1483
DC
42static inline int dma_submit_error(dma_cookie_t cookie)
43{
44 return cookie < 0 ? cookie : 0;
45}
c13c8260
CL
46
47/**
48 * enum dma_status - DMA transaction status
adfedd9a 49 * @DMA_COMPLETE: transaction completed
c13c8260 50 * @DMA_IN_PROGRESS: transaction not yet processed
07934481 51 * @DMA_PAUSED: transaction is paused
c13c8260
CL
52 * @DMA_ERROR: transaction failed
53 */
54enum dma_status {
7db5f727 55 DMA_COMPLETE,
c13c8260 56 DMA_IN_PROGRESS,
07934481 57 DMA_PAUSED,
c13c8260
CL
58 DMA_ERROR,
59};
60
7405f74b
DW
61/**
62 * enum dma_transaction_type - DMA transaction types/indexes
138f4c35
DW
63 *
64 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
65 * automatically set as dma devices are registered.
7405f74b
DW
66 */
67enum dma_transaction_type {
68 DMA_MEMCPY,
69 DMA_XOR,
b2f46fd8 70 DMA_PQ,
099f53cb
DW
71 DMA_XOR_VAL,
72 DMA_PQ_VAL,
7405f74b 73 DMA_INTERRUPT,
a86ee03c 74 DMA_SG,
59b5ec21 75 DMA_PRIVATE,
138f4c35 76 DMA_ASYNC_TX,
dc0ee643 77 DMA_SLAVE,
782bc950 78 DMA_CYCLIC,
b14dab79 79 DMA_INTERLEAVE,
7405f74b 80/* last transaction type for creation of the capabilities mask */
b14dab79
JB
81 DMA_TX_TYPE_END,
82};
dc0ee643 83
49920bc6
VK
84/**
85 * enum dma_transfer_direction - dma transfer mode and direction indicator
86 * @DMA_MEM_TO_MEM: Async/Memcpy mode
87 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
88 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
89 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
90 */
91enum dma_transfer_direction {
92 DMA_MEM_TO_MEM,
93 DMA_MEM_TO_DEV,
94 DMA_DEV_TO_MEM,
95 DMA_DEV_TO_DEV,
62268ce9 96 DMA_TRANS_NONE,
49920bc6 97};
7405f74b 98
b14dab79
JB
99/**
100 * Interleaved Transfer Request
101 * ----------------------------
102 * A chunk is collection of contiguous bytes to be transfered.
103 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
104 * ICGs may or maynot change between chunks.
105 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
106 * that when repeated an integral number of times, specifies the transfer.
107 * A transfer template is specification of a Frame, the number of times
108 * it is to be repeated and other per-transfer attributes.
109 *
110 * Practically, a client driver would have ready a template for each
111 * type of transfer it is going to need during its lifetime and
112 * set only 'src_start' and 'dst_start' before submitting the requests.
113 *
114 *
115 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
116 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
117 *
118 * == Chunk size
119 * ... ICG
120 */
121
122/**
123 * struct data_chunk - Element of scatter-gather list that makes a frame.
124 * @size: Number of bytes to read from source.
125 * size_dst := fn(op, size_src), so doesn't mean much for destination.
126 * @icg: Number of bytes to jump after last src/dst address of this
127 * chunk and before first src/dst address for next chunk.
128 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
129 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
130 */
131struct data_chunk {
132 size_t size;
133 size_t icg;
134};
135
136/**
137 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
138 * and attributes.
139 * @src_start: Bus address of source for the first chunk.
140 * @dst_start: Bus address of destination for the first chunk.
141 * @dir: Specifies the type of Source and Destination.
142 * @src_inc: If the source address increments after reading from it.
143 * @dst_inc: If the destination address increments after writing to it.
144 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
145 * Otherwise, source is read contiguously (icg ignored).
146 * Ignored if src_inc is false.
147 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
148 * Otherwise, destination is filled contiguously (icg ignored).
149 * Ignored if dst_inc is false.
150 * @numf: Number of frames in this template.
151 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
152 * @sgl: Array of {chunk,icg} pairs that make up a frame.
153 */
154struct dma_interleaved_template {
155 dma_addr_t src_start;
156 dma_addr_t dst_start;
157 enum dma_transfer_direction dir;
158 bool src_inc;
159 bool dst_inc;
160 bool src_sgl;
161 bool dst_sgl;
162 size_t numf;
163 size_t frame_size;
164 struct data_chunk sgl[0];
165};
166
d4c56f97 167/**
636bdeaa 168 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
b2f46fd8 169 * control completion, and communicate status.
d4c56f97 170 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
b2f46fd8 171 * this transaction
a88f6667 172 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
b2f46fd8
DW
173 * acknowledges receipt, i.e. has has a chance to establish any dependency
174 * chains
b2f46fd8
DW
175 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
176 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
177 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
178 * sources that were the result of a previous operation, in the case of a PQ
179 * operation it continues the calculation with new sources
0403e382
DW
180 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
181 * on the result of this operation
d4c56f97 182 */
636bdeaa 183enum dma_ctrl_flags {
d4c56f97 184 DMA_PREP_INTERRUPT = (1 << 0),
636bdeaa 185 DMA_CTRL_ACK = (1 << 1),
0776ae7b
BZ
186 DMA_PREP_PQ_DISABLE_P = (1 << 2),
187 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
188 DMA_PREP_CONTINUE = (1 << 4),
189 DMA_PREP_FENCE = (1 << 5),
d4c56f97
DW
190};
191
c3635c78
LW
192/**
193 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
194 * on a running channel.
195 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
196 * @DMA_PAUSE: pause ongoing transfers
197 * @DMA_RESUME: resume paused transfer
c156d0a5
LW
198 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
199 * that need to runtime reconfigure the slave channels (as opposed to passing
200 * configuration data in statically from the platform). An additional
201 * argument of struct dma_slave_config must be passed in with this
202 * command.
968f19ae
IS
203 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
204 * into external start mode.
c3635c78
LW
205 */
206enum dma_ctrl_cmd {
207 DMA_TERMINATE_ALL,
208 DMA_PAUSE,
209 DMA_RESUME,
c156d0a5 210 DMA_SLAVE_CONFIG,
968f19ae 211 FSLDMA_EXTERNAL_START,
c3635c78
LW
212};
213
ad283ea4
DW
214/**
215 * enum sum_check_bits - bit position of pq_check_flags
216 */
217enum sum_check_bits {
218 SUM_CHECK_P = 0,
219 SUM_CHECK_Q = 1,
220};
221
222/**
223 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
224 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
225 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
226 */
227enum sum_check_flags {
228 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
229 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
230};
231
232
7405f74b
DW
233/**
234 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
235 * See linux/cpumask.h
236 */
237typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
238
c13c8260
CL
239/**
240 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
c13c8260
CL
241 * @memcpy_count: transaction counter
242 * @bytes_transferred: byte counter
243 */
244
245struct dma_chan_percpu {
c13c8260
CL
246 /* stats */
247 unsigned long memcpy_count;
248 unsigned long bytes_transferred;
249};
250
251/**
252 * struct dma_chan - devices supply DMA channels, clients use them
fe4ada2d 253 * @device: ptr to the dma device who supplies this channel, always !%NULL
c13c8260 254 * @cookie: last cookie value returned to client
4d4e58de 255 * @completed_cookie: last completed cookie for this channel
fe4ada2d 256 * @chan_id: channel ID for sysfs
41d5e59c 257 * @dev: class device for sysfs
c13c8260
CL
258 * @device_node: used to add this to the device chan list
259 * @local: per-cpu pointer to a struct dma_chan_percpu
868d2ee2 260 * @client_count: how many clients are using this channel
bec08513 261 * @table_count: number of appearances in the mem-to-mem allocation table
287d8592 262 * @private: private data for certain client-channel associations
c13c8260
CL
263 */
264struct dma_chan {
c13c8260
CL
265 struct dma_device *device;
266 dma_cookie_t cookie;
4d4e58de 267 dma_cookie_t completed_cookie;
c13c8260
CL
268
269 /* sysfs */
270 int chan_id;
41d5e59c 271 struct dma_chan_dev *dev;
c13c8260 272
c13c8260 273 struct list_head device_node;
a29d8b8e 274 struct dma_chan_percpu __percpu *local;
7cc5bf9a 275 int client_count;
bec08513 276 int table_count;
287d8592 277 void *private;
c13c8260
CL
278};
279
41d5e59c
DW
280/**
281 * struct dma_chan_dev - relate sysfs device node to backing channel device
868d2ee2
VK
282 * @chan: driver channel device
283 * @device: sysfs device
284 * @dev_id: parent dma_device dev_id
285 * @idr_ref: reference count to gate release of dma_device dev_id
41d5e59c
DW
286 */
287struct dma_chan_dev {
288 struct dma_chan *chan;
289 struct device device;
864498aa
DW
290 int dev_id;
291 atomic_t *idr_ref;
41d5e59c
DW
292};
293
c156d0a5
LW
294/**
295 * enum dma_slave_buswidth - defines bus with of the DMA slave
296 * device, source or target buses
297 */
298enum dma_slave_buswidth {
299 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
300 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
301 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
302 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
303 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
304};
305
306/**
307 * struct dma_slave_config - dma slave channel runtime config
308 * @direction: whether the data shall go in or out on this slave
397321f4
AP
309 * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
310 * legal values.
c156d0a5
LW
311 * @src_addr: this is the physical address where DMA slave data
312 * should be read (RX), if the source is memory this argument is
313 * ignored.
314 * @dst_addr: this is the physical address where DMA slave data
315 * should be written (TX), if the source is memory this argument
316 * is ignored.
317 * @src_addr_width: this is the width in bytes of the source (RX)
318 * register where DMA data shall be read. If the source
319 * is memory this may be ignored depending on architecture.
320 * Legal values: 1, 2, 4, 8.
321 * @dst_addr_width: same as src_addr_width but for destination
322 * target (TX) mutatis mutandis.
323 * @src_maxburst: the maximum number of words (note: words, as in
324 * units of the src_addr_width member, not bytes) that can be sent
325 * in one burst to the device. Typically something like half the
326 * FIFO depth on I/O peripherals so you don't overflow it. This
327 * may or may not be applicable on memory sources.
328 * @dst_maxburst: same as src_maxburst but for destination target
329 * mutatis mutandis.
dcc043dc
VK
330 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
331 * with 'true' if peripheral should be flow controller. Direction will be
332 * selected at Runtime.
4fd1e324
LD
333 * @slave_id: Slave requester id. Only valid for slave channels. The dma
334 * slave peripheral will have unique id as dma requester which need to be
335 * pass as slave config.
c156d0a5
LW
336 *
337 * This struct is passed in as configuration data to a DMA engine
338 * in order to set up a certain channel for DMA transport at runtime.
339 * The DMA device/engine has to provide support for an additional
340 * command in the channel config interface, DMA_SLAVE_CONFIG
341 * and this struct will then be passed in as an argument to the
342 * DMA engine device_control() function.
343 *
344 * The rationale for adding configuration information to this struct
345 * is as follows: if it is likely that most DMA slave controllers in
346 * the world will support the configuration option, then make it
347 * generic. If not: if it is fixed so that it be sent in static from
348 * the platform data, then prefer to do that. Else, if it is neither
349 * fixed at runtime, nor generic enough (such as bus mastership on
350 * some CPU family and whatnot) then create a custom slave config
351 * struct and pass that, then make this config a member of that
352 * struct, if applicable.
353 */
354struct dma_slave_config {
49920bc6 355 enum dma_transfer_direction direction;
c156d0a5
LW
356 dma_addr_t src_addr;
357 dma_addr_t dst_addr;
358 enum dma_slave_buswidth src_addr_width;
359 enum dma_slave_buswidth dst_addr_width;
360 u32 src_maxburst;
361 u32 dst_maxburst;
dcc043dc 362 bool device_fc;
4fd1e324 363 unsigned int slave_id;
c156d0a5
LW
364};
365
50720563
LPC
366/**
367 * enum dma_residue_granularity - Granularity of the reported transfer residue
368 * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The
369 * DMA channel is only able to tell whether a descriptor has been completed or
370 * not, which means residue reporting is not supported by this channel. The
371 * residue field of the dma_tx_state field will always be 0.
372 * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully
373 * completed segment of the transfer (For cyclic transfers this is after each
374 * period). This is typically implemented by having the hardware generate an
375 * interrupt after each transferred segment and then the drivers updates the
376 * outstanding residue by the size of the segment. Another possibility is if
377 * the hardware supports scatter-gather and the segment descriptor has a field
378 * which gets set after the segment has been completed. The driver then counts
379 * the number of segments without the flag set to compute the residue.
380 * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred
381 * burst. This is typically only supported if the hardware has a progress
382 * register of some sort (E.g. a register with the current read/write address
383 * or a register with the amount of bursts/beats/bytes that have been
384 * transferred or still need to be transferred).
385 */
386enum dma_residue_granularity {
387 DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0,
388 DMA_RESIDUE_GRANULARITY_SEGMENT = 1,
389 DMA_RESIDUE_GRANULARITY_BURST = 2,
390};
391
221a27c7
VK
392/* struct dma_slave_caps - expose capabilities of a slave channel only
393 *
394 * @src_addr_widths: bit mask of src addr widths the channel supports
395 * @dstn_addr_widths: bit mask of dstn addr widths the channel supports
396 * @directions: bit mask of slave direction the channel supported
397 * since the enum dma_transfer_direction is not defined as bits for each
398 * type of direction, the dma controller should fill (1 << <TYPE>) and same
399 * should be checked by controller as well
400 * @cmd_pause: true, if pause and thereby resume is supported
401 * @cmd_terminate: true, if terminate cmd is supported
50720563 402 * @residue_granularity: granularity of the reported transfer residue
221a27c7
VK
403 */
404struct dma_slave_caps {
405 u32 src_addr_widths;
406 u32 dstn_addr_widths;
407 u32 directions;
408 bool cmd_pause;
409 bool cmd_terminate;
50720563 410 enum dma_residue_granularity residue_granularity;
221a27c7
VK
411};
412
41d5e59c
DW
413static inline const char *dma_chan_name(struct dma_chan *chan)
414{
415 return dev_name(&chan->dev->device);
416}
d379b01e 417
c13c8260
CL
418void dma_chan_cleanup(struct kref *kref);
419
59b5ec21
DW
420/**
421 * typedef dma_filter_fn - callback filter for dma_request_channel
422 * @chan: channel to be reviewed
423 * @filter_param: opaque parameter passed through dma_request_channel
424 *
425 * When this optional parameter is specified in a call to dma_request_channel a
426 * suitable channel is passed to this routine for further dispositioning before
427 * being returned. Where 'suitable' indicates a non-busy channel that
7dd60251
DW
428 * satisfies the given capability mask. It returns 'true' to indicate that the
429 * channel is suitable.
59b5ec21 430 */
7dd60251 431typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
59b5ec21 432
7405f74b 433typedef void (*dma_async_tx_callback)(void *dma_async_param);
d38a8c62
DW
434
435struct dmaengine_unmap_data {
436 u8 to_cnt;
437 u8 from_cnt;
438 u8 bidi_cnt;
439 struct device *dev;
440 struct kref kref;
441 size_t len;
442 dma_addr_t addr[0];
443};
444
7405f74b
DW
445/**
446 * struct dma_async_tx_descriptor - async transaction descriptor
447 * ---dma generic offload fields---
448 * @cookie: tracking cookie for this transaction, set to -EBUSY if
449 * this tx is sitting on a dependency list
636bdeaa
DW
450 * @flags: flags to augment operation preparation, control completion, and
451 * communicate status
7405f74b 452 * @phys: physical address of the descriptor
7405f74b
DW
453 * @chan: target channel for this operation
454 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
7405f74b
DW
455 * @callback: routine to call after this operation is complete
456 * @callback_param: general parameter to pass to the callback routine
457 * ---async_tx api specific fields---
19242d72 458 * @next: at completion submit this descriptor
7405f74b 459 * @parent: pointer to the next level up in the dependency chain
19242d72 460 * @lock: protect the parent and next pointers
7405f74b
DW
461 */
462struct dma_async_tx_descriptor {
463 dma_cookie_t cookie;
636bdeaa 464 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
7405f74b 465 dma_addr_t phys;
7405f74b
DW
466 struct dma_chan *chan;
467 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
7405f74b
DW
468 dma_async_tx_callback callback;
469 void *callback_param;
d38a8c62 470 struct dmaengine_unmap_data *unmap;
5fc6d897 471#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
19242d72 472 struct dma_async_tx_descriptor *next;
7405f74b
DW
473 struct dma_async_tx_descriptor *parent;
474 spinlock_t lock;
caa20d97 475#endif
7405f74b
DW
476};
477
89716462 478#ifdef CONFIG_DMA_ENGINE
d38a8c62
DW
479static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
480 struct dmaengine_unmap_data *unmap)
481{
482 kref_get(&unmap->kref);
483 tx->unmap = unmap;
484}
485
89716462
DW
486struct dmaengine_unmap_data *
487dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
45c463ae 488void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
89716462
DW
489#else
490static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
491 struct dmaengine_unmap_data *unmap)
492{
493}
494static inline struct dmaengine_unmap_data *
495dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
496{
497 return NULL;
498}
499static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
500{
501}
502#endif
45c463ae 503
d38a8c62
DW
504static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
505{
506 if (tx->unmap) {
45c463ae 507 dmaengine_unmap_put(tx->unmap);
d38a8c62
DW
508 tx->unmap = NULL;
509 }
510}
511
5fc6d897 512#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
caa20d97
DW
513static inline void txd_lock(struct dma_async_tx_descriptor *txd)
514{
515}
516static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
517{
518}
519static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
520{
521 BUG();
522}
523static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
524{
525}
526static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
527{
528}
529static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
530{
531 return NULL;
532}
533static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
534{
535 return NULL;
536}
537
538#else
539static inline void txd_lock(struct dma_async_tx_descriptor *txd)
540{
541 spin_lock_bh(&txd->lock);
542}
543static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
544{
545 spin_unlock_bh(&txd->lock);
546}
547static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
548{
549 txd->next = next;
550 next->parent = txd;
551}
552static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
553{
554 txd->parent = NULL;
555}
556static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
557{
558 txd->next = NULL;
559}
560static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
561{
562 return txd->parent;
563}
564static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
565{
566 return txd->next;
567}
568#endif
569
07934481
LW
570/**
571 * struct dma_tx_state - filled in to report the status of
572 * a transfer.
573 * @last: last completed DMA cookie
574 * @used: last issued DMA cookie (i.e. the one in progress)
575 * @residue: the remaining number of bytes left to transmit
576 * on the selected transfer for states DMA_IN_PROGRESS and
577 * DMA_PAUSED if this is implemented in the driver, else 0
578 */
579struct dma_tx_state {
580 dma_cookie_t last;
581 dma_cookie_t used;
582 u32 residue;
583};
584
c13c8260
CL
585/**
586 * struct dma_device - info on the entity supplying DMA services
587 * @chancnt: how many DMA channels are supported
0f571515 588 * @privatecnt: how many DMA channels are requested by dma_request_channel
c13c8260
CL
589 * @channels: the list of struct dma_chan
590 * @global_node: list_head for global dma_device_list
7405f74b
DW
591 * @cap_mask: one or more dma_capability flags
592 * @max_xor: maximum number of xor sources, 0 if no capability
b2f46fd8 593 * @max_pq: maximum number of PQ sources and PQ-continue capability
83544ae9
DW
594 * @copy_align: alignment shift for memcpy operations
595 * @xor_align: alignment shift for xor operations
596 * @pq_align: alignment shift for pq operations
597 * @fill_align: alignment shift for memset operations
fe4ada2d 598 * @dev_id: unique device ID
7405f74b 599 * @dev: struct device reference for dma mapping api
fe4ada2d
RD
600 * @device_alloc_chan_resources: allocate resources and return the
601 * number of allocated descriptors
602 * @device_free_chan_resources: release DMA channel's resources
7405f74b
DW
603 * @device_prep_dma_memcpy: prepares a memcpy operation
604 * @device_prep_dma_xor: prepares a xor operation
099f53cb 605 * @device_prep_dma_xor_val: prepares a xor validation operation
b2f46fd8
DW
606 * @device_prep_dma_pq: prepares a pq operation
607 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
7405f74b 608 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
dc0ee643 609 * @device_prep_slave_sg: prepares a slave dma operation
782bc950
SH
610 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
611 * The function takes a buffer of size buf_len. The callback function will
612 * be called after period_len bytes have been transferred.
b14dab79 613 * @device_prep_interleaved_dma: Transfer expression in a generic way.
c3635c78
LW
614 * @device_control: manipulate all pending operations on a channel, returns
615 * zero or error code
07934481
LW
616 * @device_tx_status: poll for transaction completion, the optional
617 * txstate parameter can be supplied with a pointer to get a
25985edc 618 * struct with auxiliary transfer status information, otherwise the call
07934481 619 * will just return a simple status code
7405f74b 620 * @device_issue_pending: push pending transactions to hardware
221a27c7 621 * @device_slave_caps: return the slave channel capabilities
c13c8260
CL
622 */
623struct dma_device {
624
625 unsigned int chancnt;
0f571515 626 unsigned int privatecnt;
c13c8260
CL
627 struct list_head channels;
628 struct list_head global_node;
7405f74b 629 dma_cap_mask_t cap_mask;
b2f46fd8
DW
630 unsigned short max_xor;
631 unsigned short max_pq;
83544ae9
DW
632 u8 copy_align;
633 u8 xor_align;
634 u8 pq_align;
635 u8 fill_align;
b2f46fd8 636 #define DMA_HAS_PQ_CONTINUE (1 << 15)
c13c8260 637
c13c8260 638 int dev_id;
7405f74b 639 struct device *dev;
c13c8260 640
aa1e6f1a 641 int (*device_alloc_chan_resources)(struct dma_chan *chan);
c13c8260 642 void (*device_free_chan_resources)(struct dma_chan *chan);
7405f74b
DW
643
644 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
0036731c 645 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
d4c56f97 646 size_t len, unsigned long flags);
7405f74b 647 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
0036731c 648 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
d4c56f97 649 unsigned int src_cnt, size_t len, unsigned long flags);
099f53cb 650 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
0036731c 651 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
ad283ea4 652 size_t len, enum sum_check_flags *result, unsigned long flags);
b2f46fd8
DW
653 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
654 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
655 unsigned int src_cnt, const unsigned char *scf,
656 size_t len, unsigned long flags);
657 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
658 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
659 unsigned int src_cnt, const unsigned char *scf, size_t len,
660 enum sum_check_flags *pqres, unsigned long flags);
7405f74b 661 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
636bdeaa 662 struct dma_chan *chan, unsigned long flags);
a86ee03c
IS
663 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
664 struct dma_chan *chan,
665 struct scatterlist *dst_sg, unsigned int dst_nents,
666 struct scatterlist *src_sg, unsigned int src_nents,
667 unsigned long flags);
7405f74b 668
dc0ee643
HS
669 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
670 struct dma_chan *chan, struct scatterlist *sgl,
49920bc6 671 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 672 unsigned long flags, void *context);
782bc950
SH
673 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
674 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
185ecb5f 675 size_t period_len, enum dma_transfer_direction direction,
ec8b5e48 676 unsigned long flags, void *context);
b14dab79
JB
677 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
678 struct dma_chan *chan, struct dma_interleaved_template *xt,
679 unsigned long flags);
05827630
LW
680 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
681 unsigned long arg);
dc0ee643 682
07934481
LW
683 enum dma_status (*device_tx_status)(struct dma_chan *chan,
684 dma_cookie_t cookie,
685 struct dma_tx_state *txstate);
7405f74b 686 void (*device_issue_pending)(struct dma_chan *chan);
221a27c7 687 int (*device_slave_caps)(struct dma_chan *chan, struct dma_slave_caps *caps);
c13c8260
CL
688};
689
6e3ecaf0
SH
690static inline int dmaengine_device_control(struct dma_chan *chan,
691 enum dma_ctrl_cmd cmd,
692 unsigned long arg)
693{
944ea4dd
JM
694 if (chan->device->device_control)
695 return chan->device->device_control(chan, cmd, arg);
978c4172
AS
696
697 return -ENOSYS;
6e3ecaf0
SH
698}
699
700static inline int dmaengine_slave_config(struct dma_chan *chan,
701 struct dma_slave_config *config)
702{
703 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
704 (unsigned long)config);
705}
706
61cc13a5
AS
707static inline bool is_slave_direction(enum dma_transfer_direction direction)
708{
709 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
710}
711
90b44f8f 712static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
922ee08b 713 struct dma_chan *chan, dma_addr_t buf, size_t len,
49920bc6 714 enum dma_transfer_direction dir, unsigned long flags)
90b44f8f
VK
715{
716 struct scatterlist sg;
922ee08b
KM
717 sg_init_table(&sg, 1);
718 sg_dma_address(&sg) = buf;
719 sg_dma_len(&sg) = len;
90b44f8f 720
185ecb5f
AB
721 return chan->device->device_prep_slave_sg(chan, &sg, 1,
722 dir, flags, NULL);
90b44f8f
VK
723}
724
16052827
AB
725static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
726 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
727 enum dma_transfer_direction dir, unsigned long flags)
728{
729 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
185ecb5f 730 dir, flags, NULL);
16052827
AB
731}
732
e42d98eb
AB
733#ifdef CONFIG_RAPIDIO_DMA_ENGINE
734struct rio_dma_ext;
735static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
736 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
737 enum dma_transfer_direction dir, unsigned long flags,
738 struct rio_dma_ext *rio_ext)
739{
740 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
741 dir, flags, rio_ext);
742}
743#endif
744
16052827
AB
745static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
746 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
e7736cde
PU
747 size_t period_len, enum dma_transfer_direction dir,
748 unsigned long flags)
16052827
AB
749{
750 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
ec8b5e48 751 period_len, dir, flags, NULL);
a14acb4a
BS
752}
753
754static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
755 struct dma_chan *chan, struct dma_interleaved_template *xt,
756 unsigned long flags)
757{
758 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
90b44f8f
VK
759}
760
221a27c7
VK
761static inline int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps)
762{
763 if (!chan || !caps)
764 return -EINVAL;
765
766 /* check if the channel supports slave transactions */
767 if (!test_bit(DMA_SLAVE, chan->device->cap_mask.bits))
768 return -ENXIO;
769
770 if (chan->device->device_slave_caps)
771 return chan->device->device_slave_caps(chan, caps);
772
773 return -ENXIO;
774}
775
6e3ecaf0
SH
776static inline int dmaengine_terminate_all(struct dma_chan *chan)
777{
778 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
779}
780
781static inline int dmaengine_pause(struct dma_chan *chan)
782{
783 return dmaengine_device_control(chan, DMA_PAUSE, 0);
784}
785
786static inline int dmaengine_resume(struct dma_chan *chan)
787{
788 return dmaengine_device_control(chan, DMA_RESUME, 0);
789}
790
3052cc2c
LPC
791static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
792 dma_cookie_t cookie, struct dma_tx_state *state)
793{
794 return chan->device->device_tx_status(chan, cookie, state);
795}
796
98d530fe 797static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
6e3ecaf0
SH
798{
799 return desc->tx_submit(desc);
800}
801
83544ae9
DW
802static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
803{
804 size_t mask;
805
806 if (!align)
807 return true;
808 mask = (1 << align) - 1;
809 if (mask & (off1 | off2 | len))
810 return false;
811 return true;
812}
813
814static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
815 size_t off2, size_t len)
816{
817 return dmaengine_check_align(dev->copy_align, off1, off2, len);
818}
819
820static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
821 size_t off2, size_t len)
822{
823 return dmaengine_check_align(dev->xor_align, off1, off2, len);
824}
825
826static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
827 size_t off2, size_t len)
828{
829 return dmaengine_check_align(dev->pq_align, off1, off2, len);
830}
831
832static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
833 size_t off2, size_t len)
834{
835 return dmaengine_check_align(dev->fill_align, off1, off2, len);
836}
837
b2f46fd8
DW
838static inline void
839dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
840{
841 dma->max_pq = maxpq;
842 if (has_pq_continue)
843 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
844}
845
846static inline bool dmaf_continue(enum dma_ctrl_flags flags)
847{
848 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
849}
850
851static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
852{
853 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
854
855 return (flags & mask) == mask;
856}
857
858static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
859{
860 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
861}
862
d3f3cf85 863static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
b2f46fd8
DW
864{
865 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
866}
867
868/* dma_maxpq - reduce maxpq in the face of continued operations
869 * @dma - dma device with PQ capability
870 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
871 *
872 * When an engine does not support native continuation we need 3 extra
873 * source slots to reuse P and Q with the following coefficients:
874 * 1/ {00} * P : remove P from Q', but use it as a source for P'
875 * 2/ {01} * Q : use Q to continue Q' calculation
876 * 3/ {00} * Q : subtract Q from P' to cancel (2)
877 *
878 * In the case where P is disabled we only need 1 extra source:
879 * 1/ {01} * Q : use Q to continue Q' calculation
880 */
881static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
882{
883 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
884 return dma_dev_to_maxpq(dma);
885 else if (dmaf_p_disabled_continue(flags))
886 return dma_dev_to_maxpq(dma) - 1;
887 else if (dmaf_continue(flags))
888 return dma_dev_to_maxpq(dma) - 3;
889 BUG();
890}
891
c13c8260
CL
892/* --- public DMA engine API --- */
893
649274d9 894#ifdef CONFIG_DMA_ENGINE
209b84a8
DW
895void dmaengine_get(void);
896void dmaengine_put(void);
649274d9
DW
897#else
898static inline void dmaengine_get(void)
899{
900}
901static inline void dmaengine_put(void)
902{
903}
904#endif
905
b4bd07c2
DM
906#ifdef CONFIG_NET_DMA
907#define net_dmaengine_get() dmaengine_get()
908#define net_dmaengine_put() dmaengine_put()
909#else
910static inline void net_dmaengine_get(void)
911{
912}
913static inline void net_dmaengine_put(void)
914{
915}
916#endif
917
729b5d1b
DW
918#ifdef CONFIG_ASYNC_TX_DMA
919#define async_dmaengine_get() dmaengine_get()
920#define async_dmaengine_put() dmaengine_put()
5fc6d897 921#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
138f4c35
DW
922#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
923#else
729b5d1b 924#define async_dma_find_channel(type) dma_find_channel(type)
5fc6d897 925#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
729b5d1b
DW
926#else
927static inline void async_dmaengine_get(void)
928{
929}
930static inline void async_dmaengine_put(void)
931{
932}
933static inline struct dma_chan *
934async_dma_find_channel(enum dma_transaction_type type)
935{
936 return NULL;
937}
138f4c35 938#endif /* CONFIG_ASYNC_TX_DMA */
729b5d1b 939
7405f74b
DW
940dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
941 void *dest, void *src, size_t len);
942dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
943 struct page *page, unsigned int offset, void *kdata, size_t len);
944dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
945 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
946 unsigned int src_off, size_t len);
947void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
948 struct dma_chan *chan);
c13c8260 949
0839875e 950static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
7405f74b 951{
636bdeaa
DW
952 tx->flags |= DMA_CTRL_ACK;
953}
954
ef560682
GL
955static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
956{
957 tx->flags &= ~DMA_CTRL_ACK;
958}
959
0839875e 960static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
636bdeaa 961{
0839875e 962 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
c13c8260
CL
963}
964
7405f74b
DW
965#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
966static inline void
967__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
c13c8260 968{
7405f74b
DW
969 set_bit(tx_type, dstp->bits);
970}
c13c8260 971
0f571515
AN
972#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
973static inline void
974__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
975{
976 clear_bit(tx_type, dstp->bits);
977}
978
33df8ca0
DW
979#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
980static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
981{
982 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
983}
984
7405f74b
DW
985#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
986static inline int
987__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
988{
989 return test_bit(tx_type, srcp->bits);
c13c8260
CL
990}
991
7405f74b 992#define for_each_dma_cap_mask(cap, mask) \
e5a087fd 993 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
7405f74b 994
c13c8260 995/**
7405f74b 996 * dma_async_issue_pending - flush pending transactions to HW
fe4ada2d 997 * @chan: target DMA channel
c13c8260
CL
998 *
999 * This allows drivers to push copies to HW in batches,
1000 * reducing MMIO writes where possible.
1001 */
7405f74b 1002static inline void dma_async_issue_pending(struct dma_chan *chan)
c13c8260 1003{
ec8670f1 1004 chan->device->device_issue_pending(chan);
c13c8260
CL
1005}
1006
1007/**
7405f74b 1008 * dma_async_is_tx_complete - poll for transaction completion
c13c8260
CL
1009 * @chan: DMA channel
1010 * @cookie: transaction identifier to check status of
1011 * @last: returns last completed cookie, can be NULL
1012 * @used: returns last issued cookie, can be NULL
1013 *
1014 * If @last and @used are passed in, upon return they reflect the driver
1015 * internal state and can be used with dma_async_is_complete() to check
1016 * the status of multiple cookies without re-checking hardware state.
1017 */
7405f74b 1018static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
c13c8260
CL
1019 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
1020{
07934481
LW
1021 struct dma_tx_state state;
1022 enum dma_status status;
1023
1024 status = chan->device->device_tx_status(chan, cookie, &state);
1025 if (last)
1026 *last = state.last;
1027 if (used)
1028 *used = state.used;
1029 return status;
c13c8260
CL
1030}
1031
1032/**
1033 * dma_async_is_complete - test a cookie against chan state
1034 * @cookie: transaction identifier to test status of
1035 * @last_complete: last know completed transaction
1036 * @last_used: last cookie value handed out
1037 *
e239345f 1038 * dma_async_is_complete() is used in dma_async_is_tx_complete()
8a5703f8 1039 * the test logic is separated for lightweight testing of multiple cookies
c13c8260
CL
1040 */
1041static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1042 dma_cookie_t last_complete, dma_cookie_t last_used)
1043{
1044 if (last_complete <= last_used) {
1045 if ((cookie <= last_complete) || (cookie > last_used))
adfedd9a 1046 return DMA_COMPLETE;
c13c8260
CL
1047 } else {
1048 if ((cookie <= last_complete) && (cookie > last_used))
adfedd9a 1049 return DMA_COMPLETE;
c13c8260
CL
1050 }
1051 return DMA_IN_PROGRESS;
1052}
1053
bca34692
DW
1054static inline void
1055dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1056{
1057 if (st) {
1058 st->last = last;
1059 st->used = used;
1060 st->residue = residue;
1061 }
1062}
1063
07f2211e 1064#ifdef CONFIG_DMA_ENGINE
4a43f394
JM
1065struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1066enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
07f2211e 1067enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
c50331e8 1068void dma_issue_pending_all(void);
a53e28da
LPC
1069struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1070 dma_filter_fn fn, void *fn_param);
0ad7c000
SW
1071struct dma_chan *dma_request_slave_channel_reason(struct device *dev,
1072 const char *name);
bef29ec5 1073struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
8f33d527 1074void dma_release_channel(struct dma_chan *chan);
07f2211e 1075#else
4a43f394
JM
1076static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1077{
1078 return NULL;
1079}
1080static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1081{
adfedd9a 1082 return DMA_COMPLETE;
4a43f394 1083}
07f2211e
DW
1084static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1085{
adfedd9a 1086 return DMA_COMPLETE;
07f2211e 1087}
c50331e8
DW
1088static inline void dma_issue_pending_all(void)
1089{
8f33d527 1090}
a53e28da 1091static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
8f33d527
GL
1092 dma_filter_fn fn, void *fn_param)
1093{
1094 return NULL;
1095}
0ad7c000
SW
1096static inline struct dma_chan *dma_request_slave_channel_reason(
1097 struct device *dev, const char *name)
1098{
1099 return ERR_PTR(-ENODEV);
1100}
9a6cecc8 1101static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
bef29ec5 1102 const char *name)
9a6cecc8 1103{
d18d5f59 1104 return NULL;
9a6cecc8 1105}
8f33d527
GL
1106static inline void dma_release_channel(struct dma_chan *chan)
1107{
c50331e8 1108}
07f2211e 1109#endif
c13c8260
CL
1110
1111/* --- DMA device --- */
1112
1113int dma_async_device_register(struct dma_device *device);
1114void dma_async_device_unregister(struct dma_device *device);
07f2211e 1115void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
7bb587f4 1116struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
8010dad5 1117struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
a2bd1140 1118struct dma_chan *net_dma_find_channel(void);
59b5ec21 1119#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
864ef69b
MP
1120#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1121 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1122
1123static inline struct dma_chan
a53e28da
LPC
1124*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1125 dma_filter_fn fn, void *fn_param,
1126 struct device *dev, char *name)
864ef69b
MP
1127{
1128 struct dma_chan *chan;
1129
1130 chan = dma_request_slave_channel(dev, name);
1131 if (chan)
1132 return chan;
1133
1134 return __dma_request_channel(mask, fn, fn_param);
1135}
c13c8260 1136
de5506e1
CL
1137/* --- Helper iov-locking functions --- */
1138
1139struct dma_page_list {
b2ddb901 1140 char __user *base_address;
de5506e1
CL
1141 int nr_pages;
1142 struct page **pages;
1143};
1144
1145struct dma_pinned_list {
1146 int nr_iovecs;
1147 struct dma_page_list page_list[0];
1148};
1149
1150struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
1151void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
1152
1153dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
1154 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
1155dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
1156 struct dma_pinned_list *pinned_list, struct page *page,
1157 unsigned int offset, size_t len);
1158
c13c8260 1159#endif /* DMAENGINE_H */