]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/dmaengine.h
dmaengine: add context parameter to prep_slave_sg and prep_dma_cyclic
[mirror_ubuntu-zesty-kernel.git] / include / linux / dmaengine.h
CommitLineData
c13c8260
CL
1/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
d2ebfb33
RKAL
21#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
1c0f16e5 23
c13c8260
CL
24#include <linux/device.h>
25#include <linux/uio.h>
90b44f8f 26#include <linux/scatterlist.h>
a8efa9d6 27#include <linux/bitmap.h>
dcc043dc 28#include <linux/types.h>
a8efa9d6 29#include <asm/page.h>
b7f080cf 30
c13c8260 31/**
fe4ada2d 32 * typedef dma_cookie_t - an opaque DMA cookie
c13c8260
CL
33 *
34 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
35 */
36typedef s32 dma_cookie_t;
76bd061f
SM
37#define DMA_MIN_COOKIE 1
38#define DMA_MAX_COOKIE INT_MAX
c13c8260
CL
39
40#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
41
42/**
43 * enum dma_status - DMA transaction status
44 * @DMA_SUCCESS: transaction completed successfully
45 * @DMA_IN_PROGRESS: transaction not yet processed
07934481 46 * @DMA_PAUSED: transaction is paused
c13c8260
CL
47 * @DMA_ERROR: transaction failed
48 */
49enum dma_status {
50 DMA_SUCCESS,
51 DMA_IN_PROGRESS,
07934481 52 DMA_PAUSED,
c13c8260
CL
53 DMA_ERROR,
54};
55
7405f74b
DW
56/**
57 * enum dma_transaction_type - DMA transaction types/indexes
138f4c35
DW
58 *
59 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
60 * automatically set as dma devices are registered.
7405f74b
DW
61 */
62enum dma_transaction_type {
63 DMA_MEMCPY,
64 DMA_XOR,
b2f46fd8 65 DMA_PQ,
099f53cb
DW
66 DMA_XOR_VAL,
67 DMA_PQ_VAL,
7405f74b 68 DMA_MEMSET,
7405f74b 69 DMA_INTERRUPT,
a86ee03c 70 DMA_SG,
59b5ec21 71 DMA_PRIVATE,
138f4c35 72 DMA_ASYNC_TX,
dc0ee643 73 DMA_SLAVE,
782bc950 74 DMA_CYCLIC,
b14dab79 75 DMA_INTERLEAVE,
7405f74b 76/* last transaction type for creation of the capabilities mask */
b14dab79
JB
77 DMA_TX_TYPE_END,
78};
dc0ee643 79
49920bc6
VK
80/**
81 * enum dma_transfer_direction - dma transfer mode and direction indicator
82 * @DMA_MEM_TO_MEM: Async/Memcpy mode
83 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
84 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
85 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
86 */
87enum dma_transfer_direction {
88 DMA_MEM_TO_MEM,
89 DMA_MEM_TO_DEV,
90 DMA_DEV_TO_MEM,
91 DMA_DEV_TO_DEV,
62268ce9 92 DMA_TRANS_NONE,
49920bc6 93};
7405f74b 94
b14dab79
JB
95/**
96 * Interleaved Transfer Request
97 * ----------------------------
98 * A chunk is collection of contiguous bytes to be transfered.
99 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
100 * ICGs may or maynot change between chunks.
101 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
102 * that when repeated an integral number of times, specifies the transfer.
103 * A transfer template is specification of a Frame, the number of times
104 * it is to be repeated and other per-transfer attributes.
105 *
106 * Practically, a client driver would have ready a template for each
107 * type of transfer it is going to need during its lifetime and
108 * set only 'src_start' and 'dst_start' before submitting the requests.
109 *
110 *
111 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
112 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
113 *
114 * == Chunk size
115 * ... ICG
116 */
117
118/**
119 * struct data_chunk - Element of scatter-gather list that makes a frame.
120 * @size: Number of bytes to read from source.
121 * size_dst := fn(op, size_src), so doesn't mean much for destination.
122 * @icg: Number of bytes to jump after last src/dst address of this
123 * chunk and before first src/dst address for next chunk.
124 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
125 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
126 */
127struct data_chunk {
128 size_t size;
129 size_t icg;
130};
131
132/**
133 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
134 * and attributes.
135 * @src_start: Bus address of source for the first chunk.
136 * @dst_start: Bus address of destination for the first chunk.
137 * @dir: Specifies the type of Source and Destination.
138 * @src_inc: If the source address increments after reading from it.
139 * @dst_inc: If the destination address increments after writing to it.
140 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
141 * Otherwise, source is read contiguously (icg ignored).
142 * Ignored if src_inc is false.
143 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
144 * Otherwise, destination is filled contiguously (icg ignored).
145 * Ignored if dst_inc is false.
146 * @numf: Number of frames in this template.
147 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
148 * @sgl: Array of {chunk,icg} pairs that make up a frame.
149 */
150struct dma_interleaved_template {
151 dma_addr_t src_start;
152 dma_addr_t dst_start;
153 enum dma_transfer_direction dir;
154 bool src_inc;
155 bool dst_inc;
156 bool src_sgl;
157 bool dst_sgl;
158 size_t numf;
159 size_t frame_size;
160 struct data_chunk sgl[0];
161};
162
d4c56f97 163/**
636bdeaa 164 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
b2f46fd8 165 * control completion, and communicate status.
d4c56f97 166 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
b2f46fd8 167 * this transaction
a88f6667 168 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
b2f46fd8
DW
169 * acknowledges receipt, i.e. has has a chance to establish any dependency
170 * chains
e1d181ef
DW
171 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
172 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
4f005dbe
MS
173 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
174 * (if not set, do the source dma-unmapping as page)
175 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
176 * (if not set, do the destination dma-unmapping as page)
b2f46fd8
DW
177 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
178 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
179 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
180 * sources that were the result of a previous operation, in the case of a PQ
181 * operation it continues the calculation with new sources
0403e382
DW
182 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
183 * on the result of this operation
d4c56f97 184 */
636bdeaa 185enum dma_ctrl_flags {
d4c56f97 186 DMA_PREP_INTERRUPT = (1 << 0),
636bdeaa 187 DMA_CTRL_ACK = (1 << 1),
e1d181ef
DW
188 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
189 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
4f005dbe
MS
190 DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
191 DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
f9dd2134
DW
192 DMA_PREP_PQ_DISABLE_P = (1 << 6),
193 DMA_PREP_PQ_DISABLE_Q = (1 << 7),
194 DMA_PREP_CONTINUE = (1 << 8),
0403e382 195 DMA_PREP_FENCE = (1 << 9),
d4c56f97
DW
196};
197
c3635c78
LW
198/**
199 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
200 * on a running channel.
201 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
202 * @DMA_PAUSE: pause ongoing transfers
203 * @DMA_RESUME: resume paused transfer
c156d0a5
LW
204 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
205 * that need to runtime reconfigure the slave channels (as opposed to passing
206 * configuration data in statically from the platform). An additional
207 * argument of struct dma_slave_config must be passed in with this
208 * command.
968f19ae
IS
209 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
210 * into external start mode.
c3635c78
LW
211 */
212enum dma_ctrl_cmd {
213 DMA_TERMINATE_ALL,
214 DMA_PAUSE,
215 DMA_RESUME,
c156d0a5 216 DMA_SLAVE_CONFIG,
968f19ae 217 FSLDMA_EXTERNAL_START,
c3635c78
LW
218};
219
ad283ea4
DW
220/**
221 * enum sum_check_bits - bit position of pq_check_flags
222 */
223enum sum_check_bits {
224 SUM_CHECK_P = 0,
225 SUM_CHECK_Q = 1,
226};
227
228/**
229 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
230 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
231 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
232 */
233enum sum_check_flags {
234 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
235 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
236};
237
238
7405f74b
DW
239/**
240 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
241 * See linux/cpumask.h
242 */
243typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
244
c13c8260
CL
245/**
246 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
c13c8260
CL
247 * @memcpy_count: transaction counter
248 * @bytes_transferred: byte counter
249 */
250
251struct dma_chan_percpu {
c13c8260
CL
252 /* stats */
253 unsigned long memcpy_count;
254 unsigned long bytes_transferred;
255};
256
257/**
258 * struct dma_chan - devices supply DMA channels, clients use them
fe4ada2d 259 * @device: ptr to the dma device who supplies this channel, always !%NULL
c13c8260 260 * @cookie: last cookie value returned to client
4d4e58de 261 * @completed_cookie: last completed cookie for this channel
fe4ada2d 262 * @chan_id: channel ID for sysfs
41d5e59c 263 * @dev: class device for sysfs
c13c8260
CL
264 * @device_node: used to add this to the device chan list
265 * @local: per-cpu pointer to a struct dma_chan_percpu
7cc5bf9a 266 * @client-count: how many clients are using this channel
bec08513 267 * @table_count: number of appearances in the mem-to-mem allocation table
287d8592 268 * @private: private data for certain client-channel associations
c13c8260
CL
269 */
270struct dma_chan {
c13c8260
CL
271 struct dma_device *device;
272 dma_cookie_t cookie;
4d4e58de 273 dma_cookie_t completed_cookie;
c13c8260
CL
274
275 /* sysfs */
276 int chan_id;
41d5e59c 277 struct dma_chan_dev *dev;
c13c8260 278
c13c8260 279 struct list_head device_node;
a29d8b8e 280 struct dma_chan_percpu __percpu *local;
7cc5bf9a 281 int client_count;
bec08513 282 int table_count;
287d8592 283 void *private;
c13c8260
CL
284};
285
41d5e59c
DW
286/**
287 * struct dma_chan_dev - relate sysfs device node to backing channel device
288 * @chan - driver channel device
289 * @device - sysfs device
864498aa
DW
290 * @dev_id - parent dma_device dev_id
291 * @idr_ref - reference count to gate release of dma_device dev_id
41d5e59c
DW
292 */
293struct dma_chan_dev {
294 struct dma_chan *chan;
295 struct device device;
864498aa
DW
296 int dev_id;
297 atomic_t *idr_ref;
41d5e59c
DW
298};
299
c156d0a5
LW
300/**
301 * enum dma_slave_buswidth - defines bus with of the DMA slave
302 * device, source or target buses
303 */
304enum dma_slave_buswidth {
305 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
306 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
307 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
308 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
309 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
310};
311
312/**
313 * struct dma_slave_config - dma slave channel runtime config
314 * @direction: whether the data shall go in or out on this slave
315 * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
316 * legal values, DMA_BIDIRECTIONAL is not acceptable since we
317 * need to differentiate source and target addresses.
318 * @src_addr: this is the physical address where DMA slave data
319 * should be read (RX), if the source is memory this argument is
320 * ignored.
321 * @dst_addr: this is the physical address where DMA slave data
322 * should be written (TX), if the source is memory this argument
323 * is ignored.
324 * @src_addr_width: this is the width in bytes of the source (RX)
325 * register where DMA data shall be read. If the source
326 * is memory this may be ignored depending on architecture.
327 * Legal values: 1, 2, 4, 8.
328 * @dst_addr_width: same as src_addr_width but for destination
329 * target (TX) mutatis mutandis.
330 * @src_maxburst: the maximum number of words (note: words, as in
331 * units of the src_addr_width member, not bytes) that can be sent
332 * in one burst to the device. Typically something like half the
333 * FIFO depth on I/O peripherals so you don't overflow it. This
334 * may or may not be applicable on memory sources.
335 * @dst_maxburst: same as src_maxburst but for destination target
336 * mutatis mutandis.
dcc043dc
VK
337 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
338 * with 'true' if peripheral should be flow controller. Direction will be
339 * selected at Runtime.
c156d0a5
LW
340 *
341 * This struct is passed in as configuration data to a DMA engine
342 * in order to set up a certain channel for DMA transport at runtime.
343 * The DMA device/engine has to provide support for an additional
344 * command in the channel config interface, DMA_SLAVE_CONFIG
345 * and this struct will then be passed in as an argument to the
346 * DMA engine device_control() function.
347 *
348 * The rationale for adding configuration information to this struct
349 * is as follows: if it is likely that most DMA slave controllers in
350 * the world will support the configuration option, then make it
351 * generic. If not: if it is fixed so that it be sent in static from
352 * the platform data, then prefer to do that. Else, if it is neither
353 * fixed at runtime, nor generic enough (such as bus mastership on
354 * some CPU family and whatnot) then create a custom slave config
355 * struct and pass that, then make this config a member of that
356 * struct, if applicable.
357 */
358struct dma_slave_config {
49920bc6 359 enum dma_transfer_direction direction;
c156d0a5
LW
360 dma_addr_t src_addr;
361 dma_addr_t dst_addr;
362 enum dma_slave_buswidth src_addr_width;
363 enum dma_slave_buswidth dst_addr_width;
364 u32 src_maxburst;
365 u32 dst_maxburst;
dcc043dc 366 bool device_fc;
c156d0a5
LW
367};
368
41d5e59c
DW
369static inline const char *dma_chan_name(struct dma_chan *chan)
370{
371 return dev_name(&chan->dev->device);
372}
d379b01e 373
c13c8260
CL
374void dma_chan_cleanup(struct kref *kref);
375
59b5ec21
DW
376/**
377 * typedef dma_filter_fn - callback filter for dma_request_channel
378 * @chan: channel to be reviewed
379 * @filter_param: opaque parameter passed through dma_request_channel
380 *
381 * When this optional parameter is specified in a call to dma_request_channel a
382 * suitable channel is passed to this routine for further dispositioning before
383 * being returned. Where 'suitable' indicates a non-busy channel that
7dd60251
DW
384 * satisfies the given capability mask. It returns 'true' to indicate that the
385 * channel is suitable.
59b5ec21 386 */
7dd60251 387typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
59b5ec21 388
7405f74b
DW
389typedef void (*dma_async_tx_callback)(void *dma_async_param);
390/**
391 * struct dma_async_tx_descriptor - async transaction descriptor
392 * ---dma generic offload fields---
393 * @cookie: tracking cookie for this transaction, set to -EBUSY if
394 * this tx is sitting on a dependency list
636bdeaa
DW
395 * @flags: flags to augment operation preparation, control completion, and
396 * communicate status
7405f74b 397 * @phys: physical address of the descriptor
7405f74b
DW
398 * @chan: target channel for this operation
399 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
7405f74b
DW
400 * @callback: routine to call after this operation is complete
401 * @callback_param: general parameter to pass to the callback routine
402 * ---async_tx api specific fields---
19242d72 403 * @next: at completion submit this descriptor
7405f74b 404 * @parent: pointer to the next level up in the dependency chain
19242d72 405 * @lock: protect the parent and next pointers
7405f74b
DW
406 */
407struct dma_async_tx_descriptor {
408 dma_cookie_t cookie;
636bdeaa 409 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
7405f74b 410 dma_addr_t phys;
7405f74b
DW
411 struct dma_chan *chan;
412 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
7405f74b
DW
413 dma_async_tx_callback callback;
414 void *callback_param;
5fc6d897 415#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
19242d72 416 struct dma_async_tx_descriptor *next;
7405f74b
DW
417 struct dma_async_tx_descriptor *parent;
418 spinlock_t lock;
caa20d97 419#endif
7405f74b
DW
420};
421
5fc6d897 422#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
caa20d97
DW
423static inline void txd_lock(struct dma_async_tx_descriptor *txd)
424{
425}
426static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
427{
428}
429static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
430{
431 BUG();
432}
433static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
434{
435}
436static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
437{
438}
439static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
440{
441 return NULL;
442}
443static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
444{
445 return NULL;
446}
447
448#else
449static inline void txd_lock(struct dma_async_tx_descriptor *txd)
450{
451 spin_lock_bh(&txd->lock);
452}
453static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
454{
455 spin_unlock_bh(&txd->lock);
456}
457static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
458{
459 txd->next = next;
460 next->parent = txd;
461}
462static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
463{
464 txd->parent = NULL;
465}
466static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
467{
468 txd->next = NULL;
469}
470static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
471{
472 return txd->parent;
473}
474static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
475{
476 return txd->next;
477}
478#endif
479
07934481
LW
480/**
481 * struct dma_tx_state - filled in to report the status of
482 * a transfer.
483 * @last: last completed DMA cookie
484 * @used: last issued DMA cookie (i.e. the one in progress)
485 * @residue: the remaining number of bytes left to transmit
486 * on the selected transfer for states DMA_IN_PROGRESS and
487 * DMA_PAUSED if this is implemented in the driver, else 0
488 */
489struct dma_tx_state {
490 dma_cookie_t last;
491 dma_cookie_t used;
492 u32 residue;
493};
494
c13c8260
CL
495/**
496 * struct dma_device - info on the entity supplying DMA services
497 * @chancnt: how many DMA channels are supported
0f571515 498 * @privatecnt: how many DMA channels are requested by dma_request_channel
c13c8260
CL
499 * @channels: the list of struct dma_chan
500 * @global_node: list_head for global dma_device_list
7405f74b
DW
501 * @cap_mask: one or more dma_capability flags
502 * @max_xor: maximum number of xor sources, 0 if no capability
b2f46fd8 503 * @max_pq: maximum number of PQ sources and PQ-continue capability
83544ae9
DW
504 * @copy_align: alignment shift for memcpy operations
505 * @xor_align: alignment shift for xor operations
506 * @pq_align: alignment shift for pq operations
507 * @fill_align: alignment shift for memset operations
fe4ada2d 508 * @dev_id: unique device ID
7405f74b 509 * @dev: struct device reference for dma mapping api
fe4ada2d
RD
510 * @device_alloc_chan_resources: allocate resources and return the
511 * number of allocated descriptors
512 * @device_free_chan_resources: release DMA channel's resources
7405f74b
DW
513 * @device_prep_dma_memcpy: prepares a memcpy operation
514 * @device_prep_dma_xor: prepares a xor operation
099f53cb 515 * @device_prep_dma_xor_val: prepares a xor validation operation
b2f46fd8
DW
516 * @device_prep_dma_pq: prepares a pq operation
517 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
7405f74b
DW
518 * @device_prep_dma_memset: prepares a memset operation
519 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
dc0ee643 520 * @device_prep_slave_sg: prepares a slave dma operation
782bc950
SH
521 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
522 * The function takes a buffer of size buf_len. The callback function will
523 * be called after period_len bytes have been transferred.
b14dab79 524 * @device_prep_interleaved_dma: Transfer expression in a generic way.
c3635c78
LW
525 * @device_control: manipulate all pending operations on a channel, returns
526 * zero or error code
07934481
LW
527 * @device_tx_status: poll for transaction completion, the optional
528 * txstate parameter can be supplied with a pointer to get a
25985edc 529 * struct with auxiliary transfer status information, otherwise the call
07934481 530 * will just return a simple status code
7405f74b 531 * @device_issue_pending: push pending transactions to hardware
c13c8260
CL
532 */
533struct dma_device {
534
535 unsigned int chancnt;
0f571515 536 unsigned int privatecnt;
c13c8260
CL
537 struct list_head channels;
538 struct list_head global_node;
7405f74b 539 dma_cap_mask_t cap_mask;
b2f46fd8
DW
540 unsigned short max_xor;
541 unsigned short max_pq;
83544ae9
DW
542 u8 copy_align;
543 u8 xor_align;
544 u8 pq_align;
545 u8 fill_align;
b2f46fd8 546 #define DMA_HAS_PQ_CONTINUE (1 << 15)
c13c8260 547
c13c8260 548 int dev_id;
7405f74b 549 struct device *dev;
c13c8260 550
aa1e6f1a 551 int (*device_alloc_chan_resources)(struct dma_chan *chan);
c13c8260 552 void (*device_free_chan_resources)(struct dma_chan *chan);
7405f74b
DW
553
554 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
0036731c 555 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
d4c56f97 556 size_t len, unsigned long flags);
7405f74b 557 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
0036731c 558 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
d4c56f97 559 unsigned int src_cnt, size_t len, unsigned long flags);
099f53cb 560 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
0036731c 561 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
ad283ea4 562 size_t len, enum sum_check_flags *result, unsigned long flags);
b2f46fd8
DW
563 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
564 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
565 unsigned int src_cnt, const unsigned char *scf,
566 size_t len, unsigned long flags);
567 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
568 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
569 unsigned int src_cnt, const unsigned char *scf, size_t len,
570 enum sum_check_flags *pqres, unsigned long flags);
7405f74b 571 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
0036731c 572 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
d4c56f97 573 unsigned long flags);
7405f74b 574 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
636bdeaa 575 struct dma_chan *chan, unsigned long flags);
a86ee03c
IS
576 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
577 struct dma_chan *chan,
578 struct scatterlist *dst_sg, unsigned int dst_nents,
579 struct scatterlist *src_sg, unsigned int src_nents,
580 unsigned long flags);
7405f74b 581
dc0ee643
HS
582 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
583 struct dma_chan *chan, struct scatterlist *sgl,
49920bc6 584 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 585 unsigned long flags, void *context);
782bc950
SH
586 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
587 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
185ecb5f
AB
588 size_t period_len, enum dma_transfer_direction direction,
589 void *context);
b14dab79
JB
590 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
591 struct dma_chan *chan, struct dma_interleaved_template *xt,
592 unsigned long flags);
05827630
LW
593 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
594 unsigned long arg);
dc0ee643 595
07934481
LW
596 enum dma_status (*device_tx_status)(struct dma_chan *chan,
597 dma_cookie_t cookie,
598 struct dma_tx_state *txstate);
7405f74b 599 void (*device_issue_pending)(struct dma_chan *chan);
c13c8260
CL
600};
601
6e3ecaf0
SH
602static inline int dmaengine_device_control(struct dma_chan *chan,
603 enum dma_ctrl_cmd cmd,
604 unsigned long arg)
605{
606 return chan->device->device_control(chan, cmd, arg);
607}
608
609static inline int dmaengine_slave_config(struct dma_chan *chan,
610 struct dma_slave_config *config)
611{
612 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
613 (unsigned long)config);
614}
615
90b44f8f
VK
616static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
617 struct dma_chan *chan, void *buf, size_t len,
49920bc6 618 enum dma_transfer_direction dir, unsigned long flags)
90b44f8f
VK
619{
620 struct scatterlist sg;
621 sg_init_one(&sg, buf, len);
622
185ecb5f
AB
623 return chan->device->device_prep_slave_sg(chan, &sg, 1,
624 dir, flags, NULL);
90b44f8f
VK
625}
626
16052827
AB
627static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
628 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
629 enum dma_transfer_direction dir, unsigned long flags)
630{
631 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
185ecb5f 632 dir, flags, NULL);
16052827
AB
633}
634
635static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
636 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
637 size_t period_len, enum dma_transfer_direction dir)
638{
639 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
185ecb5f 640 period_len, dir, NULL);
16052827
AB
641}
642
6e3ecaf0
SH
643static inline int dmaengine_terminate_all(struct dma_chan *chan)
644{
645 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
646}
647
648static inline int dmaengine_pause(struct dma_chan *chan)
649{
650 return dmaengine_device_control(chan, DMA_PAUSE, 0);
651}
652
653static inline int dmaengine_resume(struct dma_chan *chan)
654{
655 return dmaengine_device_control(chan, DMA_RESUME, 0);
656}
657
98d530fe 658static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
6e3ecaf0
SH
659{
660 return desc->tx_submit(desc);
661}
662
83544ae9
DW
663static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
664{
665 size_t mask;
666
667 if (!align)
668 return true;
669 mask = (1 << align) - 1;
670 if (mask & (off1 | off2 | len))
671 return false;
672 return true;
673}
674
675static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
676 size_t off2, size_t len)
677{
678 return dmaengine_check_align(dev->copy_align, off1, off2, len);
679}
680
681static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
682 size_t off2, size_t len)
683{
684 return dmaengine_check_align(dev->xor_align, off1, off2, len);
685}
686
687static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
688 size_t off2, size_t len)
689{
690 return dmaengine_check_align(dev->pq_align, off1, off2, len);
691}
692
693static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
694 size_t off2, size_t len)
695{
696 return dmaengine_check_align(dev->fill_align, off1, off2, len);
697}
698
b2f46fd8
DW
699static inline void
700dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
701{
702 dma->max_pq = maxpq;
703 if (has_pq_continue)
704 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
705}
706
707static inline bool dmaf_continue(enum dma_ctrl_flags flags)
708{
709 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
710}
711
712static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
713{
714 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
715
716 return (flags & mask) == mask;
717}
718
719static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
720{
721 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
722}
723
d3f3cf85 724static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
b2f46fd8
DW
725{
726 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
727}
728
729/* dma_maxpq - reduce maxpq in the face of continued operations
730 * @dma - dma device with PQ capability
731 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
732 *
733 * When an engine does not support native continuation we need 3 extra
734 * source slots to reuse P and Q with the following coefficients:
735 * 1/ {00} * P : remove P from Q', but use it as a source for P'
736 * 2/ {01} * Q : use Q to continue Q' calculation
737 * 3/ {00} * Q : subtract Q from P' to cancel (2)
738 *
739 * In the case where P is disabled we only need 1 extra source:
740 * 1/ {01} * Q : use Q to continue Q' calculation
741 */
742static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
743{
744 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
745 return dma_dev_to_maxpq(dma);
746 else if (dmaf_p_disabled_continue(flags))
747 return dma_dev_to_maxpq(dma) - 1;
748 else if (dmaf_continue(flags))
749 return dma_dev_to_maxpq(dma) - 3;
750 BUG();
751}
752
c13c8260
CL
753/* --- public DMA engine API --- */
754
649274d9 755#ifdef CONFIG_DMA_ENGINE
209b84a8
DW
756void dmaengine_get(void);
757void dmaengine_put(void);
649274d9
DW
758#else
759static inline void dmaengine_get(void)
760{
761}
762static inline void dmaengine_put(void)
763{
764}
765#endif
766
b4bd07c2
DM
767#ifdef CONFIG_NET_DMA
768#define net_dmaengine_get() dmaengine_get()
769#define net_dmaengine_put() dmaengine_put()
770#else
771static inline void net_dmaengine_get(void)
772{
773}
774static inline void net_dmaengine_put(void)
775{
776}
777#endif
778
729b5d1b
DW
779#ifdef CONFIG_ASYNC_TX_DMA
780#define async_dmaengine_get() dmaengine_get()
781#define async_dmaengine_put() dmaengine_put()
5fc6d897 782#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
138f4c35
DW
783#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
784#else
729b5d1b 785#define async_dma_find_channel(type) dma_find_channel(type)
5fc6d897 786#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
729b5d1b
DW
787#else
788static inline void async_dmaengine_get(void)
789{
790}
791static inline void async_dmaengine_put(void)
792{
793}
794static inline struct dma_chan *
795async_dma_find_channel(enum dma_transaction_type type)
796{
797 return NULL;
798}
138f4c35 799#endif /* CONFIG_ASYNC_TX_DMA */
729b5d1b 800
7405f74b
DW
801dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
802 void *dest, void *src, size_t len);
803dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
804 struct page *page, unsigned int offset, void *kdata, size_t len);
805dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
806 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
807 unsigned int src_off, size_t len);
808void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
809 struct dma_chan *chan);
c13c8260 810
0839875e 811static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
7405f74b 812{
636bdeaa
DW
813 tx->flags |= DMA_CTRL_ACK;
814}
815
ef560682
GL
816static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
817{
818 tx->flags &= ~DMA_CTRL_ACK;
819}
820
0839875e 821static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
636bdeaa 822{
0839875e 823 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
c13c8260
CL
824}
825
7405f74b
DW
826#define first_dma_cap(mask) __first_dma_cap(&(mask))
827static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
c13c8260 828{
7405f74b
DW
829 return min_t(int, DMA_TX_TYPE_END,
830 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
831}
c13c8260 832
7405f74b
DW
833#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
834static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
835{
836 return min_t(int, DMA_TX_TYPE_END,
837 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
c13c8260
CL
838}
839
7405f74b
DW
840#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
841static inline void
842__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
c13c8260 843{
7405f74b
DW
844 set_bit(tx_type, dstp->bits);
845}
c13c8260 846
0f571515
AN
847#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
848static inline void
849__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
850{
851 clear_bit(tx_type, dstp->bits);
852}
853
33df8ca0
DW
854#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
855static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
856{
857 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
858}
859
7405f74b
DW
860#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
861static inline int
862__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
863{
864 return test_bit(tx_type, srcp->bits);
c13c8260
CL
865}
866
7405f74b
DW
867#define for_each_dma_cap_mask(cap, mask) \
868 for ((cap) = first_dma_cap(mask); \
869 (cap) < DMA_TX_TYPE_END; \
870 (cap) = next_dma_cap((cap), (mask)))
871
c13c8260 872/**
7405f74b 873 * dma_async_issue_pending - flush pending transactions to HW
fe4ada2d 874 * @chan: target DMA channel
c13c8260
CL
875 *
876 * This allows drivers to push copies to HW in batches,
877 * reducing MMIO writes where possible.
878 */
7405f74b 879static inline void dma_async_issue_pending(struct dma_chan *chan)
c13c8260 880{
ec8670f1 881 chan->device->device_issue_pending(chan);
c13c8260
CL
882}
883
7405f74b
DW
884#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
885
c13c8260 886/**
7405f74b 887 * dma_async_is_tx_complete - poll for transaction completion
c13c8260
CL
888 * @chan: DMA channel
889 * @cookie: transaction identifier to check status of
890 * @last: returns last completed cookie, can be NULL
891 * @used: returns last issued cookie, can be NULL
892 *
893 * If @last and @used are passed in, upon return they reflect the driver
894 * internal state and can be used with dma_async_is_complete() to check
895 * the status of multiple cookies without re-checking hardware state.
896 */
7405f74b 897static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
c13c8260
CL
898 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
899{
07934481
LW
900 struct dma_tx_state state;
901 enum dma_status status;
902
903 status = chan->device->device_tx_status(chan, cookie, &state);
904 if (last)
905 *last = state.last;
906 if (used)
907 *used = state.used;
908 return status;
c13c8260
CL
909}
910
7405f74b
DW
911#define dma_async_memcpy_complete(chan, cookie, last, used)\
912 dma_async_is_tx_complete(chan, cookie, last, used)
913
c13c8260
CL
914/**
915 * dma_async_is_complete - test a cookie against chan state
916 * @cookie: transaction identifier to test status of
917 * @last_complete: last know completed transaction
918 * @last_used: last cookie value handed out
919 *
920 * dma_async_is_complete() is used in dma_async_memcpy_complete()
8a5703f8 921 * the test logic is separated for lightweight testing of multiple cookies
c13c8260
CL
922 */
923static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
924 dma_cookie_t last_complete, dma_cookie_t last_used)
925{
926 if (last_complete <= last_used) {
927 if ((cookie <= last_complete) || (cookie > last_used))
928 return DMA_SUCCESS;
929 } else {
930 if ((cookie <= last_complete) && (cookie > last_used))
931 return DMA_SUCCESS;
932 }
933 return DMA_IN_PROGRESS;
934}
935
bca34692
DW
936static inline void
937dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
938{
939 if (st) {
940 st->last = last;
941 st->used = used;
942 st->residue = residue;
943 }
944}
945
7405f74b 946enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
07f2211e
DW
947#ifdef CONFIG_DMA_ENGINE
948enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
c50331e8 949void dma_issue_pending_all(void);
8f33d527
GL
950struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
951void dma_release_channel(struct dma_chan *chan);
07f2211e
DW
952#else
953static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
954{
955 return DMA_SUCCESS;
956}
c50331e8
DW
957static inline void dma_issue_pending_all(void)
958{
8f33d527
GL
959}
960static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
961 dma_filter_fn fn, void *fn_param)
962{
963 return NULL;
964}
965static inline void dma_release_channel(struct dma_chan *chan)
966{
c50331e8 967}
07f2211e 968#endif
c13c8260
CL
969
970/* --- DMA device --- */
971
972int dma_async_device_register(struct dma_device *device);
973void dma_async_device_unregister(struct dma_device *device);
07f2211e 974void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
bec08513 975struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
59b5ec21 976#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
c13c8260 977
de5506e1
CL
978/* --- Helper iov-locking functions --- */
979
980struct dma_page_list {
b2ddb901 981 char __user *base_address;
de5506e1
CL
982 int nr_pages;
983 struct page **pages;
984};
985
986struct dma_pinned_list {
987 int nr_iovecs;
988 struct dma_page_list page_list[0];
989};
990
991struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
992void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
993
994dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
995 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
996dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
997 struct dma_pinned_list *pinned_list, struct page *page,
998 unsigned int offset, size_t len);
999
c13c8260 1000#endif /* DMAENGINE_H */