]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/dmaengine.h
dmaengine: at_hdmac: fix race while monitoring channel status
[mirror_ubuntu-artful-kernel.git] / include / linux / dmaengine.h
CommitLineData
c13c8260
CL
1/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef DMAENGINE_H
22#define DMAENGINE_H
1c0f16e5 23
c13c8260
CL
24#include <linux/device.h>
25#include <linux/uio.h>
7405f74b 26#include <linux/dma-mapping.h>
c13c8260 27
c13c8260 28/**
fe4ada2d 29 * typedef dma_cookie_t - an opaque DMA cookie
c13c8260
CL
30 *
31 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
32 */
33typedef s32 dma_cookie_t;
76bd061f
SM
34#define DMA_MIN_COOKIE 1
35#define DMA_MAX_COOKIE INT_MAX
c13c8260
CL
36
37#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
38
39/**
40 * enum dma_status - DMA transaction status
41 * @DMA_SUCCESS: transaction completed successfully
42 * @DMA_IN_PROGRESS: transaction not yet processed
07934481 43 * @DMA_PAUSED: transaction is paused
c13c8260
CL
44 * @DMA_ERROR: transaction failed
45 */
46enum dma_status {
47 DMA_SUCCESS,
48 DMA_IN_PROGRESS,
07934481 49 DMA_PAUSED,
c13c8260
CL
50 DMA_ERROR,
51};
52
7405f74b
DW
53/**
54 * enum dma_transaction_type - DMA transaction types/indexes
138f4c35
DW
55 *
56 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
57 * automatically set as dma devices are registered.
7405f74b
DW
58 */
59enum dma_transaction_type {
60 DMA_MEMCPY,
61 DMA_XOR,
b2f46fd8 62 DMA_PQ,
099f53cb
DW
63 DMA_XOR_VAL,
64 DMA_PQ_VAL,
7405f74b 65 DMA_MEMSET,
7405f74b 66 DMA_INTERRUPT,
a86ee03c 67 DMA_SG,
59b5ec21 68 DMA_PRIVATE,
138f4c35 69 DMA_ASYNC_TX,
dc0ee643 70 DMA_SLAVE,
782bc950 71 DMA_CYCLIC,
7405f74b
DW
72};
73
74/* last transaction type for creation of the capabilities mask */
782bc950 75#define DMA_TX_TYPE_END (DMA_CYCLIC + 1)
dc0ee643 76
7405f74b 77
d4c56f97 78/**
636bdeaa 79 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
b2f46fd8 80 * control completion, and communicate status.
d4c56f97 81 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
b2f46fd8 82 * this transaction
a88f6667 83 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
b2f46fd8
DW
84 * acknowledges receipt, i.e. has has a chance to establish any dependency
85 * chains
e1d181ef
DW
86 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
87 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
4f005dbe
MS
88 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
89 * (if not set, do the source dma-unmapping as page)
90 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
91 * (if not set, do the destination dma-unmapping as page)
b2f46fd8
DW
92 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
93 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
94 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
95 * sources that were the result of a previous operation, in the case of a PQ
96 * operation it continues the calculation with new sources
0403e382
DW
97 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
98 * on the result of this operation
d4c56f97 99 */
636bdeaa 100enum dma_ctrl_flags {
d4c56f97 101 DMA_PREP_INTERRUPT = (1 << 0),
636bdeaa 102 DMA_CTRL_ACK = (1 << 1),
e1d181ef
DW
103 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
104 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
4f005dbe
MS
105 DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
106 DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
f9dd2134
DW
107 DMA_PREP_PQ_DISABLE_P = (1 << 6),
108 DMA_PREP_PQ_DISABLE_Q = (1 << 7),
109 DMA_PREP_CONTINUE = (1 << 8),
0403e382 110 DMA_PREP_FENCE = (1 << 9),
d4c56f97
DW
111};
112
c3635c78
LW
113/**
114 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
115 * on a running channel.
116 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
117 * @DMA_PAUSE: pause ongoing transfers
118 * @DMA_RESUME: resume paused transfer
c156d0a5
LW
119 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
120 * that need to runtime reconfigure the slave channels (as opposed to passing
121 * configuration data in statically from the platform). An additional
122 * argument of struct dma_slave_config must be passed in with this
123 * command.
968f19ae
IS
124 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
125 * into external start mode.
c3635c78
LW
126 */
127enum dma_ctrl_cmd {
128 DMA_TERMINATE_ALL,
129 DMA_PAUSE,
130 DMA_RESUME,
c156d0a5 131 DMA_SLAVE_CONFIG,
968f19ae 132 FSLDMA_EXTERNAL_START,
c3635c78
LW
133};
134
ad283ea4
DW
135/**
136 * enum sum_check_bits - bit position of pq_check_flags
137 */
138enum sum_check_bits {
139 SUM_CHECK_P = 0,
140 SUM_CHECK_Q = 1,
141};
142
143/**
144 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
145 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
146 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
147 */
148enum sum_check_flags {
149 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
150 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
151};
152
153
7405f74b
DW
154/**
155 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
156 * See linux/cpumask.h
157 */
158typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
159
c13c8260
CL
160/**
161 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
c13c8260
CL
162 * @memcpy_count: transaction counter
163 * @bytes_transferred: byte counter
164 */
165
166struct dma_chan_percpu {
c13c8260
CL
167 /* stats */
168 unsigned long memcpy_count;
169 unsigned long bytes_transferred;
170};
171
172/**
173 * struct dma_chan - devices supply DMA channels, clients use them
fe4ada2d 174 * @device: ptr to the dma device who supplies this channel, always !%NULL
c13c8260 175 * @cookie: last cookie value returned to client
fe4ada2d 176 * @chan_id: channel ID for sysfs
41d5e59c 177 * @dev: class device for sysfs
c13c8260
CL
178 * @device_node: used to add this to the device chan list
179 * @local: per-cpu pointer to a struct dma_chan_percpu
7cc5bf9a 180 * @client-count: how many clients are using this channel
bec08513 181 * @table_count: number of appearances in the mem-to-mem allocation table
287d8592 182 * @private: private data for certain client-channel associations
c13c8260
CL
183 */
184struct dma_chan {
c13c8260
CL
185 struct dma_device *device;
186 dma_cookie_t cookie;
187
188 /* sysfs */
189 int chan_id;
41d5e59c 190 struct dma_chan_dev *dev;
c13c8260 191
c13c8260 192 struct list_head device_node;
a29d8b8e 193 struct dma_chan_percpu __percpu *local;
7cc5bf9a 194 int client_count;
bec08513 195 int table_count;
287d8592 196 void *private;
c13c8260
CL
197};
198
41d5e59c
DW
199/**
200 * struct dma_chan_dev - relate sysfs device node to backing channel device
201 * @chan - driver channel device
202 * @device - sysfs device
864498aa
DW
203 * @dev_id - parent dma_device dev_id
204 * @idr_ref - reference count to gate release of dma_device dev_id
41d5e59c
DW
205 */
206struct dma_chan_dev {
207 struct dma_chan *chan;
208 struct device device;
864498aa
DW
209 int dev_id;
210 atomic_t *idr_ref;
41d5e59c
DW
211};
212
c156d0a5
LW
213/**
214 * enum dma_slave_buswidth - defines bus with of the DMA slave
215 * device, source or target buses
216 */
217enum dma_slave_buswidth {
218 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
219 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
220 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
221 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
222 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
223};
224
225/**
226 * struct dma_slave_config - dma slave channel runtime config
227 * @direction: whether the data shall go in or out on this slave
228 * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
229 * legal values, DMA_BIDIRECTIONAL is not acceptable since we
230 * need to differentiate source and target addresses.
231 * @src_addr: this is the physical address where DMA slave data
232 * should be read (RX), if the source is memory this argument is
233 * ignored.
234 * @dst_addr: this is the physical address where DMA slave data
235 * should be written (TX), if the source is memory this argument
236 * is ignored.
237 * @src_addr_width: this is the width in bytes of the source (RX)
238 * register where DMA data shall be read. If the source
239 * is memory this may be ignored depending on architecture.
240 * Legal values: 1, 2, 4, 8.
241 * @dst_addr_width: same as src_addr_width but for destination
242 * target (TX) mutatis mutandis.
243 * @src_maxburst: the maximum number of words (note: words, as in
244 * units of the src_addr_width member, not bytes) that can be sent
245 * in one burst to the device. Typically something like half the
246 * FIFO depth on I/O peripherals so you don't overflow it. This
247 * may or may not be applicable on memory sources.
248 * @dst_maxburst: same as src_maxburst but for destination target
249 * mutatis mutandis.
250 *
251 * This struct is passed in as configuration data to a DMA engine
252 * in order to set up a certain channel for DMA transport at runtime.
253 * The DMA device/engine has to provide support for an additional
254 * command in the channel config interface, DMA_SLAVE_CONFIG
255 * and this struct will then be passed in as an argument to the
256 * DMA engine device_control() function.
257 *
258 * The rationale for adding configuration information to this struct
259 * is as follows: if it is likely that most DMA slave controllers in
260 * the world will support the configuration option, then make it
261 * generic. If not: if it is fixed so that it be sent in static from
262 * the platform data, then prefer to do that. Else, if it is neither
263 * fixed at runtime, nor generic enough (such as bus mastership on
264 * some CPU family and whatnot) then create a custom slave config
265 * struct and pass that, then make this config a member of that
266 * struct, if applicable.
267 */
268struct dma_slave_config {
269 enum dma_data_direction direction;
270 dma_addr_t src_addr;
271 dma_addr_t dst_addr;
272 enum dma_slave_buswidth src_addr_width;
273 enum dma_slave_buswidth dst_addr_width;
274 u32 src_maxburst;
275 u32 dst_maxburst;
276};
277
41d5e59c
DW
278static inline const char *dma_chan_name(struct dma_chan *chan)
279{
280 return dev_name(&chan->dev->device);
281}
d379b01e 282
c13c8260
CL
283void dma_chan_cleanup(struct kref *kref);
284
59b5ec21
DW
285/**
286 * typedef dma_filter_fn - callback filter for dma_request_channel
287 * @chan: channel to be reviewed
288 * @filter_param: opaque parameter passed through dma_request_channel
289 *
290 * When this optional parameter is specified in a call to dma_request_channel a
291 * suitable channel is passed to this routine for further dispositioning before
292 * being returned. Where 'suitable' indicates a non-busy channel that
7dd60251
DW
293 * satisfies the given capability mask. It returns 'true' to indicate that the
294 * channel is suitable.
59b5ec21 295 */
7dd60251 296typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
59b5ec21 297
7405f74b
DW
298typedef void (*dma_async_tx_callback)(void *dma_async_param);
299/**
300 * struct dma_async_tx_descriptor - async transaction descriptor
301 * ---dma generic offload fields---
302 * @cookie: tracking cookie for this transaction, set to -EBUSY if
303 * this tx is sitting on a dependency list
636bdeaa
DW
304 * @flags: flags to augment operation preparation, control completion, and
305 * communicate status
7405f74b 306 * @phys: physical address of the descriptor
7405f74b
DW
307 * @chan: target channel for this operation
308 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
7405f74b
DW
309 * @callback: routine to call after this operation is complete
310 * @callback_param: general parameter to pass to the callback routine
311 * ---async_tx api specific fields---
19242d72 312 * @next: at completion submit this descriptor
7405f74b 313 * @parent: pointer to the next level up in the dependency chain
19242d72 314 * @lock: protect the parent and next pointers
7405f74b
DW
315 */
316struct dma_async_tx_descriptor {
317 dma_cookie_t cookie;
636bdeaa 318 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
7405f74b 319 dma_addr_t phys;
7405f74b
DW
320 struct dma_chan *chan;
321 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
7405f74b
DW
322 dma_async_tx_callback callback;
323 void *callback_param;
5fc6d897 324#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
19242d72 325 struct dma_async_tx_descriptor *next;
7405f74b
DW
326 struct dma_async_tx_descriptor *parent;
327 spinlock_t lock;
caa20d97 328#endif
7405f74b
DW
329};
330
5fc6d897 331#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
caa20d97
DW
332static inline void txd_lock(struct dma_async_tx_descriptor *txd)
333{
334}
335static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
336{
337}
338static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
339{
340 BUG();
341}
342static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
343{
344}
345static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
346{
347}
348static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
349{
350 return NULL;
351}
352static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
353{
354 return NULL;
355}
356
357#else
358static inline void txd_lock(struct dma_async_tx_descriptor *txd)
359{
360 spin_lock_bh(&txd->lock);
361}
362static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
363{
364 spin_unlock_bh(&txd->lock);
365}
366static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
367{
368 txd->next = next;
369 next->parent = txd;
370}
371static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
372{
373 txd->parent = NULL;
374}
375static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
376{
377 txd->next = NULL;
378}
379static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
380{
381 return txd->parent;
382}
383static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
384{
385 return txd->next;
386}
387#endif
388
07934481
LW
389/**
390 * struct dma_tx_state - filled in to report the status of
391 * a transfer.
392 * @last: last completed DMA cookie
393 * @used: last issued DMA cookie (i.e. the one in progress)
394 * @residue: the remaining number of bytes left to transmit
395 * on the selected transfer for states DMA_IN_PROGRESS and
396 * DMA_PAUSED if this is implemented in the driver, else 0
397 */
398struct dma_tx_state {
399 dma_cookie_t last;
400 dma_cookie_t used;
401 u32 residue;
402};
403
c13c8260
CL
404/**
405 * struct dma_device - info on the entity supplying DMA services
406 * @chancnt: how many DMA channels are supported
0f571515 407 * @privatecnt: how many DMA channels are requested by dma_request_channel
c13c8260
CL
408 * @channels: the list of struct dma_chan
409 * @global_node: list_head for global dma_device_list
7405f74b
DW
410 * @cap_mask: one or more dma_capability flags
411 * @max_xor: maximum number of xor sources, 0 if no capability
b2f46fd8 412 * @max_pq: maximum number of PQ sources and PQ-continue capability
83544ae9
DW
413 * @copy_align: alignment shift for memcpy operations
414 * @xor_align: alignment shift for xor operations
415 * @pq_align: alignment shift for pq operations
416 * @fill_align: alignment shift for memset operations
fe4ada2d 417 * @dev_id: unique device ID
7405f74b 418 * @dev: struct device reference for dma mapping api
fe4ada2d
RD
419 * @device_alloc_chan_resources: allocate resources and return the
420 * number of allocated descriptors
421 * @device_free_chan_resources: release DMA channel's resources
7405f74b
DW
422 * @device_prep_dma_memcpy: prepares a memcpy operation
423 * @device_prep_dma_xor: prepares a xor operation
099f53cb 424 * @device_prep_dma_xor_val: prepares a xor validation operation
b2f46fd8
DW
425 * @device_prep_dma_pq: prepares a pq operation
426 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
7405f74b
DW
427 * @device_prep_dma_memset: prepares a memset operation
428 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
dc0ee643 429 * @device_prep_slave_sg: prepares a slave dma operation
782bc950
SH
430 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
431 * The function takes a buffer of size buf_len. The callback function will
432 * be called after period_len bytes have been transferred.
c3635c78
LW
433 * @device_control: manipulate all pending operations on a channel, returns
434 * zero or error code
07934481
LW
435 * @device_tx_status: poll for transaction completion, the optional
436 * txstate parameter can be supplied with a pointer to get a
437 * struct with auxilary transfer status information, otherwise the call
438 * will just return a simple status code
7405f74b 439 * @device_issue_pending: push pending transactions to hardware
c13c8260
CL
440 */
441struct dma_device {
442
443 unsigned int chancnt;
0f571515 444 unsigned int privatecnt;
c13c8260
CL
445 struct list_head channels;
446 struct list_head global_node;
7405f74b 447 dma_cap_mask_t cap_mask;
b2f46fd8
DW
448 unsigned short max_xor;
449 unsigned short max_pq;
83544ae9
DW
450 u8 copy_align;
451 u8 xor_align;
452 u8 pq_align;
453 u8 fill_align;
b2f46fd8 454 #define DMA_HAS_PQ_CONTINUE (1 << 15)
c13c8260 455
c13c8260 456 int dev_id;
7405f74b 457 struct device *dev;
c13c8260 458
aa1e6f1a 459 int (*device_alloc_chan_resources)(struct dma_chan *chan);
c13c8260 460 void (*device_free_chan_resources)(struct dma_chan *chan);
7405f74b
DW
461
462 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
0036731c 463 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
d4c56f97 464 size_t len, unsigned long flags);
7405f74b 465 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
0036731c 466 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
d4c56f97 467 unsigned int src_cnt, size_t len, unsigned long flags);
099f53cb 468 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
0036731c 469 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
ad283ea4 470 size_t len, enum sum_check_flags *result, unsigned long flags);
b2f46fd8
DW
471 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
472 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
473 unsigned int src_cnt, const unsigned char *scf,
474 size_t len, unsigned long flags);
475 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
476 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
477 unsigned int src_cnt, const unsigned char *scf, size_t len,
478 enum sum_check_flags *pqres, unsigned long flags);
7405f74b 479 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
0036731c 480 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
d4c56f97 481 unsigned long flags);
7405f74b 482 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
636bdeaa 483 struct dma_chan *chan, unsigned long flags);
a86ee03c
IS
484 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
485 struct dma_chan *chan,
486 struct scatterlist *dst_sg, unsigned int dst_nents,
487 struct scatterlist *src_sg, unsigned int src_nents,
488 unsigned long flags);
7405f74b 489
dc0ee643
HS
490 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
491 struct dma_chan *chan, struct scatterlist *sgl,
492 unsigned int sg_len, enum dma_data_direction direction,
493 unsigned long flags);
782bc950
SH
494 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
495 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
496 size_t period_len, enum dma_data_direction direction);
05827630
LW
497 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
498 unsigned long arg);
dc0ee643 499
07934481
LW
500 enum dma_status (*device_tx_status)(struct dma_chan *chan,
501 dma_cookie_t cookie,
502 struct dma_tx_state *txstate);
7405f74b 503 void (*device_issue_pending)(struct dma_chan *chan);
c13c8260
CL
504};
505
6e3ecaf0
SH
506static inline int dmaengine_device_control(struct dma_chan *chan,
507 enum dma_ctrl_cmd cmd,
508 unsigned long arg)
509{
510 return chan->device->device_control(chan, cmd, arg);
511}
512
513static inline int dmaengine_slave_config(struct dma_chan *chan,
514 struct dma_slave_config *config)
515{
516 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
517 (unsigned long)config);
518}
519
520static inline int dmaengine_terminate_all(struct dma_chan *chan)
521{
522 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
523}
524
525static inline int dmaengine_pause(struct dma_chan *chan)
526{
527 return dmaengine_device_control(chan, DMA_PAUSE, 0);
528}
529
530static inline int dmaengine_resume(struct dma_chan *chan)
531{
532 return dmaengine_device_control(chan, DMA_RESUME, 0);
533}
534
535static inline int dmaengine_submit(struct dma_async_tx_descriptor *desc)
536{
537 return desc->tx_submit(desc);
538}
539
83544ae9
DW
540static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
541{
542 size_t mask;
543
544 if (!align)
545 return true;
546 mask = (1 << align) - 1;
547 if (mask & (off1 | off2 | len))
548 return false;
549 return true;
550}
551
552static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
553 size_t off2, size_t len)
554{
555 return dmaengine_check_align(dev->copy_align, off1, off2, len);
556}
557
558static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
559 size_t off2, size_t len)
560{
561 return dmaengine_check_align(dev->xor_align, off1, off2, len);
562}
563
564static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
565 size_t off2, size_t len)
566{
567 return dmaengine_check_align(dev->pq_align, off1, off2, len);
568}
569
570static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
571 size_t off2, size_t len)
572{
573 return dmaengine_check_align(dev->fill_align, off1, off2, len);
574}
575
b2f46fd8
DW
576static inline void
577dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
578{
579 dma->max_pq = maxpq;
580 if (has_pq_continue)
581 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
582}
583
584static inline bool dmaf_continue(enum dma_ctrl_flags flags)
585{
586 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
587}
588
589static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
590{
591 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
592
593 return (flags & mask) == mask;
594}
595
596static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
597{
598 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
599}
600
d3f3cf85 601static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
b2f46fd8
DW
602{
603 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
604}
605
606/* dma_maxpq - reduce maxpq in the face of continued operations
607 * @dma - dma device with PQ capability
608 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
609 *
610 * When an engine does not support native continuation we need 3 extra
611 * source slots to reuse P and Q with the following coefficients:
612 * 1/ {00} * P : remove P from Q', but use it as a source for P'
613 * 2/ {01} * Q : use Q to continue Q' calculation
614 * 3/ {00} * Q : subtract Q from P' to cancel (2)
615 *
616 * In the case where P is disabled we only need 1 extra source:
617 * 1/ {01} * Q : use Q to continue Q' calculation
618 */
619static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
620{
621 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
622 return dma_dev_to_maxpq(dma);
623 else if (dmaf_p_disabled_continue(flags))
624 return dma_dev_to_maxpq(dma) - 1;
625 else if (dmaf_continue(flags))
626 return dma_dev_to_maxpq(dma) - 3;
627 BUG();
628}
629
c13c8260
CL
630/* --- public DMA engine API --- */
631
649274d9 632#ifdef CONFIG_DMA_ENGINE
209b84a8
DW
633void dmaengine_get(void);
634void dmaengine_put(void);
649274d9
DW
635#else
636static inline void dmaengine_get(void)
637{
638}
639static inline void dmaengine_put(void)
640{
641}
642#endif
643
b4bd07c2
DM
644#ifdef CONFIG_NET_DMA
645#define net_dmaengine_get() dmaengine_get()
646#define net_dmaengine_put() dmaengine_put()
647#else
648static inline void net_dmaengine_get(void)
649{
650}
651static inline void net_dmaengine_put(void)
652{
653}
654#endif
655
729b5d1b
DW
656#ifdef CONFIG_ASYNC_TX_DMA
657#define async_dmaengine_get() dmaengine_get()
658#define async_dmaengine_put() dmaengine_put()
5fc6d897 659#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
138f4c35
DW
660#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
661#else
729b5d1b 662#define async_dma_find_channel(type) dma_find_channel(type)
5fc6d897 663#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
729b5d1b
DW
664#else
665static inline void async_dmaengine_get(void)
666{
667}
668static inline void async_dmaengine_put(void)
669{
670}
671static inline struct dma_chan *
672async_dma_find_channel(enum dma_transaction_type type)
673{
674 return NULL;
675}
138f4c35 676#endif /* CONFIG_ASYNC_TX_DMA */
729b5d1b 677
7405f74b
DW
678dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
679 void *dest, void *src, size_t len);
680dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
681 struct page *page, unsigned int offset, void *kdata, size_t len);
682dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
683 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
684 unsigned int src_off, size_t len);
685void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
686 struct dma_chan *chan);
c13c8260 687
0839875e 688static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
7405f74b 689{
636bdeaa
DW
690 tx->flags |= DMA_CTRL_ACK;
691}
692
ef560682
GL
693static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
694{
695 tx->flags &= ~DMA_CTRL_ACK;
696}
697
0839875e 698static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
636bdeaa 699{
0839875e 700 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
c13c8260
CL
701}
702
7405f74b
DW
703#define first_dma_cap(mask) __first_dma_cap(&(mask))
704static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
c13c8260 705{
7405f74b
DW
706 return min_t(int, DMA_TX_TYPE_END,
707 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
708}
c13c8260 709
7405f74b
DW
710#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
711static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
712{
713 return min_t(int, DMA_TX_TYPE_END,
714 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
c13c8260
CL
715}
716
7405f74b
DW
717#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
718static inline void
719__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
c13c8260 720{
7405f74b
DW
721 set_bit(tx_type, dstp->bits);
722}
c13c8260 723
0f571515
AN
724#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
725static inline void
726__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
727{
728 clear_bit(tx_type, dstp->bits);
729}
730
33df8ca0
DW
731#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
732static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
733{
734 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
735}
736
7405f74b
DW
737#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
738static inline int
739__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
740{
741 return test_bit(tx_type, srcp->bits);
c13c8260
CL
742}
743
7405f74b
DW
744#define for_each_dma_cap_mask(cap, mask) \
745 for ((cap) = first_dma_cap(mask); \
746 (cap) < DMA_TX_TYPE_END; \
747 (cap) = next_dma_cap((cap), (mask)))
748
c13c8260 749/**
7405f74b 750 * dma_async_issue_pending - flush pending transactions to HW
fe4ada2d 751 * @chan: target DMA channel
c13c8260
CL
752 *
753 * This allows drivers to push copies to HW in batches,
754 * reducing MMIO writes where possible.
755 */
7405f74b 756static inline void dma_async_issue_pending(struct dma_chan *chan)
c13c8260 757{
ec8670f1 758 chan->device->device_issue_pending(chan);
c13c8260
CL
759}
760
7405f74b
DW
761#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
762
c13c8260 763/**
7405f74b 764 * dma_async_is_tx_complete - poll for transaction completion
c13c8260
CL
765 * @chan: DMA channel
766 * @cookie: transaction identifier to check status of
767 * @last: returns last completed cookie, can be NULL
768 * @used: returns last issued cookie, can be NULL
769 *
770 * If @last and @used are passed in, upon return they reflect the driver
771 * internal state and can be used with dma_async_is_complete() to check
772 * the status of multiple cookies without re-checking hardware state.
773 */
7405f74b 774static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
c13c8260
CL
775 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
776{
07934481
LW
777 struct dma_tx_state state;
778 enum dma_status status;
779
780 status = chan->device->device_tx_status(chan, cookie, &state);
781 if (last)
782 *last = state.last;
783 if (used)
784 *used = state.used;
785 return status;
c13c8260
CL
786}
787
7405f74b
DW
788#define dma_async_memcpy_complete(chan, cookie, last, used)\
789 dma_async_is_tx_complete(chan, cookie, last, used)
790
c13c8260
CL
791/**
792 * dma_async_is_complete - test a cookie against chan state
793 * @cookie: transaction identifier to test status of
794 * @last_complete: last know completed transaction
795 * @last_used: last cookie value handed out
796 *
797 * dma_async_is_complete() is used in dma_async_memcpy_complete()
8a5703f8 798 * the test logic is separated for lightweight testing of multiple cookies
c13c8260
CL
799 */
800static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
801 dma_cookie_t last_complete, dma_cookie_t last_used)
802{
803 if (last_complete <= last_used) {
804 if ((cookie <= last_complete) || (cookie > last_used))
805 return DMA_SUCCESS;
806 } else {
807 if ((cookie <= last_complete) && (cookie > last_used))
808 return DMA_SUCCESS;
809 }
810 return DMA_IN_PROGRESS;
811}
812
bca34692
DW
813static inline void
814dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
815{
816 if (st) {
817 st->last = last;
818 st->used = used;
819 st->residue = residue;
820 }
821}
822
7405f74b 823enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
07f2211e
DW
824#ifdef CONFIG_DMA_ENGINE
825enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
c50331e8 826void dma_issue_pending_all(void);
07f2211e
DW
827#else
828static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
829{
830 return DMA_SUCCESS;
831}
c50331e8
DW
832static inline void dma_issue_pending_all(void)
833{
834 do { } while (0);
835}
07f2211e 836#endif
c13c8260
CL
837
838/* --- DMA device --- */
839
840int dma_async_device_register(struct dma_device *device);
841void dma_async_device_unregister(struct dma_device *device);
07f2211e 842void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
bec08513 843struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
59b5ec21
DW
844#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
845struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
846void dma_release_channel(struct dma_chan *chan);
c13c8260 847
de5506e1
CL
848/* --- Helper iov-locking functions --- */
849
850struct dma_page_list {
b2ddb901 851 char __user *base_address;
de5506e1
CL
852 int nr_pages;
853 struct page **pages;
854};
855
856struct dma_pinned_list {
857 int nr_iovecs;
858 struct dma_page_list page_list[0];
859};
860
861struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
862void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
863
864dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
865 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
866dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
867 struct dma_pinned_list *pinned_list, struct page *page,
868 unsigned int offset, size_t len);
869
c13c8260 870#endif /* DMAENGINE_H */