]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - include/linux/dmar.h
Merge branch 'timers-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[mirror_ubuntu-jammy-kernel.git] / include / linux / dmar.h
CommitLineData
3b20eb23 1/* SPDX-License-Identifier: GPL-2.0-only */
10e5247f
KA
2/*
3 * Copyright (c) 2006, Intel Corporation.
4 *
10e5247f
KA
5 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
6 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
7 */
8
9#ifndef __DMAR_H__
10#define __DMAR_H__
11
12#include <linux/acpi.h>
13#include <linux/types.h>
ba395927 14#include <linux/msi.h>
1531a6a6 15#include <linux/irqreturn.h>
3a5670e8 16#include <linux/rwsem.h>
b2d09103 17#include <linux/rculist.h>
10e5247f 18
6eea69dd
AM
19struct acpi_dmar_header;
20
78d8e704
JL
21#ifdef CONFIG_X86
22# define DMAR_UNITS_SUPPORTED MAX_IO_APICS
23#else
24# define DMAR_UNITS_SUPPORTED 64
25#endif
26
41750d31
SS
27/* DMAR Flags */
28#define DMAR_INTR_REMAP 0x1
29#define DMAR_X2APIC_OPT_OUT 0x2
89a6079d 30#define DMAR_PLATFORM_OPT_IN 0x4
41750d31 31
ba395927 32struct intel_iommu;
694835dc 33
832bd858
DW
34struct dmar_dev_scope {
35 struct device __rcu *dev;
36 u8 bus;
37 u8 devfn;
38};
39
d3f13810 40#ifdef CONFIG_DMAR_TABLE
41750d31 41extern struct acpi_table_header *dmar_tbl;
2ae21010
SS
42struct dmar_drhd_unit {
43 struct list_head list; /* list of drhd units */
44 struct acpi_dmar_header *hdr; /* ACPI header */
45 u64 reg_base_addr; /* register base address*/
832bd858 46 struct dmar_dev_scope *devices;/* target device array */
2ae21010 47 int devices_cnt; /* target device count */
276dbf99 48 u16 segment; /* PCI domain */
2ae21010
SS
49 u8 ignored:1; /* ignore drhd */
50 u8 include_all:1;
51 struct intel_iommu *iommu;
52};
53
57384592
JR
54struct dmar_pci_path {
55 u8 bus;
56 u8 device;
57 u8 function;
58};
59
59ce0515
JL
60struct dmar_pci_notify_info {
61 struct pci_dev *dev;
62 unsigned long event;
63 int bus;
64 u16 seg;
65 u16 level;
57384592 66 struct dmar_pci_path path[];
59ce0515
JL
67} __attribute__((packed));
68
3a5670e8 69extern struct rw_semaphore dmar_global_lock;
2ae21010
SS
70extern struct list_head dmar_drhd_units;
71
72#define for_each_drhd_unit(drhd) \
0e242612 73 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list)
2ae21010 74
7c919779 75#define for_each_active_drhd_unit(drhd) \
0e242612 76 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
7c919779
JL
77 if (drhd->ignored) {} else
78
8f912ba4 79#define for_each_active_iommu(i, drhd) \
0e242612 80 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
8f912ba4
DW
81 if (i=drhd->iommu, drhd->ignored) {} else
82
83#define for_each_iommu(i, drhd) \
0e242612 84 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
8f912ba4
DW
85 if (i=drhd->iommu, 0) {} else
86
0e242612
JL
87static inline bool dmar_rcu_check(void)
88{
89 return rwsem_is_locked(&dmar_global_lock) ||
90 system_state == SYSTEM_BOOTING;
91}
92
93#define dmar_rcu_dereference(p) rcu_dereference_check((p), dmar_rcu_check())
94
b683b230 95#define for_each_dev_scope(a, c, p, d) \
832bd858 96 for ((p) = 0; ((d) = (p) < (c) ? dmar_rcu_dereference((a)[(p)].dev) : \
0e242612 97 NULL, (p) < (c)); (p)++)
b683b230
JL
98
99#define for_each_active_dev_scope(a, c, p, d) \
100 for_each_dev_scope((a), (c), (p), (d)) if (!(d)) { continue; } else
101
2ae21010 102extern int dmar_table_init(void);
2ae21010 103extern int dmar_dev_scope_init(void);
ec154bf5 104extern void dmar_register_bus_notifier(void);
ada4d4b2 105extern int dmar_parse_dev_scope(void *start, void *end, int *cnt,
832bd858 106 struct dmar_dev_scope **devices, u16 segment);
bb3a6b78 107extern void *dmar_alloc_dev_scope(void *start, void *end, int *cnt);
832bd858 108extern void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt);
59ce0515
JL
109extern int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
110 void *start, void*end, u16 segment,
832bd858 111 struct dmar_dev_scope *devices,
59ce0515
JL
112 int devices_cnt);
113extern int dmar_remove_dev_scope(struct dmar_pci_notify_info *info,
832bd858 114 u16 segment, struct dmar_dev_scope *devices,
59ce0515 115 int count);
2ae21010 116/* Intel IOMMU detection */
480125ba 117extern int detect_intel_iommu(void);
9d783ba0 118extern int enable_drhd_fault_handling(void);
6b197249
JL
119extern int dmar_device_add(acpi_handle handle);
120extern int dmar_device_remove(acpi_handle handle);
8594d832 121
c2a0b538
JL
122static inline int dmar_res_noop(struct acpi_dmar_header *hdr, void *arg)
123{
124 return 0;
125}
126
8594d832
JL
127#ifdef CONFIG_INTEL_IOMMU
128extern int iommu_detected, no_iommu;
129extern int intel_iommu_init(void);
c2a0b538
JL
130extern int dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg);
131extern int dmar_parse_one_atsr(struct acpi_dmar_header *header, void *arg);
6b197249
JL
132extern int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg);
133extern int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg);
134extern int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert);
8594d832
JL
135extern int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info);
136#else /* !CONFIG_INTEL_IOMMU: */
137static inline int intel_iommu_init(void) { return -ENODEV; }
6b197249 138
c2a0b538
JL
139#define dmar_parse_one_rmrr dmar_res_noop
140#define dmar_parse_one_atsr dmar_res_noop
6b197249
JL
141#define dmar_check_one_atsr dmar_res_noop
142#define dmar_release_one_atsr dmar_res_noop
143
8594d832 144static inline int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
29b61be6 145{
8594d832 146 return 0;
29b61be6 147}
6b197249
JL
148
149static inline int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
150{
151 return 0;
152}
8594d832
JL
153#endif /* CONFIG_INTEL_IOMMU */
154
6b197249
JL
155#ifdef CONFIG_IRQ_REMAP
156extern int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert);
157#else /* CONFIG_IRQ_REMAP */
158static inline int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
159{ return 0; }
160#endif /* CONFIG_IRQ_REMAP */
161
89a6079d
LB
162extern bool dmar_platform_optin(void);
163
6b197249
JL
164#else /* CONFIG_DMAR_TABLE */
165
166static inline int dmar_device_add(void *handle)
167{
168 return 0;
169}
170
171static inline int dmar_device_remove(void *handle)
172{
173 return 0;
174}
175
89a6079d
LB
176static inline bool dmar_platform_optin(void)
177{
178 return false;
179}
180
8594d832 181#endif /* CONFIG_DMAR_TABLE */
2ae21010 182
2ae21010
SS
183struct irte {
184 union {
3bf17472 185 /* Shared between remapped and posted mode*/
2ae21010 186 struct {
3bf17472
TG
187 __u64 present : 1, /* 0 */
188 fpd : 1, /* 1 */
189 __res0 : 6, /* 2 - 6 */
190 avail : 4, /* 8 - 11 */
191 __res1 : 3, /* 12 - 14 */
192 pst : 1, /* 15 */
193 vector : 8, /* 16 - 23 */
194 __res2 : 40; /* 24 - 63 */
195 };
196
197 /* Remapped mode */
198 struct {
199 __u64 r_present : 1, /* 0 */
200 r_fpd : 1, /* 1 */
201 dst_mode : 1, /* 2 */
202 redir_hint : 1, /* 3 */
203 trigger_mode : 1, /* 4 */
204 dlvry_mode : 3, /* 5 - 7 */
205 r_avail : 4, /* 8 - 11 */
206 r_res0 : 4, /* 12 - 15 */
207 r_vector : 8, /* 16 - 23 */
208 r_res1 : 8, /* 24 - 31 */
209 dest_id : 32; /* 32 - 63 */
210 };
211
212 /* Posted mode */
213 struct {
214 __u64 p_present : 1, /* 0 */
215 p_fpd : 1, /* 1 */
216 p_res0 : 6, /* 2 - 7 */
217 p_avail : 4, /* 8 - 11 */
218 p_res1 : 2, /* 12 - 13 */
219 p_urgent : 1, /* 14 */
220 p_pst : 1, /* 15 */
221 p_vector : 8, /* 16 - 23 */
222 p_res2 : 14, /* 24 - 37 */
223 pda_l : 26; /* 38 - 63 */
2ae21010
SS
224 };
225 __u64 low;
226 };
227
228 union {
3bf17472 229 /* Shared between remapped and posted mode*/
2ae21010 230 struct {
3bf17472
TG
231 __u64 sid : 16, /* 64 - 79 */
232 sq : 2, /* 80 - 81 */
233 svt : 2, /* 82 - 83 */
234 __res3 : 44; /* 84 - 127 */
235 };
236
237 /* Posted mode*/
238 struct {
239 __u64 p_sid : 16, /* 64 - 79 */
240 p_sq : 2, /* 80 - 81 */
241 p_svt : 2, /* 82 - 83 */
242 p_res3 : 12, /* 84 - 95 */
243 pda_h : 32; /* 96 - 127 */
2ae21010
SS
244 };
245 __u64 high;
246 };
247};
423f0859 248
bf56027f
TG
249static inline void dmar_copy_shared_irte(struct irte *dst, struct irte *src)
250{
251 dst->present = src->present;
252 dst->fpd = src->fpd;
253 dst->avail = src->avail;
254 dst->pst = src->pst;
255 dst->vector = src->vector;
256 dst->sid = src->sid;
257 dst->sq = src->sq;
258 dst->svt = src->svt;
259}
260
3bf17472
TG
261#define PDA_LOW_BIT 26
262#define PDA_HIGH_BIT 32
263
3460a6d9
KA
264/* Can't use the common MSI interrupt functions
265 * since DMAR is not a pci device
266 */
5c2837fb
TG
267struct irq_data;
268extern void dmar_msi_unmask(struct irq_data *data);
269extern void dmar_msi_mask(struct irq_data *data);
3460a6d9
KA
270extern void dmar_msi_read(int irq, struct msi_msg *msg);
271extern void dmar_msi_write(int irq, struct msi_msg *msg);
272extern int dmar_set_interrupt(struct intel_iommu *iommu);
1531a6a6 273extern irqreturn_t dmar_fault(int irq, void *dev_id);
34742db8
JL
274extern int dmar_alloc_hwirq(int id, int node, void *arg);
275extern void dmar_free_hwirq(int irq);
3460a6d9 276
10e5247f 277#endif /* __DMAR_H__ */