]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/ide.h
ide: checkpatch.pl fixes for ide-timing.h
[mirror_ubuntu-bionic-kernel.git] / include / linux / ide.h
CommitLineData
1da177e4
LT
1#ifndef _IDE_H
2#define _IDE_H
3/*
4 * linux/include/linux/ide.h
5 *
6 * Copyright (C) 1994-2002 Linus Torvalds & authors
7 */
8
1da177e4
LT
9#include <linux/init.h>
10#include <linux/ioport.h>
11#include <linux/hdreg.h>
1da177e4
LT
12#include <linux/blkdev.h>
13#include <linux/proc_fs.h>
14#include <linux/interrupt.h>
15#include <linux/bitops.h>
16#include <linux/bio.h>
17#include <linux/device.h>
18#include <linux/pci.h>
f36d4024 19#include <linux/completion.h>
e3a59b4d
HR
20#ifdef CONFIG_BLK_DEV_IDEACPI
21#include <acpi/acpi.h>
22#endif
1da177e4
LT
23#include <asm/byteorder.h>
24#include <asm/system.h>
25#include <asm/io.h>
f9383c42 26#include <asm/mutex.h>
1da177e4 27
729d4de9 28#if defined(CONFIG_CRIS) || defined(CONFIG_FRV)
4ee06b7e
BZ
29# define SUPPORT_VLB_SYNC 0
30#else
31# define SUPPORT_VLB_SYNC 1
1da177e4
LT
32#endif
33
34/*
35 * Used to indicate "no IRQ", should be a value that cannot be an IRQ
36 * number.
37 */
38
39#define IDE_NO_IRQ (-1)
40
1da177e4
LT
41typedef unsigned char byte; /* used everywhere */
42
43/*
44 * Probably not wise to fiddle with these
45 */
46#define ERROR_MAX 8 /* Max read/write errors per sector */
47#define ERROR_RESET 3 /* Reset controller every 4th retry */
48#define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
49
1da177e4
LT
50/*
51 * state flags
52 */
53
54#define DMA_PIO_RETRY 1 /* retrying in PIO */
55
56#define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
57#define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
58
59/*
60 * Definitions for accessing IDE controller registers
61 */
62#define IDE_NR_PORTS (10)
63
4c3032d8
BZ
64struct ide_io_ports {
65 unsigned long data_addr;
66
67 union {
68 unsigned long error_addr; /* read: error */
69 unsigned long feature_addr; /* write: feature */
70 };
71
72 unsigned long nsect_addr;
73 unsigned long lbal_addr;
74 unsigned long lbam_addr;
75 unsigned long lbah_addr;
76
77 unsigned long device_addr;
78
79 union {
80 unsigned long status_addr; /*  read: status  */
81 unsigned long command_addr; /* write: command */
82 };
83
84 unsigned long ctl_addr;
85
86 unsigned long irq_addr;
87};
1da177e4
LT
88
89#define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
90#define BAD_R_STAT (BUSY_STAT | ERR_STAT)
91#define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
92#define BAD_STAT (BAD_R_STAT | DRQ_STAT)
93#define DRIVE_READY (READY_STAT | SEEK_STAT)
1da177e4
LT
94
95#define BAD_CRC (ABRT_ERR | ICRC_ERR)
96
97#define SATA_NR_PORTS (3) /* 16 possible ?? */
98
99#define SATA_STATUS_OFFSET (0)
1da177e4 100#define SATA_ERROR_OFFSET (1)
1da177e4 101#define SATA_CONTROL_OFFSET (2)
1da177e4 102
1da177e4
LT
103/*
104 * Our Physical Region Descriptor (PRD) table should be large enough
105 * to handle the biggest I/O request we are likely to see. Since requests
106 * can have no more than 256 sectors, and since the typical blocksize is
107 * two or more sectors, we could get by with a limit of 128 entries here for
108 * the usual worst case. Most requests seem to include some contiguous blocks,
109 * further reducing the number of table entries required.
110 *
111 * The driver reverts to PIO mode for individual requests that exceed
112 * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
113 * 100% of all crazy scenarios here is not necessary.
114 *
115 * As it turns out though, we must allocate a full 4KB page for this,
116 * so the two PRD tables (ide0 & ide1) will each get half of that,
117 * allowing each to have about 256 entries (8 bytes each) from this.
118 */
119#define PRD_BYTES 8
120#define PRD_ENTRIES 256
121
122/*
123 * Some more useful definitions
124 */
125#define PARTN_BITS 6 /* number of minor dev bits for partitions */
126#define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
127#define SECTOR_SIZE 512
128#define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
129#define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
130
131/*
132 * Timeouts for various operations:
133 */
134#define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
135#define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
136#define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
137#define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
138#define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
139#define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
140
1da177e4
LT
141/*
142 * Check for an interrupt and acknowledge the interrupt status
143 */
144struct hwif_s;
145typedef int (ide_ack_intr_t)(struct hwif_s *);
146
1da177e4
LT
147/*
148 * hwif_chipset_t is used to keep track of the specific hardware
149 * chipset used by each IDE interface, if known.
150 */
528a572d 151enum { ide_unknown, ide_generic, ide_pci,
1da177e4
LT
152 ide_cmd640, ide_dtc2278, ide_ali14xx,
153 ide_qd65xx, ide_umc8672, ide_ht6560b,
154 ide_rz1000, ide_trm290,
155 ide_cmd646, ide_cy82c693, ide_4drives,
b7691646 156 ide_pmac, ide_acorn,
9a0e77f2 157 ide_au1xxx, ide_palm3710
528a572d
BZ
158};
159
160typedef u8 hwif_chipset_t;
1da177e4
LT
161
162/*
163 * Structure to hold all information about the location of this port
164 */
165typedef struct hw_regs_s {
4c3032d8
BZ
166 union {
167 struct ide_io_ports io_ports;
168 unsigned long io_ports_array[IDE_NR_PORTS];
169 };
170
1da177e4 171 int irq; /* our irq number */
1da177e4
LT
172 ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
173 hwif_chipset_t chipset;
4349d5cd 174 struct device *dev;
1da177e4
LT
175} hw_regs_t;
176
cbb010c1 177void ide_init_port_data(struct hwif_s *, unsigned int);
57c802e8 178void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
baa8f3e9 179
1da177e4
LT
180static inline void ide_std_init_ports(hw_regs_t *hw,
181 unsigned long io_addr,
182 unsigned long ctl_addr)
183{
184 unsigned int i;
185
4c3032d8
BZ
186 for (i = 0; i <= 7; i++)
187 hw->io_ports_array[i] = io_addr++;
1da177e4 188
4c3032d8 189 hw->io_ports.ctl_addr = ctl_addr;
1da177e4
LT
190}
191
a861beb1
BZ
192/* for IDE PCI controllers in legacy mode, temporary */
193static inline int __ide_default_irq(unsigned long base)
194{
195 switch (base) {
196#ifdef CONFIG_IA64
197 case 0x1f0: return isa_irq_to_vector(14);
198 case 0x170: return isa_irq_to_vector(15);
199#else
200 case 0x1f0: return 14;
201 case 0x170: return 15;
202#endif
203 }
204 return 0;
205}
206
1da177e4
LT
207#include <asm/ide.h>
208
83d7dbc4
MM
209#if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
210#undef MAX_HWIFS
83ae20c8
BH
211#define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
212#endif
213
1da177e4
LT
214/* Currently only m68k, apus and m8xx need it */
215#ifndef IDE_ARCH_ACK_INTR
216# define ide_ack_intr(hwif) (1)
217#endif
218
219/* Currently only Atari needs it */
220#ifndef IDE_ARCH_LOCK
221# define ide_release_lock() do {} while (0)
222# define ide_get_lock(hdlr, data) do {} while (0)
223#endif /* IDE_ARCH_LOCK */
224
225/*
226 * Now for the data we need to maintain per-drive: ide_drive_t
227 */
228
229#define ide_scsi 0x21
230#define ide_disk 0x20
231#define ide_optical 0x7
232#define ide_cdrom 0x5
233#define ide_tape 0x1
234#define ide_floppy 0x0
235
236/*
237 * Special Driver Flags
238 *
239 * set_geometry : respecify drive geometry
240 * recalibrate : seek to cyl 0
241 * set_multmode : set multmode count
242 * set_tune : tune interface for drive
243 * serviced : service command
244 * reserved : unused
245 */
246typedef union {
247 unsigned all : 8;
248 struct {
1da177e4
LT
249 unsigned set_geometry : 1;
250 unsigned recalibrate : 1;
251 unsigned set_multmode : 1;
252 unsigned set_tune : 1;
253 unsigned serviced : 1;
254 unsigned reserved : 3;
1da177e4
LT
255 } b;
256} special_t;
257
1da177e4
LT
258/*
259 * ATA-IDE Select Register, aka Device-Head
260 *
261 * head : always zeros here
262 * unit : drive select number: 0/1
263 * bit5 : always 1
264 * lba : using LBA instead of CHS
265 * bit7 : always 1
266 */
267typedef union {
268 unsigned all : 8;
269 struct {
270#if defined(__LITTLE_ENDIAN_BITFIELD)
271 unsigned head : 4;
272 unsigned unit : 1;
273 unsigned bit5 : 1;
274 unsigned lba : 1;
275 unsigned bit7 : 1;
276#elif defined(__BIG_ENDIAN_BITFIELD)
277 unsigned bit7 : 1;
278 unsigned lba : 1;
279 unsigned bit5 : 1;
280 unsigned unit : 1;
281 unsigned head : 4;
282#else
283#error "Please fix <asm/byteorder.h>"
284#endif
285 } b;
286} select_t, ata_select_t;
287
1da177e4
LT
288/*
289 * Status returned from various ide_ functions
290 */
291typedef enum {
292 ide_stopped, /* no drive operation was started */
293 ide_started, /* a drive operation was started, handler was set */
294} ide_startstop_t;
295
296struct ide_driver_s;
297struct ide_settings_s;
298
e3a59b4d
HR
299#ifdef CONFIG_BLK_DEV_IDEACPI
300struct ide_acpi_drive_link;
301struct ide_acpi_hwif_link;
302#endif
303
1da177e4
LT
304typedef struct ide_drive_s {
305 char name[4]; /* drive name, such as "hda" */
306 char driver_req[10]; /* requests specific driver */
307
165125e1 308 struct request_queue *queue; /* request queue */
1da177e4
LT
309
310 struct request *rq; /* current request */
311 struct ide_drive_s *next; /* circular list of hwgroup drives */
1da177e4
LT
312 void *driver_data; /* extra driver data */
313 struct hd_driveid *id; /* drive model identification info */
7662d046 314#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
315 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
316 struct ide_settings_s *settings;/* /proc/ide/ drive settings */
7662d046 317#endif
1da177e4
LT
318 struct hwif_s *hwif; /* actually (ide_hwif_t *) */
319
320 unsigned long sleep; /* sleep until this time */
321 unsigned long service_start; /* time we started last request */
322 unsigned long service_time; /* service time of last request */
323 unsigned long timeout; /* max time to wait for irq */
324
325 special_t special; /* special action flags */
326 select_t select; /* basic drive/head select reg value */
327
328 u8 keep_settings; /* restore settings after drive reset */
1da177e4
LT
329 u8 using_dma; /* disk is using dma for read/write */
330 u8 retry_pio; /* retrying dma capable host in pio */
331 u8 state; /* retry state */
332 u8 waiting_for_dma; /* dma currently in progress */
333 u8 unmask; /* okay to unmask other irqs */
36193484 334 u8 noflush; /* don't attempt flushes */
1da177e4
LT
335 u8 dsc_overlap; /* DSC overlap */
336 u8 nice1; /* give potential excess bandwidth */
337
338 unsigned present : 1; /* drive is physically present */
339 unsigned dead : 1; /* device ejected hint */
340 unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
341 unsigned noprobe : 1; /* from: hdx=noprobe */
342 unsigned removable : 1; /* 1 if need to do check_media_change */
343 unsigned attach : 1; /* needed for removable devices */
1da177e4
LT
344 unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
345 unsigned no_unmask : 1; /* disallow setting unmask bit */
346 unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
347 unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
1da177e4 348 unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
c223701c 349 unsigned nodma : 1; /* disallow DMA */
1da177e4
LT
350 unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
351 unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
352 unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
1da177e4
LT
353 unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
354 unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
355 unsigned post_reset : 1;
7f8f48af 356 unsigned udma33_warned : 1;
1da177e4 357
1497943e 358 u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
1da177e4
LT
359 u8 quirk_list; /* considered quirky, set for a specific host */
360 u8 init_speed; /* transfer rate set at boot */
1da177e4 361 u8 current_speed; /* current transfer rate set */
513daadd 362 u8 desired_speed; /* desired transfer rate set */
1da177e4
LT
363 u8 dn; /* now wide spread use */
364 u8 wcache; /* status of write cache */
365 u8 acoustic; /* acoustic management */
366 u8 media; /* disk, cdrom, tape, floppy, ... */
1da177e4
LT
367 u8 ready_stat; /* min status value for drive ready */
368 u8 mult_count; /* current multiple sector setting */
369 u8 mult_req; /* requested multiple sector setting */
370 u8 tune_req; /* requested drive tuning setting */
371 u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
372 u8 bad_wstat; /* used for ignoring WRERR_STAT */
373 u8 nowerr; /* used for ignoring WRERR_STAT */
374 u8 sect0; /* offset of first sector for DM6:DDO */
375 u8 head; /* "real" number of heads */
376 u8 sect; /* "real" sectors per track */
377 u8 bios_head; /* BIOS/fdisk/LILO number of heads */
378 u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
379
380 unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
381 unsigned int cyl; /* "real" number of cyls */
26bcb879 382 unsigned int drive_data; /* used by set_pio_mode/selectproc */
1da177e4
LT
383 unsigned int failures; /* current failure count */
384 unsigned int max_failures; /* maximum allowed failure count */
dbe217af 385 u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
1da177e4
LT
386
387 u64 capacity64; /* total number of sectors */
388
389 int lun; /* logical unit */
390 int crc_count; /* crc counter to reduce drive speed */
e3a59b4d
HR
391#ifdef CONFIG_BLK_DEV_IDEACPI
392 struct ide_acpi_drive_link *acpidata;
393#endif
1da177e4
LT
394 struct list_head list;
395 struct device gendev;
f36d4024 396 struct completion gendev_rel_comp; /* to deal with device release() */
1da177e4
LT
397} ide_drive_t;
398
8604affd
BZ
399#define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
400
1da177e4
LT
401#define IDE_CHIPSET_PCI_MASK \
402 ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
403#define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
404
039788e1 405struct ide_port_info;
1da177e4 406
ac95beed
BZ
407struct ide_port_ops {
408 /* host specific initialization of devices on a port */
409 void (*port_init_devs)(struct hwif_s *);
410 /* routine to program host for PIO mode */
411 void (*set_pio_mode)(ide_drive_t *, const u8);
412 /* routine to program host for DMA mode */
413 void (*set_dma_mode)(ide_drive_t *, const u8);
414 /* tweaks hardware to select drive */
415 void (*selectproc)(ide_drive_t *);
416 /* chipset polling based on hba specifics */
417 int (*reset_poll)(ide_drive_t *);
418 /* chipset specific changes to default for device-hba resets */
419 void (*pre_reset)(ide_drive_t *);
420 /* routine to reset controller after a disk reset */
421 void (*resetproc)(ide_drive_t *);
422 /* special host masking for drive selection */
423 void (*maskproc)(ide_drive_t *, int);
424 /* check host's drive quirk list */
425 void (*quirkproc)(ide_drive_t *);
426
427 u8 (*mdma_filter)(ide_drive_t *);
428 u8 (*udma_filter)(ide_drive_t *);
429
430 u8 (*cable_detect)(struct hwif_s *);
431};
432
5e37bdc0
BZ
433struct ide_dma_ops {
434 void (*dma_host_set)(struct ide_drive_s *, int);
435 int (*dma_setup)(struct ide_drive_s *);
436 void (*dma_exec_cmd)(struct ide_drive_s *, u8);
437 void (*dma_start)(struct ide_drive_s *);
438 int (*dma_end)(struct ide_drive_s *);
439 int (*dma_test_irq)(struct ide_drive_s *);
440 void (*dma_lost_irq)(struct ide_drive_s *);
441 void (*dma_timeout)(struct ide_drive_s *);
442};
443
94cd5b62
BZ
444struct ide_task_s;
445
1da177e4
LT
446typedef struct hwif_s {
447 struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
448 struct hwif_s *mate; /* other hwif from same PCI chip */
449 struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
450 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
451
452 char name[6]; /* name of interface, eg. "ide0" */
453
4c3032d8
BZ
454 struct ide_io_ports io_ports;
455
1da177e4 456 unsigned long sata_scr[SATA_NR_PORTS];
1da177e4 457
1da177e4
LT
458 ide_drive_t drives[MAX_DRIVES]; /* drive info */
459
460 u8 major; /* our major number */
461 u8 index; /* 0 for ide0; 1 for ide1; ... */
462 u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
1da177e4
LT
463 u8 bus_state; /* power state of the IDE bus */
464
e95d9c6b 465 u32 host_flags;
6a824c92 466
4099d143
BZ
467 u8 pio_mask;
468
1da177e4
LT
469 u8 ultra_mask;
470 u8 mwdma_mask;
471 u8 swdma_mask;
472
49521f97
BZ
473 u8 cbl; /* cable type */
474
1da177e4
LT
475 hwif_chipset_t chipset; /* sub-module for tuning.. */
476
36501650
BZ
477 struct device *dev;
478
18e181fe
BZ
479 ide_ack_intr_t *ack_intr;
480
1da177e4
LT
481 void (*rw_disk)(ide_drive_t *, struct request *);
482
ac95beed 483 const struct ide_port_ops *port_ops;
f37afdac 484 const struct ide_dma_ops *dma_ops;
bfa14b42 485
94cd5b62
BZ
486 void (*tf_load)(ide_drive_t *, struct ide_task_s *);
487 void (*tf_read)(ide_drive_t *, struct ide_task_s *);
488
9567b349
BZ
489 void (*input_data)(ide_drive_t *, struct request *, void *, unsigned);
490 void (*output_data)(ide_drive_t *, struct request *, void *, unsigned);
1da177e4 491
f0dd8712 492 void (*ide_dma_clear_irq)(ide_drive_t *drive);
1da177e4
LT
493
494 void (*OUTB)(u8 addr, unsigned long port);
f8c4bd0a 495 void (*OUTBSYNC)(struct hwif_s *hwif, u8 addr, unsigned long port);
1da177e4
LT
496
497 u8 (*INB)(unsigned long port);
1da177e4
LT
498
499 /* dma physical region descriptor table (cpu view) */
500 unsigned int *dmatable_cpu;
501 /* dma physical region descriptor table (dma view) */
502 dma_addr_t dmatable_dma;
503 /* Scatter-gather list used to build the above */
504 struct scatterlist *sg_table;
505 int sg_max_nents; /* Maximum number of entries in it */
506 int sg_nents; /* Current number of entries in it */
507 int sg_dma_direction; /* dma transfer direction */
508
509 /* data phase of the active command (currently only valid for PIO/DMA) */
510 int data_phase;
511
512 unsigned int nsect;
513 unsigned int nleft;
55c16a70 514 struct scatterlist *cursg;
1da177e4
LT
515 unsigned int cursg_ofs;
516
1da177e4
LT
517 int rqsize; /* max sectors per request */
518 int irq; /* our irq number */
519
1da177e4
LT
520 unsigned long dma_base; /* base addr for dma ports */
521 unsigned long dma_command; /* dma command register */
1da177e4 522 unsigned long dma_status; /* dma status register */
1da177e4 523
1da177e4
LT
524 unsigned long config_data; /* for use by chipset-specific code */
525 unsigned long select_data; /* for use by chipset-specific code */
526
020e322d
SS
527 unsigned long extra_base; /* extra addr for dma ports */
528 unsigned extra_ports; /* number of extra dma ports */
529
1da177e4 530 unsigned present : 1; /* this interface exists */
1da177e4
LT
531 unsigned serialized : 1; /* serialized all channel operation */
532 unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
1da177e4
LT
533 unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
534
f74c9141
BZ
535 struct device gendev;
536 struct device *portdev;
537
f36d4024 538 struct completion gendev_rel_comp; /* To deal with device release() */
1da177e4
LT
539
540 void *hwif_data; /* extra hwif data */
541
542 unsigned dma;
e3a59b4d
HR
543
544#ifdef CONFIG_BLK_DEV_IDEACPI
545 struct ide_acpi_hwif_link *acpidata;
546#endif
22fc6ecc 547} ____cacheline_internodealigned_in_smp ide_hwif_t;
1da177e4
LT
548
549/*
550 * internal ide interrupt handler type
551 */
1da177e4
LT
552typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
553typedef int (ide_expiry_t)(ide_drive_t *);
554
0eea6458 555/* used by ide-cd, ide-floppy, etc. */
9567b349 556typedef void (xfer_func_t)(ide_drive_t *, struct request *rq, void *, unsigned);
0eea6458 557
1da177e4
LT
558typedef struct hwgroup_s {
559 /* irq handler, if active */
560 ide_startstop_t (*handler)(ide_drive_t *);
a6fbb1c8 561
1da177e4
LT
562 /* BOOL: protects all fields below */
563 volatile int busy;
564 /* BOOL: wake us up on timer expiry */
565 unsigned int sleeping : 1;
566 /* BOOL: polling active & poll_timeout field valid */
567 unsigned int polling : 1;
913759ac
AC
568 /* BOOL: in a polling reset situation. Must not trigger another reset yet */
569 unsigned int resetting : 1;
570
1da177e4
LT
571 /* current drive */
572 ide_drive_t *drive;
573 /* ptr to current hwif in linked-list */
574 ide_hwif_t *hwif;
575
1da177e4
LT
576 /* current request */
577 struct request *rq;
a6fbb1c8 578
1da177e4
LT
579 /* failsafe timer */
580 struct timer_list timer;
1da177e4
LT
581 /* timeout value during long polls */
582 unsigned long poll_timeout;
583 /* queried upon timeouts */
584 int (*expiry)(ide_drive_t *);
a6fbb1c8 585
23450319
SS
586 int req_gen;
587 int req_gen_timer;
1da177e4
LT
588} ide_hwgroup_t;
589
7662d046
BZ
590typedef struct ide_driver_s ide_driver_t;
591
f9383c42 592extern struct mutex ide_setting_mtx;
1da177e4 593
7662d046
BZ
594int set_io_32bit(ide_drive_t *, int);
595int set_pio_mode(ide_drive_t *, int);
596int set_using_dma(ide_drive_t *, int);
597
eaec3e7d
BP
598/* ATAPI packet command flags */
599enum {
600 /* set when an error is considered normal - no retry (ide-tape) */
601 PC_FLAG_ABORT = (1 << 0),
602 PC_FLAG_SUPPRESS_ERROR = (1 << 1),
603 PC_FLAG_WAIT_FOR_DSC = (1 << 2),
604 PC_FLAG_DMA_OK = (1 << 3),
5e331095
BZ
605 PC_FLAG_DMA_IN_PROGRESS = (1 << 4),
606 PC_FLAG_DMA_ERROR = (1 << 5),
607 PC_FLAG_WRITING = (1 << 6),
eaec3e7d 608 /* command timed out */
5e331095 609 PC_FLAG_TIMEDOUT = (1 << 7),
5d41893c 610 PC_FLAG_ZIP_DRIVE = (1 << 8),
28c7214b 611 PC_FLAG_DRQ_INTERRUPT = (1 << 9),
eaec3e7d
BP
612};
613
8303b46e
BP
614struct ide_atapi_pc {
615 /* actual packet bytes */
616 u8 c[12];
617 /* incremented on each retry */
618 int retries;
619 int error;
620
621 /* bytes to transfer */
622 int req_xfer;
623 /* bytes actually transferred */
624 int xferred;
625
626 /* data buffer */
627 u8 *buf;
628 /* current buffer position */
629 u8 *cur_pos;
630 int buf_size;
631 /* missing/available data on the current buffer */
632 int b_count;
633
634 /* the corresponding request */
635 struct request *rq;
636
637 unsigned long flags;
638
639 /*
640 * those are more or less driver-specific and some of them are subject
641 * to change/removal later.
642 */
643 u8 pc_buf[256];
1b06e92a
BZ
644
645 void (*callback)(ide_drive_t *);
8303b46e
BP
646
647 /* idetape only */
648 struct idetape_bh *bh;
649 char *b_data;
650
651 /* idescsi only for now */
652 struct scatterlist *sg;
653 unsigned int sg_cnt;
654
655 struct scsi_cmnd *scsi_cmd;
656 void (*done) (struct scsi_cmnd *);
657
658 unsigned long timeout;
659};
660
7662d046 661#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
662/*
663 * configurable drive settings
664 */
665
666#define TYPE_INT 0
1497943e
BZ
667#define TYPE_BYTE 1
668#define TYPE_SHORT 2
1da177e4
LT
669
670#define SETTING_READ (1 << 0)
671#define SETTING_WRITE (1 << 1)
672#define SETTING_RW (SETTING_READ | SETTING_WRITE)
673
674typedef int (ide_procset_t)(ide_drive_t *, int);
675typedef struct ide_settings_s {
676 char *name;
677 int rw;
1da177e4
LT
678 int data_type;
679 int min;
680 int max;
681 int mul_factor;
682 int div_factor;
683 void *data;
684 ide_procset_t *set;
685 int auto_remove;
686 struct ide_settings_s *next;
687} ide_settings_t;
688
1497943e 689int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
1da177e4
LT
690
691/*
692 * /proc/ide interface
693 */
694typedef struct {
695 const char *name;
696 mode_t mode;
697 read_proc_t *read_proc;
698 write_proc_t *write_proc;
699} ide_proc_entry_t;
700
ecfd80e4
BZ
701void proc_ide_create(void);
702void proc_ide_destroy(void);
5cbf79cd 703void ide_proc_register_port(ide_hwif_t *);
d9270a3f 704void ide_proc_port_register_devices(ide_hwif_t *);
5b0c4b30 705void ide_proc_unregister_device(ide_drive_t *);
5cbf79cd 706void ide_proc_unregister_port(ide_hwif_t *);
7662d046
BZ
707void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
708void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
709
710void ide_add_generic_settings(ide_drive_t *);
711
1da177e4
LT
712read_proc_t proc_ide_read_capacity;
713read_proc_t proc_ide_read_geometry;
714
1da177e4
LT
715/*
716 * Standard exit stuff:
717 */
718#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
719{ \
720 len -= off; \
721 if (len < count) { \
722 *eof = 1; \
723 if (len <= 0) \
724 return 0; \
725 } else \
726 len = count; \
727 *start = page + off; \
728 return len; \
729}
730#else
ecfd80e4
BZ
731static inline void proc_ide_create(void) { ; }
732static inline void proc_ide_destroy(void) { ; }
5cbf79cd 733static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
d9270a3f 734static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
5b0c4b30 735static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
5cbf79cd 736static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
7662d046
BZ
737static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
738static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
739static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
1da177e4
LT
740#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
741#endif
742
743/*
744 * Power Management step value (rq->pm->pm_step).
745 *
746 * The step value starts at 0 (ide_pm_state_start_suspend) for a
747 * suspend operation or 1000 (ide_pm_state_start_resume) for a
748 * resume operation.
749 *
750 * For each step, the core calls the subdriver start_power_step() first.
751 * This can return:
752 * - ide_stopped : In this case, the core calls us back again unless
753 * step have been set to ide_power_state_completed.
754 * - ide_started : In this case, the channel is left busy until an
755 * async event (interrupt) occurs.
756 * Typically, start_power_step() will issue a taskfile request with
757 * do_rw_taskfile().
758 *
759 * Upon reception of the interrupt, the core will call complete_power_step()
760 * with the error code if any. This routine should update the step value
761 * and return. It should not start a new request. The core will call
762 * start_power_step for the new step value, unless step have been set to
763 * ide_power_state_completed.
764 *
765 * Subdrivers are expected to define their own additional power
766 * steps from 1..999 for suspend and from 1001..1999 for resume,
767 * other values are reserved for future use.
768 */
769
770enum {
771 ide_pm_state_completed = -1,
772 ide_pm_state_start_suspend = 0,
773 ide_pm_state_start_resume = 1000,
774};
775
776/*
777 * Subdrivers support.
4ef3b8f4
LR
778 *
779 * The gendriver.owner field should be set to the module owner of this driver.
780 * The gendriver.name field should be set to the name of this driver
1da177e4 781 */
7662d046 782struct ide_driver_s {
1da177e4
LT
783 const char *version;
784 u8 media;
1da177e4 785 unsigned supports_dsc_overlap : 1;
1da177e4
LT
786 ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
787 int (*end_request)(ide_drive_t *, int, int);
788 ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
789 ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
1da177e4 790 struct device_driver gen_driver;
4031bbe4
RK
791 int (*probe)(ide_drive_t *);
792 void (*remove)(ide_drive_t *);
0d2157f7 793 void (*resume)(ide_drive_t *);
4031bbe4 794 void (*shutdown)(ide_drive_t *);
7662d046
BZ
795#ifdef CONFIG_IDE_PROC_FS
796 ide_proc_entry_t *proc;
797#endif
798};
1da177e4 799
4031bbe4
RK
800#define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
801
1da177e4
LT
802int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
803
804/*
805 * ide_hwifs[] is the master data structure used to keep track
806 * of just about everything in ide.c. Whenever possible, routines
807 * should be using pointers to a drive (ide_drive_t *) or
808 * pointers to a hwif (ide_hwif_t *), rather than indexing this
809 * structure directly (the allocation/layout may change!).
810 *
811 */
812#ifndef _IDE_C
813extern ide_hwif_t ide_hwifs[]; /* master data repository */
814#endif
1da177e4 815
ebae41a5
BZ
816extern int ide_vlb_clk;
817extern int ide_pci_clk;
818
fe80b937
BZ
819ide_hwif_t *ide_find_port_slot(const struct ide_port_info *);
820
821static inline ide_hwif_t *ide_find_port(void)
822{
823 return ide_find_port_slot(NULL);
824}
825
1da177e4 826extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
dbe217af
AC
827int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
828 int uptodate, int nr_sectors);
1da177e4 829
1da177e4
LT
830extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
831
cd2a2d96
BZ
832void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
833 ide_expiry_t *);
1da177e4 834
1fc14258
BZ
835void ide_execute_pkt_cmd(ide_drive_t *);
836
9f87abe8
BZ
837void ide_pad_transfer(ide_drive_t *, int, int);
838
1da177e4
LT
839ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
840
1da177e4
LT
841ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
842
843ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
844
1da177e4
LT
845extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
846
847extern void ide_fix_driveid(struct hd_driveid *);
01745112 848
1da177e4
LT
849extern void ide_fixstring(u8 *, const int, const int);
850
74af21cf 851int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
1da177e4 852
1da177e4
LT
853extern ide_startstop_t ide_do_reset (ide_drive_t *);
854
63f5abb0 855extern void ide_do_drive_cmd(ide_drive_t *, struct request *);
1da177e4 856
1da177e4
LT
857extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
858
9e42237f
BZ
859enum {
860 IDE_TFLAG_LBA48 = (1 << 0),
74095a91
BZ
861 IDE_TFLAG_FLAGGED = (1 << 2),
862 IDE_TFLAG_OUT_DATA = (1 << 3),
863 IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
864 IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
865 IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
866 IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
867 IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
868 IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
869 IDE_TFLAG_OUT_HOB_NSECT |
870 IDE_TFLAG_OUT_HOB_LBAL |
871 IDE_TFLAG_OUT_HOB_LBAM |
872 IDE_TFLAG_OUT_HOB_LBAH,
873 IDE_TFLAG_OUT_FEATURE = (1 << 9),
874 IDE_TFLAG_OUT_NSECT = (1 << 10),
875 IDE_TFLAG_OUT_LBAL = (1 << 11),
876 IDE_TFLAG_OUT_LBAM = (1 << 12),
877 IDE_TFLAG_OUT_LBAH = (1 << 13),
878 IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
879 IDE_TFLAG_OUT_NSECT |
880 IDE_TFLAG_OUT_LBAL |
881 IDE_TFLAG_OUT_LBAM |
882 IDE_TFLAG_OUT_LBAH,
807e35d6 883 IDE_TFLAG_OUT_DEVICE = (1 << 14),
ac026ff2 884 IDE_TFLAG_WRITE = (1 << 15),
866e2ec9
BZ
885 IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
886 IDE_TFLAG_IN_DATA = (1 << 17),
57d7366b 887 IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
f6e29e35 888 IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
c2b57cdc
BZ
889 IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
890 IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
891 IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
892 IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
893 IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
894 IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
895 IDE_TFLAG_IN_HOB_LBAM |
896 IDE_TFLAG_IN_HOB_LBAH,
897 IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
898 IDE_TFLAG_IN_HOB_NSECT |
899 IDE_TFLAG_IN_HOB_LBA,
900 IDE_TFLAG_IN_NSECT = (1 << 25),
901 IDE_TFLAG_IN_LBAL = (1 << 26),
902 IDE_TFLAG_IN_LBAM = (1 << 27),
903 IDE_TFLAG_IN_LBAH = (1 << 28),
904 IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
905 IDE_TFLAG_IN_LBAM |
906 IDE_TFLAG_IN_LBAH,
907 IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
908 IDE_TFLAG_IN_LBA,
909 IDE_TFLAG_IN_DEVICE = (1 << 29),
657cc1a8
BZ
910 IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
911 IDE_TFLAG_IN_HOB,
912 IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
913 IDE_TFLAG_IN_TF,
914 IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
915 IDE_TFLAG_IN_DEVICE,
35cf2b94
TH
916 /* force 16-bit I/O operations */
917 IDE_TFLAG_IO_16BIT = (1 << 30),
395d8ef5
BZ
918 /* ide_task_t was allocated using kmalloc() */
919 IDE_TFLAG_DYN = (1 << 31),
9e42237f
BZ
920};
921
650d841d
BZ
922struct ide_taskfile {
923 u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
924
925 u8 hob_feature; /* 1-5: additional data to support LBA48 */
926 u8 hob_nsect;
927 u8 hob_lbal;
928 u8 hob_lbam;
929 u8 hob_lbah;
930
931 u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
932
933 union { /*  7: */
934 u8 error; /* read: error */
935 u8 feature; /* write: feature */
936 };
937
938 u8 nsect; /* 8: number of sectors */
939 u8 lbal; /* 9: LBA low */
940 u8 lbam; /* 10: LBA mid */
941 u8 lbah; /* 11: LBA high */
942
943 u8 device; /* 12: device select */
944
945 union { /* 13: */
946 u8 status; /*  read: status  */
947 u8 command; /* write: command */
948 };
949};
950
1da177e4 951typedef struct ide_task_s {
650d841d
BZ
952 union {
953 struct ide_taskfile tf;
954 u8 tf_array[14];
955 };
866e2ec9 956 u32 tf_flags;
1da177e4 957 int data_phase;
1da177e4
LT
958 struct request *rq; /* copy of request */
959 void *special; /* valid_t generally */
960} ide_task_t;
961
089c5c7e 962void ide_tf_dump(const char *, struct ide_taskfile *);
1da177e4
LT
963
964extern void SELECT_DRIVE(ide_drive_t *);
ed4af48f 965void SELECT_MASK(ide_drive_t *, int);
1da177e4
LT
966
967extern int drive_is_ready(ide_drive_t *);
1da177e4 968
2fc57388
BZ
969void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
970
646c0cb6
BZ
971ide_startstop_t ide_pc_intr(ide_drive_t *drive, struct ide_atapi_pc *pc,
972 ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry,
973 void (*update_buffers)(ide_drive_t *, struct ide_atapi_pc *),
974 void (*retry_pc)(ide_drive_t *), void (*dsc_handle)(ide_drive_t *),
975 void (*io_buffers)(ide_drive_t *, struct ide_atapi_pc *, unsigned int,
976 int));
594c16d8
BZ
977ide_startstop_t ide_transfer_pc(ide_drive_t *, struct ide_atapi_pc *,
978 ide_handler_t *, unsigned int, ide_expiry_t *);
6bf1641c
BZ
979ide_startstop_t ide_issue_pc(ide_drive_t *, struct ide_atapi_pc *,
980 ide_handler_t *, unsigned int, ide_expiry_t *);
594c16d8 981
f6e29e35 982ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
1da177e4 983
4d7a984b
TH
984void task_end_request(ide_drive_t *, struct request *, u8);
985
ac026ff2 986int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
9a3c49be
BZ
987int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
988
1da177e4
LT
989int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
990int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
991int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
992
1da177e4 993extern int ide_driveid_update(ide_drive_t *);
1da177e4
LT
994extern int ide_config_drive_speed(ide_drive_t *, u8);
995extern u8 eighty_ninty_three (ide_drive_t *);
1da177e4
LT
996extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
997
998extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
999
1da177e4
LT
1000extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
1001
1002extern int ide_spin_wait_hwgroup(ide_drive_t *);
1003extern void ide_timer_expiry(unsigned long);
7d12e780 1004extern irqreturn_t ide_intr(int irq, void *dev_id);
165125e1 1005extern void do_ide_request(struct request_queue *);
1da177e4
LT
1006
1007void ide_init_disk(struct gendisk *, ide_drive_t *);
1008
6d208b39 1009#ifdef CONFIG_IDEPCI_PCIBUS_ORDER
725522b5
GKH
1010extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
1011#define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
6d208b39
BZ
1012#else
1013#define ide_pci_register_driver(d) pci_register_driver(d)
1014#endif
1015
85620436
BZ
1016void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
1017void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
1da177e4 1018
8e882ba1 1019#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
b123f56e
BZ
1020int ide_pci_set_master(struct pci_dev *, const char *);
1021unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
1022int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
c413b9b9 1023#else
b123f56e
BZ
1024static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
1025 const struct ide_port_info *d)
1026{
1027 return -EINVAL;
1028}
c413b9b9
BZ
1029#endif
1030
1da177e4
LT
1031extern void default_hwif_iops(ide_hwif_t *);
1032extern void default_hwif_mmiops(ide_hwif_t *);
1033extern void default_hwif_transport(ide_hwif_t *);
1034
1da177e4
LT
1035typedef struct ide_pci_enablebit_s {
1036 u8 reg; /* byte pci reg holding the enable-bit */
1037 u8 mask; /* mask to isolate the enable-bit */
1038 u8 val; /* value of masked reg when "enabled" */
1039} ide_pci_enablebit_t;
1040
1041enum {
1042 /* Uses ISA control ports not PCI ones. */
a5d8c5c8 1043 IDE_HFLAG_ISA_PORTS = (1 << 0),
6a824c92 1044 /* single port device */
a5d8c5c8 1045 IDE_HFLAG_SINGLE = (1 << 1),
6a824c92
BZ
1046 /* don't use legacy PIO blacklist */
1047 IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
e277f91f
BZ
1048 /* set for the second port of QD65xx */
1049 IDE_HFLAG_QD_2ND_PORT = (1 << 3),
26bcb879
BZ
1050 /* use PIO8/9 for prefetch off/on */
1051 IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
1052 /* use PIO6/7 for fast-devsel off/on */
1053 IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
1054 /* use 100-102 and 200-202 PIO values to set DMA modes */
1055 IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
aedea591
BZ
1056 /*
1057 * keep DMA setting when programming PIO mode, may be used only
1058 * for hosts which have separate PIO and DMA timings (ie. PMAC)
1059 */
1060 IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
88b2b32b
BZ
1061 /* program host for the transfer mode after programming device */
1062 IDE_HFLAG_POST_SET_MODE = (1 << 8),
1063 /* don't program host/device for the transfer mode ("smart" hosts) */
1064 IDE_HFLAG_NO_SET_MODE = (1 << 9),
0ae2e178
BZ
1065 /* trust BIOS for programming chipset/device for DMA */
1066 IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
cafa027b
BZ
1067 /* host is CS5510/CS5520 */
1068 IDE_HFLAG_CS5520 = (1 << 11),
33c1002e
BZ
1069 /* ATAPI DMA is unsupported */
1070 IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
5e71d9c5
BZ
1071 /* set if host is a "non-bootable" controller */
1072 IDE_HFLAG_NON_BOOTABLE = (1 << 13),
47b68788
BZ
1073 /* host doesn't support DMA */
1074 IDE_HFLAG_NO_DMA = (1 << 14),
1075 /* check if host is PCI IDE device before allowing DMA */
1076 IDE_HFLAG_NO_AUTODMA = (1 << 15),
c5dd43ec
BZ
1077 /* host uses MMIO */
1078 IDE_HFLAG_MMIO = (1 << 16),
238e4f14
BZ
1079 /* no LBA48 */
1080 IDE_HFLAG_NO_LBA48 = (1 << 17),
1081 /* no LBA48 DMA */
1082 IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
ed67b923
BZ
1083 /* data FIFO is cleared by an error */
1084 IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
1c51361a
BZ
1085 /* serialize ports */
1086 IDE_HFLAG_SERIALIZE = (1 << 20),
3985ee3b
BZ
1087 /* use legacy IRQs */
1088 IDE_HFLAG_LEGACY_IRQS = (1 << 21),
8acf28c0
BZ
1089 /* force use of legacy IRQs */
1090 IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
272a3709
BZ
1091 /* limit LBA48 requests to 256 sectors */
1092 IDE_HFLAG_RQSIZE_256 = (1 << 23),
caea7602
BZ
1093 /* use 32-bit I/O ops */
1094 IDE_HFLAG_IO_32BIT = (1 << 24),
1095 /* unmask IRQs */
1096 IDE_HFLAG_UNMASK_IRQS = (1 << 25),
4db90a14 1097 IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
1fd18905
BZ
1098 /* serialize ports if DMA is possible (for sl82c105) */
1099 IDE_HFLAG_SERIALIZE_DMA = (1 << 27),
8ac2b42a
BZ
1100 /* force host out of "simplex" mode */
1101 IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
4166c199
BZ
1102 /* DSC overlap is unsupported */
1103 IDE_HFLAG_NO_DSC = (1 << 29),
807b90d0
BZ
1104 /* never use 32-bit I/O ops */
1105 IDE_HFLAG_NO_IO_32BIT = (1 << 30),
1106 /* never unmask IRQs */
1107 IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
cafa027b
BZ
1108 /* host uses VDMA (disabled for now) */
1109 IDE_HFLAG_VDMA = 0,
1da177e4
LT
1110};
1111
7cab14a7 1112#ifdef CONFIG_BLK_DEV_OFFBOARD
7cab14a7 1113# define IDE_HFLAG_OFF_BOARD 0
5e71d9c5
BZ
1114#else
1115# define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
7cab14a7
BZ
1116#endif
1117
039788e1 1118struct ide_port_info {
1da177e4 1119 char *name;
1da177e4
LT
1120 unsigned int (*init_chipset)(struct pci_dev *, const char *);
1121 void (*init_iops)(ide_hwif_t *);
1122 void (*init_hwif)(ide_hwif_t *);
b123f56e
BZ
1123 int (*init_dma)(ide_hwif_t *,
1124 const struct ide_port_info *);
ac95beed
BZ
1125
1126 const struct ide_port_ops *port_ops;
f37afdac 1127 const struct ide_dma_ops *dma_ops;
ac95beed 1128
1da177e4 1129 ide_pci_enablebit_t enablebits[2];
528a572d 1130 hwif_chipset_t chipset;
9ffcf364 1131 u32 host_flags;
4099d143 1132 u8 pio_mask;
5f8b6c34
BZ
1133 u8 swdma_mask;
1134 u8 mwdma_mask;
18137207 1135 u8 udma_mask;
039788e1 1136};
1da177e4 1137
85620436
BZ
1138int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
1139int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
1da177e4
LT
1140
1141void ide_map_sg(ide_drive_t *, struct request *);
1142void ide_init_sg_cmd(ide_drive_t *, struct request *);
1143
1144#define BAD_DMA_DRIVE 0
1145#define GOOD_DMA_DRIVE 1
1146
65e5f2e3
JC
1147struct drive_list_entry {
1148 const char *id_model;
1149 const char *id_firmware;
1150};
1151
1152int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
a5b7e70d
BZ
1153
1154#ifdef CONFIG_BLK_DEV_IDEDMA
1da177e4 1155int __ide_dma_bad_drive(ide_drive_t *);
3ab7efe8 1156int ide_id_dma_bug(ide_drive_t *);
7670df73
BZ
1157
1158u8 ide_find_dma_mode(ide_drive_t *, u8);
1159
1160static inline u8 ide_max_dma_mode(ide_drive_t *drive)
1161{
1162 return ide_find_dma_mode(drive, XFER_UDMA_6);
1163}
1164
4a546e04 1165void ide_dma_off_quietly(ide_drive_t *);
7469aaf6 1166void ide_dma_off(ide_drive_t *);
4a546e04 1167void ide_dma_on(ide_drive_t *);
3608b5d7 1168int ide_set_dma(ide_drive_t *);
578cfa0d 1169void ide_check_dma_crc(ide_drive_t *);
1da177e4
LT
1170ide_startstop_t ide_dma_intr(ide_drive_t *);
1171
062f9f02
BZ
1172int ide_build_sglist(ide_drive_t *, struct request *);
1173void ide_destroy_dmatable(ide_drive_t *);
1174
8e882ba1 1175#ifdef CONFIG_BLK_DEV_IDEDMA_SFF
1da177e4 1176extern int ide_build_dmatable(ide_drive_t *, struct request *);
b8e73fba
BZ
1177int ide_allocate_dma_engine(ide_hwif_t *);
1178void ide_release_dma_engine(ide_hwif_t *);
f37afdac 1179void ide_setup_dma(ide_hwif_t *, unsigned long);
1da177e4 1180
15ce926a 1181void ide_dma_host_set(ide_drive_t *, int);
1da177e4 1182extern int ide_dma_setup(ide_drive_t *);
f37afdac 1183void ide_dma_exec_cmd(ide_drive_t *, u8);
1da177e4
LT
1184extern void ide_dma_start(ide_drive_t *);
1185extern int __ide_dma_end(ide_drive_t *);
f37afdac 1186int ide_dma_test_irq(ide_drive_t *);
841d2a9b 1187extern void ide_dma_lost_irq(ide_drive_t *);
c283f5db 1188extern void ide_dma_timeout(ide_drive_t *);
8e882ba1 1189#endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
1da177e4
LT
1190
1191#else
3ab7efe8 1192static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
7670df73 1193static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
2d5eaa6d 1194static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
4a546e04 1195static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
7469aaf6 1196static inline void ide_dma_off(ide_drive_t *drive) { ; }
4a546e04 1197static inline void ide_dma_on(ide_drive_t *drive) { ; }
1da177e4 1198static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
3608b5d7 1199static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
578cfa0d 1200static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
1da177e4
LT
1201#endif /* CONFIG_BLK_DEV_IDEDMA */
1202
8e882ba1 1203#ifndef CONFIG_BLK_DEV_IDEDMA_SFF
0d1bad21 1204static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
1da177e4
LT
1205#endif
1206
e3a59b4d
HR
1207#ifdef CONFIG_BLK_DEV_IDEACPI
1208extern int ide_acpi_exec_tfs(ide_drive_t *drive);
1209extern void ide_acpi_get_timing(ide_hwif_t *hwif);
1210extern void ide_acpi_push_timing(ide_hwif_t *hwif);
1211extern void ide_acpi_init(ide_hwif_t *hwif);
eafd88a3 1212void ide_acpi_port_init_devices(ide_hwif_t *);
5e32132b 1213extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
e3a59b4d
HR
1214#else
1215static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
1216static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
1217static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
1218static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
eafd88a3 1219static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
5e32132b 1220static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
e3a59b4d
HR
1221#endif
1222
fbd13088 1223void ide_remove_port_from_hwgroup(ide_hwif_t *);
387750c3 1224void ide_unregister(ide_hwif_t *);
1da177e4
LT
1225
1226void ide_register_region(struct gendisk *);
1227void ide_unregister_region(struct gendisk *);
1228
f01393e4 1229void ide_undecoded_slave(ide_drive_t *);
1da177e4 1230
9fd91d95
BZ
1231void ide_port_apply_params(ide_hwif_t *);
1232
c413b9b9
BZ
1233int ide_device_add_all(u8 *idx, const struct ide_port_info *);
1234int ide_device_add(u8 idx[4], const struct ide_port_info *);
0bfeee7d 1235int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
2dde7861
BZ
1236void ide_port_unregister_devices(ide_hwif_t *);
1237void ide_port_scan(ide_hwif_t *);
1da177e4
LT
1238
1239static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
1240{
1241 return hwif->hwif_data;
1242}
1243
1244static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
1245{
1246 hwif->hwif_data = data;
1247}
1248
3ab7efe8 1249const char *ide_xfer_verbose(u8 mode);
1da177e4
LT
1250extern void ide_toggle_bounce(ide_drive_t *drive, int on);
1251extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
1252
2229833c
BZ
1253static inline int ide_dev_has_iordy(struct hd_driveid *id)
1254{
1255 return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
1256}
1257
6c3c22f3
SS
1258static inline int ide_dev_is_sata(struct hd_driveid *id)
1259{
1260 /*
1261 * See if word 93 is 0 AND drive is at least ATA-5 compatible
1262 * verifying that word 80 by casting it to a signed type --
1263 * this trick allows us to filter out the reserved values of
1264 * 0x0000 and 0xffff along with the earlier ATA revisions...
1265 */
1266 if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
1267 return 1;
1268 return 0;
1269}
1270
a501633c 1271u64 ide_get_lba_addr(struct ide_taskfile *, int);
1da177e4
LT
1272u8 ide_dump_status(ide_drive_t *, const char *, u8);
1273
3be53f3f
BZ
1274struct ide_timing {
1275 u8 mode;
1276 u8 setup; /* t1 */
1277 u16 act8b; /* t2 for 8-bit io */
1278 u16 rec8b; /* t2i for 8-bit io */
1279 u16 cyc8b; /* t0 for 8-bit io */
1280 u16 active; /* t2 or tD */
1281 u16 recover; /* t2i or tK */
1282 u16 cycle; /* t0 */
1283 u16 udma; /* t2CYCTYP/2 */
1284};
1285
1286enum {
1287 IDE_TIMING_SETUP = (1 << 0),
1288 IDE_TIMING_ACT8B = (1 << 1),
1289 IDE_TIMING_REC8B = (1 << 2),
1290 IDE_TIMING_CYC8B = (1 << 3),
1291 IDE_TIMING_8BIT = IDE_TIMING_ACT8B | IDE_TIMING_REC8B |
1292 IDE_TIMING_CYC8B,
1293 IDE_TIMING_ACTIVE = (1 << 4),
1294 IDE_TIMING_RECOVER = (1 << 5),
1295 IDE_TIMING_CYCLE = (1 << 6),
1296 IDE_TIMING_UDMA = (1 << 7),
1297 IDE_TIMING_ALL = IDE_TIMING_SETUP | IDE_TIMING_8BIT |
1298 IDE_TIMING_ACTIVE | IDE_TIMING_RECOVER |
1299 IDE_TIMING_CYCLE | IDE_TIMING_UDMA,
1300};
1301
1da177e4
LT
1302typedef struct ide_pio_timings_s {
1303 int setup_time; /* Address setup (ns) minimum */
1304 int active_time; /* Active pulse (ns) minimum */
81d368e0
SS
1305 int cycle_time; /* Cycle time (ns) minimum = */
1306 /* active + recovery (+ setup for some chips) */
1da177e4
LT
1307} ide_pio_timings_t;
1308
7dd00083 1309unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
2134758d 1310u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
1da177e4
LT
1311extern const ide_pio_timings_t ide_pio_timings[6];
1312
88b2b32b
BZ
1313int ide_set_pio_mode(ide_drive_t *, u8);
1314int ide_set_dma_mode(ide_drive_t *, u8);
1315
26bcb879
BZ
1316void ide_set_pio(ide_drive_t *, u8);
1317
1318static inline void ide_set_max_pio(ide_drive_t *drive)
1319{
1320 ide_set_pio(drive, 255);
1321}
1da177e4
LT
1322
1323extern spinlock_t ide_lock;
ef29888e 1324extern struct mutex ide_cfg_mtx;
1da177e4
LT
1325/*
1326 * Structure locking:
1327 *
ef29888e 1328 * ide_cfg_mtx and ide_lock together protect changes to
1da177e4
LT
1329 * ide_hwif_t->{next,hwgroup}
1330 * ide_drive_t->next
1331 *
1332 * ide_hwgroup_t->busy: ide_lock
1333 * ide_hwgroup_t->hwif: ide_lock
1334 * ide_hwif_t->mate: constant, no locking
1335 * ide_drive_t->hwif: constant, no locking
1336 */
1337
366c7f55 1338#define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
1da177e4
LT
1339
1340extern struct bus_type ide_bus_type;
f74c9141 1341extern struct class *ide_port_class;
1da177e4
LT
1342
1343/* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
1344#define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
1345
1346/* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
1347#define ide_id_has_flush_cache_ext(id) \
1348 (((id)->cfs_enable_2 & 0x2400) == 0x2400)
1349
7b9f25b5
BZ
1350static inline void ide_dump_identify(u8 *id)
1351{
1352 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
1353}
1354
86b37860
CL
1355static inline int hwif_to_node(ide_hwif_t *hwif)
1356{
36501650 1357 struct pci_dev *dev = to_pci_dev(hwif->dev);
1f07e988 1358 return hwif->dev ? pcibus_to_node(dev->bus) : -1;
86b37860
CL
1359}
1360
1b678347
BH
1361static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
1362{
1363 ide_hwif_t *hwif = HWIF(drive);
1364
1365 return &hwif->drives[(drive->dn ^ 1) & 1];
1366}
1367
81ca6919
BZ
1368static inline void ide_set_irq(ide_drive_t *drive, int on)
1369{
23579a2a
BZ
1370 ide_hwif_t *hwif = drive->hwif;
1371
ff074883 1372 hwif->OUTBSYNC(hwif, ATA_DEVCTL_OBS | (on ? 0 : 2),
0fd04dcc 1373 hwif->io_ports.ctl_addr);
81ca6919
BZ
1374}
1375
c47137a9
BZ
1376static inline u8 ide_read_status(ide_drive_t *drive)
1377{
1378 ide_hwif_t *hwif = drive->hwif;
1379
4c3032d8 1380 return hwif->INB(hwif->io_ports.status_addr);
c47137a9
BZ
1381}
1382
1383static inline u8 ide_read_altstatus(ide_drive_t *drive)
1384{
1385 ide_hwif_t *hwif = drive->hwif;
1386
4c3032d8 1387 return hwif->INB(hwif->io_ports.ctl_addr);
c47137a9
BZ
1388}
1389
64a57fe4
BZ
1390static inline u8 ide_read_error(ide_drive_t *drive)
1391{
1392 ide_hwif_t *hwif = drive->hwif;
1393
4c3032d8 1394 return hwif->INB(hwif->io_ports.error_addr);
64a57fe4 1395}
1da177e4 1396#endif /* _IDE_H */