]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | #ifndef _IDE_H |
2 | #define _IDE_H | |
3 | /* | |
4 | * linux/include/linux/ide.h | |
5 | * | |
6 | * Copyright (C) 1994-2002 Linus Torvalds & authors | |
7 | */ | |
8 | ||
1da177e4 LT |
9 | #include <linux/init.h> |
10 | #include <linux/ioport.h> | |
3ceca727 | 11 | #include <linux/ata.h> |
1da177e4 LT |
12 | #include <linux/blkdev.h> |
13 | #include <linux/proc_fs.h> | |
14 | #include <linux/interrupt.h> | |
15 | #include <linux/bitops.h> | |
16 | #include <linux/bio.h> | |
17 | #include <linux/device.h> | |
18 | #include <linux/pci.h> | |
f36d4024 | 19 | #include <linux/completion.h> |
feb22b7f | 20 | #include <linux/pm.h> |
e3a59b4d HR |
21 | #ifdef CONFIG_BLK_DEV_IDEACPI |
22 | #include <acpi/acpi.h> | |
23 | #endif | |
1da177e4 LT |
24 | #include <asm/byteorder.h> |
25 | #include <asm/system.h> | |
26 | #include <asm/io.h> | |
f9383c42 | 27 | #include <asm/mutex.h> |
1da177e4 | 28 | |
a1df5169 BP |
29 | /* for request_sense */ |
30 | #include <linux/cdrom.h> | |
31 | ||
d45b70ab | 32 | #if defined(CONFIG_CRIS) || defined(CONFIG_FRV) || defined(CONFIG_MN10300) |
4ee06b7e BZ |
33 | # define SUPPORT_VLB_SYNC 0 |
34 | #else | |
35 | # define SUPPORT_VLB_SYNC 1 | |
1da177e4 LT |
36 | #endif |
37 | ||
1da177e4 LT |
38 | /* |
39 | * Probably not wise to fiddle with these | |
40 | */ | |
b40d1b88 | 41 | #define IDE_DEFAULT_MAX_FAILURES 1 |
1da177e4 LT |
42 | #define ERROR_MAX 8 /* Max read/write errors per sector */ |
43 | #define ERROR_RESET 3 /* Reset controller every 4th retry */ | |
44 | #define ERROR_RECAL 1 /* Recalibrate every 2nd retry */ | |
45 | ||
c152cc1a BZ |
46 | /* Error codes returned in rq->errors to the higher part of the driver. */ |
47 | enum { | |
48 | IDE_DRV_ERROR_GENERAL = 101, | |
49 | IDE_DRV_ERROR_FILEMARK = 102, | |
50 | IDE_DRV_ERROR_EOD = 103, | |
51 | }; | |
52 | ||
1da177e4 LT |
53 | /* |
54 | * Definitions for accessing IDE controller registers | |
55 | */ | |
56 | #define IDE_NR_PORTS (10) | |
57 | ||
4c3032d8 BZ |
58 | struct ide_io_ports { |
59 | unsigned long data_addr; | |
60 | ||
61 | union { | |
62 | unsigned long error_addr; /* read: error */ | |
63 | unsigned long feature_addr; /* write: feature */ | |
64 | }; | |
65 | ||
66 | unsigned long nsect_addr; | |
67 | unsigned long lbal_addr; | |
68 | unsigned long lbam_addr; | |
69 | unsigned long lbah_addr; | |
70 | ||
71 | unsigned long device_addr; | |
72 | ||
73 | union { | |
74 | unsigned long status_addr; /* read: status */ | |
75 | unsigned long command_addr; /* write: command */ | |
76 | }; | |
77 | ||
78 | unsigned long ctl_addr; | |
79 | ||
80 | unsigned long irq_addr; | |
81 | }; | |
1da177e4 LT |
82 | |
83 | #define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good)) | |
1da177e4 | 84 | |
3a7d2484 BZ |
85 | #define BAD_R_STAT (ATA_BUSY | ATA_ERR) |
86 | #define BAD_W_STAT (BAD_R_STAT | ATA_DF) | |
87 | #define BAD_STAT (BAD_R_STAT | ATA_DRQ) | |
88 | #define DRIVE_READY (ATA_DRDY | ATA_DSC) | |
89 | ||
90 | #define BAD_CRC (ATA_ABORTED | ATA_ICRC) | |
1da177e4 LT |
91 | |
92 | #define SATA_NR_PORTS (3) /* 16 possible ?? */ | |
93 | ||
94 | #define SATA_STATUS_OFFSET (0) | |
1da177e4 | 95 | #define SATA_ERROR_OFFSET (1) |
1da177e4 | 96 | #define SATA_CONTROL_OFFSET (2) |
1da177e4 | 97 | |
1da177e4 LT |
98 | /* |
99 | * Our Physical Region Descriptor (PRD) table should be large enough | |
100 | * to handle the biggest I/O request we are likely to see. Since requests | |
101 | * can have no more than 256 sectors, and since the typical blocksize is | |
102 | * two or more sectors, we could get by with a limit of 128 entries here for | |
103 | * the usual worst case. Most requests seem to include some contiguous blocks, | |
104 | * further reducing the number of table entries required. | |
105 | * | |
106 | * The driver reverts to PIO mode for individual requests that exceed | |
107 | * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling | |
108 | * 100% of all crazy scenarios here is not necessary. | |
109 | * | |
110 | * As it turns out though, we must allocate a full 4KB page for this, | |
111 | * so the two PRD tables (ide0 & ide1) will each get half of that, | |
112 | * allowing each to have about 256 entries (8 bytes each) from this. | |
113 | */ | |
114 | #define PRD_BYTES 8 | |
115 | #define PRD_ENTRIES 256 | |
116 | ||
117 | /* | |
118 | * Some more useful definitions | |
119 | */ | |
120 | #define PARTN_BITS 6 /* number of minor dev bits for partitions */ | |
121 | #define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */ | |
122 | #define SECTOR_SIZE 512 | |
151a6701 | 123 | |
1da177e4 LT |
124 | /* |
125 | * Timeouts for various operations: | |
126 | */ | |
d6e2955a BZ |
127 | enum { |
128 | /* spec allows up to 20ms */ | |
129 | WAIT_DRQ = HZ / 10, /* 100ms */ | |
130 | /* some laptops are very slow */ | |
131 | WAIT_READY = 5 * HZ, /* 5s */ | |
132 | /* should be less than 3ms (?), if all ATAPI CD is closed at boot */ | |
133 | WAIT_PIDENTIFY = 10 * HZ, /* 10s */ | |
134 | /* worst case when spinning up */ | |
135 | WAIT_WORSTCASE = 30 * HZ, /* 30s */ | |
136 | /* maximum wait for an IRQ to happen */ | |
137 | WAIT_CMD = 10 * HZ, /* 10s */ | |
138 | /* Some drives require a longer IRQ timeout. */ | |
139 | WAIT_FLOPPY_CMD = 50 * HZ, /* 50s */ | |
140 | /* | |
141 | * Some drives (for example, Seagate STT3401A Travan) require a very | |
142 | * long timeout, because they don't return an interrupt or clear their | |
143 | * BSY bit until after the command completes (even retension commands). | |
144 | */ | |
145 | WAIT_TAPE_CMD = 900 * HZ, /* 900s */ | |
146 | /* minimum sleep time */ | |
147 | WAIT_MIN_SLEEP = HZ / 50, /* 20ms */ | |
148 | }; | |
1da177e4 | 149 | |
79e36a9f EO |
150 | /* |
151 | * Op codes for special requests to be handled by ide_special_rq(). | |
152 | * Values should be in the range of 0x20 to 0x3f. | |
153 | */ | |
154 | #define REQ_DRIVE_RESET 0x20 | |
92f1f8fd | 155 | #define REQ_DEVSET_EXEC 0x21 |
4abdc6ee EO |
156 | #define REQ_PARK_HEADS 0x22 |
157 | #define REQ_UNPARK_HEADS 0x23 | |
79e36a9f | 158 | |
1da177e4 LT |
159 | /* |
160 | * Check for an interrupt and acknowledge the interrupt status | |
161 | */ | |
162 | struct hwif_s; | |
163 | typedef int (ide_ack_intr_t)(struct hwif_s *); | |
164 | ||
1da177e4 LT |
165 | /* |
166 | * hwif_chipset_t is used to keep track of the specific hardware | |
167 | * chipset used by each IDE interface, if known. | |
168 | */ | |
528a572d | 169 | enum { ide_unknown, ide_generic, ide_pci, |
1da177e4 LT |
170 | ide_cmd640, ide_dtc2278, ide_ali14xx, |
171 | ide_qd65xx, ide_umc8672, ide_ht6560b, | |
b7876a6f | 172 | ide_4drives, ide_pmac, ide_acorn, |
9a0e77f2 | 173 | ide_au1xxx, ide_palm3710 |
528a572d BZ |
174 | }; |
175 | ||
176 | typedef u8 hwif_chipset_t; | |
1da177e4 LT |
177 | |
178 | /* | |
179 | * Structure to hold all information about the location of this port | |
180 | */ | |
9f36d314 | 181 | struct ide_hw { |
4c3032d8 BZ |
182 | union { |
183 | struct ide_io_ports io_ports; | |
184 | unsigned long io_ports_array[IDE_NR_PORTS]; | |
185 | }; | |
186 | ||
1da177e4 | 187 | int irq; /* our irq number */ |
1da177e4 | 188 | ide_ack_intr_t *ack_intr; /* acknowledge interrupt */ |
c56c5648 | 189 | struct device *dev, *parent; |
d6276b5f | 190 | unsigned long config; |
9f36d314 | 191 | }; |
1da177e4 | 192 | |
9f36d314 | 193 | static inline void ide_std_init_ports(struct ide_hw *hw, |
1da177e4 LT |
194 | unsigned long io_addr, |
195 | unsigned long ctl_addr) | |
196 | { | |
197 | unsigned int i; | |
198 | ||
4c3032d8 BZ |
199 | for (i = 0; i <= 7; i++) |
200 | hw->io_ports_array[i] = io_addr++; | |
1da177e4 | 201 | |
4c3032d8 | 202 | hw->io_ports.ctl_addr = ctl_addr; |
1da177e4 LT |
203 | } |
204 | ||
c5bfc375 | 205 | #define MAX_HWIFS 10 |
83ae20c8 | 206 | |
1da177e4 LT |
207 | /* |
208 | * Now for the data we need to maintain per-drive: ide_drive_t | |
209 | */ | |
210 | ||
211 | #define ide_scsi 0x21 | |
212 | #define ide_disk 0x20 | |
213 | #define ide_optical 0x7 | |
214 | #define ide_cdrom 0x5 | |
215 | #define ide_tape 0x1 | |
216 | #define ide_floppy 0x0 | |
217 | ||
218 | /* | |
219 | * Special Driver Flags | |
1da177e4 | 220 | */ |
ca1b96e0 BZ |
221 | enum { |
222 | IDE_SFLAG_SET_GEOMETRY = (1 << 0), | |
223 | IDE_SFLAG_RECALIBRATE = (1 << 1), | |
224 | IDE_SFLAG_SET_MULTMODE = (1 << 2), | |
225 | }; | |
1da177e4 | 226 | |
1da177e4 LT |
227 | /* |
228 | * Status returned from various ide_ functions | |
229 | */ | |
230 | typedef enum { | |
231 | ide_stopped, /* no drive operation was started */ | |
232 | ide_started, /* a drive operation was started, handler was set */ | |
233 | } ide_startstop_t; | |
234 | ||
60f85019 SS |
235 | enum { |
236 | IDE_VALID_ERROR = (1 << 1), | |
237 | IDE_VALID_FEATURE = IDE_VALID_ERROR, | |
238 | IDE_VALID_NSECT = (1 << 2), | |
239 | IDE_VALID_LBAL = (1 << 3), | |
240 | IDE_VALID_LBAM = (1 << 4), | |
241 | IDE_VALID_LBAH = (1 << 5), | |
242 | IDE_VALID_DEVICE = (1 << 6), | |
243 | IDE_VALID_LBA = IDE_VALID_LBAL | | |
244 | IDE_VALID_LBAM | | |
245 | IDE_VALID_LBAH, | |
246 | IDE_VALID_OUT_TF = IDE_VALID_FEATURE | | |
247 | IDE_VALID_NSECT | | |
248 | IDE_VALID_LBA, | |
249 | IDE_VALID_IN_TF = IDE_VALID_NSECT | | |
250 | IDE_VALID_LBA, | |
251 | IDE_VALID_OUT_HOB = IDE_VALID_OUT_TF, | |
252 | IDE_VALID_IN_HOB = IDE_VALID_ERROR | | |
253 | IDE_VALID_NSECT | | |
254 | IDE_VALID_LBA, | |
255 | }; | |
256 | ||
d6ff9f64 BZ |
257 | enum { |
258 | IDE_TFLAG_LBA48 = (1 << 0), | |
60f85019 SS |
259 | IDE_TFLAG_WRITE = (1 << 1), |
260 | IDE_TFLAG_CUSTOM_HANDLER = (1 << 2), | |
261 | IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 3), | |
d6ff9f64 | 262 | /* force 16-bit I/O operations */ |
60f85019 | 263 | IDE_TFLAG_IO_16BIT = (1 << 4), |
22aa4b32 | 264 | /* struct ide_cmd was allocated using kmalloc() */ |
60f85019 SS |
265 | IDE_TFLAG_DYN = (1 << 5), |
266 | IDE_TFLAG_FS = (1 << 6), | |
267 | IDE_TFLAG_MULTI_PIO = (1 << 7), | |
19710d25 BZ |
268 | }; |
269 | ||
270 | enum { | |
271 | IDE_FTFLAG_FLAGGED = (1 << 0), | |
272 | IDE_FTFLAG_SET_IN_FLAGS = (1 << 1), | |
273 | IDE_FTFLAG_OUT_DATA = (1 << 2), | |
274 | IDE_FTFLAG_IN_DATA = (1 << 3), | |
d6ff9f64 BZ |
275 | }; |
276 | ||
277 | struct ide_taskfile { | |
745483f1 SS |
278 | u8 data; /* 0: data byte (for TASKFILE ioctl) */ |
279 | union { /* 1: */ | |
280 | u8 error; /* read: error */ | |
281 | u8 feature; /* write: feature */ | |
d6ff9f64 | 282 | }; |
745483f1 SS |
283 | u8 nsect; /* 2: number of sectors */ |
284 | u8 lbal; /* 3: LBA low */ | |
285 | u8 lbam; /* 4: LBA mid */ | |
286 | u8 lbah; /* 5: LBA high */ | |
287 | u8 device; /* 6: device select */ | |
288 | union { /* 7: */ | |
289 | u8 status; /* read: status */ | |
d6ff9f64 BZ |
290 | u8 command; /* write: command */ |
291 | }; | |
292 | }; | |
293 | ||
22aa4b32 | 294 | struct ide_cmd { |
745483f1 SS |
295 | struct ide_taskfile tf; |
296 | struct ide_taskfile hob; | |
60f85019 SS |
297 | struct { |
298 | struct { | |
299 | u8 tf; | |
300 | u8 hob; | |
301 | } out, in; | |
302 | } valid; | |
303 | ||
304 | u8 tf_flags; | |
19710d25 | 305 | u8 ftf_flags; /* for TASKFILE ioctl */ |
0dfb991c | 306 | int protocol; |
b6308ee0 BZ |
307 | |
308 | int sg_nents; /* number of sg entries */ | |
309 | int orig_sg_nents; | |
310 | int sg_dma_direction; /* DMA transfer direction */ | |
311 | ||
bf717c0a | 312 | unsigned int nbytes; |
b6308ee0 | 313 | unsigned int nleft; |
a08915ba BZ |
314 | unsigned int last_xfer_len; |
315 | ||
b6308ee0 BZ |
316 | struct scatterlist *cursg; |
317 | unsigned int cursg_ofs; | |
318 | ||
d6ff9f64 | 319 | struct request *rq; /* copy of request */ |
22aa4b32 | 320 | }; |
d6ff9f64 | 321 | |
67c56364 BZ |
322 | /* ATAPI packet command flags */ |
323 | enum { | |
324 | /* set when an error is considered normal - no retry (ide-tape) */ | |
325 | PC_FLAG_ABORT = (1 << 0), | |
326 | PC_FLAG_SUPPRESS_ERROR = (1 << 1), | |
327 | PC_FLAG_WAIT_FOR_DSC = (1 << 2), | |
328 | PC_FLAG_DMA_OK = (1 << 3), | |
329 | PC_FLAG_DMA_IN_PROGRESS = (1 << 4), | |
330 | PC_FLAG_DMA_ERROR = (1 << 5), | |
331 | PC_FLAG_WRITING = (1 << 6), | |
67c56364 BZ |
332 | }; |
333 | ||
4cad085e | 334 | #define ATAPI_WAIT_PC (60 * HZ) |
67c56364 BZ |
335 | |
336 | struct ide_atapi_pc { | |
337 | /* actual packet bytes */ | |
338 | u8 c[12]; | |
339 | /* incremented on each retry */ | |
340 | int retries; | |
341 | int error; | |
342 | ||
343 | /* bytes to transfer */ | |
344 | int req_xfer; | |
67c56364 BZ |
345 | |
346 | /* the corresponding request */ | |
347 | struct request *rq; | |
348 | ||
349 | unsigned long flags; | |
350 | ||
351 | /* | |
352 | * those are more or less driver-specific and some of them are subject | |
353 | * to change/removal later. | |
354 | */ | |
67c56364 BZ |
355 | unsigned long timeout; |
356 | }; | |
357 | ||
8185d5aa | 358 | struct ide_devset; |
7f3c868b | 359 | struct ide_driver; |
1da177e4 | 360 | |
e3a59b4d HR |
361 | #ifdef CONFIG_BLK_DEV_IDEACPI |
362 | struct ide_acpi_drive_link; | |
363 | struct ide_acpi_hwif_link; | |
364 | #endif | |
365 | ||
806f80a6 BZ |
366 | struct ide_drive_s; |
367 | ||
368 | struct ide_disk_ops { | |
369 | int (*check)(struct ide_drive_s *, const char *); | |
370 | int (*get_capacity)(struct ide_drive_s *); | |
e957b60d | 371 | u64 (*set_capacity)(struct ide_drive_s *, u64); |
806f80a6 BZ |
372 | void (*setup)(struct ide_drive_s *); |
373 | void (*flush)(struct ide_drive_s *); | |
374 | int (*init_media)(struct ide_drive_s *, struct gendisk *); | |
375 | int (*set_doorlock)(struct ide_drive_s *, struct gendisk *, | |
376 | int); | |
377 | ide_startstop_t (*do_request)(struct ide_drive_s *, struct request *, | |
378 | sector_t); | |
badf8082 AV |
379 | int (*ioctl)(struct ide_drive_s *, struct block_device *, |
380 | fmode_t, unsigned int, unsigned long); | |
806f80a6 BZ |
381 | }; |
382 | ||
3b8ac539 BP |
383 | /* ATAPI device flags */ |
384 | enum { | |
385 | IDE_AFLAG_DRQ_INTERRUPT = (1 << 0), | |
0578042d BZ |
386 | |
387 | /* ide-cd */ | |
3b8ac539 | 388 | /* Drive cannot eject the disc. */ |
bf64741f | 389 | IDE_AFLAG_NO_EJECT = (1 << 1), |
3b8ac539 | 390 | /* Drive is a pre ATAPI 1.2 drive. */ |
bf64741f | 391 | IDE_AFLAG_PRE_ATAPI12 = (1 << 2), |
3b8ac539 | 392 | /* TOC addresses are in BCD. */ |
bf64741f | 393 | IDE_AFLAG_TOCADDR_AS_BCD = (1 << 3), |
3b8ac539 | 394 | /* TOC track numbers are in BCD. */ |
bf64741f | 395 | IDE_AFLAG_TOCTRACKS_AS_BCD = (1 << 4), |
3b8ac539 | 396 | /* Saved TOC information is current. */ |
bf64741f | 397 | IDE_AFLAG_TOC_VALID = (1 << 6), |
3b8ac539 | 398 | /* We think that the drive door is locked. */ |
bf64741f | 399 | IDE_AFLAG_DOOR_LOCKED = (1 << 7), |
3b8ac539 | 400 | /* SET_CD_SPEED command is unsupported. */ |
bf64741f BP |
401 | IDE_AFLAG_NO_SPEED_SELECT = (1 << 8), |
402 | IDE_AFLAG_VERTOS_300_SSD = (1 << 9), | |
403 | IDE_AFLAG_VERTOS_600_ESD = (1 << 10), | |
404 | IDE_AFLAG_SANYO_3CD = (1 << 11), | |
405 | IDE_AFLAG_FULL_CAPS_PAGE = (1 << 12), | |
406 | IDE_AFLAG_PLAY_AUDIO_OK = (1 << 13), | |
407 | IDE_AFLAG_LE_SPEED_FIELDS = (1 << 14), | |
3b8ac539 BP |
408 | |
409 | /* ide-floppy */ | |
3b8ac539 | 410 | /* Avoid commands not supported in Clik drive */ |
bf64741f | 411 | IDE_AFLAG_CLIK_DRIVE = (1 << 15), |
3b8ac539 | 412 | /* Requires BH algorithm for packets */ |
bf64741f | 413 | IDE_AFLAG_ZIP_DRIVE = (1 << 16), |
49cac39e | 414 | /* Supports format progress report */ |
bf64741f | 415 | IDE_AFLAG_SRFP = (1 << 17), |
3b8ac539 BP |
416 | |
417 | /* ide-tape */ | |
bf64741f | 418 | IDE_AFLAG_IGNORE_DSC = (1 << 18), |
3b8ac539 | 419 | /* 0 When the tape position is unknown */ |
bf64741f | 420 | IDE_AFLAG_ADDRESS_VALID = (1 << 19), |
3b8ac539 | 421 | /* Device already opened */ |
bf64741f | 422 | IDE_AFLAG_BUSY = (1 << 20), |
3b8ac539 | 423 | /* Attempt to auto-detect the current user block size */ |
bf64741f | 424 | IDE_AFLAG_DETECT_BS = (1 << 21), |
3b8ac539 | 425 | /* Currently on a filemark */ |
bf64741f | 426 | IDE_AFLAG_FILEMARK = (1 << 22), |
3b8ac539 | 427 | /* 0 = no tape is loaded, so we don't rewind after ejecting */ |
bf64741f | 428 | IDE_AFLAG_MEDIUM_PRESENT = (1 << 23), |
f20f2586 | 429 | |
bf64741f | 430 | IDE_AFLAG_NO_AUTOCLOSE = (1 << 24), |
3b8ac539 BP |
431 | }; |
432 | ||
97100fc8 BZ |
433 | /* device flags */ |
434 | enum { | |
435 | /* restore settings after device reset */ | |
436 | IDE_DFLAG_KEEP_SETTINGS = (1 << 0), | |
437 | /* device is using DMA for read/write */ | |
438 | IDE_DFLAG_USING_DMA = (1 << 1), | |
439 | /* okay to unmask other IRQs */ | |
440 | IDE_DFLAG_UNMASK = (1 << 2), | |
441 | /* don't attempt flushes */ | |
442 | IDE_DFLAG_NOFLUSH = (1 << 3), | |
443 | /* DSC overlap */ | |
444 | IDE_DFLAG_DSC_OVERLAP = (1 << 4), | |
445 | /* give potential excess bandwidth */ | |
446 | IDE_DFLAG_NICE1 = (1 << 5), | |
447 | /* device is physically present */ | |
448 | IDE_DFLAG_PRESENT = (1 << 6), | |
075affcb BZ |
449 | /* disable Host Protected Area */ |
450 | IDE_DFLAG_NOHPA = (1 << 7), | |
97100fc8 BZ |
451 | /* id read from device (synthetic if not set) */ |
452 | IDE_DFLAG_ID_READ = (1 << 8), | |
453 | IDE_DFLAG_NOPROBE = (1 << 9), | |
454 | /* need to do check_media_change() */ | |
455 | IDE_DFLAG_REMOVABLE = (1 << 10), | |
456 | /* needed for removable devices */ | |
457 | IDE_DFLAG_ATTACH = (1 << 11), | |
458 | IDE_DFLAG_FORCED_GEOM = (1 << 12), | |
459 | /* disallow setting unmask bit */ | |
460 | IDE_DFLAG_NO_UNMASK = (1 << 13), | |
461 | /* disallow enabling 32-bit I/O */ | |
462 | IDE_DFLAG_NO_IO_32BIT = (1 << 14), | |
463 | /* for removable only: door lock/unlock works */ | |
464 | IDE_DFLAG_DOORLOCKING = (1 << 15), | |
465 | /* disallow DMA */ | |
466 | IDE_DFLAG_NODMA = (1 << 16), | |
467 | /* powermanagment told us not to do anything, so sleep nicely */ | |
468 | IDE_DFLAG_BLOCKED = (1 << 17), | |
97100fc8 | 469 | /* sleeping & sleep field valid */ |
5317464d BP |
470 | IDE_DFLAG_SLEEPING = (1 << 18), |
471 | IDE_DFLAG_POST_RESET = (1 << 19), | |
472 | IDE_DFLAG_UDMA33_WARNED = (1 << 20), | |
473 | IDE_DFLAG_LBA48 = (1 << 21), | |
97100fc8 | 474 | /* status of write cache */ |
5317464d | 475 | IDE_DFLAG_WCACHE = (1 << 22), |
97100fc8 | 476 | /* used for ignoring ATA_DF */ |
5317464d | 477 | IDE_DFLAG_NOWERR = (1 << 23), |
c3922048 | 478 | /* retrying in PIO */ |
5317464d BP |
479 | IDE_DFLAG_DMA_PIO_RETRY = (1 << 24), |
480 | IDE_DFLAG_LBA = (1 << 25), | |
4abdc6ee | 481 | /* don't unload heads */ |
5317464d | 482 | IDE_DFLAG_NO_UNLOAD = (1 << 26), |
4abdc6ee | 483 | /* heads unloaded, please don't reset port */ |
5317464d BP |
484 | IDE_DFLAG_PARKED = (1 << 27), |
485 | IDE_DFLAG_MEDIA_CHANGED = (1 << 28), | |
da167876 | 486 | /* write protect */ |
5317464d BP |
487 | IDE_DFLAG_WP = (1 << 29), |
488 | IDE_DFLAG_FORMAT_IN_PROGRESS = (1 << 30), | |
734affdc | 489 | IDE_DFLAG_NIEN_QUIRK = (1 << 31), |
97100fc8 BZ |
490 | }; |
491 | ||
d7c26ebb | 492 | struct ide_drive_s { |
1da177e4 LT |
493 | char name[4]; /* drive name, such as "hda" */ |
494 | char driver_req[10]; /* requests specific driver */ | |
495 | ||
165125e1 | 496 | struct request_queue *queue; /* request queue */ |
1da177e4 LT |
497 | |
498 | struct request *rq; /* current request */ | |
1da177e4 | 499 | void *driver_data; /* extra driver data */ |
48fb2688 | 500 | u16 *id; /* identification info */ |
7662d046 | 501 | #ifdef CONFIG_IDE_PROC_FS |
1da177e4 | 502 | struct proc_dir_entry *proc; /* /proc/ide/ directory entry */ |
92f1f8fd | 503 | const struct ide_proc_devset *settings; /* /proc/ide/ drive settings */ |
7662d046 | 504 | #endif |
1da177e4 LT |
505 | struct hwif_s *hwif; /* actually (ide_hwif_t *) */ |
506 | ||
806f80a6 BZ |
507 | const struct ide_disk_ops *disk_ops; |
508 | ||
97100fc8 BZ |
509 | unsigned long dev_flags; |
510 | ||
1da177e4 | 511 | unsigned long sleep; /* sleep until this time */ |
1da177e4 LT |
512 | unsigned long timeout; /* max time to wait for irq */ |
513 | ||
ca1b96e0 | 514 | u8 special_flags; /* special action flags */ |
1da177e4 | 515 | |
7f612f27 | 516 | u8 select; /* basic drive/head select reg value */ |
1da177e4 | 517 | u8 retry_pio; /* retrying dma capable host in pio */ |
1da177e4 | 518 | u8 waiting_for_dma; /* dma currently in progress */ |
0a9b6f88 | 519 | u8 dma; /* atapi dma flag */ |
1da177e4 | 520 | |
1da177e4 | 521 | u8 init_speed; /* transfer rate set at boot */ |
1da177e4 | 522 | u8 current_speed; /* current transfer rate set */ |
513daadd | 523 | u8 desired_speed; /* desired transfer rate set */ |
1da177e4 | 524 | u8 dn; /* now wide spread use */ |
1da177e4 LT |
525 | u8 acoustic; /* acoustic management */ |
526 | u8 media; /* disk, cdrom, tape, floppy, ... */ | |
1da177e4 LT |
527 | u8 ready_stat; /* min status value for drive ready */ |
528 | u8 mult_count; /* current multiple sector setting */ | |
529 | u8 mult_req; /* requested multiple sector setting */ | |
1da177e4 | 530 | u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */ |
3a7d2484 | 531 | u8 bad_wstat; /* used for ignoring ATA_DF */ |
1da177e4 LT |
532 | u8 head; /* "real" number of heads */ |
533 | u8 sect; /* "real" sectors per track */ | |
534 | u8 bios_head; /* BIOS/fdisk/LILO number of heads */ | |
535 | u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */ | |
536 | ||
baf08f0b BZ |
537 | /* delay this long before sending packet command */ |
538 | u8 pc_delay; | |
539 | ||
1da177e4 LT |
540 | unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */ |
541 | unsigned int cyl; /* "real" number of cyls */ | |
abb596b2 | 542 | unsigned int drive_data; /* used by set_pio_mode/dev_select() */ |
1da177e4 LT |
543 | unsigned int failures; /* current failure count */ |
544 | unsigned int max_failures; /* maximum allowed failure count */ | |
e957b60d | 545 | u64 probed_capacity;/* initial/native media capacity */ |
1da177e4 LT |
546 | u64 capacity64; /* total number of sectors */ |
547 | ||
548 | int lun; /* logical unit */ | |
549 | int crc_count; /* crc counter to reduce drive speed */ | |
b22b2ca4 BP |
550 | |
551 | unsigned long debug_mask; /* debugging levels switch */ | |
552 | ||
e3a59b4d HR |
553 | #ifdef CONFIG_BLK_DEV_IDEACPI |
554 | struct ide_acpi_drive_link *acpidata; | |
555 | #endif | |
1da177e4 LT |
556 | struct list_head list; |
557 | struct device gendev; | |
f36d4024 | 558 | struct completion gendev_rel_comp; /* to deal with device release() */ |
d7c26ebb | 559 | |
2b9efba4 BZ |
560 | /* current packet command */ |
561 | struct ide_atapi_pc *pc; | |
562 | ||
5e2040fd BZ |
563 | /* last failed packet command */ |
564 | struct ide_atapi_pc *failed_pc; | |
565 | ||
d7c26ebb | 566 | /* callback for packet commands */ |
03a2faae | 567 | int (*pc_callback)(struct ide_drive_s *, int); |
3b8ac539 | 568 | |
d6251d44 BP |
569 | ide_startstop_t (*irq_handler)(struct ide_drive_s *); |
570 | ||
3b8ac539 | 571 | unsigned long atapi_flags; |
67c56364 BZ |
572 | |
573 | struct ide_atapi_pc request_sense_pc; | |
a1df5169 BP |
574 | |
575 | /* current sense rq and buffer */ | |
576 | bool sense_rq_armed; | |
577 | struct request sense_rq; | |
578 | struct request_sense sense_data; | |
d7c26ebb BP |
579 | }; |
580 | ||
581 | typedef struct ide_drive_s ide_drive_t; | |
1da177e4 | 582 | |
5aeddf90 BP |
583 | #define to_ide_device(dev) container_of(dev, ide_drive_t, gendev) |
584 | ||
585 | #define to_ide_drv(obj, cont_type) \ | |
8fed4368 | 586 | container_of(obj, struct cont_type, dev) |
5aeddf90 BP |
587 | |
588 | #define ide_drv_g(disk, cont_type) \ | |
589 | container_of((disk)->private_data, struct cont_type, driver) | |
8604affd | 590 | |
039788e1 | 591 | struct ide_port_info; |
1da177e4 | 592 | |
374e042c BZ |
593 | struct ide_tp_ops { |
594 | void (*exec_command)(struct hwif_s *, u8); | |
595 | u8 (*read_status)(struct hwif_s *); | |
596 | u8 (*read_altstatus)(struct hwif_s *); | |
ecf3a31d | 597 | void (*write_devctl)(struct hwif_s *, u8); |
374e042c | 598 | |
abb596b2 | 599 | void (*dev_select)(ide_drive_t *); |
c9ff9e7b | 600 | void (*tf_load)(ide_drive_t *, struct ide_taskfile *, u8); |
3153c26b | 601 | void (*tf_read)(ide_drive_t *, struct ide_taskfile *, u8); |
374e042c | 602 | |
adb1af98 BZ |
603 | void (*input_data)(ide_drive_t *, struct ide_cmd *, |
604 | void *, unsigned int); | |
605 | void (*output_data)(ide_drive_t *, struct ide_cmd *, | |
606 | void *, unsigned int); | |
374e042c BZ |
607 | }; |
608 | ||
609 | extern const struct ide_tp_ops default_tp_ops; | |
610 | ||
39b986a6 BZ |
611 | /** |
612 | * struct ide_port_ops - IDE port operations | |
613 | * | |
614 | * @init_dev: host specific initialization of a device | |
615 | * @set_pio_mode: routine to program host for PIO mode | |
616 | * @set_dma_mode: routine to program host for DMA mode | |
39b986a6 BZ |
617 | * @reset_poll: chipset polling based on hba specifics |
618 | * @pre_reset: chipset specific changes to default for device-hba resets | |
619 | * @resetproc: routine to reset controller after a disk reset | |
620 | * @maskproc: special host masking for drive selection | |
621 | * @quirkproc: check host's drive quirk list | |
bfa7d8e5 | 622 | * @clear_irq: clear IRQ |
39b986a6 BZ |
623 | * |
624 | * @mdma_filter: filter MDMA modes | |
625 | * @udma_filter: filter UDMA modes | |
626 | * | |
627 | * @cable_detect: detect cable type | |
628 | */ | |
ac95beed | 629 | struct ide_port_ops { |
e6d95bd1 | 630 | void (*init_dev)(ide_drive_t *); |
ac95beed | 631 | void (*set_pio_mode)(ide_drive_t *, const u8); |
ac95beed | 632 | void (*set_dma_mode)(ide_drive_t *, const u8); |
ac95beed | 633 | int (*reset_poll)(ide_drive_t *); |
ac95beed | 634 | void (*pre_reset)(ide_drive_t *); |
ac95beed | 635 | void (*resetproc)(ide_drive_t *); |
ac95beed | 636 | void (*maskproc)(ide_drive_t *, int); |
ac95beed | 637 | void (*quirkproc)(ide_drive_t *); |
bfa7d8e5 | 638 | void (*clear_irq)(ide_drive_t *); |
ac95beed BZ |
639 | |
640 | u8 (*mdma_filter)(ide_drive_t *); | |
641 | u8 (*udma_filter)(ide_drive_t *); | |
642 | ||
643 | u8 (*cable_detect)(struct hwif_s *); | |
644 | }; | |
645 | ||
5e37bdc0 BZ |
646 | struct ide_dma_ops { |
647 | void (*dma_host_set)(struct ide_drive_s *, int); | |
22981694 | 648 | int (*dma_setup)(struct ide_drive_s *, struct ide_cmd *); |
5e37bdc0 BZ |
649 | void (*dma_start)(struct ide_drive_s *); |
650 | int (*dma_end)(struct ide_drive_s *); | |
651 | int (*dma_test_irq)(struct ide_drive_s *); | |
652 | void (*dma_lost_irq)(struct ide_drive_s *); | |
35c9b4da | 653 | /* below ones are optional */ |
8a4a5738 | 654 | int (*dma_check)(struct ide_drive_s *, struct ide_cmd *); |
22117d6e | 655 | int (*dma_timer_expiry)(struct ide_drive_s *); |
35c9b4da | 656 | void (*dma_clear)(struct ide_drive_s *); |
592b5315 SS |
657 | /* |
658 | * The following method is optional and only required to be | |
659 | * implemented for the SFF-8038i compatible controllers. | |
660 | */ | |
661 | u8 (*dma_sff_read_status)(struct hwif_s *); | |
5e37bdc0 BZ |
662 | }; |
663 | ||
08da591e BZ |
664 | struct ide_host; |
665 | ||
1da177e4 | 666 | typedef struct hwif_s { |
1da177e4 | 667 | struct hwif_s *mate; /* other hwif from same PCI chip */ |
1da177e4 LT |
668 | struct proc_dir_entry *proc; /* /proc/ide/ directory entry */ |
669 | ||
08da591e BZ |
670 | struct ide_host *host; |
671 | ||
1da177e4 LT |
672 | char name[6]; /* name of interface, eg. "ide0" */ |
673 | ||
4c3032d8 BZ |
674 | struct ide_io_ports io_ports; |
675 | ||
1da177e4 | 676 | unsigned long sata_scr[SATA_NR_PORTS]; |
1da177e4 | 677 | |
2bd24a1c | 678 | ide_drive_t *devices[MAX_DRIVES + 1]; |
1da177e4 LT |
679 | |
680 | u8 major; /* our major number */ | |
681 | u8 index; /* 0 for ide0; 1 for ide1; ... */ | |
682 | u8 channel; /* for dual-port chips: 0=primary, 1=secondary */ | |
1da177e4 | 683 | |
e95d9c6b | 684 | u32 host_flags; |
6a824c92 | 685 | |
4099d143 BZ |
686 | u8 pio_mask; |
687 | ||
1da177e4 LT |
688 | u8 ultra_mask; |
689 | u8 mwdma_mask; | |
690 | u8 swdma_mask; | |
691 | ||
49521f97 BZ |
692 | u8 cbl; /* cable type */ |
693 | ||
1da177e4 LT |
694 | hwif_chipset_t chipset; /* sub-module for tuning.. */ |
695 | ||
36501650 BZ |
696 | struct device *dev; |
697 | ||
18e181fe BZ |
698 | ide_ack_intr_t *ack_intr; |
699 | ||
1da177e4 LT |
700 | void (*rw_disk)(ide_drive_t *, struct request *); |
701 | ||
374e042c | 702 | const struct ide_tp_ops *tp_ops; |
ac95beed | 703 | const struct ide_port_ops *port_ops; |
f37afdac | 704 | const struct ide_dma_ops *dma_ops; |
bfa14b42 | 705 | |
1da177e4 LT |
706 | /* dma physical region descriptor table (cpu view) */ |
707 | unsigned int *dmatable_cpu; | |
708 | /* dma physical region descriptor table (dma view) */ | |
709 | dma_addr_t dmatable_dma; | |
2bbd57ca BZ |
710 | |
711 | /* maximum number of PRD table entries */ | |
712 | int prd_max_nents; | |
713 | /* PRD entry size in bytes */ | |
714 | int prd_ent_size; | |
715 | ||
1da177e4 LT |
716 | /* Scatter-gather list used to build the above */ |
717 | struct scatterlist *sg_table; | |
718 | int sg_max_nents; /* Maximum number of entries in it */ | |
1da177e4 | 719 | |
22aa4b32 | 720 | struct ide_cmd cmd; /* current command */ |
d6ff9f64 | 721 | |
1da177e4 LT |
722 | int rqsize; /* max sectors per request */ |
723 | int irq; /* our irq number */ | |
724 | ||
1da177e4 | 725 | unsigned long dma_base; /* base addr for dma ports */ |
1da177e4 | 726 | |
1da177e4 LT |
727 | unsigned long config_data; /* for use by chipset-specific code */ |
728 | unsigned long select_data; /* for use by chipset-specific code */ | |
729 | ||
020e322d SS |
730 | unsigned long extra_base; /* extra addr for dma ports */ |
731 | unsigned extra_ports; /* number of extra dma ports */ | |
732 | ||
1da177e4 | 733 | unsigned present : 1; /* this interface exists */ |
5b31f855 | 734 | unsigned busy : 1; /* serializes devices on a port */ |
1da177e4 | 735 | |
f74c9141 BZ |
736 | struct device gendev; |
737 | struct device *portdev; | |
738 | ||
f36d4024 | 739 | struct completion gendev_rel_comp; /* To deal with device release() */ |
1da177e4 LT |
740 | |
741 | void *hwif_data; /* extra hwif data */ | |
742 | ||
e3a59b4d HR |
743 | #ifdef CONFIG_BLK_DEV_IDEACPI |
744 | struct ide_acpi_hwif_link *acpidata; | |
745 | #endif | |
b65fac32 BZ |
746 | |
747 | /* IRQ handler, if active */ | |
748 | ide_startstop_t (*handler)(ide_drive_t *); | |
749 | ||
750 | /* BOOL: polling active & poll_timeout field valid */ | |
751 | unsigned int polling : 1; | |
752 | ||
753 | /* current drive */ | |
754 | ide_drive_t *cur_dev; | |
755 | ||
756 | /* current request */ | |
757 | struct request *rq; | |
758 | ||
759 | /* failsafe timer */ | |
760 | struct timer_list timer; | |
761 | /* timeout value during long polls */ | |
762 | unsigned long poll_timeout; | |
763 | /* queried upon timeouts */ | |
764 | int (*expiry)(ide_drive_t *); | |
765 | ||
766 | int req_gen; | |
767 | int req_gen_timer; | |
768 | ||
769 | spinlock_t lock; | |
22fc6ecc | 770 | } ____cacheline_internodealigned_in_smp ide_hwif_t; |
1da177e4 | 771 | |
a36223b0 BZ |
772 | #define MAX_HOST_PORTS 4 |
773 | ||
48c3c107 | 774 | struct ide_host { |
2bd24a1c | 775 | ide_hwif_t *ports[MAX_HOST_PORTS + 1]; |
48c3c107 | 776 | unsigned int n_ports; |
6cdf6eb3 | 777 | struct device *dev[2]; |
e354c1d8 | 778 | |
2ed0ef54 | 779 | int (*init_chipset)(struct pci_dev *); |
e354c1d8 BZ |
780 | |
781 | void (*get_lock)(irq_handler_t, void *); | |
782 | void (*release_lock)(void); | |
783 | ||
849d7130 | 784 | irq_handler_t irq_handler; |
e354c1d8 | 785 | |
ef0b0427 | 786 | unsigned long host_flags; |
255115fb BZ |
787 | |
788 | int irq_flags; | |
789 | ||
6cdf6eb3 | 790 | void *host_priv; |
bd53cbcc | 791 | ide_hwif_t *cur_port; /* for hosts requiring serialization */ |
5b31f855 BZ |
792 | |
793 | /* used for hosts requiring serialization */ | |
e720b9e4 | 794 | volatile unsigned long host_busy; |
48c3c107 BZ |
795 | }; |
796 | ||
5b31f855 BZ |
797 | #define IDE_HOST_BUSY 0 |
798 | ||
1da177e4 LT |
799 | /* |
800 | * internal ide interrupt handler type | |
801 | */ | |
1da177e4 LT |
802 | typedef ide_startstop_t (ide_handler_t)(ide_drive_t *); |
803 | typedef int (ide_expiry_t)(ide_drive_t *); | |
804 | ||
0eea6458 | 805 | /* used by ide-cd, ide-floppy, etc. */ |
adb1af98 | 806 | typedef void (xfer_func_t)(ide_drive_t *, struct ide_cmd *, void *, unsigned); |
0eea6458 | 807 | |
f9383c42 | 808 | extern struct mutex ide_setting_mtx; |
1da177e4 | 809 | |
92f1f8fd EO |
810 | /* |
811 | * configurable drive settings | |
812 | */ | |
813 | ||
814 | #define DS_SYNC (1 << 0) | |
815 | ||
816 | struct ide_devset { | |
817 | int (*get)(ide_drive_t *); | |
818 | int (*set)(ide_drive_t *, int); | |
819 | unsigned int flags; | |
820 | }; | |
821 | ||
822 | #define __DEVSET(_flags, _get, _set) { \ | |
823 | .flags = _flags, \ | |
824 | .get = _get, \ | |
825 | .set = _set, \ | |
826 | } | |
7662d046 | 827 | |
8185d5aa | 828 | #define ide_devset_get(name, field) \ |
92f1f8fd | 829 | static int get_##name(ide_drive_t *drive) \ |
8185d5aa BZ |
830 | { \ |
831 | return drive->field; \ | |
832 | } | |
833 | ||
834 | #define ide_devset_set(name, field) \ | |
92f1f8fd | 835 | static int set_##name(ide_drive_t *drive, int arg) \ |
8185d5aa BZ |
836 | { \ |
837 | drive->field = arg; \ | |
838 | return 0; \ | |
839 | } | |
840 | ||
97100fc8 BZ |
841 | #define ide_devset_get_flag(name, flag) \ |
842 | static int get_##name(ide_drive_t *drive) \ | |
843 | { \ | |
844 | return !!(drive->dev_flags & flag); \ | |
845 | } | |
846 | ||
847 | #define ide_devset_set_flag(name, flag) \ | |
848 | static int set_##name(ide_drive_t *drive, int arg) \ | |
849 | { \ | |
850 | if (arg) \ | |
851 | drive->dev_flags |= flag; \ | |
852 | else \ | |
853 | drive->dev_flags &= ~flag; \ | |
854 | return 0; \ | |
855 | } | |
856 | ||
92f1f8fd EO |
857 | #define __IDE_DEVSET(_name, _flags, _get, _set) \ |
858 | const struct ide_devset ide_devset_##_name = \ | |
859 | __DEVSET(_flags, _get, _set) | |
860 | ||
861 | #define IDE_DEVSET(_name, _flags, _get, _set) \ | |
862 | static __IDE_DEVSET(_name, _flags, _get, _set) | |
863 | ||
864 | #define ide_devset_rw(_name, _func) \ | |
865 | IDE_DEVSET(_name, 0, get_##_func, set_##_func) | |
866 | ||
867 | #define ide_devset_w(_name, _func) \ | |
868 | IDE_DEVSET(_name, 0, NULL, set_##_func) | |
869 | ||
f8790489 BZ |
870 | #define ide_ext_devset_rw(_name, _func) \ |
871 | __IDE_DEVSET(_name, 0, get_##_func, set_##_func) | |
872 | ||
873 | #define ide_ext_devset_rw_sync(_name, _func) \ | |
874 | __IDE_DEVSET(_name, DS_SYNC, get_##_func, set_##_func) | |
92f1f8fd EO |
875 | |
876 | #define ide_decl_devset(_name) \ | |
877 | extern const struct ide_devset ide_devset_##_name | |
878 | ||
879 | ide_decl_devset(io_32bit); | |
880 | ide_decl_devset(keepsettings); | |
881 | ide_decl_devset(pio_mode); | |
882 | ide_decl_devset(unmaskirq); | |
883 | ide_decl_devset(using_dma); | |
884 | ||
7662d046 | 885 | #ifdef CONFIG_IDE_PROC_FS |
1da177e4 | 886 | /* |
92f1f8fd | 887 | * /proc/ide interface |
1da177e4 LT |
888 | */ |
889 | ||
92f1f8fd EO |
890 | #define ide_devset_rw_field(_name, _field) \ |
891 | ide_devset_get(_name, _field); \ | |
892 | ide_devset_set(_name, _field); \ | |
893 | IDE_DEVSET(_name, DS_SYNC, get_##_name, set_##_name) | |
894 | ||
97100fc8 BZ |
895 | #define ide_devset_rw_flag(_name, _field) \ |
896 | ide_devset_get_flag(_name, _field); \ | |
897 | ide_devset_set_flag(_name, _field); \ | |
898 | IDE_DEVSET(_name, DS_SYNC, get_##_name, set_##_name) | |
899 | ||
92f1f8fd EO |
900 | struct ide_proc_devset { |
901 | const char *name; | |
902 | const struct ide_devset *setting; | |
903 | int min, max; | |
904 | int (*mulf)(ide_drive_t *); | |
905 | int (*divf)(ide_drive_t *); | |
8185d5aa BZ |
906 | }; |
907 | ||
92f1f8fd EO |
908 | #define __IDE_PROC_DEVSET(_name, _min, _max, _mulf, _divf) { \ |
909 | .name = __stringify(_name), \ | |
910 | .setting = &ide_devset_##_name, \ | |
911 | .min = _min, \ | |
912 | .max = _max, \ | |
913 | .mulf = _mulf, \ | |
914 | .divf = _divf, \ | |
8185d5aa BZ |
915 | } |
916 | ||
92f1f8fd EO |
917 | #define IDE_PROC_DEVSET(_name, _min, _max) \ |
918 | __IDE_PROC_DEVSET(_name, _min, _max, NULL, NULL) | |
8185d5aa | 919 | |
1da177e4 LT |
920 | typedef struct { |
921 | const char *name; | |
922 | mode_t mode; | |
923 | read_proc_t *read_proc; | |
924 | write_proc_t *write_proc; | |
925 | } ide_proc_entry_t; | |
926 | ||
ecfd80e4 BZ |
927 | void proc_ide_create(void); |
928 | void proc_ide_destroy(void); | |
5cbf79cd | 929 | void ide_proc_register_port(ide_hwif_t *); |
d9270a3f | 930 | void ide_proc_port_register_devices(ide_hwif_t *); |
5b0c4b30 | 931 | void ide_proc_unregister_device(ide_drive_t *); |
5cbf79cd | 932 | void ide_proc_unregister_port(ide_hwif_t *); |
7f3c868b BZ |
933 | void ide_proc_register_driver(ide_drive_t *, struct ide_driver *); |
934 | void ide_proc_unregister_driver(ide_drive_t *, struct ide_driver *); | |
7662d046 | 935 | |
1da177e4 LT |
936 | read_proc_t proc_ide_read_capacity; |
937 | read_proc_t proc_ide_read_geometry; | |
938 | ||
1da177e4 LT |
939 | /* |
940 | * Standard exit stuff: | |
941 | */ | |
942 | #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \ | |
943 | { \ | |
944 | len -= off; \ | |
945 | if (len < count) { \ | |
946 | *eof = 1; \ | |
947 | if (len <= 0) \ | |
948 | return 0; \ | |
949 | } else \ | |
950 | len = count; \ | |
951 | *start = page + off; \ | |
952 | return len; \ | |
953 | } | |
954 | #else | |
ecfd80e4 BZ |
955 | static inline void proc_ide_create(void) { ; } |
956 | static inline void proc_ide_destroy(void) { ; } | |
5cbf79cd | 957 | static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; } |
d9270a3f | 958 | static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; } |
5b0c4b30 | 959 | static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; } |
5cbf79cd | 960 | static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; } |
7f3c868b BZ |
961 | static inline void ide_proc_register_driver(ide_drive_t *drive, |
962 | struct ide_driver *driver) { ; } | |
963 | static inline void ide_proc_unregister_driver(ide_drive_t *drive, | |
964 | struct ide_driver *driver) { ; } | |
1da177e4 LT |
965 | #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0; |
966 | #endif | |
967 | ||
e1c7c464 BP |
968 | enum { |
969 | /* enter/exit functions */ | |
970 | IDE_DBG_FUNC = (1 << 0), | |
971 | /* sense key/asc handling */ | |
972 | IDE_DBG_SENSE = (1 << 1), | |
973 | /* packet commands handling */ | |
974 | IDE_DBG_PC = (1 << 2), | |
975 | /* request handling */ | |
976 | IDE_DBG_RQ = (1 << 3), | |
977 | /* driver probing/setup */ | |
978 | IDE_DBG_PROBE = (1 << 4), | |
979 | }; | |
980 | ||
981 | /* DRV_NAME has to be defined in the driver before using the macro below */ | |
088b1b88 BP |
982 | #define __ide_debug_log(lvl, fmt, args...) \ |
983 | { \ | |
984 | if (unlikely(drive->debug_mask & lvl)) \ | |
985 | printk(KERN_INFO DRV_NAME ": %s: " fmt "\n", \ | |
986 | __func__, ## args); \ | |
e1c7c464 BP |
987 | } |
988 | ||
1da177e4 | 989 | /* |
0d346ba0 | 990 | * Power Management state machine (rq->pm->pm_step). |
1da177e4 | 991 | * |
0d346ba0 | 992 | * For each step, the core calls ide_start_power_step() first. |
1da177e4 LT |
993 | * This can return: |
994 | * - ide_stopped : In this case, the core calls us back again unless | |
995 | * step have been set to ide_power_state_completed. | |
996 | * - ide_started : In this case, the channel is left busy until an | |
997 | * async event (interrupt) occurs. | |
0d346ba0 | 998 | * Typically, ide_start_power_step() will issue a taskfile request with |
1da177e4 LT |
999 | * do_rw_taskfile(). |
1000 | * | |
0d346ba0 | 1001 | * Upon reception of the interrupt, the core will call ide_complete_power_step() |
1da177e4 LT |
1002 | * with the error code if any. This routine should update the step value |
1003 | * and return. It should not start a new request. The core will call | |
0d346ba0 BZ |
1004 | * ide_start_power_step() for the new step value, unless step have been |
1005 | * set to IDE_PM_COMPLETED. | |
1da177e4 | 1006 | */ |
1da177e4 | 1007 | enum { |
0d346ba0 BZ |
1008 | IDE_PM_START_SUSPEND, |
1009 | IDE_PM_FLUSH_CACHE = IDE_PM_START_SUSPEND, | |
1010 | IDE_PM_STANDBY, | |
1011 | ||
1012 | IDE_PM_START_RESUME, | |
1013 | IDE_PM_RESTORE_PIO = IDE_PM_START_RESUME, | |
1014 | IDE_PM_IDLE, | |
1015 | IDE_PM_RESTORE_DMA, | |
1016 | ||
1017 | IDE_PM_COMPLETED, | |
1da177e4 LT |
1018 | }; |
1019 | ||
e2984c62 BZ |
1020 | int generic_ide_suspend(struct device *, pm_message_t); |
1021 | int generic_ide_resume(struct device *); | |
1022 | ||
1023 | void ide_complete_power_step(ide_drive_t *, struct request *); | |
1024 | ide_startstop_t ide_start_power_step(ide_drive_t *, struct request *); | |
3616b653 | 1025 | void ide_complete_pm_rq(ide_drive_t *, struct request *); |
e2984c62 BZ |
1026 | void ide_check_pm_state(ide_drive_t *, struct request *); |
1027 | ||
1da177e4 LT |
1028 | /* |
1029 | * Subdrivers support. | |
4ef3b8f4 LR |
1030 | * |
1031 | * The gendriver.owner field should be set to the module owner of this driver. | |
1032 | * The gendriver.name field should be set to the name of this driver | |
1da177e4 | 1033 | */ |
7f3c868b | 1034 | struct ide_driver { |
1da177e4 | 1035 | const char *version; |
1da177e4 | 1036 | ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t); |
1da177e4 | 1037 | struct device_driver gen_driver; |
4031bbe4 RK |
1038 | int (*probe)(ide_drive_t *); |
1039 | void (*remove)(ide_drive_t *); | |
0d2157f7 | 1040 | void (*resume)(ide_drive_t *); |
4031bbe4 | 1041 | void (*shutdown)(ide_drive_t *); |
7662d046 | 1042 | #ifdef CONFIG_IDE_PROC_FS |
79cb3803 BZ |
1043 | ide_proc_entry_t * (*proc_entries)(ide_drive_t *); |
1044 | const struct ide_proc_devset * (*proc_devsets)(ide_drive_t *); | |
7662d046 BZ |
1045 | #endif |
1046 | }; | |
1da177e4 | 1047 | |
7f3c868b | 1048 | #define to_ide_driver(drv) container_of(drv, struct ide_driver, gen_driver) |
4031bbe4 | 1049 | |
08da591e BZ |
1050 | int ide_device_get(ide_drive_t *); |
1051 | void ide_device_put(ide_drive_t *); | |
1052 | ||
aa768773 BZ |
1053 | struct ide_ioctl_devset { |
1054 | unsigned int get_ioctl; | |
1055 | unsigned int set_ioctl; | |
92f1f8fd | 1056 | const struct ide_devset *setting; |
aa768773 BZ |
1057 | }; |
1058 | ||
1059 | int ide_setting_ioctl(ide_drive_t *, struct block_device *, unsigned int, | |
1060 | unsigned long, const struct ide_ioctl_devset *); | |
1061 | ||
1bddd9e6 | 1062 | int generic_ide_ioctl(ide_drive_t *, struct block_device *, unsigned, unsigned long); |
1da177e4 | 1063 | |
ebae41a5 BZ |
1064 | extern int ide_vlb_clk; |
1065 | extern int ide_pci_clk; | |
1066 | ||
130e8867 | 1067 | unsigned int ide_rq_bytes(struct request *); |
1caf236d | 1068 | int ide_end_rq(ide_drive_t *, struct request *, int, unsigned int); |
327fa1c2 BZ |
1069 | void ide_kill_rq(ide_drive_t *, struct request *); |
1070 | ||
60c0cd02 BZ |
1071 | void __ide_set_handler(ide_drive_t *, ide_handler_t *, unsigned int); |
1072 | void ide_set_handler(ide_drive_t *, ide_handler_t *, unsigned int); | |
1da177e4 | 1073 | |
35b5d0be BZ |
1074 | void ide_execute_command(ide_drive_t *, struct ide_cmd *, ide_handler_t *, |
1075 | unsigned int); | |
1fc14258 | 1076 | |
9f87abe8 BZ |
1077 | void ide_pad_transfer(ide_drive_t *, int, int); |
1078 | ||
9892ec54 | 1079 | ide_startstop_t ide_error(ide_drive_t *, const char *, u8); |
1da177e4 | 1080 | |
4dde4492 | 1081 | void ide_fix_driveid(u16 *); |
01745112 | 1082 | |
1da177e4 LT |
1083 | extern void ide_fixstring(u8 *, const int, const int); |
1084 | ||
28ee9bc5 | 1085 | int ide_busy_sleep(ide_drive_t *, unsigned long, int); |
b163f46d | 1086 | |
74af21cf | 1087 | int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long); |
1da177e4 | 1088 | |
c4e66c36 | 1089 | ide_startstop_t ide_do_park_unpark(ide_drive_t *, struct request *); |
11938c92 | 1090 | ide_startstop_t ide_do_devset(ide_drive_t *, struct request *); |
c4e66c36 | 1091 | |
1da177e4 LT |
1092 | extern ide_startstop_t ide_do_reset (ide_drive_t *); |
1093 | ||
92f1f8fd EO |
1094 | extern int ide_devset_execute(ide_drive_t *drive, |
1095 | const struct ide_devset *setting, int arg); | |
1096 | ||
22aa4b32 | 1097 | void ide_complete_cmd(ide_drive_t *, struct ide_cmd *, u8, u8); |
f974b196 | 1098 | int ide_complete_rq(ide_drive_t *, int, unsigned int); |
1da177e4 | 1099 | |
3153c26b | 1100 | void ide_tf_readback(ide_drive_t *drive, struct ide_cmd *cmd); |
745483f1 | 1101 | void ide_tf_dump(const char *, struct ide_cmd *); |
1da177e4 | 1102 | |
374e042c BZ |
1103 | void ide_exec_command(ide_hwif_t *, u8); |
1104 | u8 ide_read_status(ide_hwif_t *); | |
1105 | u8 ide_read_altstatus(ide_hwif_t *); | |
ecf3a31d | 1106 | void ide_write_devctl(ide_hwif_t *, u8); |
374e042c | 1107 | |
abb596b2 | 1108 | void ide_dev_select(ide_drive_t *); |
c9ff9e7b | 1109 | void ide_tf_load(ide_drive_t *, struct ide_taskfile *, u8); |
3153c26b | 1110 | void ide_tf_read(ide_drive_t *, struct ide_taskfile *, u8); |
374e042c | 1111 | |
adb1af98 BZ |
1112 | void ide_input_data(ide_drive_t *, struct ide_cmd *, void *, unsigned int); |
1113 | void ide_output_data(ide_drive_t *, struct ide_cmd *, void *, unsigned int); | |
374e042c | 1114 | |
ed4af48f | 1115 | void SELECT_MASK(ide_drive_t *, int); |
1da177e4 | 1116 | |
92eb4380 | 1117 | u8 ide_read_error(ide_drive_t *); |
1823649b | 1118 | void ide_read_bcount_and_ireason(ide_drive_t *, u16 *, u8 *); |
92eb4380 | 1119 | |
103f7033 BP |
1120 | int ide_check_ireason(ide_drive_t *, struct request *, int, int, int); |
1121 | ||
51509eec BZ |
1122 | int ide_check_atapi_device(ide_drive_t *, const char *); |
1123 | ||
7bf7420a BZ |
1124 | void ide_init_pc(struct ide_atapi_pc *); |
1125 | ||
4abdc6ee EO |
1126 | /* Disk head parking */ |
1127 | extern wait_queue_head_t ide_park_wq; | |
1128 | ssize_t ide_park_show(struct device *dev, struct device_attribute *attr, | |
1129 | char *buf); | |
1130 | ssize_t ide_park_store(struct device *dev, struct device_attribute *attr, | |
1131 | const char *buf, size_t len); | |
1132 | ||
7645c151 BZ |
1133 | /* |
1134 | * Special requests for ide-tape block device strategy routine. | |
1135 | * | |
1136 | * In order to service a character device command, we add special requests to | |
1137 | * the tail of our block device request queue and wait for their completion. | |
1138 | */ | |
1139 | enum { | |
1140 | REQ_IDETAPE_PC1 = (1 << 0), /* packet command (first stage) */ | |
1141 | REQ_IDETAPE_PC2 = (1 << 1), /* packet command (second stage) */ | |
1142 | REQ_IDETAPE_READ = (1 << 2), | |
1143 | REQ_IDETAPE_WRITE = (1 << 3), | |
1144 | }; | |
1145 | ||
5a0e43b5 | 1146 | int ide_queue_pc_tail(ide_drive_t *, struct gendisk *, struct ide_atapi_pc *, |
b13345f3 | 1147 | void *, unsigned int); |
7645c151 | 1148 | |
de699ad5 | 1149 | int ide_do_test_unit_ready(ide_drive_t *, struct gendisk *); |
0c8a6c7a | 1150 | int ide_do_start_stop(ide_drive_t *, struct gendisk *, int); |
0578042d | 1151 | int ide_set_media_lock(ide_drive_t *, struct gendisk *, int); |
6b0da28b | 1152 | void ide_create_request_sense_cmd(ide_drive_t *, struct ide_atapi_pc *); |
6b544fcc | 1153 | void ide_retry_pc(ide_drive_t *drive); |
0578042d | 1154 | |
a1df5169 | 1155 | void ide_prep_sense(ide_drive_t *drive, struct request *rq); |
5c4be572 | 1156 | int ide_queue_sense_rq(ide_drive_t *drive, void *special); |
a1df5169 | 1157 | |
4cad085e | 1158 | int ide_cd_expiry(ide_drive_t *); |
844b9468 | 1159 | |
392de1d5 BP |
1160 | int ide_cd_get_xferlen(struct request *); |
1161 | ||
b788ee9c | 1162 | ide_startstop_t ide_issue_pc(ide_drive_t *, struct ide_cmd *); |
594c16d8 | 1163 | |
22aa4b32 | 1164 | ide_startstop_t do_rw_taskfile(ide_drive_t *, struct ide_cmd *); |
1da177e4 | 1165 | |
a08915ba BZ |
1166 | void ide_pio_bytes(ide_drive_t *, struct ide_cmd *, unsigned int, unsigned int); |
1167 | ||
adb1af98 | 1168 | void ide_finish_cmd(ide_drive_t *, struct ide_cmd *, u8); |
4d7a984b | 1169 | |
22aa4b32 BZ |
1170 | int ide_raw_taskfile(ide_drive_t *, struct ide_cmd *, u8 *, u16); |
1171 | int ide_no_data_taskfile(ide_drive_t *, struct ide_cmd *); | |
9a3c49be | 1172 | |
22aa4b32 | 1173 | int ide_taskfile_ioctl(ide_drive_t *, unsigned long); |
1da177e4 | 1174 | |
2ebe1d9e BZ |
1175 | int ide_dev_read_id(ide_drive_t *, u8, u16 *); |
1176 | ||
1da177e4 | 1177 | extern int ide_driveid_update(ide_drive_t *); |
1da177e4 LT |
1178 | extern int ide_config_drive_speed(ide_drive_t *, u8); |
1179 | extern u8 eighty_ninty_three (ide_drive_t *); | |
1da177e4 LT |
1180 | extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *); |
1181 | ||
1182 | extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout); | |
1183 | ||
1da177e4 LT |
1184 | extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout); |
1185 | ||
1da177e4 | 1186 | extern void ide_timer_expiry(unsigned long); |
7d12e780 | 1187 | extern irqreturn_t ide_intr(int irq, void *dev_id); |
165125e1 | 1188 | extern void do_ide_request(struct request_queue *); |
1da177e4 LT |
1189 | |
1190 | void ide_init_disk(struct gendisk *, ide_drive_t *); | |
1191 | ||
6d208b39 | 1192 | #ifdef CONFIG_IDEPCI_PCIBUS_ORDER |
725522b5 GKH |
1193 | extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name); |
1194 | #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME) | |
6d208b39 BZ |
1195 | #else |
1196 | #define ide_pci_register_driver(d) pci_register_driver(d) | |
1197 | #endif | |
1198 | ||
6636487e BZ |
1199 | static inline int ide_pci_is_in_compatibility_mode(struct pci_dev *dev) |
1200 | { | |
1201 | if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && (dev->class & 5) != 5) | |
1202 | return 1; | |
1203 | return 0; | |
1204 | } | |
1205 | ||
86ccf37c | 1206 | void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, |
9f36d314 | 1207 | struct ide_hw *, struct ide_hw **); |
85620436 | 1208 | void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *); |
1da177e4 | 1209 | |
8e882ba1 | 1210 | #ifdef CONFIG_BLK_DEV_IDEDMA_PCI |
b123f56e BZ |
1211 | int ide_pci_set_master(struct pci_dev *, const char *); |
1212 | unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *); | |
ebb00fb5 | 1213 | int ide_pci_check_simplex(ide_hwif_t *, const struct ide_port_info *); |
b123f56e | 1214 | int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *); |
c413b9b9 | 1215 | #else |
b123f56e BZ |
1216 | static inline int ide_hwif_setup_dma(ide_hwif_t *hwif, |
1217 | const struct ide_port_info *d) | |
1218 | { | |
1219 | return -EINVAL; | |
1220 | } | |
c413b9b9 BZ |
1221 | #endif |
1222 | ||
c0ae5023 | 1223 | struct ide_pci_enablebit { |
1da177e4 LT |
1224 | u8 reg; /* byte pci reg holding the enable-bit */ |
1225 | u8 mask; /* mask to isolate the enable-bit */ | |
1226 | u8 val; /* value of masked reg when "enabled" */ | |
c0ae5023 | 1227 | }; |
1da177e4 LT |
1228 | |
1229 | enum { | |
1230 | /* Uses ISA control ports not PCI ones. */ | |
a5d8c5c8 | 1231 | IDE_HFLAG_ISA_PORTS = (1 << 0), |
6a824c92 | 1232 | /* single port device */ |
a5d8c5c8 | 1233 | IDE_HFLAG_SINGLE = (1 << 1), |
6a824c92 BZ |
1234 | /* don't use legacy PIO blacklist */ |
1235 | IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2), | |
e277f91f BZ |
1236 | /* set for the second port of QD65xx */ |
1237 | IDE_HFLAG_QD_2ND_PORT = (1 << 3), | |
26bcb879 BZ |
1238 | /* use PIO8/9 for prefetch off/on */ |
1239 | IDE_HFLAG_ABUSE_PREFETCH = (1 << 4), | |
1240 | /* use PIO6/7 for fast-devsel off/on */ | |
1241 | IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5), | |
1242 | /* use 100-102 and 200-202 PIO values to set DMA modes */ | |
1243 | IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6), | |
aedea591 BZ |
1244 | /* |
1245 | * keep DMA setting when programming PIO mode, may be used only | |
1246 | * for hosts which have separate PIO and DMA timings (ie. PMAC) | |
1247 | */ | |
1248 | IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7), | |
88b2b32b BZ |
1249 | /* program host for the transfer mode after programming device */ |
1250 | IDE_HFLAG_POST_SET_MODE = (1 << 8), | |
1251 | /* don't program host/device for the transfer mode ("smart" hosts) */ | |
1252 | IDE_HFLAG_NO_SET_MODE = (1 << 9), | |
0ae2e178 BZ |
1253 | /* trust BIOS for programming chipset/device for DMA */ |
1254 | IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10), | |
cafa027b BZ |
1255 | /* host is CS5510/CS5520 */ |
1256 | IDE_HFLAG_CS5520 = (1 << 11), | |
33c1002e BZ |
1257 | /* ATAPI DMA is unsupported */ |
1258 | IDE_HFLAG_NO_ATAPI_DMA = (1 << 12), | |
5e71d9c5 BZ |
1259 | /* set if host is a "non-bootable" controller */ |
1260 | IDE_HFLAG_NON_BOOTABLE = (1 << 13), | |
47b68788 BZ |
1261 | /* host doesn't support DMA */ |
1262 | IDE_HFLAG_NO_DMA = (1 << 14), | |
1263 | /* check if host is PCI IDE device before allowing DMA */ | |
1264 | IDE_HFLAG_NO_AUTODMA = (1 << 15), | |
c5dd43ec BZ |
1265 | /* host uses MMIO */ |
1266 | IDE_HFLAG_MMIO = (1 << 16), | |
238e4f14 BZ |
1267 | /* no LBA48 */ |
1268 | IDE_HFLAG_NO_LBA48 = (1 << 17), | |
1269 | /* no LBA48 DMA */ | |
1270 | IDE_HFLAG_NO_LBA48_DMA = (1 << 18), | |
ed67b923 BZ |
1271 | /* data FIFO is cleared by an error */ |
1272 | IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19), | |
1c51361a BZ |
1273 | /* serialize ports */ |
1274 | IDE_HFLAG_SERIALIZE = (1 << 20), | |
2787cb8a BZ |
1275 | /* host is DTC2278 */ |
1276 | IDE_HFLAG_DTC2278 = (1 << 21), | |
c094ea07 BZ |
1277 | /* 4 devices on a single set of I/O ports */ |
1278 | IDE_HFLAG_4DRIVES = (1 << 22), | |
1f66019b BZ |
1279 | /* host is TRM290 */ |
1280 | IDE_HFLAG_TRM290 = (1 << 23), | |
caea7602 BZ |
1281 | /* use 32-bit I/O ops */ |
1282 | IDE_HFLAG_IO_32BIT = (1 << 24), | |
1283 | /* unmask IRQs */ | |
1284 | IDE_HFLAG_UNMASK_IRQS = (1 << 25), | |
6636487e | 1285 | IDE_HFLAG_BROKEN_ALTSTATUS = (1 << 26), |
1fd18905 BZ |
1286 | /* serialize ports if DMA is possible (for sl82c105) */ |
1287 | IDE_HFLAG_SERIALIZE_DMA = (1 << 27), | |
8ac2b42a BZ |
1288 | /* force host out of "simplex" mode */ |
1289 | IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28), | |
4166c199 BZ |
1290 | /* DSC overlap is unsupported */ |
1291 | IDE_HFLAG_NO_DSC = (1 << 29), | |
807b90d0 BZ |
1292 | /* never use 32-bit I/O ops */ |
1293 | IDE_HFLAG_NO_IO_32BIT = (1 << 30), | |
1294 | /* never unmask IRQs */ | |
1295 | IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31), | |
1da177e4 LT |
1296 | }; |
1297 | ||
7cab14a7 | 1298 | #ifdef CONFIG_BLK_DEV_OFFBOARD |
7cab14a7 | 1299 | # define IDE_HFLAG_OFF_BOARD 0 |
5e71d9c5 BZ |
1300 | #else |
1301 | # define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE | |
7cab14a7 BZ |
1302 | #endif |
1303 | ||
039788e1 | 1304 | struct ide_port_info { |
1da177e4 | 1305 | char *name; |
e354c1d8 | 1306 | |
2ed0ef54 | 1307 | int (*init_chipset)(struct pci_dev *); |
e354c1d8 BZ |
1308 | |
1309 | void (*get_lock)(irq_handler_t, void *); | |
1310 | void (*release_lock)(void); | |
1311 | ||
1da177e4 LT |
1312 | void (*init_iops)(ide_hwif_t *); |
1313 | void (*init_hwif)(ide_hwif_t *); | |
b123f56e BZ |
1314 | int (*init_dma)(ide_hwif_t *, |
1315 | const struct ide_port_info *); | |
ac95beed | 1316 | |
374e042c | 1317 | const struct ide_tp_ops *tp_ops; |
ac95beed | 1318 | const struct ide_port_ops *port_ops; |
f37afdac | 1319 | const struct ide_dma_ops *dma_ops; |
ac95beed | 1320 | |
c0ae5023 BZ |
1321 | struct ide_pci_enablebit enablebits[2]; |
1322 | ||
528a572d | 1323 | hwif_chipset_t chipset; |
6b492496 BZ |
1324 | |
1325 | u16 max_sectors; /* if < than the default one */ | |
1326 | ||
9ffcf364 | 1327 | u32 host_flags; |
255115fb BZ |
1328 | |
1329 | int irq_flags; | |
1330 | ||
4099d143 | 1331 | u8 pio_mask; |
5f8b6c34 BZ |
1332 | u8 swdma_mask; |
1333 | u8 mwdma_mask; | |
18137207 | 1334 | u8 udma_mask; |
039788e1 | 1335 | }; |
1da177e4 | 1336 | |
6cdf6eb3 BZ |
1337 | int ide_pci_init_one(struct pci_dev *, const struct ide_port_info *, void *); |
1338 | int ide_pci_init_two(struct pci_dev *, struct pci_dev *, | |
1339 | const struct ide_port_info *, void *); | |
ef0b0427 | 1340 | void ide_pci_remove(struct pci_dev *); |
1da177e4 | 1341 | |
feb22b7f BZ |
1342 | #ifdef CONFIG_PM |
1343 | int ide_pci_suspend(struct pci_dev *, pm_message_t); | |
1344 | int ide_pci_resume(struct pci_dev *); | |
1345 | #else | |
1346 | #define ide_pci_suspend NULL | |
1347 | #define ide_pci_resume NULL | |
1348 | #endif | |
1349 | ||
22981694 | 1350 | void ide_map_sg(ide_drive_t *, struct ide_cmd *); |
bf717c0a | 1351 | void ide_init_sg_cmd(struct ide_cmd *, unsigned int); |
1da177e4 LT |
1352 | |
1353 | #define BAD_DMA_DRIVE 0 | |
1354 | #define GOOD_DMA_DRIVE 1 | |
1355 | ||
65e5f2e3 JC |
1356 | struct drive_list_entry { |
1357 | const char *id_model; | |
1358 | const char *id_firmware; | |
1359 | }; | |
1360 | ||
4dde4492 | 1361 | int ide_in_drive_list(u16 *, const struct drive_list_entry *); |
a5b7e70d BZ |
1362 | |
1363 | #ifdef CONFIG_BLK_DEV_IDEDMA | |
2dbe7e91 | 1364 | int ide_dma_good_drive(ide_drive_t *); |
1da177e4 | 1365 | int __ide_dma_bad_drive(ide_drive_t *); |
3ab7efe8 | 1366 | int ide_id_dma_bug(ide_drive_t *); |
7670df73 BZ |
1367 | |
1368 | u8 ide_find_dma_mode(ide_drive_t *, u8); | |
1369 | ||
1370 | static inline u8 ide_max_dma_mode(ide_drive_t *drive) | |
1371 | { | |
1372 | return ide_find_dma_mode(drive, XFER_UDMA_6); | |
1373 | } | |
1374 | ||
4a546e04 | 1375 | void ide_dma_off_quietly(ide_drive_t *); |
7469aaf6 | 1376 | void ide_dma_off(ide_drive_t *); |
4a546e04 | 1377 | void ide_dma_on(ide_drive_t *); |
3608b5d7 | 1378 | int ide_set_dma(ide_drive_t *); |
578cfa0d | 1379 | void ide_check_dma_crc(ide_drive_t *); |
1da177e4 LT |
1380 | ide_startstop_t ide_dma_intr(ide_drive_t *); |
1381 | ||
2bbd57ca BZ |
1382 | int ide_allocate_dma_engine(ide_hwif_t *); |
1383 | void ide_release_dma_engine(ide_hwif_t *); | |
1384 | ||
5ae5412d | 1385 | int ide_dma_prepare(ide_drive_t *, struct ide_cmd *); |
f094d4d8 | 1386 | void ide_dma_unmap_sg(ide_drive_t *, struct ide_cmd *); |
062f9f02 | 1387 | |
8e882ba1 | 1388 | #ifdef CONFIG_BLK_DEV_IDEDMA_SFF |
2dbe7e91 | 1389 | int config_drive_for_dma(ide_drive_t *); |
22981694 | 1390 | int ide_build_dmatable(ide_drive_t *, struct ide_cmd *); |
15ce926a | 1391 | void ide_dma_host_set(ide_drive_t *, int); |
22981694 | 1392 | int ide_dma_setup(ide_drive_t *, struct ide_cmd *); |
1da177e4 | 1393 | extern void ide_dma_start(ide_drive_t *); |
653bcf52 | 1394 | int ide_dma_end(ide_drive_t *); |
f37afdac | 1395 | int ide_dma_test_irq(ide_drive_t *); |
22117d6e | 1396 | int ide_dma_sff_timer_expiry(ide_drive_t *); |
592b5315 | 1397 | u8 ide_dma_sff_read_status(ide_hwif_t *); |
71fc9fcc | 1398 | extern const struct ide_dma_ops sff_dma_ops; |
2dbe7e91 BZ |
1399 | #else |
1400 | static inline int config_drive_for_dma(ide_drive_t *drive) { return 0; } | |
8e882ba1 | 1401 | #endif /* CONFIG_BLK_DEV_IDEDMA_SFF */ |
1da177e4 | 1402 | |
de23ec9c | 1403 | void ide_dma_lost_irq(ide_drive_t *); |
65ca5377 | 1404 | ide_startstop_t ide_dma_timeout_retry(ide_drive_t *, int); |
de23ec9c | 1405 | |
1da177e4 | 1406 | #else |
3ab7efe8 | 1407 | static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; } |
7670df73 | 1408 | static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; } |
2d5eaa6d | 1409 | static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; } |
4a546e04 | 1410 | static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; } |
7469aaf6 | 1411 | static inline void ide_dma_off(ide_drive_t *drive) { ; } |
4a546e04 | 1412 | static inline void ide_dma_on(ide_drive_t *drive) { ; } |
1da177e4 | 1413 | static inline void ide_dma_verbose(ide_drive_t *drive) { ; } |
3608b5d7 | 1414 | static inline int ide_set_dma(ide_drive_t *drive) { return 1; } |
578cfa0d | 1415 | static inline void ide_check_dma_crc(ide_drive_t *drive) { ; } |
22117d6e | 1416 | static inline ide_startstop_t ide_dma_intr(ide_drive_t *drive) { return ide_stopped; } |
65ca5377 | 1417 | static inline ide_startstop_t ide_dma_timeout_retry(ide_drive_t *drive, int error) { return ide_stopped; } |
0d1bad21 | 1418 | static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; } |
5ae5412d BZ |
1419 | static inline int ide_dma_prepare(ide_drive_t *drive, |
1420 | struct ide_cmd *cmd) { return 1; } | |
f094d4d8 BZ |
1421 | static inline void ide_dma_unmap_sg(ide_drive_t *drive, |
1422 | struct ide_cmd *cmd) { ; } | |
2bbd57ca | 1423 | #endif /* CONFIG_BLK_DEV_IDEDMA */ |
1da177e4 | 1424 | |
e3a59b4d | 1425 | #ifdef CONFIG_BLK_DEV_IDEACPI |
8b803bd1 | 1426 | int ide_acpi_init(void); |
e3a59b4d HR |
1427 | extern int ide_acpi_exec_tfs(ide_drive_t *drive); |
1428 | extern void ide_acpi_get_timing(ide_hwif_t *hwif); | |
1429 | extern void ide_acpi_push_timing(ide_hwif_t *hwif); | |
8b803bd1 | 1430 | void ide_acpi_init_port(ide_hwif_t *); |
eafd88a3 | 1431 | void ide_acpi_port_init_devices(ide_hwif_t *); |
5e32132b | 1432 | extern void ide_acpi_set_state(ide_hwif_t *hwif, int on); |
e3a59b4d | 1433 | #else |
8b803bd1 | 1434 | static inline int ide_acpi_init(void) { return 0; } |
e3a59b4d HR |
1435 | static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; } |
1436 | static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; } | |
1437 | static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; } | |
8b803bd1 | 1438 | static inline void ide_acpi_init_port(ide_hwif_t *hwif) { ; } |
eafd88a3 | 1439 | static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; } |
5e32132b | 1440 | static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {} |
e3a59b4d HR |
1441 | #endif |
1442 | ||
1da177e4 LT |
1443 | void ide_register_region(struct gendisk *); |
1444 | void ide_unregister_region(struct gendisk *); | |
1445 | ||
8bc1e5aa | 1446 | void ide_check_nien_quirk_list(ide_drive_t *); |
f01393e4 | 1447 | void ide_undecoded_slave(ide_drive_t *); |
1da177e4 | 1448 | |
9fd91d95 | 1449 | void ide_port_apply_params(ide_hwif_t *); |
ebdab07d | 1450 | int ide_sysfs_register_port(ide_hwif_t *); |
9fd91d95 | 1451 | |
9f36d314 | 1452 | struct ide_host *ide_host_alloc(const struct ide_port_info *, struct ide_hw **, |
dca39830 | 1453 | unsigned int); |
8a69580e | 1454 | void ide_host_free(struct ide_host *); |
48c3c107 | 1455 | int ide_host_register(struct ide_host *, const struct ide_port_info *, |
9f36d314 BZ |
1456 | struct ide_hw **); |
1457 | int ide_host_add(const struct ide_port_info *, struct ide_hw **, unsigned int, | |
6f904d01 | 1458 | struct ide_host **); |
48c3c107 | 1459 | void ide_host_remove(struct ide_host *); |
0bfeee7d | 1460 | int ide_legacy_device_add(const struct ide_port_info *, unsigned long); |
2dde7861 BZ |
1461 | void ide_port_unregister_devices(ide_hwif_t *); |
1462 | void ide_port_scan(ide_hwif_t *); | |
1da177e4 LT |
1463 | |
1464 | static inline void *ide_get_hwifdata (ide_hwif_t * hwif) | |
1465 | { | |
1466 | return hwif->hwif_data; | |
1467 | } | |
1468 | ||
1469 | static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data) | |
1470 | { | |
1471 | hwif->hwif_data = data; | |
1472 | } | |
1473 | ||
1da177e4 | 1474 | extern void ide_toggle_bounce(ide_drive_t *drive, int on); |
1da177e4 | 1475 | |
745483f1 | 1476 | u64 ide_get_lba_addr(struct ide_cmd *, int); |
1da177e4 LT |
1477 | u8 ide_dump_status(ide_drive_t *, const char *, u8); |
1478 | ||
3be53f3f BZ |
1479 | struct ide_timing { |
1480 | u8 mode; | |
1481 | u8 setup; /* t1 */ | |
1482 | u16 act8b; /* t2 for 8-bit io */ | |
1483 | u16 rec8b; /* t2i for 8-bit io */ | |
1484 | u16 cyc8b; /* t0 for 8-bit io */ | |
1485 | u16 active; /* t2 or tD */ | |
1486 | u16 recover; /* t2i or tK */ | |
1487 | u16 cycle; /* t0 */ | |
1488 | u16 udma; /* t2CYCTYP/2 */ | |
1489 | }; | |
1490 | ||
1491 | enum { | |
1492 | IDE_TIMING_SETUP = (1 << 0), | |
1493 | IDE_TIMING_ACT8B = (1 << 1), | |
1494 | IDE_TIMING_REC8B = (1 << 2), | |
1495 | IDE_TIMING_CYC8B = (1 << 3), | |
1496 | IDE_TIMING_8BIT = IDE_TIMING_ACT8B | IDE_TIMING_REC8B | | |
1497 | IDE_TIMING_CYC8B, | |
1498 | IDE_TIMING_ACTIVE = (1 << 4), | |
1499 | IDE_TIMING_RECOVER = (1 << 5), | |
1500 | IDE_TIMING_CYCLE = (1 << 6), | |
1501 | IDE_TIMING_UDMA = (1 << 7), | |
1502 | IDE_TIMING_ALL = IDE_TIMING_SETUP | IDE_TIMING_8BIT | | |
1503 | IDE_TIMING_ACTIVE | IDE_TIMING_RECOVER | | |
1504 | IDE_TIMING_CYCLE | IDE_TIMING_UDMA, | |
1505 | }; | |
1506 | ||
f06ab340 | 1507 | struct ide_timing *ide_timing_find_mode(u8); |
c9d6c1a2 | 1508 | u16 ide_pio_cycle_time(ide_drive_t *, u8); |
f06ab340 BZ |
1509 | void ide_timing_merge(struct ide_timing *, struct ide_timing *, |
1510 | struct ide_timing *, unsigned int); | |
1511 | int ide_timing_compute(ide_drive_t *, u8, struct ide_timing *, int, int); | |
1512 | ||
7eeaaaa5 | 1513 | #ifdef CONFIG_IDE_XFER_MODE |
9ad54093 | 1514 | int ide_scan_pio_blacklist(char *); |
7eeaaaa5 | 1515 | const char *ide_xfer_verbose(u8); |
2134758d | 1516 | u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8); |
88b2b32b BZ |
1517 | int ide_set_pio_mode(ide_drive_t *, u8); |
1518 | int ide_set_dma_mode(ide_drive_t *, u8); | |
26bcb879 | 1519 | void ide_set_pio(ide_drive_t *, u8); |
7eeaaaa5 BZ |
1520 | int ide_set_xfer_rate(ide_drive_t *, u8); |
1521 | #else | |
1522 | static inline void ide_set_pio(ide_drive_t *drive, u8 pio) { ; } | |
1523 | static inline int ide_set_xfer_rate(ide_drive_t *drive, u8 rate) { return -1; } | |
1524 | #endif | |
26bcb879 BZ |
1525 | |
1526 | static inline void ide_set_max_pio(ide_drive_t *drive) | |
1527 | { | |
1528 | ide_set_pio(drive, 255); | |
1529 | } | |
1da177e4 | 1530 | |
ebdab07d BZ |
1531 | char *ide_media_string(ide_drive_t *); |
1532 | ||
1533 | extern struct device_attribute ide_dev_attrs[]; | |
1da177e4 | 1534 | extern struct bus_type ide_bus_type; |
f74c9141 | 1535 | extern struct class *ide_port_class; |
1da177e4 | 1536 | |
7b9f25b5 BZ |
1537 | static inline void ide_dump_identify(u8 *id) |
1538 | { | |
1539 | print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0); | |
1540 | } | |
1541 | ||
86b37860 CL |
1542 | static inline int hwif_to_node(ide_hwif_t *hwif) |
1543 | { | |
96f80219 | 1544 | return hwif->dev ? dev_to_node(hwif->dev) : -1; |
86b37860 CL |
1545 | } |
1546 | ||
7e59ea21 | 1547 | static inline ide_drive_t *ide_get_pair_dev(ide_drive_t *drive) |
1b678347 | 1548 | { |
5e7f3a46 | 1549 | ide_drive_t *peer = drive->hwif->devices[(drive->dn ^ 1) & 1]; |
1b678347 | 1550 | |
97100fc8 | 1551 | return (peer->dev_flags & IDE_DFLAG_PRESENT) ? peer : NULL; |
1b678347 | 1552 | } |
2bd24a1c BZ |
1553 | |
1554 | #define ide_port_for_each_dev(i, dev, port) \ | |
1555 | for ((i) = 0; ((dev) = (port)->devices[i]) || (i) < MAX_DRIVES; (i)++) | |
1556 | ||
7ed5b157 BZ |
1557 | #define ide_port_for_each_present_dev(i, dev, port) \ |
1558 | for ((i) = 0; ((dev) = (port)->devices[i]) || (i) < MAX_DRIVES; (i)++) \ | |
1559 | if ((dev)->dev_flags & IDE_DFLAG_PRESENT) | |
1560 | ||
2bd24a1c BZ |
1561 | #define ide_host_for_each_port(i, port, host) \ |
1562 | for ((i) = 0; ((port) = (host)->ports[i]) || (i) < MAX_HOST_PORTS; (i)++) | |
1563 | ||
1da177e4 | 1564 | #endif /* _IDE_H */ |